xref: /openbmc/linux/drivers/clk/pxa/clk-pxa27x.c (revision 2612e3bbc0386368a850140a6c9b990cd496a5ec)
1b886d83cSThomas Gleixner // SPDX-License-Identifier: GPL-2.0-only
2d40670dcSRobert Jarzmik /*
3d40670dcSRobert Jarzmik  * Marvell PXA27x family clocks
4d40670dcSRobert Jarzmik  *
5d40670dcSRobert Jarzmik  * Copyright (C) 2014 Robert Jarzmik
6d40670dcSRobert Jarzmik  *
7d40670dcSRobert Jarzmik  * Heavily inspired from former arch/arm/mach-pxa/clock.c.
8d40670dcSRobert Jarzmik  */
9d40670dcSRobert Jarzmik #include <linux/clk-provider.h>
10d40670dcSRobert Jarzmik #include <linux/io.h>
11d40670dcSRobert Jarzmik #include <linux/clk.h>
12d40670dcSRobert Jarzmik #include <linux/clkdev.h>
13d40670dcSRobert Jarzmik #include <linux/of.h>
14fd13f811SArnd Bergmann #include <linux/soc/pxa/smemc.h>
15*a9ae9c52SArnd Bergmann #include <linux/clk/pxa.h>
169fe69429SRobert Jarzmik 
17d40670dcSRobert Jarzmik #include <dt-bindings/clock/pxa-clock.h>
18d40670dcSRobert Jarzmik #include "clk-pxa.h"
193c816d95SArnd Bergmann #include "clk-pxa2xx.h"
20d40670dcSRobert Jarzmik 
21d40670dcSRobert Jarzmik #define KHz 1000
22d40670dcSRobert Jarzmik #define MHz (1000 * 1000)
23d40670dcSRobert Jarzmik 
24d40670dcSRobert Jarzmik enum {
25d40670dcSRobert Jarzmik 	PXA_CORE_13Mhz = 0,
26d40670dcSRobert Jarzmik 	PXA_CORE_RUN,
27d40670dcSRobert Jarzmik 	PXA_CORE_TURBO,
28d40670dcSRobert Jarzmik };
29d40670dcSRobert Jarzmik 
30d40670dcSRobert Jarzmik enum {
31d40670dcSRobert Jarzmik 	PXA_BUS_13Mhz = 0,
32d40670dcSRobert Jarzmik 	PXA_BUS_RUN,
33d40670dcSRobert Jarzmik };
34d40670dcSRobert Jarzmik 
35d40670dcSRobert Jarzmik enum {
36d40670dcSRobert Jarzmik 	PXA_LCD_13Mhz = 0,
37d40670dcSRobert Jarzmik 	PXA_LCD_RUN,
38d40670dcSRobert Jarzmik };
39d40670dcSRobert Jarzmik 
40d40670dcSRobert Jarzmik enum {
41d40670dcSRobert Jarzmik 	PXA_MEM_13Mhz = 0,
42d40670dcSRobert Jarzmik 	PXA_MEM_SYSTEM_BUS,
43d40670dcSRobert Jarzmik 	PXA_MEM_RUN,
44d40670dcSRobert Jarzmik };
45d40670dcSRobert Jarzmik 
469fe69429SRobert Jarzmik #define PXA27x_CLKCFG(B, HT, T)			\
479fe69429SRobert Jarzmik 	(CLKCFG_FCS |				\
489fe69429SRobert Jarzmik 	 ((B)  ? CLKCFG_FASTBUS : 0) |		\
499fe69429SRobert Jarzmik 	 ((HT) ? CLKCFG_HALFTURBO : 0) |	\
509fe69429SRobert Jarzmik 	 ((T)  ? CLKCFG_TURBO : 0))
519fe69429SRobert Jarzmik #define PXA27x_CCCR(A, L, N2) (A << 25 | N2 << 7 | L)
529fe69429SRobert Jarzmik 
539fe69429SRobert Jarzmik /* Define the refresh period in mSec for the SDRAM and the number of rows */
549fe69429SRobert Jarzmik #define SDRAM_TREF	64	/* standard 64ms SDRAM */
559fe69429SRobert Jarzmik 
563c816d95SArnd Bergmann static void __iomem *clk_regs;
573c816d95SArnd Bergmann 
58d40670dcSRobert Jarzmik static const char * const get_freq_khz[] = {
59d40670dcSRobert Jarzmik 	"core", "run", "cpll", "memory",
60d40670dcSRobert Jarzmik 	"system_bus"
61d40670dcSRobert Jarzmik };
62d40670dcSRobert Jarzmik 
mdrefr_dri(unsigned int freq_khz)639fe69429SRobert Jarzmik static u32 mdrefr_dri(unsigned int freq_khz)
649fe69429SRobert Jarzmik {
65fd13f811SArnd Bergmann 	u32 interval = freq_khz * SDRAM_TREF / pxa2xx_smemc_get_sdram_rows();
669fe69429SRobert Jarzmik 
679fe69429SRobert Jarzmik 	return (interval - 31) / 32;
689fe69429SRobert Jarzmik }
699fe69429SRobert Jarzmik 
70d40670dcSRobert Jarzmik /*
71d40670dcSRobert Jarzmik  * Get the clock frequency as reflected by CCSR and the turbo flag.
72d40670dcSRobert Jarzmik  * We assume these values have been applied via a fcs.
73d40670dcSRobert Jarzmik  * If info is not 0 we also display the current settings.
74d40670dcSRobert Jarzmik  */
pxa27x_get_clk_frequency_khz(int info)75d40670dcSRobert Jarzmik unsigned int pxa27x_get_clk_frequency_khz(int info)
76d40670dcSRobert Jarzmik {
77d40670dcSRobert Jarzmik 	struct clk *clk;
78d40670dcSRobert Jarzmik 	unsigned long clks[5];
79d40670dcSRobert Jarzmik 	int i;
80d40670dcSRobert Jarzmik 
81d40670dcSRobert Jarzmik 	for (i = 0; i < 5; i++) {
82d40670dcSRobert Jarzmik 		clk = clk_get(NULL, get_freq_khz[i]);
83d40670dcSRobert Jarzmik 		if (IS_ERR(clk)) {
84d40670dcSRobert Jarzmik 			clks[i] = 0;
85d40670dcSRobert Jarzmik 		} else {
86d40670dcSRobert Jarzmik 			clks[i] = clk_get_rate(clk);
87d40670dcSRobert Jarzmik 			clk_put(clk);
88d40670dcSRobert Jarzmik 		}
89d40670dcSRobert Jarzmik 	}
90d40670dcSRobert Jarzmik 	if (info) {
91d40670dcSRobert Jarzmik 		pr_info("Run Mode clock: %ld.%02ldMHz\n",
92d40670dcSRobert Jarzmik 			clks[1] / 1000000, (clks[1] % 1000000) / 10000);
93d40670dcSRobert Jarzmik 		pr_info("Turbo Mode clock: %ld.%02ldMHz\n",
94d40670dcSRobert Jarzmik 			clks[2] / 1000000, (clks[2] % 1000000) / 10000);
95d40670dcSRobert Jarzmik 		pr_info("Memory clock: %ld.%02ldMHz\n",
96d40670dcSRobert Jarzmik 			clks[3] / 1000000, (clks[3] % 1000000) / 10000);
97d40670dcSRobert Jarzmik 		pr_info("System bus clock: %ld.%02ldMHz\n",
98d40670dcSRobert Jarzmik 			clks[4] / 1000000, (clks[4] % 1000000) / 10000);
99d40670dcSRobert Jarzmik 	}
1004b5fb7dcSRobert Jarzmik 	return (unsigned int)clks[0] / KHz;
101d40670dcSRobert Jarzmik }
102d40670dcSRobert Jarzmik 
pxa27x_is_ppll_disabled(void)103*a9ae9c52SArnd Bergmann static bool pxa27x_is_ppll_disabled(void)
104d40670dcSRobert Jarzmik {
1053c816d95SArnd Bergmann 	unsigned long ccsr = readl(clk_regs + CCSR);
106d40670dcSRobert Jarzmik 
107d40670dcSRobert Jarzmik 	return ccsr & (1 << CCCR_PPDIS_BIT);
108d40670dcSRobert Jarzmik }
109d40670dcSRobert Jarzmik 
110d40670dcSRobert Jarzmik #define PXA27X_CKEN(dev_id, con_id, parents, mult_hp, div_hp,		\
111d40670dcSRobert Jarzmik 		    bit, is_lp, flags)					\
112d40670dcSRobert Jarzmik 	PXA_CKEN(dev_id, con_id, bit, parents, 1, 1, mult_hp, div_hp,	\
113ea7743e2SArnd Bergmann 		 is_lp,  CKEN, CKEN_ ## bit, flags)
114d40670dcSRobert Jarzmik #define PXA27X_PBUS_CKEN(dev_id, con_id, bit, mult_hp, div_hp, delay)	\
115d40670dcSRobert Jarzmik 	PXA27X_CKEN(dev_id, con_id, pxa27x_pbus_parents, mult_hp,	\
116d40670dcSRobert Jarzmik 		    div_hp, bit, pxa27x_is_ppll_disabled, 0)
117d40670dcSRobert Jarzmik 
118d40670dcSRobert Jarzmik PARENTS(pxa27x_pbus) = { "osc_13mhz", "ppll_312mhz" };
119d40670dcSRobert Jarzmik PARENTS(pxa27x_sbus) = { "system_bus", "system_bus" };
120d40670dcSRobert Jarzmik PARENTS(pxa27x_32Mhz_bus) = { "osc_32_768khz", "osc_32_768khz" };
121d40670dcSRobert Jarzmik PARENTS(pxa27x_lcd_bus) = { "lcd_base", "lcd_base" };
122d40670dcSRobert Jarzmik PARENTS(pxa27x_membus) = { "lcd_base", "lcd_base" };
123d40670dcSRobert Jarzmik 
124d40670dcSRobert Jarzmik #define PXA27X_CKEN_1RATE(dev_id, con_id, bit, parents, delay)		\
125d40670dcSRobert Jarzmik 	PXA_CKEN_1RATE(dev_id, con_id, bit, parents,			\
126ea7743e2SArnd Bergmann 		       CKEN, CKEN_ ## bit, 0)
127d40670dcSRobert Jarzmik #define PXA27X_CKEN_1RATE_AO(dev_id, con_id, bit, parents, delay)	\
128d40670dcSRobert Jarzmik 	PXA_CKEN_1RATE(dev_id, con_id, bit, parents,			\
129ea7743e2SArnd Bergmann 		       CKEN, CKEN_ ## bit, CLK_IGNORE_UNUSED)
130d40670dcSRobert Jarzmik 
13114dd5b01SRobert Jarzmik static struct desc_clk_cken pxa27x_clocks[] __initdata = {
132d40670dcSRobert Jarzmik 	PXA27X_PBUS_CKEN("pxa2xx-uart.0", NULL, FFUART, 2, 42, 1),
133d40670dcSRobert Jarzmik 	PXA27X_PBUS_CKEN("pxa2xx-uart.1", NULL, BTUART, 2, 42, 1),
134d40670dcSRobert Jarzmik 	PXA27X_PBUS_CKEN("pxa2xx-uart.2", NULL, STUART, 2, 42, 1),
135d40670dcSRobert Jarzmik 	PXA27X_PBUS_CKEN("pxa2xx-i2s", NULL, I2S, 2, 51, 0),
136d40670dcSRobert Jarzmik 	PXA27X_PBUS_CKEN("pxa2xx-i2c.0", NULL, I2C, 2, 19, 0),
137d40670dcSRobert Jarzmik 	PXA27X_PBUS_CKEN("pxa27x-udc", NULL, USB, 2, 13, 5),
138d40670dcSRobert Jarzmik 	PXA27X_PBUS_CKEN("pxa2xx-mci.0", NULL, MMC, 2, 32, 0),
139d40670dcSRobert Jarzmik 	PXA27X_PBUS_CKEN("pxa2xx-ir", "FICPCLK", FICP, 2, 13, 0),
140d40670dcSRobert Jarzmik 	PXA27X_PBUS_CKEN("pxa27x-ohci", NULL, USBHOST, 2, 13, 0),
141d40670dcSRobert Jarzmik 	PXA27X_PBUS_CKEN("pxa2xx-i2c.1", NULL, PWRI2C, 1, 24, 0),
142d40670dcSRobert Jarzmik 	PXA27X_PBUS_CKEN("pxa27x-ssp.0", NULL, SSP1, 1, 24, 0),
143d40670dcSRobert Jarzmik 	PXA27X_PBUS_CKEN("pxa27x-ssp.1", NULL, SSP2, 1, 24, 0),
144d40670dcSRobert Jarzmik 	PXA27X_PBUS_CKEN("pxa27x-ssp.2", NULL, SSP3, 1, 24, 0),
145d40670dcSRobert Jarzmik 	PXA27X_PBUS_CKEN("pxa27x-pwm.0", NULL, PWM0, 1, 24, 0),
146d40670dcSRobert Jarzmik 	PXA27X_PBUS_CKEN("pxa27x-pwm.1", NULL, PWM1, 1, 24, 0),
147d40670dcSRobert Jarzmik 	PXA27X_PBUS_CKEN(NULL, "MSLCLK", MSL, 2, 13, 0),
148d40670dcSRobert Jarzmik 	PXA27X_PBUS_CKEN(NULL, "USIMCLK", USIM, 2, 13, 0),
149d40670dcSRobert Jarzmik 	PXA27X_PBUS_CKEN(NULL, "MSTKCLK", MEMSTK, 2, 32, 0),
150d40670dcSRobert Jarzmik 	PXA27X_PBUS_CKEN(NULL, "AC97CLK", AC97, 1, 1, 0),
151d40670dcSRobert Jarzmik 	PXA27X_PBUS_CKEN(NULL, "AC97CONFCLK", AC97CONF, 1, 1, 0),
152d40670dcSRobert Jarzmik 	PXA27X_PBUS_CKEN(NULL, "OSTIMER0", OSTIMER, 1, 96, 0),
153d40670dcSRobert Jarzmik 
154d40670dcSRobert Jarzmik 	PXA27X_CKEN_1RATE("pxa27x-keypad", NULL, KEYPAD,
155d40670dcSRobert Jarzmik 			  pxa27x_32Mhz_bus_parents, 0),
156d40670dcSRobert Jarzmik 	PXA27X_CKEN_1RATE(NULL, "IMCLK", IM, pxa27x_sbus_parents, 0),
157d40670dcSRobert Jarzmik 	PXA27X_CKEN_1RATE("pxa2xx-fb", NULL, LCD, pxa27x_lcd_bus_parents, 0),
158d40670dcSRobert Jarzmik 	PXA27X_CKEN_1RATE("pxa27x-camera.0", NULL, CAMERA,
159d40670dcSRobert Jarzmik 			  pxa27x_lcd_bus_parents, 0),
160d40670dcSRobert Jarzmik 	PXA27X_CKEN_1RATE_AO("pxa2xx-pcmcia", NULL, MEMC,
161d40670dcSRobert Jarzmik 			     pxa27x_membus_parents, 0),
162d40670dcSRobert Jarzmik 
163d40670dcSRobert Jarzmik };
164d40670dcSRobert Jarzmik 
1659fe69429SRobert Jarzmik /*
1669fe69429SRobert Jarzmik  * PXA270 definitions
1679fe69429SRobert Jarzmik  *
1689fe69429SRobert Jarzmik  * For the PXA27x:
1699fe69429SRobert Jarzmik  * Control variables are A, L, 2N for CCCR; B, HT, T for CLKCFG.
1709fe69429SRobert Jarzmik  *
1719fe69429SRobert Jarzmik  * A = 0 => memory controller clock from table 3-7,
1729fe69429SRobert Jarzmik  * A = 1 => memory controller clock = system bus clock
1739fe69429SRobert Jarzmik  * Run mode frequency	= 13 MHz * L
1749fe69429SRobert Jarzmik  * Turbo mode frequency = 13 MHz * L * N
1759fe69429SRobert Jarzmik  * System bus frequency = 13 MHz * L / (B + 1)
1769fe69429SRobert Jarzmik  *
1779fe69429SRobert Jarzmik  * In CCCR:
1789fe69429SRobert Jarzmik  * A = 1
1799fe69429SRobert Jarzmik  * L = 16	  oscillator to run mode ratio
1809fe69429SRobert Jarzmik  * 2N = 6	  2 * (turbo mode to run mode ratio)
1819fe69429SRobert Jarzmik  *
1829fe69429SRobert Jarzmik  * In CCLKCFG:
1839fe69429SRobert Jarzmik  * B = 1	  Fast bus mode
1849fe69429SRobert Jarzmik  * HT = 0	  Half-Turbo mode
1859fe69429SRobert Jarzmik  * T = 1	  Turbo mode
1869fe69429SRobert Jarzmik  *
1879fe69429SRobert Jarzmik  * For now, just support some of the combinations in table 3-7 of
1889fe69429SRobert Jarzmik  * PXA27x Processor Family Developer's Manual to simplify frequency
1899fe69429SRobert Jarzmik  * change sequences.
1909fe69429SRobert Jarzmik  */
1919fe69429SRobert Jarzmik static struct pxa2xx_freq pxa27x_freqs[] = {
1929fe69429SRobert Jarzmik 	{104000000, 104000, PXA27x_CCCR(1,  8, 2), 0, PXA27x_CLKCFG(1, 0, 1) },
1939fe69429SRobert Jarzmik 	{156000000, 104000, PXA27x_CCCR(1,  8, 3), 0, PXA27x_CLKCFG(1, 0, 1) },
1949fe69429SRobert Jarzmik 	{208000000, 208000, PXA27x_CCCR(0, 16, 2), 1, PXA27x_CLKCFG(0, 0, 1) },
1959fe69429SRobert Jarzmik 	{312000000, 208000, PXA27x_CCCR(1, 16, 3), 1, PXA27x_CLKCFG(1, 0, 1) },
1969fe69429SRobert Jarzmik 	{416000000, 208000, PXA27x_CCCR(1, 16, 4), 1, PXA27x_CLKCFG(1, 0, 1) },
1979fe69429SRobert Jarzmik 	{520000000, 208000, PXA27x_CCCR(1, 16, 5), 1, PXA27x_CLKCFG(1, 0, 1) },
1989fe69429SRobert Jarzmik 	{624000000, 208000, PXA27x_CCCR(1, 16, 6), 1, PXA27x_CLKCFG(1, 0, 1) },
1999fe69429SRobert Jarzmik };
2009fe69429SRobert Jarzmik 
clk_pxa27x_cpll_get_rate(struct clk_hw * hw,unsigned long parent_rate)201d40670dcSRobert Jarzmik static unsigned long clk_pxa27x_cpll_get_rate(struct clk_hw *hw,
202d40670dcSRobert Jarzmik 	unsigned long parent_rate)
203d40670dcSRobert Jarzmik {
204d40670dcSRobert Jarzmik 	unsigned long clkcfg;
205d40670dcSRobert Jarzmik 	unsigned int t, ht;
206d40670dcSRobert Jarzmik 	unsigned int l, L, n2, N;
2073c816d95SArnd Bergmann 	unsigned long ccsr = readl(clk_regs + CCSR);
208d40670dcSRobert Jarzmik 
209d40670dcSRobert Jarzmik 	asm("mrc\tp14, 0, %0, c6, c0, 0" : "=r" (clkcfg));
210d40670dcSRobert Jarzmik 	t  = clkcfg & (1 << 0);
211d40670dcSRobert Jarzmik 	ht = clkcfg & (1 << 2);
212d40670dcSRobert Jarzmik 
213d40670dcSRobert Jarzmik 	l  = ccsr & CCSR_L_MASK;
214d40670dcSRobert Jarzmik 	n2 = (ccsr & CCSR_N2_MASK) >> CCSR_N2_SHIFT;
215d40670dcSRobert Jarzmik 	L  = l * parent_rate;
216d40670dcSRobert Jarzmik 	N  = (L * n2) / 2;
217d40670dcSRobert Jarzmik 
21826bd423bSRobert Jarzmik 	return N;
219d40670dcSRobert Jarzmik }
2209fe69429SRobert Jarzmik 
clk_pxa27x_cpll_determine_rate(struct clk_hw * hw,struct clk_rate_request * req)2219fe69429SRobert Jarzmik static int clk_pxa27x_cpll_determine_rate(struct clk_hw *hw,
2229fe69429SRobert Jarzmik 					  struct clk_rate_request *req)
2239fe69429SRobert Jarzmik {
2249fe69429SRobert Jarzmik 	return pxa2xx_determine_rate(req, pxa27x_freqs,
2259fe69429SRobert Jarzmik 				     ARRAY_SIZE(pxa27x_freqs));
2269fe69429SRobert Jarzmik }
2279fe69429SRobert Jarzmik 
clk_pxa27x_cpll_set_rate(struct clk_hw * hw,unsigned long rate,unsigned long parent_rate)2289fe69429SRobert Jarzmik static int clk_pxa27x_cpll_set_rate(struct clk_hw *hw, unsigned long rate,
2299fe69429SRobert Jarzmik 				    unsigned long parent_rate)
2309fe69429SRobert Jarzmik {
2319fe69429SRobert Jarzmik 	int i;
2329fe69429SRobert Jarzmik 
2339fe69429SRobert Jarzmik 	pr_debug("%s(rate=%lu parent_rate=%lu)\n", __func__, rate, parent_rate);
2349fe69429SRobert Jarzmik 	for (i = 0; i < ARRAY_SIZE(pxa27x_freqs); i++)
2359fe69429SRobert Jarzmik 		if (pxa27x_freqs[i].cpll == rate)
2369fe69429SRobert Jarzmik 			break;
2379fe69429SRobert Jarzmik 
2389fe69429SRobert Jarzmik 	if (i >= ARRAY_SIZE(pxa27x_freqs))
2399fe69429SRobert Jarzmik 		return -EINVAL;
2409fe69429SRobert Jarzmik 
2413c816d95SArnd Bergmann 	pxa2xx_cpll_change(&pxa27x_freqs[i], mdrefr_dri, clk_regs + CCCR);
2429fe69429SRobert Jarzmik 	return 0;
2439fe69429SRobert Jarzmik }
2449fe69429SRobert Jarzmik 
245d40670dcSRobert Jarzmik PARENTS(clk_pxa27x_cpll) = { "osc_13mhz" };
2469fe69429SRobert Jarzmik RATE_OPS(clk_pxa27x_cpll, "cpll");
247d40670dcSRobert Jarzmik 
clk_pxa27x_lcd_base_get_rate(struct clk_hw * hw,unsigned long parent_rate)248d40670dcSRobert Jarzmik static unsigned long clk_pxa27x_lcd_base_get_rate(struct clk_hw *hw,
249d40670dcSRobert Jarzmik 						  unsigned long parent_rate)
250d40670dcSRobert Jarzmik {
251d40670dcSRobert Jarzmik 	unsigned int l, osc_forced;
2523c816d95SArnd Bergmann 	unsigned long ccsr = readl(clk_regs + CCSR);
2533c816d95SArnd Bergmann 	unsigned long cccr = readl(clk_regs + CCCR);
254d40670dcSRobert Jarzmik 
255d40670dcSRobert Jarzmik 	l  = ccsr & CCSR_L_MASK;
256d40670dcSRobert Jarzmik 	osc_forced = ccsr & (1 << CCCR_CPDIS_BIT);
257d40670dcSRobert Jarzmik 	if (osc_forced) {
258d40670dcSRobert Jarzmik 		if (cccr & (1 << CCCR_LCD_26_BIT))
259d40670dcSRobert Jarzmik 			return parent_rate * 2;
260d40670dcSRobert Jarzmik 		else
261d40670dcSRobert Jarzmik 			return parent_rate;
262d40670dcSRobert Jarzmik 	}
263d40670dcSRobert Jarzmik 
264d40670dcSRobert Jarzmik 	if (l <= 7)
265d40670dcSRobert Jarzmik 		return parent_rate;
266d40670dcSRobert Jarzmik 	if (l <= 16)
267d40670dcSRobert Jarzmik 		return parent_rate / 2;
268d40670dcSRobert Jarzmik 	return parent_rate / 4;
269d40670dcSRobert Jarzmik }
270d40670dcSRobert Jarzmik 
clk_pxa27x_lcd_base_get_parent(struct clk_hw * hw)271d40670dcSRobert Jarzmik static u8 clk_pxa27x_lcd_base_get_parent(struct clk_hw *hw)
272d40670dcSRobert Jarzmik {
273d40670dcSRobert Jarzmik 	unsigned int osc_forced;
2743c816d95SArnd Bergmann 	unsigned long ccsr = readl(clk_regs + CCSR);
275d40670dcSRobert Jarzmik 
276d40670dcSRobert Jarzmik 	osc_forced = ccsr & (1 << CCCR_CPDIS_BIT);
277d40670dcSRobert Jarzmik 	if (osc_forced)
278d40670dcSRobert Jarzmik 		return PXA_LCD_13Mhz;
279d40670dcSRobert Jarzmik 	else
280d40670dcSRobert Jarzmik 		return PXA_LCD_RUN;
281d40670dcSRobert Jarzmik }
282d40670dcSRobert Jarzmik 
283d40670dcSRobert Jarzmik PARENTS(clk_pxa27x_lcd_base) = { "osc_13mhz", "run" };
284d40670dcSRobert Jarzmik MUX_RO_RATE_RO_OPS(clk_pxa27x_lcd_base, "lcd_base");
285d40670dcSRobert Jarzmik 
pxa27x_register_plls(void)286d40670dcSRobert Jarzmik static void __init pxa27x_register_plls(void)
287d40670dcSRobert Jarzmik {
288d40670dcSRobert Jarzmik 	clk_register_fixed_rate(NULL, "osc_13mhz", NULL,
2892c63935dSStephen Boyd 				CLK_GET_RATE_NOCACHE,
290d40670dcSRobert Jarzmik 				13 * MHz);
291fc206543SRobert Jarzmik 	clkdev_pxa_register(CLK_OSC32k768, "osc_32_768khz", NULL,
292d40670dcSRobert Jarzmik 			    clk_register_fixed_rate(NULL, "osc_32_768khz", NULL,
2932c63935dSStephen Boyd 						    CLK_GET_RATE_NOCACHE,
294fc206543SRobert Jarzmik 						    32768 * KHz));
2952c63935dSStephen Boyd 	clk_register_fixed_rate(NULL, "clk_dummy", NULL, 0, 0);
296d40670dcSRobert Jarzmik 	clk_register_fixed_factor(NULL, "ppll_312mhz", "osc_13mhz", 0, 24, 1);
297d40670dcSRobert Jarzmik }
298d40670dcSRobert Jarzmik 
clk_pxa27x_core_get_parent(struct clk_hw * hw)299d40670dcSRobert Jarzmik static u8 clk_pxa27x_core_get_parent(struct clk_hw *hw)
300d40670dcSRobert Jarzmik {
301d40670dcSRobert Jarzmik 	unsigned long clkcfg;
30206b8ec4eSRobert Jarzmik 	unsigned int t, ht, osc_forced;
3033c816d95SArnd Bergmann 	unsigned long ccsr = readl(clk_regs + CCSR);
304d40670dcSRobert Jarzmik 
305d40670dcSRobert Jarzmik 	osc_forced = ccsr & (1 << CCCR_CPDIS_BIT);
306d40670dcSRobert Jarzmik 	if (osc_forced)
307d40670dcSRobert Jarzmik 		return PXA_CORE_13Mhz;
308d40670dcSRobert Jarzmik 
309d40670dcSRobert Jarzmik 	asm("mrc\tp14, 0, %0, c6, c0, 0" : "=r" (clkcfg));
310d40670dcSRobert Jarzmik 	t  = clkcfg & (1 << 0);
311d40670dcSRobert Jarzmik 	ht = clkcfg & (1 << 2);
312d40670dcSRobert Jarzmik 
313d40670dcSRobert Jarzmik 	if (ht || t)
314d40670dcSRobert Jarzmik 		return PXA_CORE_TURBO;
315d40670dcSRobert Jarzmik 	return PXA_CORE_RUN;
316d40670dcSRobert Jarzmik }
3179fe69429SRobert Jarzmik 
clk_pxa27x_core_set_parent(struct clk_hw * hw,u8 index)3189fe69429SRobert Jarzmik static int clk_pxa27x_core_set_parent(struct clk_hw *hw, u8 index)
3199fe69429SRobert Jarzmik {
3209fe69429SRobert Jarzmik 	if (index > PXA_CORE_TURBO)
3219fe69429SRobert Jarzmik 		return -EINVAL;
3229fe69429SRobert Jarzmik 
3239fe69429SRobert Jarzmik 	pxa2xx_core_turbo_switch(index == PXA_CORE_TURBO);
3249fe69429SRobert Jarzmik 
3259fe69429SRobert Jarzmik 	return 0;
3269fe69429SRobert Jarzmik }
3279fe69429SRobert Jarzmik 
clk_pxa27x_core_determine_rate(struct clk_hw * hw,struct clk_rate_request * req)3289fe69429SRobert Jarzmik static int clk_pxa27x_core_determine_rate(struct clk_hw *hw,
3299fe69429SRobert Jarzmik 					  struct clk_rate_request *req)
3309fe69429SRobert Jarzmik {
3319fe69429SRobert Jarzmik 	return __clk_mux_determine_rate(hw, req);
3329fe69429SRobert Jarzmik }
3339fe69429SRobert Jarzmik 
334d40670dcSRobert Jarzmik PARENTS(clk_pxa27x_core) = { "osc_13mhz", "run", "cpll" };
3359fe69429SRobert Jarzmik MUX_OPS(clk_pxa27x_core, "core", CLK_SET_RATE_PARENT);
336d40670dcSRobert Jarzmik 
clk_pxa27x_run_get_rate(struct clk_hw * hw,unsigned long parent_rate)337d40670dcSRobert Jarzmik static unsigned long clk_pxa27x_run_get_rate(struct clk_hw *hw,
338d40670dcSRobert Jarzmik 					     unsigned long parent_rate)
339d40670dcSRobert Jarzmik {
3403c816d95SArnd Bergmann 	unsigned long ccsr = readl(clk_regs + CCSR);
341d40670dcSRobert Jarzmik 	unsigned int n2 = (ccsr & CCSR_N2_MASK) >> CCSR_N2_SHIFT;
342d40670dcSRobert Jarzmik 
343d40670dcSRobert Jarzmik 	return (parent_rate / n2) * 2;
344d40670dcSRobert Jarzmik }
345d40670dcSRobert Jarzmik PARENTS(clk_pxa27x_run) = { "cpll" };
346d40670dcSRobert Jarzmik RATE_RO_OPS(clk_pxa27x_run, "run");
347d40670dcSRobert Jarzmik 
pxa27x_register_core(void)348d40670dcSRobert Jarzmik static void __init pxa27x_register_core(void)
349d40670dcSRobert Jarzmik {
350fb16d9e5SRobert Jarzmik 	clkdev_pxa_register(CLK_NONE, "cpll", NULL,
351fb16d9e5SRobert Jarzmik 			    clk_register_clk_pxa27x_cpll());
352fb16d9e5SRobert Jarzmik 	clkdev_pxa_register(CLK_NONE, "run", NULL,
353fb16d9e5SRobert Jarzmik 			    clk_register_clk_pxa27x_run());
354d40670dcSRobert Jarzmik 	clkdev_pxa_register(CLK_CORE, "core", NULL,
355d40670dcSRobert Jarzmik 			    clk_register_clk_pxa27x_core());
356d40670dcSRobert Jarzmik }
357d40670dcSRobert Jarzmik 
clk_pxa27x_system_bus_get_rate(struct clk_hw * hw,unsigned long parent_rate)358d40670dcSRobert Jarzmik static unsigned long clk_pxa27x_system_bus_get_rate(struct clk_hw *hw,
359d40670dcSRobert Jarzmik 						    unsigned long parent_rate)
360d40670dcSRobert Jarzmik {
361d40670dcSRobert Jarzmik 	unsigned long clkcfg;
362d40670dcSRobert Jarzmik 	unsigned int b, osc_forced;
3633c816d95SArnd Bergmann 	unsigned long ccsr = readl(clk_regs + CCSR);
364d40670dcSRobert Jarzmik 
365d40670dcSRobert Jarzmik 	osc_forced = ccsr & (1 << CCCR_CPDIS_BIT);
366d40670dcSRobert Jarzmik 	asm("mrc\tp14, 0, %0, c6, c0, 0" : "=r" (clkcfg));
367d40670dcSRobert Jarzmik 	b  = clkcfg & (1 << 3);
368d40670dcSRobert Jarzmik 
369d40670dcSRobert Jarzmik 	if (osc_forced)
370d40670dcSRobert Jarzmik 		return parent_rate;
371d40670dcSRobert Jarzmik 	if (b)
372d40670dcSRobert Jarzmik 		return parent_rate;
3737c514519SRobert Jarzmik 	else
3747c514519SRobert Jarzmik 		return parent_rate / 2;
375d40670dcSRobert Jarzmik }
376d40670dcSRobert Jarzmik 
clk_pxa27x_system_bus_get_parent(struct clk_hw * hw)377d40670dcSRobert Jarzmik static u8 clk_pxa27x_system_bus_get_parent(struct clk_hw *hw)
378d40670dcSRobert Jarzmik {
379d40670dcSRobert Jarzmik 	unsigned int osc_forced;
3803c816d95SArnd Bergmann 	unsigned long ccsr = readl(clk_regs + CCSR);
381d40670dcSRobert Jarzmik 
382d40670dcSRobert Jarzmik 	osc_forced = ccsr & (1 << CCCR_CPDIS_BIT);
383d40670dcSRobert Jarzmik 	if (osc_forced)
384d40670dcSRobert Jarzmik 		return PXA_BUS_13Mhz;
385d40670dcSRobert Jarzmik 	else
386d40670dcSRobert Jarzmik 		return PXA_BUS_RUN;
387d40670dcSRobert Jarzmik }
388d40670dcSRobert Jarzmik 
389d40670dcSRobert Jarzmik PARENTS(clk_pxa27x_system_bus) = { "osc_13mhz", "run" };
390d40670dcSRobert Jarzmik MUX_RO_RATE_RO_OPS(clk_pxa27x_system_bus, "system_bus");
391d40670dcSRobert Jarzmik 
clk_pxa27x_memory_get_rate(struct clk_hw * hw,unsigned long parent_rate)392d40670dcSRobert Jarzmik static unsigned long clk_pxa27x_memory_get_rate(struct clk_hw *hw,
393d40670dcSRobert Jarzmik 						unsigned long parent_rate)
394d40670dcSRobert Jarzmik {
395d40670dcSRobert Jarzmik 	unsigned int a, l, osc_forced;
3963c816d95SArnd Bergmann 	unsigned long cccr = readl(clk_regs + CCCR);
3973c816d95SArnd Bergmann 	unsigned long ccsr = readl(clk_regs + CCSR);
398d40670dcSRobert Jarzmik 
399d40670dcSRobert Jarzmik 	osc_forced = ccsr & (1 << CCCR_CPDIS_BIT);
400dcf3d458SRobert Jarzmik 	a = cccr & (1 << CCCR_A_BIT);
401d40670dcSRobert Jarzmik 	l  = ccsr & CCSR_L_MASK;
402d40670dcSRobert Jarzmik 
403d40670dcSRobert Jarzmik 	if (osc_forced || a)
404d40670dcSRobert Jarzmik 		return parent_rate;
405d40670dcSRobert Jarzmik 	if (l <= 10)
406d40670dcSRobert Jarzmik 		return parent_rate;
407d40670dcSRobert Jarzmik 	if (l <= 20)
408d40670dcSRobert Jarzmik 		return parent_rate / 2;
409d40670dcSRobert Jarzmik 	return parent_rate / 4;
410d40670dcSRobert Jarzmik }
411d40670dcSRobert Jarzmik 
clk_pxa27x_memory_get_parent(struct clk_hw * hw)412d40670dcSRobert Jarzmik static u8 clk_pxa27x_memory_get_parent(struct clk_hw *hw)
413d40670dcSRobert Jarzmik {
414d40670dcSRobert Jarzmik 	unsigned int osc_forced, a;
4153c816d95SArnd Bergmann 	unsigned long cccr = readl(clk_regs + CCCR);
4163c816d95SArnd Bergmann 	unsigned long ccsr = readl(clk_regs + CCSR);
417d40670dcSRobert Jarzmik 
418d40670dcSRobert Jarzmik 	osc_forced = ccsr & (1 << CCCR_CPDIS_BIT);
419dcf3d458SRobert Jarzmik 	a = cccr & (1 << CCCR_A_BIT);
420d40670dcSRobert Jarzmik 	if (osc_forced)
421d40670dcSRobert Jarzmik 		return PXA_MEM_13Mhz;
422d40670dcSRobert Jarzmik 	if (a)
423d40670dcSRobert Jarzmik 		return PXA_MEM_SYSTEM_BUS;
424d40670dcSRobert Jarzmik 	else
425d40670dcSRobert Jarzmik 		return PXA_MEM_RUN;
426d40670dcSRobert Jarzmik }
427d40670dcSRobert Jarzmik 
428d40670dcSRobert Jarzmik PARENTS(clk_pxa27x_memory) = { "osc_13mhz", "system_bus", "run" };
429d40670dcSRobert Jarzmik MUX_RO_RATE_RO_OPS(clk_pxa27x_memory, "memory");
430d40670dcSRobert Jarzmik 
4318b6d1034SRobert Jarzmik #define DUMMY_CLK(_con_id, _dev_id, _parent) \
4328b6d1034SRobert Jarzmik 	{ .con_id = _con_id, .dev_id = _dev_id, .parent = _parent }
4338b6d1034SRobert Jarzmik struct dummy_clk {
4348b6d1034SRobert Jarzmik 	const char *con_id;
4358b6d1034SRobert Jarzmik 	const char *dev_id;
4368b6d1034SRobert Jarzmik 	const char *parent;
4378b6d1034SRobert Jarzmik };
4388b6d1034SRobert Jarzmik static struct dummy_clk dummy_clks[] __initdata = {
4398b6d1034SRobert Jarzmik 	DUMMY_CLK(NULL, "pxa27x-gpio", "osc_32_768khz"),
44046acbcb4SRobert Jarzmik 	DUMMY_CLK(NULL, "pxa-rtc", "osc_32_768khz"),
4418b6d1034SRobert Jarzmik 	DUMMY_CLK(NULL, "sa1100-rtc", "osc_32_768khz"),
4428b6d1034SRobert Jarzmik 	DUMMY_CLK("UARTCLK", "pxa2xx-ir", "STUART"),
4438b6d1034SRobert Jarzmik };
4448b6d1034SRobert Jarzmik 
pxa27x_dummy_clocks_init(void)4458b6d1034SRobert Jarzmik static void __init pxa27x_dummy_clocks_init(void)
4468b6d1034SRobert Jarzmik {
4478b6d1034SRobert Jarzmik 	struct clk *clk;
4488b6d1034SRobert Jarzmik 	struct dummy_clk *d;
4498b6d1034SRobert Jarzmik 	const char *name;
4508b6d1034SRobert Jarzmik 	int i;
4518b6d1034SRobert Jarzmik 
4528b6d1034SRobert Jarzmik 	for (i = 0; i < ARRAY_SIZE(dummy_clks); i++) {
4538b6d1034SRobert Jarzmik 		d = &dummy_clks[i];
4548b6d1034SRobert Jarzmik 		name = d->dev_id ? d->dev_id : d->con_id;
4558b6d1034SRobert Jarzmik 		clk = clk_register_fixed_factor(NULL, name, d->parent, 0, 1, 1);
4568b6d1034SRobert Jarzmik 		clk_register_clkdev(clk, d->con_id, d->dev_id);
4578b6d1034SRobert Jarzmik 	}
4588b6d1034SRobert Jarzmik }
4598b6d1034SRobert Jarzmik 
pxa27x_base_clocks_init(void)460d40670dcSRobert Jarzmik static void __init pxa27x_base_clocks_init(void)
461d40670dcSRobert Jarzmik {
462d40670dcSRobert Jarzmik 	pxa27x_register_plls();
463d40670dcSRobert Jarzmik 	pxa27x_register_core();
464fb16d9e5SRobert Jarzmik 	clkdev_pxa_register(CLK_NONE, "system_bus", NULL,
465fb16d9e5SRobert Jarzmik 			    clk_register_clk_pxa27x_system_bus());
466fb16d9e5SRobert Jarzmik 	clkdev_pxa_register(CLK_NONE, "memory", NULL,
467fb16d9e5SRobert Jarzmik 			    clk_register_clk_pxa27x_memory());
468d40670dcSRobert Jarzmik 	clk_register_clk_pxa27x_lcd_base();
469d40670dcSRobert Jarzmik }
470d40670dcSRobert Jarzmik 
pxa27x_clocks_init(void __iomem * regs)4713c816d95SArnd Bergmann int __init pxa27x_clocks_init(void __iomem *regs)
472d40670dcSRobert Jarzmik {
4733c816d95SArnd Bergmann 	clk_regs = regs;
474d40670dcSRobert Jarzmik 	pxa27x_base_clocks_init();
4758b6d1034SRobert Jarzmik 	pxa27x_dummy_clocks_init();
4763c816d95SArnd Bergmann 	return clk_pxa_cken_init(pxa27x_clocks, ARRAY_SIZE(pxa27x_clocks), regs);
477d40670dcSRobert Jarzmik }
4786f8a444aSRobert Jarzmik 
pxa27x_dt_clocks_init(struct device_node * np)4796f8a444aSRobert Jarzmik static void __init pxa27x_dt_clocks_init(struct device_node *np)
4806f8a444aSRobert Jarzmik {
4813c816d95SArnd Bergmann 	pxa27x_clocks_init(ioremap(0x41300000ul, 0x10));
4826f8a444aSRobert Jarzmik 	clk_pxa_dt_common_init(np);
4836f8a444aSRobert Jarzmik }
4846f8a444aSRobert Jarzmik CLK_OF_DECLARE(pxa_clks, "marvell,pxa270-clocks", pxa27x_dt_clocks_init);
485