xref: /openbmc/linux/drivers/clk/pxa/clk-pxa.h (revision 4f2c0a4acffbec01079c28f839422e64ddeff004)
1b886d83cSThomas Gleixner /* SPDX-License-Identifier: GPL-2.0-only */
2bda00303SRobert Jarzmik /*
3bda00303SRobert Jarzmik  * Marvell PXA family clocks
4bda00303SRobert Jarzmik  *
5bda00303SRobert Jarzmik  * Copyright (C) 2014 Robert Jarzmik
6bda00303SRobert Jarzmik  *
7bda00303SRobert Jarzmik  * Common clock code for PXA clocks ("CKEN" type clocks + DT)
8bda00303SRobert Jarzmik  */
9bda00303SRobert Jarzmik #ifndef _CLK_PXA_
10bda00303SRobert Jarzmik #define _CLK_PXA_
11bda00303SRobert Jarzmik 
129fe69429SRobert Jarzmik #define CLKCFG_TURBO		0x1
139fe69429SRobert Jarzmik #define CLKCFG_FCS		0x2
149fe69429SRobert Jarzmik #define CLKCFG_HALFTURBO	0x4
159fe69429SRobert Jarzmik #define CLKCFG_FASTBUS		0x8
169fe69429SRobert Jarzmik 
17bda00303SRobert Jarzmik #define PARENTS(name) \
184a1caed3SUwe Kleine-König 	static const char *const name ## _parents[] __initconst
19bda00303SRobert Jarzmik #define MUX_RO_RATE_RO_OPS(name, clk_name)			\
20bda00303SRobert Jarzmik 	static struct clk_hw name ## _mux_hw;			\
21bda00303SRobert Jarzmik 	static struct clk_hw name ## _rate_hw;			\
226487649eSRikard Falkeborn 	static const struct clk_ops name ## _mux_ops = {	\
23bda00303SRobert Jarzmik 		.get_parent = name ## _get_parent,		\
24bda00303SRobert Jarzmik 		.set_parent = dummy_clk_set_parent,		\
25bda00303SRobert Jarzmik 	};							\
266487649eSRikard Falkeborn 	static const struct clk_ops name ## _rate_ops = {	\
27bda00303SRobert Jarzmik 		.recalc_rate = name ## _get_rate,		\
28bda00303SRobert Jarzmik 	};							\
2914dd5b01SRobert Jarzmik 	static struct clk * __init clk_register_ ## name(void)	\
30bda00303SRobert Jarzmik 	{							\
31bda00303SRobert Jarzmik 		return clk_register_composite(NULL, clk_name,	\
32bda00303SRobert Jarzmik 			name ## _parents,			\
33bda00303SRobert Jarzmik 			ARRAY_SIZE(name ## _parents),		\
34bda00303SRobert Jarzmik 			&name ## _mux_hw, &name ## _mux_ops,	\
35bda00303SRobert Jarzmik 			&name ## _rate_hw, &name ## _rate_ops,	\
36bda00303SRobert Jarzmik 			NULL, NULL, CLK_GET_RATE_NOCACHE);	\
37bda00303SRobert Jarzmik 	}
38bda00303SRobert Jarzmik 
39bda00303SRobert Jarzmik #define RATE_RO_OPS(name, clk_name)				\
40bda00303SRobert Jarzmik 	static struct clk_hw name ## _rate_hw;			\
419fe69429SRobert Jarzmik 	static const struct clk_ops name ## _rate_ops = {	\
42bda00303SRobert Jarzmik 		.recalc_rate = name ## _get_rate,		\
43bda00303SRobert Jarzmik 	};							\
4414dd5b01SRobert Jarzmik 	static struct clk * __init clk_register_ ## name(void)	\
45bda00303SRobert Jarzmik 	{							\
46bda00303SRobert Jarzmik 		return clk_register_composite(NULL, clk_name,	\
47bda00303SRobert Jarzmik 			name ## _parents,			\
48bda00303SRobert Jarzmik 			ARRAY_SIZE(name ## _parents),		\
49bda00303SRobert Jarzmik 			NULL, NULL,				\
50bda00303SRobert Jarzmik 			&name ## _rate_hw, &name ## _rate_ops,	\
51bda00303SRobert Jarzmik 			NULL, NULL, CLK_GET_RATE_NOCACHE);	\
52bda00303SRobert Jarzmik 	}
53bda00303SRobert Jarzmik 
549fe69429SRobert Jarzmik #define RATE_OPS(name, clk_name)				\
559fe69429SRobert Jarzmik 	static struct clk_hw name ## _rate_hw;			\
566487649eSRikard Falkeborn 	static const struct clk_ops name ## _rate_ops = {	\
579fe69429SRobert Jarzmik 		.recalc_rate = name ## _get_rate,		\
589fe69429SRobert Jarzmik 		.set_rate = name ## _set_rate,			\
599fe69429SRobert Jarzmik 		.determine_rate = name ## _determine_rate,	\
609fe69429SRobert Jarzmik 	};							\
619fe69429SRobert Jarzmik 	static struct clk * __init clk_register_ ## name(void)	\
629fe69429SRobert Jarzmik 	{							\
639fe69429SRobert Jarzmik 		return clk_register_composite(NULL, clk_name,	\
649fe69429SRobert Jarzmik 			name ## _parents,			\
659fe69429SRobert Jarzmik 			ARRAY_SIZE(name ## _parents),		\
669fe69429SRobert Jarzmik 			NULL, NULL,				\
679fe69429SRobert Jarzmik 			&name ## _rate_hw, &name ## _rate_ops,	\
689fe69429SRobert Jarzmik 			NULL, NULL, CLK_GET_RATE_NOCACHE);	\
699fe69429SRobert Jarzmik 	}
709fe69429SRobert Jarzmik 
719fe69429SRobert Jarzmik #define MUX_OPS(name, clk_name, flags)				\
729fe69429SRobert Jarzmik 	static struct clk_hw name ## _mux_hw;			\
739fe69429SRobert Jarzmik 	static const struct clk_ops name ## _mux_ops = {	\
749fe69429SRobert Jarzmik 		.get_parent = name ## _get_parent,		\
759fe69429SRobert Jarzmik 		.set_parent = name ## _set_parent,		\
769fe69429SRobert Jarzmik 		.determine_rate = name ## _determine_rate,	\
779fe69429SRobert Jarzmik 	};							\
789fe69429SRobert Jarzmik 	static struct clk * __init clk_register_ ## name(void)	\
799fe69429SRobert Jarzmik 	{							\
809fe69429SRobert Jarzmik 		return clk_register_composite(NULL, clk_name,	\
819fe69429SRobert Jarzmik 			name ## _parents,			\
829fe69429SRobert Jarzmik 			ARRAY_SIZE(name ## _parents),		\
839fe69429SRobert Jarzmik 			&name ## _mux_hw, &name ## _mux_ops,	\
849fe69429SRobert Jarzmik 			NULL, NULL,				\
859fe69429SRobert Jarzmik 			NULL, NULL,				\
869fe69429SRobert Jarzmik 			CLK_GET_RATE_NOCACHE | flags); \
879fe69429SRobert Jarzmik 	}
889fe69429SRobert Jarzmik 
89bda00303SRobert Jarzmik /*
90bda00303SRobert Jarzmik  * CKEN clock type
91bda00303SRobert Jarzmik  * This clock takes it source from 2 possible parents :
92bda00303SRobert Jarzmik  *  - a low power parent
93bda00303SRobert Jarzmik  *  - a normal parent
94bda00303SRobert Jarzmik  *
95bda00303SRobert Jarzmik  *  +------------+     +-----------+
96bda00303SRobert Jarzmik  *  |  Low Power | --- | x mult_lp |
97bda00303SRobert Jarzmik  *  |    Clock   |     | / div_lp  |\
98bda00303SRobert Jarzmik  *  +------------+     +-----------+ \+-----+   +-----------+
99bda00303SRobert Jarzmik  *                                    | Mux |---| CKEN gate |
100bda00303SRobert Jarzmik  *  +------------+     +-----------+ /+-----+   +-----------+
101bda00303SRobert Jarzmik  *  | High Power |     | x mult_hp |/
102bda00303SRobert Jarzmik  *  |    Clock   | --- | / div_hp  |
103bda00303SRobert Jarzmik  *  +------------+     +-----------+
104bda00303SRobert Jarzmik  */
10514dd5b01SRobert Jarzmik struct desc_clk_cken {
106bda00303SRobert Jarzmik 	struct clk_hw hw;
107bda00303SRobert Jarzmik 	int ckid;
108*3c816d95SArnd Bergmann 	int cken_reg;
109bda00303SRobert Jarzmik 	const char *name;
110bda00303SRobert Jarzmik 	const char *dev_id;
111bda00303SRobert Jarzmik 	const char *con_id;
11222109785SStephen Boyd 	const char * const *parent_names;
113bda00303SRobert Jarzmik 	struct clk_fixed_factor lp;
114bda00303SRobert Jarzmik 	struct clk_fixed_factor hp;
115bda00303SRobert Jarzmik 	struct clk_gate gate;
116bda00303SRobert Jarzmik 	bool (*is_in_low_power)(void);
117bda00303SRobert Jarzmik 	const unsigned long flags;
118bda00303SRobert Jarzmik };
119bda00303SRobert Jarzmik 
120bda00303SRobert Jarzmik #define PXA_CKEN(_dev_id, _con_id, _name, parents, _mult_lp, _div_lp,	\
121bda00303SRobert Jarzmik 		 _mult_hp, _div_hp, is_lp, _cken_reg, _cken_bit, flag)	\
122bda00303SRobert Jarzmik 	{ .ckid = CLK_ ## _name, .name = #_name,			\
123*3c816d95SArnd Bergmann 	  .cken_reg = _cken_reg,					\
124bda00303SRobert Jarzmik 	  .dev_id = _dev_id, .con_id = _con_id,	.parent_names = parents,\
125bda00303SRobert Jarzmik 	  .lp = { .mult = _mult_lp, .div = _div_lp },			\
126bda00303SRobert Jarzmik 	  .hp = { .mult = _mult_hp, .div = _div_hp },			\
127bda00303SRobert Jarzmik 	  .is_in_low_power = is_lp,					\
128*3c816d95SArnd Bergmann 	  .gate = { .bit_idx = _cken_bit }, \
129bda00303SRobert Jarzmik 	  .flags = flag,						\
130bda00303SRobert Jarzmik 	}
131bda00303SRobert Jarzmik #define PXA_CKEN_1RATE(dev_id, con_id, name, parents, cken_reg,		\
132bda00303SRobert Jarzmik 			    cken_bit, flag)				\
133bda00303SRobert Jarzmik 	PXA_CKEN(dev_id, con_id, name, parents, 1, 1, 1, 1,		\
134bda00303SRobert Jarzmik 		 NULL, cken_reg, cken_bit, flag)
135bda00303SRobert Jarzmik 
1369fe69429SRobert Jarzmik struct pxa2xx_freq {
1379fe69429SRobert Jarzmik 	unsigned long cpll;
1389fe69429SRobert Jarzmik 	unsigned int membus_khz;
1399fe69429SRobert Jarzmik 	unsigned int cccr;
1409fe69429SRobert Jarzmik 	unsigned int div2;
1419fe69429SRobert Jarzmik 	unsigned int clkcfg;
1429fe69429SRobert Jarzmik };
1439fe69429SRobert Jarzmik 
dummy_clk_set_parent(struct clk_hw * hw,u8 index)144e0a3862cSArnd Bergmann static inline int dummy_clk_set_parent(struct clk_hw *hw, u8 index)
145bda00303SRobert Jarzmik {
146bda00303SRobert Jarzmik 	return 0;
147bda00303SRobert Jarzmik }
148bda00303SRobert Jarzmik 
149bda00303SRobert Jarzmik extern void clkdev_pxa_register(int ckid, const char *con_id,
150bda00303SRobert Jarzmik 				const char *dev_id, struct clk *clk);
151fd13f811SArnd Bergmann extern int clk_pxa_cken_init(const struct desc_clk_cken *clks,
152*3c816d95SArnd Bergmann 			     int nb_clks, void __iomem *clk_regs);
1536f8a444aSRobert Jarzmik void clk_pxa_dt_common_init(struct device_node *np);
154bda00303SRobert Jarzmik 
1559fe69429SRobert Jarzmik void pxa2xx_core_turbo_switch(bool on);
1569fe69429SRobert Jarzmik void pxa2xx_cpll_change(struct pxa2xx_freq *freq,
157fd13f811SArnd Bergmann 			u32 (*mdrefr_dri)(unsigned int),
15884558ff7SStephen Boyd 			void __iomem *cccr);
1599fe69429SRobert Jarzmik int pxa2xx_determine_rate(struct clk_rate_request *req,
1609fe69429SRobert Jarzmik 			  struct pxa2xx_freq *freqs,  int nb_freqs);
1619fe69429SRobert Jarzmik 
162bda00303SRobert Jarzmik #endif
163