1*fcaf2036SThomas Gleixner // SPDX-License-Identifier: GPL-2.0-or-later
2f7c82a60SVladimir Zapolskiy /*
3f7c82a60SVladimir Zapolskiy * Copyright 2015 Vladimir Zapolskiy <vz@mleia.com>
4f7c82a60SVladimir Zapolskiy */
5f7c82a60SVladimir Zapolskiy
6f7c82a60SVladimir Zapolskiy #include <linux/clk.h>
7f7c82a60SVladimir Zapolskiy #include <linux/clk-provider.h>
862e59c4eSStephen Boyd #include <linux/io.h>
9f7c82a60SVladimir Zapolskiy #include <linux/of_address.h>
10f7c82a60SVladimir Zapolskiy #include <linux/regmap.h>
11f7c82a60SVladimir Zapolskiy
12f7c82a60SVladimir Zapolskiy #include <dt-bindings/clock/lpc32xx-clock.h>
13f7c82a60SVladimir Zapolskiy
14f7c82a60SVladimir Zapolskiy #undef pr_fmt
15f7c82a60SVladimir Zapolskiy #define pr_fmt(fmt) "%s: " fmt, __func__
16f7c82a60SVladimir Zapolskiy
17f7c82a60SVladimir Zapolskiy /* Common bitfield definitions for x397 PLL (lock), USB PLL and HCLK PLL */
18f7c82a60SVladimir Zapolskiy #define PLL_CTRL_ENABLE BIT(16)
19f7c82a60SVladimir Zapolskiy #define PLL_CTRL_BYPASS BIT(15)
20f7c82a60SVladimir Zapolskiy #define PLL_CTRL_DIRECT BIT(14)
21f7c82a60SVladimir Zapolskiy #define PLL_CTRL_FEEDBACK BIT(13)
22f7c82a60SVladimir Zapolskiy #define PLL_CTRL_POSTDIV (BIT(12)|BIT(11))
23f7c82a60SVladimir Zapolskiy #define PLL_CTRL_PREDIV (BIT(10)|BIT(9))
24f7c82a60SVladimir Zapolskiy #define PLL_CTRL_FEEDDIV (0xFF << 1)
25f7c82a60SVladimir Zapolskiy #define PLL_CTRL_LOCK BIT(0)
26f7c82a60SVladimir Zapolskiy
27f7c82a60SVladimir Zapolskiy /* Clock registers on System Control Block */
28f7c82a60SVladimir Zapolskiy #define LPC32XX_CLKPWR_DEBUG_CTRL 0x00
29f7c82a60SVladimir Zapolskiy #define LPC32XX_CLKPWR_USB_DIV 0x1C
30f7c82a60SVladimir Zapolskiy #define LPC32XX_CLKPWR_HCLKDIV_CTRL 0x40
31f7c82a60SVladimir Zapolskiy #define LPC32XX_CLKPWR_PWR_CTRL 0x44
32f7c82a60SVladimir Zapolskiy #define LPC32XX_CLKPWR_PLL397_CTRL 0x48
33f7c82a60SVladimir Zapolskiy #define LPC32XX_CLKPWR_OSC_CTRL 0x4C
34f7c82a60SVladimir Zapolskiy #define LPC32XX_CLKPWR_SYSCLK_CTRL 0x50
35f7c82a60SVladimir Zapolskiy #define LPC32XX_CLKPWR_LCDCLK_CTRL 0x54
36f7c82a60SVladimir Zapolskiy #define LPC32XX_CLKPWR_HCLKPLL_CTRL 0x58
37f7c82a60SVladimir Zapolskiy #define LPC32XX_CLKPWR_ADCCLK_CTRL1 0x60
38f7c82a60SVladimir Zapolskiy #define LPC32XX_CLKPWR_USB_CTRL 0x64
39f7c82a60SVladimir Zapolskiy #define LPC32XX_CLKPWR_SSP_CTRL 0x78
40f7c82a60SVladimir Zapolskiy #define LPC32XX_CLKPWR_I2S_CTRL 0x7C
41f7c82a60SVladimir Zapolskiy #define LPC32XX_CLKPWR_MS_CTRL 0x80
42f7c82a60SVladimir Zapolskiy #define LPC32XX_CLKPWR_MACCLK_CTRL 0x90
43f7c82a60SVladimir Zapolskiy #define LPC32XX_CLKPWR_TEST_CLK_CTRL 0xA4
44f7c82a60SVladimir Zapolskiy #define LPC32XX_CLKPWR_I2CCLK_CTRL 0xAC
45f7c82a60SVladimir Zapolskiy #define LPC32XX_CLKPWR_KEYCLK_CTRL 0xB0
46f7c82a60SVladimir Zapolskiy #define LPC32XX_CLKPWR_ADCCLK_CTRL 0xB4
47f7c82a60SVladimir Zapolskiy #define LPC32XX_CLKPWR_PWMCLK_CTRL 0xB8
48f7c82a60SVladimir Zapolskiy #define LPC32XX_CLKPWR_TIMCLK_CTRL 0xBC
49f7c82a60SVladimir Zapolskiy #define LPC32XX_CLKPWR_TIMCLK_CTRL1 0xC0
50f7c82a60SVladimir Zapolskiy #define LPC32XX_CLKPWR_SPI_CTRL 0xC4
51f7c82a60SVladimir Zapolskiy #define LPC32XX_CLKPWR_FLASHCLK_CTRL 0xC8
52f7c82a60SVladimir Zapolskiy #define LPC32XX_CLKPWR_UART3_CLK_CTRL 0xD0
53f7c82a60SVladimir Zapolskiy #define LPC32XX_CLKPWR_UART4_CLK_CTRL 0xD4
54f7c82a60SVladimir Zapolskiy #define LPC32XX_CLKPWR_UART5_CLK_CTRL 0xD8
55f7c82a60SVladimir Zapolskiy #define LPC32XX_CLKPWR_UART6_CLK_CTRL 0xDC
56f7c82a60SVladimir Zapolskiy #define LPC32XX_CLKPWR_IRDA_CLK_CTRL 0xE0
57f7c82a60SVladimir Zapolskiy #define LPC32XX_CLKPWR_UART_CLK_CTRL 0xE4
58f7c82a60SVladimir Zapolskiy #define LPC32XX_CLKPWR_DMA_CLK_CTRL 0xE8
59f7c82a60SVladimir Zapolskiy
60f7c82a60SVladimir Zapolskiy /* Clock registers on USB controller */
61f7c82a60SVladimir Zapolskiy #define LPC32XX_USB_CLK_CTRL 0xF4
62f7c82a60SVladimir Zapolskiy #define LPC32XX_USB_CLK_STS 0xF8
63f7c82a60SVladimir Zapolskiy
64f7c82a60SVladimir Zapolskiy static struct regmap_config lpc32xx_scb_regmap_config = {
65cef7b18cSJeffy Chen .name = "scb",
66f7c82a60SVladimir Zapolskiy .reg_bits = 32,
67f7c82a60SVladimir Zapolskiy .val_bits = 32,
68f7c82a60SVladimir Zapolskiy .reg_stride = 4,
69f7c82a60SVladimir Zapolskiy .val_format_endian = REGMAP_ENDIAN_LITTLE,
70f7c82a60SVladimir Zapolskiy .max_register = 0x114,
71f7c82a60SVladimir Zapolskiy .fast_io = true,
72f7c82a60SVladimir Zapolskiy };
73f7c82a60SVladimir Zapolskiy
74f7c82a60SVladimir Zapolskiy static struct regmap *clk_regmap;
75f7c82a60SVladimir Zapolskiy static void __iomem *usb_clk_vbase;
76f7c82a60SVladimir Zapolskiy
77f7c82a60SVladimir Zapolskiy enum {
78f7c82a60SVladimir Zapolskiy LPC32XX_USB_CLK_OTG = LPC32XX_USB_CLK_HOST + 1,
79f7c82a60SVladimir Zapolskiy LPC32XX_USB_CLK_AHB,
80f7c82a60SVladimir Zapolskiy
81f7c82a60SVladimir Zapolskiy LPC32XX_USB_CLK_MAX = LPC32XX_USB_CLK_AHB + 1,
82f7c82a60SVladimir Zapolskiy };
83f7c82a60SVladimir Zapolskiy
84f7c82a60SVladimir Zapolskiy enum {
85f7c82a60SVladimir Zapolskiy /* Start from the last defined clock in dt bindings */
86054e2730SSylvain Lemieux LPC32XX_CLK_ADC_DIV = LPC32XX_CLK_PERIPH + 1,
87f7c82a60SVladimir Zapolskiy LPC32XX_CLK_ADC_RTC,
88f7c82a60SVladimir Zapolskiy LPC32XX_CLK_TEST1,
89f7c82a60SVladimir Zapolskiy LPC32XX_CLK_TEST2,
90f7c82a60SVladimir Zapolskiy
91f7c82a60SVladimir Zapolskiy /* System clocks, PLL 397x and HCLK PLL clocks */
92f7c82a60SVladimir Zapolskiy LPC32XX_CLK_OSC,
93f7c82a60SVladimir Zapolskiy LPC32XX_CLK_SYS,
94f7c82a60SVladimir Zapolskiy LPC32XX_CLK_PLL397X,
95f7c82a60SVladimir Zapolskiy LPC32XX_CLK_HCLK_DIV_PERIPH,
96f7c82a60SVladimir Zapolskiy LPC32XX_CLK_HCLK_DIV,
97f7c82a60SVladimir Zapolskiy LPC32XX_CLK_HCLK,
98f7c82a60SVladimir Zapolskiy LPC32XX_CLK_ARM,
99f7c82a60SVladimir Zapolskiy LPC32XX_CLK_ARM_VFP,
100f7c82a60SVladimir Zapolskiy
101f7c82a60SVladimir Zapolskiy /* USB clocks */
102f7c82a60SVladimir Zapolskiy LPC32XX_CLK_USB_PLL,
103f7c82a60SVladimir Zapolskiy LPC32XX_CLK_USB_DIV,
104f7c82a60SVladimir Zapolskiy LPC32XX_CLK_USB,
105f7c82a60SVladimir Zapolskiy
106f7c82a60SVladimir Zapolskiy /* Only one control PWR_CTRL[10] for both muxes */
107f7c82a60SVladimir Zapolskiy LPC32XX_CLK_PERIPH_HCLK_MUX,
108f7c82a60SVladimir Zapolskiy LPC32XX_CLK_PERIPH_ARM_MUX,
109f7c82a60SVladimir Zapolskiy
110f7c82a60SVladimir Zapolskiy /* Only one control PWR_CTRL[2] for all three muxes */
111f7c82a60SVladimir Zapolskiy LPC32XX_CLK_SYSCLK_PERIPH_MUX,
112f7c82a60SVladimir Zapolskiy LPC32XX_CLK_SYSCLK_HCLK_MUX,
113f7c82a60SVladimir Zapolskiy LPC32XX_CLK_SYSCLK_ARM_MUX,
114f7c82a60SVladimir Zapolskiy
115f7c82a60SVladimir Zapolskiy /* Two clock sources external to the driver */
116f7c82a60SVladimir Zapolskiy LPC32XX_CLK_XTAL_32K,
117f7c82a60SVladimir Zapolskiy LPC32XX_CLK_XTAL,
118f7c82a60SVladimir Zapolskiy
119f7c82a60SVladimir Zapolskiy /* Renumbered USB clocks, may have a parent from SCB table */
120f7c82a60SVladimir Zapolskiy LPC32XX_CLK_USB_OFFSET,
121f7c82a60SVladimir Zapolskiy LPC32XX_CLK_USB_I2C = LPC32XX_USB_CLK_I2C + LPC32XX_CLK_USB_OFFSET,
122f7c82a60SVladimir Zapolskiy LPC32XX_CLK_USB_DEV = LPC32XX_USB_CLK_DEVICE + LPC32XX_CLK_USB_OFFSET,
123f7c82a60SVladimir Zapolskiy LPC32XX_CLK_USB_HOST = LPC32XX_USB_CLK_HOST + LPC32XX_CLK_USB_OFFSET,
124f7c82a60SVladimir Zapolskiy LPC32XX_CLK_USB_OTG = LPC32XX_USB_CLK_OTG + LPC32XX_CLK_USB_OFFSET,
125f7c82a60SVladimir Zapolskiy LPC32XX_CLK_USB_AHB = LPC32XX_USB_CLK_AHB + LPC32XX_CLK_USB_OFFSET,
126f7c82a60SVladimir Zapolskiy
127f7c82a60SVladimir Zapolskiy /* Stub for composite clocks */
128f7c82a60SVladimir Zapolskiy LPC32XX_CLK__NULL,
129f7c82a60SVladimir Zapolskiy
130f7c82a60SVladimir Zapolskiy /* Subclocks of composite clocks, clocks above are for CCF */
131f7c82a60SVladimir Zapolskiy LPC32XX_CLK_PWM1_MUX,
132f7c82a60SVladimir Zapolskiy LPC32XX_CLK_PWM1_DIV,
133f7c82a60SVladimir Zapolskiy LPC32XX_CLK_PWM1_GATE,
134f7c82a60SVladimir Zapolskiy LPC32XX_CLK_PWM2_MUX,
135f7c82a60SVladimir Zapolskiy LPC32XX_CLK_PWM2_DIV,
136f7c82a60SVladimir Zapolskiy LPC32XX_CLK_PWM2_GATE,
137f7c82a60SVladimir Zapolskiy LPC32XX_CLK_UART3_MUX,
138f7c82a60SVladimir Zapolskiy LPC32XX_CLK_UART3_DIV,
139f7c82a60SVladimir Zapolskiy LPC32XX_CLK_UART3_GATE,
140f7c82a60SVladimir Zapolskiy LPC32XX_CLK_UART4_MUX,
141f7c82a60SVladimir Zapolskiy LPC32XX_CLK_UART4_DIV,
142f7c82a60SVladimir Zapolskiy LPC32XX_CLK_UART4_GATE,
143f7c82a60SVladimir Zapolskiy LPC32XX_CLK_UART5_MUX,
144f7c82a60SVladimir Zapolskiy LPC32XX_CLK_UART5_DIV,
145f7c82a60SVladimir Zapolskiy LPC32XX_CLK_UART5_GATE,
146f7c82a60SVladimir Zapolskiy LPC32XX_CLK_UART6_MUX,
147f7c82a60SVladimir Zapolskiy LPC32XX_CLK_UART6_DIV,
148f7c82a60SVladimir Zapolskiy LPC32XX_CLK_UART6_GATE,
149f7c82a60SVladimir Zapolskiy LPC32XX_CLK_TEST1_MUX,
150f7c82a60SVladimir Zapolskiy LPC32XX_CLK_TEST1_GATE,
151f7c82a60SVladimir Zapolskiy LPC32XX_CLK_TEST2_MUX,
152f7c82a60SVladimir Zapolskiy LPC32XX_CLK_TEST2_GATE,
153f7c82a60SVladimir Zapolskiy LPC32XX_CLK_USB_DIV_DIV,
154f7c82a60SVladimir Zapolskiy LPC32XX_CLK_USB_DIV_GATE,
155f7c82a60SVladimir Zapolskiy LPC32XX_CLK_SD_DIV,
156f7c82a60SVladimir Zapolskiy LPC32XX_CLK_SD_GATE,
157f7c82a60SVladimir Zapolskiy LPC32XX_CLK_LCD_DIV,
158f7c82a60SVladimir Zapolskiy LPC32XX_CLK_LCD_GATE,
159f7c82a60SVladimir Zapolskiy
160f7c82a60SVladimir Zapolskiy LPC32XX_CLK_HW_MAX,
161f7c82a60SVladimir Zapolskiy LPC32XX_CLK_MAX = LPC32XX_CLK_SYSCLK_ARM_MUX + 1,
162f7c82a60SVladimir Zapolskiy LPC32XX_CLK_CCF_MAX = LPC32XX_CLK_USB_AHB + 1,
163f7c82a60SVladimir Zapolskiy };
164f7c82a60SVladimir Zapolskiy
165f7c82a60SVladimir Zapolskiy static struct clk *clk[LPC32XX_CLK_MAX];
166f7c82a60SVladimir Zapolskiy static struct clk_onecell_data clk_data = {
167f7c82a60SVladimir Zapolskiy .clks = clk,
168f7c82a60SVladimir Zapolskiy .clk_num = LPC32XX_CLK_MAX,
169f7c82a60SVladimir Zapolskiy };
170f7c82a60SVladimir Zapolskiy
171f7c82a60SVladimir Zapolskiy static struct clk *usb_clk[LPC32XX_USB_CLK_MAX];
172f7c82a60SVladimir Zapolskiy static struct clk_onecell_data usb_clk_data = {
173f7c82a60SVladimir Zapolskiy .clks = usb_clk,
174f7c82a60SVladimir Zapolskiy .clk_num = LPC32XX_USB_CLK_MAX,
175f7c82a60SVladimir Zapolskiy };
176f7c82a60SVladimir Zapolskiy
177f7c82a60SVladimir Zapolskiy #define LPC32XX_CLK_PARENTS_MAX 5
178f7c82a60SVladimir Zapolskiy
179f7c82a60SVladimir Zapolskiy struct clk_proto_t {
180f7c82a60SVladimir Zapolskiy const char *name;
181f7c82a60SVladimir Zapolskiy const u8 parents[LPC32XX_CLK_PARENTS_MAX];
182f7c82a60SVladimir Zapolskiy u8 num_parents;
183f7c82a60SVladimir Zapolskiy unsigned long flags;
184f7c82a60SVladimir Zapolskiy };
185f7c82a60SVladimir Zapolskiy
186f7c82a60SVladimir Zapolskiy #define CLK_PREFIX(LITERAL) LPC32XX_CLK_ ## LITERAL
187f7c82a60SVladimir Zapolskiy #define NUMARGS(...) (sizeof((int[]){__VA_ARGS__})/sizeof(int))
188f7c82a60SVladimir Zapolskiy
189f7c82a60SVladimir Zapolskiy #define LPC32XX_CLK_DEFINE(_idx, _name, _flags, ...) \
190f7c82a60SVladimir Zapolskiy [CLK_PREFIX(_idx)] = { \
191f7c82a60SVladimir Zapolskiy .name = _name, \
192f7c82a60SVladimir Zapolskiy .flags = _flags, \
193f7c82a60SVladimir Zapolskiy .parents = { __VA_ARGS__ }, \
194f7c82a60SVladimir Zapolskiy .num_parents = NUMARGS(__VA_ARGS__), \
195f7c82a60SVladimir Zapolskiy }
196f7c82a60SVladimir Zapolskiy
197f7c82a60SVladimir Zapolskiy static const struct clk_proto_t clk_proto[LPC32XX_CLK_CCF_MAX] __initconst = {
198f7c82a60SVladimir Zapolskiy LPC32XX_CLK_DEFINE(XTAL, "xtal", 0x0),
199f7c82a60SVladimir Zapolskiy LPC32XX_CLK_DEFINE(XTAL_32K, "xtal_32k", 0x0),
200f7c82a60SVladimir Zapolskiy
201f7c82a60SVladimir Zapolskiy LPC32XX_CLK_DEFINE(RTC, "rtc", 0x0, LPC32XX_CLK_XTAL_32K),
202f7c82a60SVladimir Zapolskiy LPC32XX_CLK_DEFINE(OSC, "osc", CLK_IGNORE_UNUSED, LPC32XX_CLK_XTAL),
203f7c82a60SVladimir Zapolskiy LPC32XX_CLK_DEFINE(SYS, "sys", CLK_IGNORE_UNUSED,
204f7c82a60SVladimir Zapolskiy LPC32XX_CLK_OSC, LPC32XX_CLK_PLL397X),
205f7c82a60SVladimir Zapolskiy LPC32XX_CLK_DEFINE(PLL397X, "pll_397x", CLK_IGNORE_UNUSED,
206f7c82a60SVladimir Zapolskiy LPC32XX_CLK_RTC),
207f7c82a60SVladimir Zapolskiy LPC32XX_CLK_DEFINE(HCLK_PLL, "hclk_pll", CLK_IGNORE_UNUSED,
208f7c82a60SVladimir Zapolskiy LPC32XX_CLK_SYS),
209f7c82a60SVladimir Zapolskiy LPC32XX_CLK_DEFINE(HCLK_DIV_PERIPH, "hclk_div_periph",
210f7c82a60SVladimir Zapolskiy CLK_IGNORE_UNUSED, LPC32XX_CLK_HCLK_PLL),
211f7c82a60SVladimir Zapolskiy LPC32XX_CLK_DEFINE(HCLK_DIV, "hclk_div", CLK_IGNORE_UNUSED,
212f7c82a60SVladimir Zapolskiy LPC32XX_CLK_HCLK_PLL),
213f7c82a60SVladimir Zapolskiy LPC32XX_CLK_DEFINE(HCLK, "hclk", CLK_IGNORE_UNUSED,
214f7c82a60SVladimir Zapolskiy LPC32XX_CLK_PERIPH_HCLK_MUX),
215f7c82a60SVladimir Zapolskiy LPC32XX_CLK_DEFINE(PERIPH, "pclk", CLK_IGNORE_UNUSED,
216f7c82a60SVladimir Zapolskiy LPC32XX_CLK_SYSCLK_PERIPH_MUX),
217f7c82a60SVladimir Zapolskiy LPC32XX_CLK_DEFINE(ARM, "arm", CLK_IGNORE_UNUSED,
218f7c82a60SVladimir Zapolskiy LPC32XX_CLK_PERIPH_ARM_MUX),
219f7c82a60SVladimir Zapolskiy
220f7c82a60SVladimir Zapolskiy LPC32XX_CLK_DEFINE(PERIPH_HCLK_MUX, "periph_hclk_mux",
221f7c82a60SVladimir Zapolskiy CLK_IGNORE_UNUSED,
222f7c82a60SVladimir Zapolskiy LPC32XX_CLK_SYSCLK_HCLK_MUX, LPC32XX_CLK_SYSCLK_PERIPH_MUX),
223f7c82a60SVladimir Zapolskiy LPC32XX_CLK_DEFINE(PERIPH_ARM_MUX, "periph_arm_mux", CLK_IGNORE_UNUSED,
224f7c82a60SVladimir Zapolskiy LPC32XX_CLK_SYSCLK_ARM_MUX, LPC32XX_CLK_SYSCLK_PERIPH_MUX),
225f7c82a60SVladimir Zapolskiy LPC32XX_CLK_DEFINE(SYSCLK_PERIPH_MUX, "sysclk_periph_mux",
226f7c82a60SVladimir Zapolskiy CLK_IGNORE_UNUSED,
227f7c82a60SVladimir Zapolskiy LPC32XX_CLK_SYS, LPC32XX_CLK_HCLK_DIV_PERIPH),
228f7c82a60SVladimir Zapolskiy LPC32XX_CLK_DEFINE(SYSCLK_HCLK_MUX, "sysclk_hclk_mux",
229f7c82a60SVladimir Zapolskiy CLK_IGNORE_UNUSED,
230f7c82a60SVladimir Zapolskiy LPC32XX_CLK_SYS, LPC32XX_CLK_HCLK_DIV),
231f7c82a60SVladimir Zapolskiy LPC32XX_CLK_DEFINE(SYSCLK_ARM_MUX, "sysclk_arm_mux", CLK_IGNORE_UNUSED,
232f7c82a60SVladimir Zapolskiy LPC32XX_CLK_SYS, LPC32XX_CLK_HCLK_PLL),
233f7c82a60SVladimir Zapolskiy
234f7c82a60SVladimir Zapolskiy LPC32XX_CLK_DEFINE(ARM_VFP, "vfp9", CLK_IGNORE_UNUSED,
235f7c82a60SVladimir Zapolskiy LPC32XX_CLK_ARM),
236f7c82a60SVladimir Zapolskiy LPC32XX_CLK_DEFINE(USB_PLL, "usb_pll",
237f7c82a60SVladimir Zapolskiy CLK_SET_RATE_GATE | CLK_SET_RATE_PARENT, LPC32XX_CLK_USB_DIV),
238f7c82a60SVladimir Zapolskiy LPC32XX_CLK_DEFINE(USB_DIV, "usb_div", 0x0, LPC32XX_CLK_OSC),
239f7c82a60SVladimir Zapolskiy LPC32XX_CLK_DEFINE(USB, "usb", 0x0, LPC32XX_CLK_USB_PLL),
240f7c82a60SVladimir Zapolskiy LPC32XX_CLK_DEFINE(DMA, "dma", 0x0, LPC32XX_CLK_HCLK),
241f7c82a60SVladimir Zapolskiy LPC32XX_CLK_DEFINE(MLC, "mlc", 0x0, LPC32XX_CLK_HCLK),
242f7c82a60SVladimir Zapolskiy LPC32XX_CLK_DEFINE(SLC, "slc", 0x0, LPC32XX_CLK_HCLK),
243f7c82a60SVladimir Zapolskiy LPC32XX_CLK_DEFINE(LCD, "lcd", 0x0, LPC32XX_CLK_HCLK),
244f7c82a60SVladimir Zapolskiy LPC32XX_CLK_DEFINE(MAC, "mac", 0x0, LPC32XX_CLK_HCLK),
245f7c82a60SVladimir Zapolskiy LPC32XX_CLK_DEFINE(SD, "sd", 0x0, LPC32XX_CLK_ARM),
246f7c82a60SVladimir Zapolskiy LPC32XX_CLK_DEFINE(DDRAM, "ddram", CLK_GET_RATE_NOCACHE,
247f7c82a60SVladimir Zapolskiy LPC32XX_CLK_SYSCLK_ARM_MUX),
248f7c82a60SVladimir Zapolskiy LPC32XX_CLK_DEFINE(SSP0, "ssp0", 0x0, LPC32XX_CLK_HCLK),
249f7c82a60SVladimir Zapolskiy LPC32XX_CLK_DEFINE(SSP1, "ssp1", 0x0, LPC32XX_CLK_HCLK),
250f7c82a60SVladimir Zapolskiy
251f7c82a60SVladimir Zapolskiy /*
252f7c82a60SVladimir Zapolskiy * CLK_GET_RATE_NOCACHE is needed, if UART clock is disabled, its
253f7c82a60SVladimir Zapolskiy * divider register does not contain information about selected rate.
254f7c82a60SVladimir Zapolskiy */
255f7c82a60SVladimir Zapolskiy LPC32XX_CLK_DEFINE(UART3, "uart3", CLK_GET_RATE_NOCACHE,
256f7c82a60SVladimir Zapolskiy LPC32XX_CLK_PERIPH, LPC32XX_CLK_HCLK),
257f7c82a60SVladimir Zapolskiy LPC32XX_CLK_DEFINE(UART4, "uart4", CLK_GET_RATE_NOCACHE,
258f7c82a60SVladimir Zapolskiy LPC32XX_CLK_PERIPH, LPC32XX_CLK_HCLK),
259f7c82a60SVladimir Zapolskiy LPC32XX_CLK_DEFINE(UART5, "uart5", CLK_GET_RATE_NOCACHE,
260f7c82a60SVladimir Zapolskiy LPC32XX_CLK_PERIPH, LPC32XX_CLK_HCLK),
261f7c82a60SVladimir Zapolskiy LPC32XX_CLK_DEFINE(UART6, "uart6", CLK_GET_RATE_NOCACHE,
262f7c82a60SVladimir Zapolskiy LPC32XX_CLK_PERIPH, LPC32XX_CLK_HCLK),
263f7c82a60SVladimir Zapolskiy LPC32XX_CLK_DEFINE(IRDA, "irda", 0x0, LPC32XX_CLK_PERIPH),
264f7c82a60SVladimir Zapolskiy LPC32XX_CLK_DEFINE(I2C1, "i2c1", 0x0, LPC32XX_CLK_HCLK),
265f7c82a60SVladimir Zapolskiy LPC32XX_CLK_DEFINE(I2C2, "i2c2", 0x0, LPC32XX_CLK_HCLK),
266f7c82a60SVladimir Zapolskiy LPC32XX_CLK_DEFINE(TIMER0, "timer0", 0x0, LPC32XX_CLK_PERIPH),
267f7c82a60SVladimir Zapolskiy LPC32XX_CLK_DEFINE(TIMER1, "timer1", 0x0, LPC32XX_CLK_PERIPH),
268f7c82a60SVladimir Zapolskiy LPC32XX_CLK_DEFINE(TIMER2, "timer2", 0x0, LPC32XX_CLK_PERIPH),
269f7c82a60SVladimir Zapolskiy LPC32XX_CLK_DEFINE(TIMER3, "timer3", 0x0, LPC32XX_CLK_PERIPH),
270f7c82a60SVladimir Zapolskiy LPC32XX_CLK_DEFINE(TIMER4, "timer4", 0x0, LPC32XX_CLK_PERIPH),
271f7c82a60SVladimir Zapolskiy LPC32XX_CLK_DEFINE(TIMER5, "timer5", 0x0, LPC32XX_CLK_PERIPH),
272f7c82a60SVladimir Zapolskiy LPC32XX_CLK_DEFINE(WDOG, "watchdog", 0x0, LPC32XX_CLK_PERIPH),
273f7c82a60SVladimir Zapolskiy LPC32XX_CLK_DEFINE(I2S0, "i2s0", 0x0, LPC32XX_CLK_HCLK),
274f7c82a60SVladimir Zapolskiy LPC32XX_CLK_DEFINE(I2S1, "i2s1", 0x0, LPC32XX_CLK_HCLK),
275f7c82a60SVladimir Zapolskiy LPC32XX_CLK_DEFINE(SPI1, "spi1", 0x0, LPC32XX_CLK_HCLK),
276f7c82a60SVladimir Zapolskiy LPC32XX_CLK_DEFINE(SPI2, "spi2", 0x0, LPC32XX_CLK_HCLK),
277f7c82a60SVladimir Zapolskiy LPC32XX_CLK_DEFINE(MCPWM, "mcpwm", 0x0, LPC32XX_CLK_HCLK),
278f7c82a60SVladimir Zapolskiy LPC32XX_CLK_DEFINE(HSTIMER, "hstimer", 0x0, LPC32XX_CLK_PERIPH),
279f7c82a60SVladimir Zapolskiy LPC32XX_CLK_DEFINE(KEY, "key", 0x0, LPC32XX_CLK_RTC),
280f7c82a60SVladimir Zapolskiy LPC32XX_CLK_DEFINE(PWM1, "pwm1", 0x0,
281f7c82a60SVladimir Zapolskiy LPC32XX_CLK_RTC, LPC32XX_CLK_PERIPH),
282f7c82a60SVladimir Zapolskiy LPC32XX_CLK_DEFINE(PWM2, "pwm2", 0x0,
283f7c82a60SVladimir Zapolskiy LPC32XX_CLK_RTC, LPC32XX_CLK_PERIPH),
284f7c82a60SVladimir Zapolskiy LPC32XX_CLK_DEFINE(ADC, "adc", 0x0,
285f7c82a60SVladimir Zapolskiy LPC32XX_CLK_ADC_RTC, LPC32XX_CLK_ADC_DIV),
286f7c82a60SVladimir Zapolskiy LPC32XX_CLK_DEFINE(ADC_DIV, "adc_div", 0x0, LPC32XX_CLK_PERIPH),
287f7c82a60SVladimir Zapolskiy LPC32XX_CLK_DEFINE(ADC_RTC, "adc_rtc", 0x0, LPC32XX_CLK_RTC),
288f7c82a60SVladimir Zapolskiy LPC32XX_CLK_DEFINE(TEST1, "test1", 0x0,
289f7c82a60SVladimir Zapolskiy LPC32XX_CLK_PERIPH, LPC32XX_CLK_RTC, LPC32XX_CLK_OSC),
290f7c82a60SVladimir Zapolskiy LPC32XX_CLK_DEFINE(TEST2, "test2", 0x0,
291f7c82a60SVladimir Zapolskiy LPC32XX_CLK_HCLK, LPC32XX_CLK_PERIPH, LPC32XX_CLK_USB,
292f7c82a60SVladimir Zapolskiy LPC32XX_CLK_OSC, LPC32XX_CLK_PLL397X),
293f7c82a60SVladimir Zapolskiy
294f7c82a60SVladimir Zapolskiy /* USB controller clocks */
295f7c82a60SVladimir Zapolskiy LPC32XX_CLK_DEFINE(USB_AHB, "usb_ahb", 0x0, LPC32XX_CLK_USB),
296f7c82a60SVladimir Zapolskiy LPC32XX_CLK_DEFINE(USB_OTG, "usb_otg", 0x0, LPC32XX_CLK_USB_AHB),
297f7c82a60SVladimir Zapolskiy LPC32XX_CLK_DEFINE(USB_I2C, "usb_i2c", 0x0, LPC32XX_CLK_USB_AHB),
298f7c82a60SVladimir Zapolskiy LPC32XX_CLK_DEFINE(USB_DEV, "usb_dev", 0x0, LPC32XX_CLK_USB_OTG),
299f7c82a60SVladimir Zapolskiy LPC32XX_CLK_DEFINE(USB_HOST, "usb_host", 0x0, LPC32XX_CLK_USB_OTG),
300f7c82a60SVladimir Zapolskiy };
301f7c82a60SVladimir Zapolskiy
302f7c82a60SVladimir Zapolskiy struct lpc32xx_clk {
303f7c82a60SVladimir Zapolskiy struct clk_hw hw;
304f7c82a60SVladimir Zapolskiy u32 reg;
305f7c82a60SVladimir Zapolskiy u32 enable;
306f7c82a60SVladimir Zapolskiy u32 enable_mask;
307f7c82a60SVladimir Zapolskiy u32 disable;
308f7c82a60SVladimir Zapolskiy u32 disable_mask;
309f7c82a60SVladimir Zapolskiy u32 busy;
310f7c82a60SVladimir Zapolskiy u32 busy_mask;
311f7c82a60SVladimir Zapolskiy };
312f7c82a60SVladimir Zapolskiy
313f7c82a60SVladimir Zapolskiy enum clk_pll_mode {
314f7c82a60SVladimir Zapolskiy PLL_UNKNOWN,
315f7c82a60SVladimir Zapolskiy PLL_DIRECT,
316f7c82a60SVladimir Zapolskiy PLL_BYPASS,
317f7c82a60SVladimir Zapolskiy PLL_DIRECT_BYPASS,
318f7c82a60SVladimir Zapolskiy PLL_INTEGER,
319f7c82a60SVladimir Zapolskiy PLL_NON_INTEGER,
320f7c82a60SVladimir Zapolskiy };
321f7c82a60SVladimir Zapolskiy
322f7c82a60SVladimir Zapolskiy struct lpc32xx_pll_clk {
323f7c82a60SVladimir Zapolskiy struct clk_hw hw;
324f7c82a60SVladimir Zapolskiy u32 reg;
325f7c82a60SVladimir Zapolskiy u32 enable;
326f7c82a60SVladimir Zapolskiy unsigned long m_div;
327f7c82a60SVladimir Zapolskiy unsigned long n_div;
328f7c82a60SVladimir Zapolskiy unsigned long p_div;
329f7c82a60SVladimir Zapolskiy enum clk_pll_mode mode;
330f7c82a60SVladimir Zapolskiy };
331f7c82a60SVladimir Zapolskiy
332f7c82a60SVladimir Zapolskiy struct lpc32xx_usb_clk {
333f7c82a60SVladimir Zapolskiy struct clk_hw hw;
334f7c82a60SVladimir Zapolskiy u32 ctrl_enable;
335f7c82a60SVladimir Zapolskiy u32 ctrl_disable;
336f7c82a60SVladimir Zapolskiy u32 ctrl_mask;
337f7c82a60SVladimir Zapolskiy u32 enable;
338f7c82a60SVladimir Zapolskiy u32 busy;
339f7c82a60SVladimir Zapolskiy };
340f7c82a60SVladimir Zapolskiy
341f7c82a60SVladimir Zapolskiy struct lpc32xx_clk_mux {
342f7c82a60SVladimir Zapolskiy struct clk_hw hw;
343f7c82a60SVladimir Zapolskiy u32 reg;
344f7c82a60SVladimir Zapolskiy u32 mask;
345f7c82a60SVladimir Zapolskiy u8 shift;
346f7c82a60SVladimir Zapolskiy u32 *table;
347f7c82a60SVladimir Zapolskiy u8 flags;
348f7c82a60SVladimir Zapolskiy };
349f7c82a60SVladimir Zapolskiy
350f7c82a60SVladimir Zapolskiy struct lpc32xx_clk_div {
351f7c82a60SVladimir Zapolskiy struct clk_hw hw;
352f7c82a60SVladimir Zapolskiy u32 reg;
353f7c82a60SVladimir Zapolskiy u8 shift;
354f7c82a60SVladimir Zapolskiy u8 width;
355f7c82a60SVladimir Zapolskiy const struct clk_div_table *table;
356f7c82a60SVladimir Zapolskiy u8 flags;
357f7c82a60SVladimir Zapolskiy };
358f7c82a60SVladimir Zapolskiy
359f7c82a60SVladimir Zapolskiy struct lpc32xx_clk_gate {
360f7c82a60SVladimir Zapolskiy struct clk_hw hw;
361f7c82a60SVladimir Zapolskiy u32 reg;
362f7c82a60SVladimir Zapolskiy u8 bit_idx;
363f7c82a60SVladimir Zapolskiy u8 flags;
364f7c82a60SVladimir Zapolskiy };
365f7c82a60SVladimir Zapolskiy
366f7c82a60SVladimir Zapolskiy #define to_lpc32xx_clk(_hw) container_of(_hw, struct lpc32xx_clk, hw)
367f7c82a60SVladimir Zapolskiy #define to_lpc32xx_pll_clk(_hw) container_of(_hw, struct lpc32xx_pll_clk, hw)
368f7c82a60SVladimir Zapolskiy #define to_lpc32xx_usb_clk(_hw) container_of(_hw, struct lpc32xx_usb_clk, hw)
369f7c82a60SVladimir Zapolskiy #define to_lpc32xx_mux(_hw) container_of(_hw, struct lpc32xx_clk_mux, hw)
370f7c82a60SVladimir Zapolskiy #define to_lpc32xx_div(_hw) container_of(_hw, struct lpc32xx_clk_div, hw)
371f7c82a60SVladimir Zapolskiy #define to_lpc32xx_gate(_hw) container_of(_hw, struct lpc32xx_clk_gate, hw)
372f7c82a60SVladimir Zapolskiy
pll_is_valid(u64 val0,u64 val1,u64 min,u64 max)373f7c82a60SVladimir Zapolskiy static inline bool pll_is_valid(u64 val0, u64 val1, u64 min, u64 max)
374f7c82a60SVladimir Zapolskiy {
375f7c82a60SVladimir Zapolskiy return (val0 >= (val1 * min) && val0 <= (val1 * max));
376f7c82a60SVladimir Zapolskiy }
377f7c82a60SVladimir Zapolskiy
lpc32xx_usb_clk_read(struct lpc32xx_usb_clk * clk)378f7c82a60SVladimir Zapolskiy static inline u32 lpc32xx_usb_clk_read(struct lpc32xx_usb_clk *clk)
379f7c82a60SVladimir Zapolskiy {
380f7c82a60SVladimir Zapolskiy return readl(usb_clk_vbase + LPC32XX_USB_CLK_STS);
381f7c82a60SVladimir Zapolskiy }
382f7c82a60SVladimir Zapolskiy
lpc32xx_usb_clk_write(struct lpc32xx_usb_clk * clk,u32 val)383f7c82a60SVladimir Zapolskiy static inline void lpc32xx_usb_clk_write(struct lpc32xx_usb_clk *clk, u32 val)
384f7c82a60SVladimir Zapolskiy {
385f7c82a60SVladimir Zapolskiy writel(val, usb_clk_vbase + LPC32XX_USB_CLK_CTRL);
386f7c82a60SVladimir Zapolskiy }
387f7c82a60SVladimir Zapolskiy
clk_mask_enable(struct clk_hw * hw)388f7c82a60SVladimir Zapolskiy static int clk_mask_enable(struct clk_hw *hw)
389f7c82a60SVladimir Zapolskiy {
390f7c82a60SVladimir Zapolskiy struct lpc32xx_clk *clk = to_lpc32xx_clk(hw);
391f7c82a60SVladimir Zapolskiy u32 val;
392f7c82a60SVladimir Zapolskiy
393f7c82a60SVladimir Zapolskiy regmap_read(clk_regmap, clk->reg, &val);
394f7c82a60SVladimir Zapolskiy
395f7c82a60SVladimir Zapolskiy if (clk->busy_mask && (val & clk->busy_mask) == clk->busy)
396f7c82a60SVladimir Zapolskiy return -EBUSY;
397f7c82a60SVladimir Zapolskiy
398f7c82a60SVladimir Zapolskiy return regmap_update_bits(clk_regmap, clk->reg,
399f7c82a60SVladimir Zapolskiy clk->enable_mask, clk->enable);
400f7c82a60SVladimir Zapolskiy }
401f7c82a60SVladimir Zapolskiy
clk_mask_disable(struct clk_hw * hw)402f7c82a60SVladimir Zapolskiy static void clk_mask_disable(struct clk_hw *hw)
403f7c82a60SVladimir Zapolskiy {
404f7c82a60SVladimir Zapolskiy struct lpc32xx_clk *clk = to_lpc32xx_clk(hw);
405f7c82a60SVladimir Zapolskiy
406f7c82a60SVladimir Zapolskiy regmap_update_bits(clk_regmap, clk->reg,
407f7c82a60SVladimir Zapolskiy clk->disable_mask, clk->disable);
408f7c82a60SVladimir Zapolskiy }
409f7c82a60SVladimir Zapolskiy
clk_mask_is_enabled(struct clk_hw * hw)410f7c82a60SVladimir Zapolskiy static int clk_mask_is_enabled(struct clk_hw *hw)
411f7c82a60SVladimir Zapolskiy {
412f7c82a60SVladimir Zapolskiy struct lpc32xx_clk *clk = to_lpc32xx_clk(hw);
413f7c82a60SVladimir Zapolskiy u32 val;
414f7c82a60SVladimir Zapolskiy
415f7c82a60SVladimir Zapolskiy regmap_read(clk_regmap, clk->reg, &val);
416f7c82a60SVladimir Zapolskiy
417f7c82a60SVladimir Zapolskiy return ((val & clk->enable_mask) == clk->enable);
418f7c82a60SVladimir Zapolskiy }
419f7c82a60SVladimir Zapolskiy
420f7c82a60SVladimir Zapolskiy static const struct clk_ops clk_mask_ops = {
421f7c82a60SVladimir Zapolskiy .enable = clk_mask_enable,
422f7c82a60SVladimir Zapolskiy .disable = clk_mask_disable,
423f7c82a60SVladimir Zapolskiy .is_enabled = clk_mask_is_enabled,
424f7c82a60SVladimir Zapolskiy };
425f7c82a60SVladimir Zapolskiy
clk_pll_enable(struct clk_hw * hw)426f7c82a60SVladimir Zapolskiy static int clk_pll_enable(struct clk_hw *hw)
427f7c82a60SVladimir Zapolskiy {
428f7c82a60SVladimir Zapolskiy struct lpc32xx_pll_clk *clk = to_lpc32xx_pll_clk(hw);
429f7c82a60SVladimir Zapolskiy u32 val, count;
430f7c82a60SVladimir Zapolskiy
431f7c82a60SVladimir Zapolskiy regmap_update_bits(clk_regmap, clk->reg, clk->enable, clk->enable);
432f7c82a60SVladimir Zapolskiy
433f7c82a60SVladimir Zapolskiy for (count = 0; count < 1000; count++) {
434f7c82a60SVladimir Zapolskiy regmap_read(clk_regmap, clk->reg, &val);
435f7c82a60SVladimir Zapolskiy if (val & PLL_CTRL_LOCK)
436f7c82a60SVladimir Zapolskiy break;
437f7c82a60SVladimir Zapolskiy }
438f7c82a60SVladimir Zapolskiy
439f7c82a60SVladimir Zapolskiy if (val & PLL_CTRL_LOCK)
440f7c82a60SVladimir Zapolskiy return 0;
441f7c82a60SVladimir Zapolskiy
442f7c82a60SVladimir Zapolskiy return -ETIMEDOUT;
443f7c82a60SVladimir Zapolskiy }
444f7c82a60SVladimir Zapolskiy
clk_pll_disable(struct clk_hw * hw)445f7c82a60SVladimir Zapolskiy static void clk_pll_disable(struct clk_hw *hw)
446f7c82a60SVladimir Zapolskiy {
447f7c82a60SVladimir Zapolskiy struct lpc32xx_pll_clk *clk = to_lpc32xx_pll_clk(hw);
448f7c82a60SVladimir Zapolskiy
449f7c82a60SVladimir Zapolskiy regmap_update_bits(clk_regmap, clk->reg, clk->enable, 0x0);
450f7c82a60SVladimir Zapolskiy }
451f7c82a60SVladimir Zapolskiy
clk_pll_is_enabled(struct clk_hw * hw)452f7c82a60SVladimir Zapolskiy static int clk_pll_is_enabled(struct clk_hw *hw)
453f7c82a60SVladimir Zapolskiy {
454f7c82a60SVladimir Zapolskiy struct lpc32xx_pll_clk *clk = to_lpc32xx_pll_clk(hw);
455f7c82a60SVladimir Zapolskiy u32 val;
456f7c82a60SVladimir Zapolskiy
457f7c82a60SVladimir Zapolskiy regmap_read(clk_regmap, clk->reg, &val);
458f7c82a60SVladimir Zapolskiy
459f7c82a60SVladimir Zapolskiy val &= clk->enable | PLL_CTRL_LOCK;
460f7c82a60SVladimir Zapolskiy if (val == (clk->enable | PLL_CTRL_LOCK))
461f7c82a60SVladimir Zapolskiy return 1;
462f7c82a60SVladimir Zapolskiy
463f7c82a60SVladimir Zapolskiy return 0;
464f7c82a60SVladimir Zapolskiy }
465f7c82a60SVladimir Zapolskiy
clk_pll_397x_recalc_rate(struct clk_hw * hw,unsigned long parent_rate)466f7c82a60SVladimir Zapolskiy static unsigned long clk_pll_397x_recalc_rate(struct clk_hw *hw,
467f7c82a60SVladimir Zapolskiy unsigned long parent_rate)
468f7c82a60SVladimir Zapolskiy {
469f7c82a60SVladimir Zapolskiy return parent_rate * 397;
470f7c82a60SVladimir Zapolskiy }
471f7c82a60SVladimir Zapolskiy
clk_pll_recalc_rate(struct clk_hw * hw,unsigned long parent_rate)472f7c82a60SVladimir Zapolskiy static unsigned long clk_pll_recalc_rate(struct clk_hw *hw,
473f7c82a60SVladimir Zapolskiy unsigned long parent_rate)
474f7c82a60SVladimir Zapolskiy {
475f7c82a60SVladimir Zapolskiy struct lpc32xx_pll_clk *clk = to_lpc32xx_pll_clk(hw);
476f7c82a60SVladimir Zapolskiy bool is_direct, is_bypass, is_feedback;
477f7c82a60SVladimir Zapolskiy unsigned long rate, cco_rate, ref_rate;
478f7c82a60SVladimir Zapolskiy u32 val;
479f7c82a60SVladimir Zapolskiy
480f7c82a60SVladimir Zapolskiy regmap_read(clk_regmap, clk->reg, &val);
481f7c82a60SVladimir Zapolskiy is_direct = val & PLL_CTRL_DIRECT;
482f7c82a60SVladimir Zapolskiy is_bypass = val & PLL_CTRL_BYPASS;
483f7c82a60SVladimir Zapolskiy is_feedback = val & PLL_CTRL_FEEDBACK;
484f7c82a60SVladimir Zapolskiy
485f7c82a60SVladimir Zapolskiy clk->m_div = ((val & PLL_CTRL_FEEDDIV) >> 1) + 1;
486f7c82a60SVladimir Zapolskiy clk->n_div = ((val & PLL_CTRL_PREDIV) >> 9) + 1;
487f7c82a60SVladimir Zapolskiy clk->p_div = ((val & PLL_CTRL_POSTDIV) >> 11) + 1;
488f7c82a60SVladimir Zapolskiy
489f7c82a60SVladimir Zapolskiy if (is_direct && is_bypass) {
490f7c82a60SVladimir Zapolskiy clk->p_div = 0;
491f7c82a60SVladimir Zapolskiy clk->mode = PLL_DIRECT_BYPASS;
492f7c82a60SVladimir Zapolskiy return parent_rate;
493f7c82a60SVladimir Zapolskiy }
494f7c82a60SVladimir Zapolskiy if (is_bypass) {
495f7c82a60SVladimir Zapolskiy clk->mode = PLL_BYPASS;
496f7c82a60SVladimir Zapolskiy return parent_rate / (1 << clk->p_div);
497f7c82a60SVladimir Zapolskiy }
498f7c82a60SVladimir Zapolskiy if (is_direct) {
499f7c82a60SVladimir Zapolskiy clk->p_div = 0;
500f7c82a60SVladimir Zapolskiy clk->mode = PLL_DIRECT;
501f7c82a60SVladimir Zapolskiy }
502f7c82a60SVladimir Zapolskiy
503f7c82a60SVladimir Zapolskiy ref_rate = parent_rate / clk->n_div;
504f7c82a60SVladimir Zapolskiy rate = cco_rate = ref_rate * clk->m_div;
505f7c82a60SVladimir Zapolskiy
506f7c82a60SVladimir Zapolskiy if (!is_direct) {
507f7c82a60SVladimir Zapolskiy if (is_feedback) {
508f7c82a60SVladimir Zapolskiy cco_rate *= (1 << clk->p_div);
509f7c82a60SVladimir Zapolskiy clk->mode = PLL_INTEGER;
510f7c82a60SVladimir Zapolskiy } else {
511f7c82a60SVladimir Zapolskiy rate /= (1 << clk->p_div);
512f7c82a60SVladimir Zapolskiy clk->mode = PLL_NON_INTEGER;
513f7c82a60SVladimir Zapolskiy }
514f7c82a60SVladimir Zapolskiy }
515f7c82a60SVladimir Zapolskiy
516f7c82a60SVladimir Zapolskiy pr_debug("%s: %lu: 0x%x: %d/%d/%d, %lu/%lu/%d => %lu\n",
517f7c82a60SVladimir Zapolskiy clk_hw_get_name(hw),
518f7c82a60SVladimir Zapolskiy parent_rate, val, is_direct, is_bypass, is_feedback,
519f7c82a60SVladimir Zapolskiy clk->n_div, clk->m_div, (1 << clk->p_div), rate);
520f7c82a60SVladimir Zapolskiy
521f7c82a60SVladimir Zapolskiy if (clk_pll_is_enabled(hw) &&
522f7c82a60SVladimir Zapolskiy !(pll_is_valid(parent_rate, 1, 1000000, 20000000)
523f7c82a60SVladimir Zapolskiy && pll_is_valid(cco_rate, 1, 156000000, 320000000)
524f7c82a60SVladimir Zapolskiy && pll_is_valid(ref_rate, 1, 1000000, 27000000)))
525ea27e86dSArvind Yadav pr_err("%s: PLL clocks are not in valid ranges: %lu/%lu/%lu\n",
526f7c82a60SVladimir Zapolskiy clk_hw_get_name(hw),
527f7c82a60SVladimir Zapolskiy parent_rate, cco_rate, ref_rate);
528f7c82a60SVladimir Zapolskiy
529f7c82a60SVladimir Zapolskiy return rate;
530f7c82a60SVladimir Zapolskiy }
531f7c82a60SVladimir Zapolskiy
clk_pll_set_rate(struct clk_hw * hw,unsigned long rate,unsigned long parent_rate)532f7c82a60SVladimir Zapolskiy static int clk_pll_set_rate(struct clk_hw *hw, unsigned long rate,
533f7c82a60SVladimir Zapolskiy unsigned long parent_rate)
534f7c82a60SVladimir Zapolskiy {
535f7c82a60SVladimir Zapolskiy struct lpc32xx_pll_clk *clk = to_lpc32xx_pll_clk(hw);
536f7c82a60SVladimir Zapolskiy u32 val;
537f7c82a60SVladimir Zapolskiy unsigned long new_rate;
538f7c82a60SVladimir Zapolskiy
539f7c82a60SVladimir Zapolskiy /* Validate PLL clock parameters computed on round rate stage */
540f7c82a60SVladimir Zapolskiy switch (clk->mode) {
541f7c82a60SVladimir Zapolskiy case PLL_DIRECT:
542f7c82a60SVladimir Zapolskiy val = PLL_CTRL_DIRECT;
543f7c82a60SVladimir Zapolskiy val |= (clk->m_div - 1) << 1;
544f7c82a60SVladimir Zapolskiy val |= (clk->n_div - 1) << 9;
545f7c82a60SVladimir Zapolskiy new_rate = (parent_rate * clk->m_div) / clk->n_div;
546f7c82a60SVladimir Zapolskiy break;
547f7c82a60SVladimir Zapolskiy case PLL_BYPASS:
548f7c82a60SVladimir Zapolskiy val = PLL_CTRL_BYPASS;
549f7c82a60SVladimir Zapolskiy val |= (clk->p_div - 1) << 11;
550f7c82a60SVladimir Zapolskiy new_rate = parent_rate / (1 << (clk->p_div));
551f7c82a60SVladimir Zapolskiy break;
552f7c82a60SVladimir Zapolskiy case PLL_DIRECT_BYPASS:
553f7c82a60SVladimir Zapolskiy val = PLL_CTRL_DIRECT | PLL_CTRL_BYPASS;
554f7c82a60SVladimir Zapolskiy new_rate = parent_rate;
555f7c82a60SVladimir Zapolskiy break;
556f7c82a60SVladimir Zapolskiy case PLL_INTEGER:
557f7c82a60SVladimir Zapolskiy val = PLL_CTRL_FEEDBACK;
558f7c82a60SVladimir Zapolskiy val |= (clk->m_div - 1) << 1;
559f7c82a60SVladimir Zapolskiy val |= (clk->n_div - 1) << 9;
560f7c82a60SVladimir Zapolskiy val |= (clk->p_div - 1) << 11;
561f7c82a60SVladimir Zapolskiy new_rate = (parent_rate * clk->m_div) / clk->n_div;
562f7c82a60SVladimir Zapolskiy break;
563f7c82a60SVladimir Zapolskiy case PLL_NON_INTEGER:
564f7c82a60SVladimir Zapolskiy val = 0x0;
565f7c82a60SVladimir Zapolskiy val |= (clk->m_div - 1) << 1;
566f7c82a60SVladimir Zapolskiy val |= (clk->n_div - 1) << 9;
567f7c82a60SVladimir Zapolskiy val |= (clk->p_div - 1) << 11;
568f7c82a60SVladimir Zapolskiy new_rate = (parent_rate * clk->m_div) /
569f7c82a60SVladimir Zapolskiy (clk->n_div * (1 << clk->p_div));
570f7c82a60SVladimir Zapolskiy break;
571f7c82a60SVladimir Zapolskiy default:
572f7c82a60SVladimir Zapolskiy return -EINVAL;
573f7c82a60SVladimir Zapolskiy }
574f7c82a60SVladimir Zapolskiy
575f7c82a60SVladimir Zapolskiy /* Sanity check that round rate is equal to the requested one */
576f7c82a60SVladimir Zapolskiy if (new_rate != rate)
577f7c82a60SVladimir Zapolskiy return -EINVAL;
578f7c82a60SVladimir Zapolskiy
579f7c82a60SVladimir Zapolskiy return regmap_update_bits(clk_regmap, clk->reg, 0x1FFFF, val);
580f7c82a60SVladimir Zapolskiy }
581f7c82a60SVladimir Zapolskiy
clk_hclk_pll_round_rate(struct clk_hw * hw,unsigned long rate,unsigned long * parent_rate)582f7c82a60SVladimir Zapolskiy static long clk_hclk_pll_round_rate(struct clk_hw *hw, unsigned long rate,
583f7c82a60SVladimir Zapolskiy unsigned long *parent_rate)
584f7c82a60SVladimir Zapolskiy {
585f7c82a60SVladimir Zapolskiy struct lpc32xx_pll_clk *clk = to_lpc32xx_pll_clk(hw);
5868626556fSSylvain Lemieux u64 m_i, o = rate, i = *parent_rate, d = (u64)rate << 6;
5878626556fSSylvain Lemieux u64 m = 0, n = 0, p = 0;
588f7c82a60SVladimir Zapolskiy int p_i, n_i;
589f7c82a60SVladimir Zapolskiy
590f7c82a60SVladimir Zapolskiy pr_debug("%s: %lu/%lu\n", clk_hw_get_name(hw), *parent_rate, rate);
591f7c82a60SVladimir Zapolskiy
592f7c82a60SVladimir Zapolskiy if (rate > 266500000)
593f7c82a60SVladimir Zapolskiy return -EINVAL;
594f7c82a60SVladimir Zapolskiy
595f7c82a60SVladimir Zapolskiy /* Have to check all 20 possibilities to find the minimal M */
596f7c82a60SVladimir Zapolskiy for (p_i = 4; p_i >= 0; p_i--) {
597f7c82a60SVladimir Zapolskiy for (n_i = 4; n_i > 0; n_i--) {
598f7c82a60SVladimir Zapolskiy m_i = div64_u64(o * n_i * (1 << p_i), i);
599f7c82a60SVladimir Zapolskiy
600f7c82a60SVladimir Zapolskiy /* Check for valid PLL parameter constraints */
601f7c82a60SVladimir Zapolskiy if (!(m_i && m_i <= 256
602f7c82a60SVladimir Zapolskiy && pll_is_valid(i, n_i, 1000000, 27000000)
603f7c82a60SVladimir Zapolskiy && pll_is_valid(i * m_i * (1 << p_i), n_i,
604f7c82a60SVladimir Zapolskiy 156000000, 320000000)))
605f7c82a60SVladimir Zapolskiy continue;
606f7c82a60SVladimir Zapolskiy
607f7c82a60SVladimir Zapolskiy /* Store some intermediate valid parameters */
608f7c82a60SVladimir Zapolskiy if (o * n_i * (1 << p_i) - i * m_i <= d) {
609f7c82a60SVladimir Zapolskiy m = m_i;
610f7c82a60SVladimir Zapolskiy n = n_i;
611f7c82a60SVladimir Zapolskiy p = p_i;
612f7c82a60SVladimir Zapolskiy d = o * n_i * (1 << p_i) - i * m_i;
613f7c82a60SVladimir Zapolskiy }
614f7c82a60SVladimir Zapolskiy }
615f7c82a60SVladimir Zapolskiy }
616f7c82a60SVladimir Zapolskiy
617f7c82a60SVladimir Zapolskiy if (d == (u64)rate << 6) {
618f7c82a60SVladimir Zapolskiy pr_err("%s: %lu: no valid PLL parameters are found\n",
619f7c82a60SVladimir Zapolskiy clk_hw_get_name(hw), rate);
620f7c82a60SVladimir Zapolskiy return -EINVAL;
621f7c82a60SVladimir Zapolskiy }
622f7c82a60SVladimir Zapolskiy
623f7c82a60SVladimir Zapolskiy clk->m_div = m;
624f7c82a60SVladimir Zapolskiy clk->n_div = n;
625f7c82a60SVladimir Zapolskiy clk->p_div = p;
626f7c82a60SVladimir Zapolskiy
627f7c82a60SVladimir Zapolskiy /* Set only direct or non-integer mode of PLL */
628f7c82a60SVladimir Zapolskiy if (!p)
629f7c82a60SVladimir Zapolskiy clk->mode = PLL_DIRECT;
630f7c82a60SVladimir Zapolskiy else
631f7c82a60SVladimir Zapolskiy clk->mode = PLL_NON_INTEGER;
632f7c82a60SVladimir Zapolskiy
633f7c82a60SVladimir Zapolskiy o = div64_u64(i * m, n * (1 << p));
634f7c82a60SVladimir Zapolskiy
635f7c82a60SVladimir Zapolskiy if (!d)
636f7c82a60SVladimir Zapolskiy pr_debug("%s: %lu: found exact match: %llu/%llu/%llu\n",
637f7c82a60SVladimir Zapolskiy clk_hw_get_name(hw), rate, m, n, p);
638f7c82a60SVladimir Zapolskiy else
639f7c82a60SVladimir Zapolskiy pr_debug("%s: %lu: found closest: %llu/%llu/%llu - %llu\n",
640f7c82a60SVladimir Zapolskiy clk_hw_get_name(hw), rate, m, n, p, o);
641f7c82a60SVladimir Zapolskiy
642f7c82a60SVladimir Zapolskiy return o;
643f7c82a60SVladimir Zapolskiy }
644f7c82a60SVladimir Zapolskiy
clk_usb_pll_round_rate(struct clk_hw * hw,unsigned long rate,unsigned long * parent_rate)645f7c82a60SVladimir Zapolskiy static long clk_usb_pll_round_rate(struct clk_hw *hw, unsigned long rate,
646f7c82a60SVladimir Zapolskiy unsigned long *parent_rate)
647f7c82a60SVladimir Zapolskiy {
648f7c82a60SVladimir Zapolskiy struct lpc32xx_pll_clk *clk = to_lpc32xx_pll_clk(hw);
649f7c82a60SVladimir Zapolskiy struct clk_hw *usb_div_hw, *osc_hw;
650f7c82a60SVladimir Zapolskiy u64 d_i, n_i, m, o;
651f7c82a60SVladimir Zapolskiy
652f7c82a60SVladimir Zapolskiy pr_debug("%s: %lu/%lu\n", clk_hw_get_name(hw), *parent_rate, rate);
653f7c82a60SVladimir Zapolskiy
654f7c82a60SVladimir Zapolskiy /*
655f7c82a60SVladimir Zapolskiy * The only supported USB clock is 48MHz, with PLL internal constraints
656f7c82a60SVladimir Zapolskiy * on Fclkin, Fcco and Fref this implies that Fcco must be 192MHz
657f7c82a60SVladimir Zapolskiy * and post-divider must be 4, this slightly simplifies calculation of
658f7c82a60SVladimir Zapolskiy * USB divider, USB PLL N and M parameters.
659f7c82a60SVladimir Zapolskiy */
660f7c82a60SVladimir Zapolskiy if (rate != 48000000)
661f7c82a60SVladimir Zapolskiy return -EINVAL;
662f7c82a60SVladimir Zapolskiy
663f7c82a60SVladimir Zapolskiy /* USB divider clock */
664f7c82a60SVladimir Zapolskiy usb_div_hw = clk_hw_get_parent_by_index(hw, 0);
665f7c82a60SVladimir Zapolskiy if (!usb_div_hw)
666f7c82a60SVladimir Zapolskiy return -EINVAL;
667f7c82a60SVladimir Zapolskiy
668f7c82a60SVladimir Zapolskiy /* Main oscillator clock */
669f7c82a60SVladimir Zapolskiy osc_hw = clk_hw_get_parent_by_index(usb_div_hw, 0);
670f7c82a60SVladimir Zapolskiy if (!osc_hw)
671f7c82a60SVladimir Zapolskiy return -EINVAL;
672f7c82a60SVladimir Zapolskiy o = clk_hw_get_rate(osc_hw); /* must be in range 1..20 MHz */
673f7c82a60SVladimir Zapolskiy
674f7c82a60SVladimir Zapolskiy /* Check if valid USB divider and USB PLL parameters exists */
675f7c82a60SVladimir Zapolskiy for (d_i = 16; d_i >= 1; d_i--) {
676f7c82a60SVladimir Zapolskiy for (n_i = 1; n_i <= 4; n_i++) {
677f7c82a60SVladimir Zapolskiy m = div64_u64(192000000 * d_i * n_i, o);
678f7c82a60SVladimir Zapolskiy if (!(m && m <= 256
679f7c82a60SVladimir Zapolskiy && m * o == 192000000 * d_i * n_i
680f7c82a60SVladimir Zapolskiy && pll_is_valid(o, d_i, 1000000, 20000000)
681f7c82a60SVladimir Zapolskiy && pll_is_valid(o, d_i * n_i, 1000000, 27000000)))
682f7c82a60SVladimir Zapolskiy continue;
683f7c82a60SVladimir Zapolskiy
684f7c82a60SVladimir Zapolskiy clk->n_div = n_i;
685f7c82a60SVladimir Zapolskiy clk->m_div = m;
686f7c82a60SVladimir Zapolskiy clk->p_div = 2;
687f7c82a60SVladimir Zapolskiy clk->mode = PLL_NON_INTEGER;
688f7c82a60SVladimir Zapolskiy *parent_rate = div64_u64(o, d_i);
689f7c82a60SVladimir Zapolskiy
690f7c82a60SVladimir Zapolskiy return rate;
691f7c82a60SVladimir Zapolskiy }
692f7c82a60SVladimir Zapolskiy }
693f7c82a60SVladimir Zapolskiy
694f7c82a60SVladimir Zapolskiy return -EINVAL;
695f7c82a60SVladimir Zapolskiy }
696f7c82a60SVladimir Zapolskiy
697f7c82a60SVladimir Zapolskiy #define LPC32XX_DEFINE_PLL_OPS(_name, _rc, _sr, _rr) \
698f7c82a60SVladimir Zapolskiy static const struct clk_ops clk_ ##_name ## _ops = { \
699f7c82a60SVladimir Zapolskiy .enable = clk_pll_enable, \
700f7c82a60SVladimir Zapolskiy .disable = clk_pll_disable, \
701f7c82a60SVladimir Zapolskiy .is_enabled = clk_pll_is_enabled, \
702f7c82a60SVladimir Zapolskiy .recalc_rate = _rc, \
703f7c82a60SVladimir Zapolskiy .set_rate = _sr, \
704f7c82a60SVladimir Zapolskiy .round_rate = _rr, \
705f7c82a60SVladimir Zapolskiy }
706f7c82a60SVladimir Zapolskiy
707f7c82a60SVladimir Zapolskiy LPC32XX_DEFINE_PLL_OPS(pll_397x, clk_pll_397x_recalc_rate, NULL, NULL);
708f7c82a60SVladimir Zapolskiy LPC32XX_DEFINE_PLL_OPS(hclk_pll, clk_pll_recalc_rate,
709f7c82a60SVladimir Zapolskiy clk_pll_set_rate, clk_hclk_pll_round_rate);
710f7c82a60SVladimir Zapolskiy LPC32XX_DEFINE_PLL_OPS(usb_pll, clk_pll_recalc_rate,
711f7c82a60SVladimir Zapolskiy clk_pll_set_rate, clk_usb_pll_round_rate);
712f7c82a60SVladimir Zapolskiy
clk_ddram_is_enabled(struct clk_hw * hw)713f7c82a60SVladimir Zapolskiy static int clk_ddram_is_enabled(struct clk_hw *hw)
714f7c82a60SVladimir Zapolskiy {
715f7c82a60SVladimir Zapolskiy struct lpc32xx_clk *clk = to_lpc32xx_clk(hw);
716f7c82a60SVladimir Zapolskiy u32 val;
717f7c82a60SVladimir Zapolskiy
718f7c82a60SVladimir Zapolskiy regmap_read(clk_regmap, clk->reg, &val);
719f7c82a60SVladimir Zapolskiy val &= clk->enable_mask | clk->busy_mask;
720f7c82a60SVladimir Zapolskiy
721f7c82a60SVladimir Zapolskiy return (val == (BIT(7) | BIT(0)) ||
722f7c82a60SVladimir Zapolskiy val == (BIT(8) | BIT(1)));
723f7c82a60SVladimir Zapolskiy }
724f7c82a60SVladimir Zapolskiy
clk_ddram_enable(struct clk_hw * hw)725f7c82a60SVladimir Zapolskiy static int clk_ddram_enable(struct clk_hw *hw)
726f7c82a60SVladimir Zapolskiy {
727f7c82a60SVladimir Zapolskiy struct lpc32xx_clk *clk = to_lpc32xx_clk(hw);
728f7c82a60SVladimir Zapolskiy u32 val, hclk_div;
729f7c82a60SVladimir Zapolskiy
730f7c82a60SVladimir Zapolskiy regmap_read(clk_regmap, clk->reg, &val);
731f7c82a60SVladimir Zapolskiy hclk_div = val & clk->busy_mask;
732f7c82a60SVladimir Zapolskiy
733f7c82a60SVladimir Zapolskiy /*
734f7c82a60SVladimir Zapolskiy * DDRAM clock must be 2 times higher than HCLK,
735f7c82a60SVladimir Zapolskiy * this implies DDRAM clock can not be enabled,
736f7c82a60SVladimir Zapolskiy * if HCLK clock rate is equal to ARM clock rate
737f7c82a60SVladimir Zapolskiy */
738f7c82a60SVladimir Zapolskiy if (hclk_div == 0x0 || hclk_div == (BIT(1) | BIT(0)))
739f7c82a60SVladimir Zapolskiy return -EINVAL;
740f7c82a60SVladimir Zapolskiy
741f7c82a60SVladimir Zapolskiy return regmap_update_bits(clk_regmap, clk->reg,
742f7c82a60SVladimir Zapolskiy clk->enable_mask, hclk_div << 7);
743f7c82a60SVladimir Zapolskiy }
744f7c82a60SVladimir Zapolskiy
clk_ddram_recalc_rate(struct clk_hw * hw,unsigned long parent_rate)745f7c82a60SVladimir Zapolskiy static unsigned long clk_ddram_recalc_rate(struct clk_hw *hw,
746f7c82a60SVladimir Zapolskiy unsigned long parent_rate)
747f7c82a60SVladimir Zapolskiy {
748f7c82a60SVladimir Zapolskiy struct lpc32xx_clk *clk = to_lpc32xx_clk(hw);
749f7c82a60SVladimir Zapolskiy u32 val;
750f7c82a60SVladimir Zapolskiy
751f7c82a60SVladimir Zapolskiy if (!clk_ddram_is_enabled(hw))
752f7c82a60SVladimir Zapolskiy return 0;
753f7c82a60SVladimir Zapolskiy
754f7c82a60SVladimir Zapolskiy regmap_read(clk_regmap, clk->reg, &val);
755f7c82a60SVladimir Zapolskiy val &= clk->enable_mask;
756f7c82a60SVladimir Zapolskiy
757f7c82a60SVladimir Zapolskiy return parent_rate / (val >> 7);
758f7c82a60SVladimir Zapolskiy }
759f7c82a60SVladimir Zapolskiy
760f7c82a60SVladimir Zapolskiy static const struct clk_ops clk_ddram_ops = {
761f7c82a60SVladimir Zapolskiy .enable = clk_ddram_enable,
762f7c82a60SVladimir Zapolskiy .disable = clk_mask_disable,
763f7c82a60SVladimir Zapolskiy .is_enabled = clk_ddram_is_enabled,
764f7c82a60SVladimir Zapolskiy .recalc_rate = clk_ddram_recalc_rate,
765f7c82a60SVladimir Zapolskiy };
766f7c82a60SVladimir Zapolskiy
lpc32xx_clk_uart_recalc_rate(struct clk_hw * hw,unsigned long parent_rate)767f7c82a60SVladimir Zapolskiy static unsigned long lpc32xx_clk_uart_recalc_rate(struct clk_hw *hw,
768f7c82a60SVladimir Zapolskiy unsigned long parent_rate)
769f7c82a60SVladimir Zapolskiy {
770f7c82a60SVladimir Zapolskiy struct lpc32xx_clk *clk = to_lpc32xx_clk(hw);
771f7c82a60SVladimir Zapolskiy u32 val, x, y;
772f7c82a60SVladimir Zapolskiy
773f7c82a60SVladimir Zapolskiy regmap_read(clk_regmap, clk->reg, &val);
774f7c82a60SVladimir Zapolskiy x = (val & 0xFF00) >> 8;
775f7c82a60SVladimir Zapolskiy y = val & 0xFF;
776f7c82a60SVladimir Zapolskiy
777f7c82a60SVladimir Zapolskiy if (x && y)
778f7c82a60SVladimir Zapolskiy return (parent_rate * x) / y;
779f7c82a60SVladimir Zapolskiy else
780f7c82a60SVladimir Zapolskiy return 0;
781f7c82a60SVladimir Zapolskiy }
782f7c82a60SVladimir Zapolskiy
783f7c82a60SVladimir Zapolskiy static const struct clk_ops lpc32xx_uart_div_ops = {
784f7c82a60SVladimir Zapolskiy .recalc_rate = lpc32xx_clk_uart_recalc_rate,
785f7c82a60SVladimir Zapolskiy };
786f7c82a60SVladimir Zapolskiy
787f7c82a60SVladimir Zapolskiy static const struct clk_div_table clk_hclk_div_table[] = {
788f7c82a60SVladimir Zapolskiy { .val = 0, .div = 1 },
789f7c82a60SVladimir Zapolskiy { .val = 1, .div = 2 },
790f7c82a60SVladimir Zapolskiy { .val = 2, .div = 4 },
791f7c82a60SVladimir Zapolskiy { },
792f7c82a60SVladimir Zapolskiy };
793f7c82a60SVladimir Zapolskiy
794f7c82a60SVladimir Zapolskiy static u32 test1_mux_table[] = { 0, 1, 2, };
795f7c82a60SVladimir Zapolskiy static u32 test2_mux_table[] = { 0, 1, 2, 5, 7, };
796f7c82a60SVladimir Zapolskiy
clk_usb_enable(struct clk_hw * hw)797f7c82a60SVladimir Zapolskiy static int clk_usb_enable(struct clk_hw *hw)
798f7c82a60SVladimir Zapolskiy {
799f7c82a60SVladimir Zapolskiy struct lpc32xx_usb_clk *clk = to_lpc32xx_usb_clk(hw);
800f7c82a60SVladimir Zapolskiy u32 val, ctrl_val, count;
801f7c82a60SVladimir Zapolskiy
802f7c82a60SVladimir Zapolskiy pr_debug("%s: 0x%x\n", clk_hw_get_name(hw), clk->enable);
803f7c82a60SVladimir Zapolskiy
804f7c82a60SVladimir Zapolskiy if (clk->ctrl_mask) {
805f7c82a60SVladimir Zapolskiy regmap_read(clk_regmap, LPC32XX_CLKPWR_USB_CTRL, &ctrl_val);
806f7c82a60SVladimir Zapolskiy regmap_update_bits(clk_regmap, LPC32XX_CLKPWR_USB_CTRL,
807f7c82a60SVladimir Zapolskiy clk->ctrl_mask, clk->ctrl_enable);
808f7c82a60SVladimir Zapolskiy }
809f7c82a60SVladimir Zapolskiy
810f7c82a60SVladimir Zapolskiy val = lpc32xx_usb_clk_read(clk);
811f7c82a60SVladimir Zapolskiy if (clk->busy && (val & clk->busy) == clk->busy) {
812f7c82a60SVladimir Zapolskiy if (clk->ctrl_mask)
813f7c82a60SVladimir Zapolskiy regmap_write(clk_regmap, LPC32XX_CLKPWR_USB_CTRL,
814f7c82a60SVladimir Zapolskiy ctrl_val);
815f7c82a60SVladimir Zapolskiy return -EBUSY;
816f7c82a60SVladimir Zapolskiy }
817f7c82a60SVladimir Zapolskiy
818f7c82a60SVladimir Zapolskiy val |= clk->enable;
819f7c82a60SVladimir Zapolskiy lpc32xx_usb_clk_write(clk, val);
820f7c82a60SVladimir Zapolskiy
821f7c82a60SVladimir Zapolskiy for (count = 0; count < 1000; count++) {
822f7c82a60SVladimir Zapolskiy val = lpc32xx_usb_clk_read(clk);
823f7c82a60SVladimir Zapolskiy if ((val & clk->enable) == clk->enable)
824f7c82a60SVladimir Zapolskiy break;
825f7c82a60SVladimir Zapolskiy }
826f7c82a60SVladimir Zapolskiy
827f7c82a60SVladimir Zapolskiy if ((val & clk->enable) == clk->enable)
828f7c82a60SVladimir Zapolskiy return 0;
829f7c82a60SVladimir Zapolskiy
830f7c82a60SVladimir Zapolskiy if (clk->ctrl_mask)
831f7c82a60SVladimir Zapolskiy regmap_write(clk_regmap, LPC32XX_CLKPWR_USB_CTRL, ctrl_val);
832f7c82a60SVladimir Zapolskiy
833f7c82a60SVladimir Zapolskiy return -ETIMEDOUT;
834f7c82a60SVladimir Zapolskiy }
835f7c82a60SVladimir Zapolskiy
clk_usb_disable(struct clk_hw * hw)836f7c82a60SVladimir Zapolskiy static void clk_usb_disable(struct clk_hw *hw)
837f7c82a60SVladimir Zapolskiy {
838f7c82a60SVladimir Zapolskiy struct lpc32xx_usb_clk *clk = to_lpc32xx_usb_clk(hw);
839f7c82a60SVladimir Zapolskiy u32 val = lpc32xx_usb_clk_read(clk);
840f7c82a60SVladimir Zapolskiy
841f7c82a60SVladimir Zapolskiy val &= ~clk->enable;
842f7c82a60SVladimir Zapolskiy lpc32xx_usb_clk_write(clk, val);
843f7c82a60SVladimir Zapolskiy
844f7c82a60SVladimir Zapolskiy if (clk->ctrl_mask)
845f7c82a60SVladimir Zapolskiy regmap_update_bits(clk_regmap, LPC32XX_CLKPWR_USB_CTRL,
846f7c82a60SVladimir Zapolskiy clk->ctrl_mask, clk->ctrl_disable);
847f7c82a60SVladimir Zapolskiy }
848f7c82a60SVladimir Zapolskiy
clk_usb_is_enabled(struct clk_hw * hw)849f7c82a60SVladimir Zapolskiy static int clk_usb_is_enabled(struct clk_hw *hw)
850f7c82a60SVladimir Zapolskiy {
851f7c82a60SVladimir Zapolskiy struct lpc32xx_usb_clk *clk = to_lpc32xx_usb_clk(hw);
852f7c82a60SVladimir Zapolskiy u32 ctrl_val, val;
853f7c82a60SVladimir Zapolskiy
854f7c82a60SVladimir Zapolskiy if (clk->ctrl_mask) {
855f7c82a60SVladimir Zapolskiy regmap_read(clk_regmap, LPC32XX_CLKPWR_USB_CTRL, &ctrl_val);
856f7c82a60SVladimir Zapolskiy if ((ctrl_val & clk->ctrl_mask) != clk->ctrl_enable)
857f7c82a60SVladimir Zapolskiy return 0;
858f7c82a60SVladimir Zapolskiy }
859f7c82a60SVladimir Zapolskiy
860f7c82a60SVladimir Zapolskiy val = lpc32xx_usb_clk_read(clk);
861f7c82a60SVladimir Zapolskiy
862f7c82a60SVladimir Zapolskiy return ((val & clk->enable) == clk->enable);
863f7c82a60SVladimir Zapolskiy }
864f7c82a60SVladimir Zapolskiy
clk_usb_i2c_recalc_rate(struct clk_hw * hw,unsigned long parent_rate)865f7c82a60SVladimir Zapolskiy static unsigned long clk_usb_i2c_recalc_rate(struct clk_hw *hw,
866f7c82a60SVladimir Zapolskiy unsigned long parent_rate)
867f7c82a60SVladimir Zapolskiy {
868f7c82a60SVladimir Zapolskiy return clk_get_rate(clk[LPC32XX_CLK_PERIPH]);
869f7c82a60SVladimir Zapolskiy }
870f7c82a60SVladimir Zapolskiy
871f7c82a60SVladimir Zapolskiy static const struct clk_ops clk_usb_ops = {
872f7c82a60SVladimir Zapolskiy .enable = clk_usb_enable,
873f7c82a60SVladimir Zapolskiy .disable = clk_usb_disable,
874f7c82a60SVladimir Zapolskiy .is_enabled = clk_usb_is_enabled,
875f7c82a60SVladimir Zapolskiy };
876f7c82a60SVladimir Zapolskiy
877f7c82a60SVladimir Zapolskiy static const struct clk_ops clk_usb_i2c_ops = {
878f7c82a60SVladimir Zapolskiy .enable = clk_usb_enable,
879f7c82a60SVladimir Zapolskiy .disable = clk_usb_disable,
880f7c82a60SVladimir Zapolskiy .is_enabled = clk_usb_is_enabled,
881f7c82a60SVladimir Zapolskiy .recalc_rate = clk_usb_i2c_recalc_rate,
882f7c82a60SVladimir Zapolskiy };
883f7c82a60SVladimir Zapolskiy
lpc32xx_clk_gate_enable(struct clk_hw * hw)88442d3c5f6SGabriel Fernandez static int lpc32xx_clk_gate_enable(struct clk_hw *hw)
885f7c82a60SVladimir Zapolskiy {
886f7c82a60SVladimir Zapolskiy struct lpc32xx_clk_gate *clk = to_lpc32xx_gate(hw);
887f7c82a60SVladimir Zapolskiy u32 mask = BIT(clk->bit_idx);
888f7c82a60SVladimir Zapolskiy u32 val = (clk->flags & CLK_GATE_SET_TO_DISABLE ? 0x0 : mask);
889f7c82a60SVladimir Zapolskiy
890f7c82a60SVladimir Zapolskiy return regmap_update_bits(clk_regmap, clk->reg, mask, val);
891f7c82a60SVladimir Zapolskiy }
892f7c82a60SVladimir Zapolskiy
lpc32xx_clk_gate_disable(struct clk_hw * hw)89342d3c5f6SGabriel Fernandez static void lpc32xx_clk_gate_disable(struct clk_hw *hw)
894f7c82a60SVladimir Zapolskiy {
895f7c82a60SVladimir Zapolskiy struct lpc32xx_clk_gate *clk = to_lpc32xx_gate(hw);
896f7c82a60SVladimir Zapolskiy u32 mask = BIT(clk->bit_idx);
897f7c82a60SVladimir Zapolskiy u32 val = (clk->flags & CLK_GATE_SET_TO_DISABLE ? mask : 0x0);
898f7c82a60SVladimir Zapolskiy
899f7c82a60SVladimir Zapolskiy regmap_update_bits(clk_regmap, clk->reg, mask, val);
900f7c82a60SVladimir Zapolskiy }
901f7c82a60SVladimir Zapolskiy
lpc32xx_clk_gate_is_enabled(struct clk_hw * hw)90242d3c5f6SGabriel Fernandez static int lpc32xx_clk_gate_is_enabled(struct clk_hw *hw)
903f7c82a60SVladimir Zapolskiy {
904f7c82a60SVladimir Zapolskiy struct lpc32xx_clk_gate *clk = to_lpc32xx_gate(hw);
905f7c82a60SVladimir Zapolskiy u32 val;
906f7c82a60SVladimir Zapolskiy bool is_set;
907f7c82a60SVladimir Zapolskiy
908f7c82a60SVladimir Zapolskiy regmap_read(clk_regmap, clk->reg, &val);
909f7c82a60SVladimir Zapolskiy is_set = val & BIT(clk->bit_idx);
910f7c82a60SVladimir Zapolskiy
911f7c82a60SVladimir Zapolskiy return (clk->flags & CLK_GATE_SET_TO_DISABLE ? !is_set : is_set);
912f7c82a60SVladimir Zapolskiy }
913f7c82a60SVladimir Zapolskiy
914f7c82a60SVladimir Zapolskiy static const struct clk_ops lpc32xx_clk_gate_ops = {
91542d3c5f6SGabriel Fernandez .enable = lpc32xx_clk_gate_enable,
91642d3c5f6SGabriel Fernandez .disable = lpc32xx_clk_gate_disable,
91742d3c5f6SGabriel Fernandez .is_enabled = lpc32xx_clk_gate_is_enabled,
918f7c82a60SVladimir Zapolskiy };
919f7c82a60SVladimir Zapolskiy
920f7c82a60SVladimir Zapolskiy #define div_mask(width) ((1 << (width)) - 1)
921f7c82a60SVladimir Zapolskiy
_get_table_div(const struct clk_div_table * table,unsigned int val)922f7c82a60SVladimir Zapolskiy static unsigned int _get_table_div(const struct clk_div_table *table,
923f7c82a60SVladimir Zapolskiy unsigned int val)
924f7c82a60SVladimir Zapolskiy {
925f7c82a60SVladimir Zapolskiy const struct clk_div_table *clkt;
926f7c82a60SVladimir Zapolskiy
927f7c82a60SVladimir Zapolskiy for (clkt = table; clkt->div; clkt++)
928f7c82a60SVladimir Zapolskiy if (clkt->val == val)
929f7c82a60SVladimir Zapolskiy return clkt->div;
930f7c82a60SVladimir Zapolskiy return 0;
931f7c82a60SVladimir Zapolskiy }
932f7c82a60SVladimir Zapolskiy
_get_div(const struct clk_div_table * table,unsigned int val,unsigned long flags,u8 width)933f7c82a60SVladimir Zapolskiy static unsigned int _get_div(const struct clk_div_table *table,
934f7c82a60SVladimir Zapolskiy unsigned int val, unsigned long flags, u8 width)
935f7c82a60SVladimir Zapolskiy {
936f7c82a60SVladimir Zapolskiy if (flags & CLK_DIVIDER_ONE_BASED)
937f7c82a60SVladimir Zapolskiy return val;
938f7c82a60SVladimir Zapolskiy if (table)
939f7c82a60SVladimir Zapolskiy return _get_table_div(table, val);
940f7c82a60SVladimir Zapolskiy return val + 1;
941f7c82a60SVladimir Zapolskiy }
942f7c82a60SVladimir Zapolskiy
clk_divider_recalc_rate(struct clk_hw * hw,unsigned long parent_rate)943f7c82a60SVladimir Zapolskiy static unsigned long clk_divider_recalc_rate(struct clk_hw *hw,
944f7c82a60SVladimir Zapolskiy unsigned long parent_rate)
945f7c82a60SVladimir Zapolskiy {
946f7c82a60SVladimir Zapolskiy struct lpc32xx_clk_div *divider = to_lpc32xx_div(hw);
947f7c82a60SVladimir Zapolskiy unsigned int val;
948f7c82a60SVladimir Zapolskiy
949f7c82a60SVladimir Zapolskiy regmap_read(clk_regmap, divider->reg, &val);
950f7c82a60SVladimir Zapolskiy
951f7c82a60SVladimir Zapolskiy val >>= divider->shift;
952f7c82a60SVladimir Zapolskiy val &= div_mask(divider->width);
953f7c82a60SVladimir Zapolskiy
954f7c82a60SVladimir Zapolskiy return divider_recalc_rate(hw, parent_rate, val, divider->table,
95512a26c29SJerome Brunet divider->flags, divider->width);
956f7c82a60SVladimir Zapolskiy }
957f7c82a60SVladimir Zapolskiy
clk_divider_round_rate(struct clk_hw * hw,unsigned long rate,unsigned long * prate)958f7c82a60SVladimir Zapolskiy static long clk_divider_round_rate(struct clk_hw *hw, unsigned long rate,
959f7c82a60SVladimir Zapolskiy unsigned long *prate)
960f7c82a60SVladimir Zapolskiy {
961f7c82a60SVladimir Zapolskiy struct lpc32xx_clk_div *divider = to_lpc32xx_div(hw);
962f7c82a60SVladimir Zapolskiy unsigned int bestdiv;
963f7c82a60SVladimir Zapolskiy
964f7c82a60SVladimir Zapolskiy /* if read only, just return current value */
965f7c82a60SVladimir Zapolskiy if (divider->flags & CLK_DIVIDER_READ_ONLY) {
966f7c82a60SVladimir Zapolskiy regmap_read(clk_regmap, divider->reg, &bestdiv);
967f7c82a60SVladimir Zapolskiy bestdiv >>= divider->shift;
968f7c82a60SVladimir Zapolskiy bestdiv &= div_mask(divider->width);
969f7c82a60SVladimir Zapolskiy bestdiv = _get_div(divider->table, bestdiv, divider->flags,
970f7c82a60SVladimir Zapolskiy divider->width);
971f7c82a60SVladimir Zapolskiy return DIV_ROUND_UP(*prate, bestdiv);
972f7c82a60SVladimir Zapolskiy }
973f7c82a60SVladimir Zapolskiy
974f7c82a60SVladimir Zapolskiy return divider_round_rate(hw, rate, prate, divider->table,
975f7c82a60SVladimir Zapolskiy divider->width, divider->flags);
976f7c82a60SVladimir Zapolskiy }
977f7c82a60SVladimir Zapolskiy
clk_divider_set_rate(struct clk_hw * hw,unsigned long rate,unsigned long parent_rate)978f7c82a60SVladimir Zapolskiy static int clk_divider_set_rate(struct clk_hw *hw, unsigned long rate,
979f7c82a60SVladimir Zapolskiy unsigned long parent_rate)
980f7c82a60SVladimir Zapolskiy {
981f7c82a60SVladimir Zapolskiy struct lpc32xx_clk_div *divider = to_lpc32xx_div(hw);
982f7c82a60SVladimir Zapolskiy unsigned int value;
983f7c82a60SVladimir Zapolskiy
984f7c82a60SVladimir Zapolskiy value = divider_get_val(rate, parent_rate, divider->table,
985f7c82a60SVladimir Zapolskiy divider->width, divider->flags);
986f7c82a60SVladimir Zapolskiy
987f7c82a60SVladimir Zapolskiy return regmap_update_bits(clk_regmap, divider->reg,
988f7c82a60SVladimir Zapolskiy div_mask(divider->width) << divider->shift,
989f7c82a60SVladimir Zapolskiy value << divider->shift);
990f7c82a60SVladimir Zapolskiy }
991f7c82a60SVladimir Zapolskiy
992f7c82a60SVladimir Zapolskiy static const struct clk_ops lpc32xx_clk_divider_ops = {
993f7c82a60SVladimir Zapolskiy .recalc_rate = clk_divider_recalc_rate,
994f7c82a60SVladimir Zapolskiy .round_rate = clk_divider_round_rate,
995f7c82a60SVladimir Zapolskiy .set_rate = clk_divider_set_rate,
996f7c82a60SVladimir Zapolskiy };
997f7c82a60SVladimir Zapolskiy
clk_mux_get_parent(struct clk_hw * hw)998f7c82a60SVladimir Zapolskiy static u8 clk_mux_get_parent(struct clk_hw *hw)
999f7c82a60SVladimir Zapolskiy {
1000f7c82a60SVladimir Zapolskiy struct lpc32xx_clk_mux *mux = to_lpc32xx_mux(hw);
1001f7c82a60SVladimir Zapolskiy u32 num_parents = clk_hw_get_num_parents(hw);
1002f7c82a60SVladimir Zapolskiy u32 val;
1003f7c82a60SVladimir Zapolskiy
1004f7c82a60SVladimir Zapolskiy regmap_read(clk_regmap, mux->reg, &val);
1005f7c82a60SVladimir Zapolskiy val >>= mux->shift;
1006f7c82a60SVladimir Zapolskiy val &= mux->mask;
1007f7c82a60SVladimir Zapolskiy
1008f7c82a60SVladimir Zapolskiy if (mux->table) {
1009f7c82a60SVladimir Zapolskiy u32 i;
1010f7c82a60SVladimir Zapolskiy
1011f7c82a60SVladimir Zapolskiy for (i = 0; i < num_parents; i++)
1012f7c82a60SVladimir Zapolskiy if (mux->table[i] == val)
1013f7c82a60SVladimir Zapolskiy return i;
1014f7c82a60SVladimir Zapolskiy return -EINVAL;
1015f7c82a60SVladimir Zapolskiy }
1016f7c82a60SVladimir Zapolskiy
1017f7c82a60SVladimir Zapolskiy if (val >= num_parents)
1018f7c82a60SVladimir Zapolskiy return -EINVAL;
1019f7c82a60SVladimir Zapolskiy
1020f7c82a60SVladimir Zapolskiy return val;
1021f7c82a60SVladimir Zapolskiy }
1022f7c82a60SVladimir Zapolskiy
clk_mux_set_parent(struct clk_hw * hw,u8 index)1023f7c82a60SVladimir Zapolskiy static int clk_mux_set_parent(struct clk_hw *hw, u8 index)
1024f7c82a60SVladimir Zapolskiy {
1025f7c82a60SVladimir Zapolskiy struct lpc32xx_clk_mux *mux = to_lpc32xx_mux(hw);
1026f7c82a60SVladimir Zapolskiy
1027f7c82a60SVladimir Zapolskiy if (mux->table)
1028f7c82a60SVladimir Zapolskiy index = mux->table[index];
1029f7c82a60SVladimir Zapolskiy
1030f7c82a60SVladimir Zapolskiy return regmap_update_bits(clk_regmap, mux->reg,
1031f7c82a60SVladimir Zapolskiy mux->mask << mux->shift, index << mux->shift);
1032f7c82a60SVladimir Zapolskiy }
1033f7c82a60SVladimir Zapolskiy
1034f7c82a60SVladimir Zapolskiy static const struct clk_ops lpc32xx_clk_mux_ro_ops = {
1035f7c82a60SVladimir Zapolskiy .get_parent = clk_mux_get_parent,
1036f7c82a60SVladimir Zapolskiy };
1037f7c82a60SVladimir Zapolskiy
1038f7c82a60SVladimir Zapolskiy static const struct clk_ops lpc32xx_clk_mux_ops = {
1039f7c82a60SVladimir Zapolskiy .get_parent = clk_mux_get_parent,
1040f7c82a60SVladimir Zapolskiy .set_parent = clk_mux_set_parent,
1041f7c82a60SVladimir Zapolskiy .determine_rate = __clk_mux_determine_rate,
1042f7c82a60SVladimir Zapolskiy };
1043f7c82a60SVladimir Zapolskiy
1044f7c82a60SVladimir Zapolskiy enum lpc32xx_clk_type {
1045f7c82a60SVladimir Zapolskiy CLK_FIXED,
1046f7c82a60SVladimir Zapolskiy CLK_MUX,
1047f7c82a60SVladimir Zapolskiy CLK_DIV,
1048f7c82a60SVladimir Zapolskiy CLK_GATE,
1049f7c82a60SVladimir Zapolskiy CLK_COMPOSITE,
1050f7c82a60SVladimir Zapolskiy CLK_LPC32XX,
1051f7c82a60SVladimir Zapolskiy CLK_LPC32XX_PLL,
1052f7c82a60SVladimir Zapolskiy CLK_LPC32XX_USB,
1053f7c82a60SVladimir Zapolskiy };
1054f7c82a60SVladimir Zapolskiy
1055f7c82a60SVladimir Zapolskiy struct clk_hw_proto0 {
1056f7c82a60SVladimir Zapolskiy const struct clk_ops *ops;
1057f7c82a60SVladimir Zapolskiy union {
1058f7c82a60SVladimir Zapolskiy struct lpc32xx_pll_clk pll;
1059f7c82a60SVladimir Zapolskiy struct lpc32xx_clk clk;
1060f7c82a60SVladimir Zapolskiy struct lpc32xx_usb_clk usb_clk;
1061f7c82a60SVladimir Zapolskiy struct lpc32xx_clk_mux mux;
1062f7c82a60SVladimir Zapolskiy struct lpc32xx_clk_div div;
1063f7c82a60SVladimir Zapolskiy struct lpc32xx_clk_gate gate;
1064f7c82a60SVladimir Zapolskiy };
1065f7c82a60SVladimir Zapolskiy };
1066f7c82a60SVladimir Zapolskiy
1067f7c82a60SVladimir Zapolskiy struct clk_hw_proto1 {
1068f7c82a60SVladimir Zapolskiy struct clk_hw_proto0 *mux;
1069f7c82a60SVladimir Zapolskiy struct clk_hw_proto0 *div;
1070f7c82a60SVladimir Zapolskiy struct clk_hw_proto0 *gate;
1071f7c82a60SVladimir Zapolskiy };
1072f7c82a60SVladimir Zapolskiy
1073f7c82a60SVladimir Zapolskiy struct clk_hw_proto {
1074f7c82a60SVladimir Zapolskiy enum lpc32xx_clk_type type;
1075f7c82a60SVladimir Zapolskiy
1076f7c82a60SVladimir Zapolskiy union {
1077f7c82a60SVladimir Zapolskiy struct clk_fixed_rate f;
1078f7c82a60SVladimir Zapolskiy struct clk_hw_proto0 hw0;
1079f7c82a60SVladimir Zapolskiy struct clk_hw_proto1 hw1;
1080f7c82a60SVladimir Zapolskiy };
1081f7c82a60SVladimir Zapolskiy };
1082f7c82a60SVladimir Zapolskiy
10837150e182SStephen Boyd #define LPC32XX_DEFINE_FIXED(_idx, _rate) \
1084f7c82a60SVladimir Zapolskiy [CLK_PREFIX(_idx)] = { \
1085f7c82a60SVladimir Zapolskiy .type = CLK_FIXED, \
1086f7c82a60SVladimir Zapolskiy { \
1087f7c82a60SVladimir Zapolskiy .f = { \
1088f7c82a60SVladimir Zapolskiy .fixed_rate = (_rate), \
1089f7c82a60SVladimir Zapolskiy }, \
1090f7c82a60SVladimir Zapolskiy }, \
1091f7c82a60SVladimir Zapolskiy }
1092f7c82a60SVladimir Zapolskiy
1093f7c82a60SVladimir Zapolskiy #define LPC32XX_DEFINE_PLL(_idx, _name, _reg, _enable) \
1094f7c82a60SVladimir Zapolskiy [CLK_PREFIX(_idx)] = { \
1095f7c82a60SVladimir Zapolskiy .type = CLK_LPC32XX_PLL, \
1096f7c82a60SVladimir Zapolskiy { \
1097f7c82a60SVladimir Zapolskiy .hw0 = { \
1098f7c82a60SVladimir Zapolskiy .ops = &clk_ ##_name ## _ops, \
1099f7c82a60SVladimir Zapolskiy { \
1100f7c82a60SVladimir Zapolskiy .pll = { \
1101f7c82a60SVladimir Zapolskiy .reg = LPC32XX_CLKPWR_ ## _reg, \
1102f7c82a60SVladimir Zapolskiy .enable = (_enable), \
1103f7c82a60SVladimir Zapolskiy }, \
1104f7c82a60SVladimir Zapolskiy }, \
1105f7c82a60SVladimir Zapolskiy }, \
1106f7c82a60SVladimir Zapolskiy }, \
1107f7c82a60SVladimir Zapolskiy }
1108f7c82a60SVladimir Zapolskiy
1109f7c82a60SVladimir Zapolskiy #define LPC32XX_DEFINE_MUX(_idx, _reg, _shift, _mask, _table, _flags) \
1110f7c82a60SVladimir Zapolskiy [CLK_PREFIX(_idx)] = { \
1111f7c82a60SVladimir Zapolskiy .type = CLK_MUX, \
1112f7c82a60SVladimir Zapolskiy { \
1113f7c82a60SVladimir Zapolskiy .hw0 = { \
1114f7c82a60SVladimir Zapolskiy .ops = (_flags & CLK_MUX_READ_ONLY ? \
1115f7c82a60SVladimir Zapolskiy &lpc32xx_clk_mux_ro_ops : \
1116f7c82a60SVladimir Zapolskiy &lpc32xx_clk_mux_ops), \
1117f7c82a60SVladimir Zapolskiy { \
1118f7c82a60SVladimir Zapolskiy .mux = { \
1119f7c82a60SVladimir Zapolskiy .reg = LPC32XX_CLKPWR_ ## _reg, \
1120f7c82a60SVladimir Zapolskiy .mask = (_mask), \
1121f7c82a60SVladimir Zapolskiy .shift = (_shift), \
1122f7c82a60SVladimir Zapolskiy .table = (_table), \
1123f7c82a60SVladimir Zapolskiy .flags = (_flags), \
1124f7c82a60SVladimir Zapolskiy }, \
1125f7c82a60SVladimir Zapolskiy }, \
1126f7c82a60SVladimir Zapolskiy }, \
1127f7c82a60SVladimir Zapolskiy }, \
1128f7c82a60SVladimir Zapolskiy }
1129f7c82a60SVladimir Zapolskiy
1130f7c82a60SVladimir Zapolskiy #define LPC32XX_DEFINE_DIV(_idx, _reg, _shift, _width, _table, _flags) \
1131f7c82a60SVladimir Zapolskiy [CLK_PREFIX(_idx)] = { \
1132f7c82a60SVladimir Zapolskiy .type = CLK_DIV, \
1133f7c82a60SVladimir Zapolskiy { \
1134f7c82a60SVladimir Zapolskiy .hw0 = { \
1135f7c82a60SVladimir Zapolskiy .ops = &lpc32xx_clk_divider_ops, \
1136f7c82a60SVladimir Zapolskiy { \
1137f7c82a60SVladimir Zapolskiy .div = { \
1138f7c82a60SVladimir Zapolskiy .reg = LPC32XX_CLKPWR_ ## _reg, \
1139f7c82a60SVladimir Zapolskiy .shift = (_shift), \
1140f7c82a60SVladimir Zapolskiy .width = (_width), \
1141f7c82a60SVladimir Zapolskiy .table = (_table), \
1142f7c82a60SVladimir Zapolskiy .flags = (_flags), \
1143f7c82a60SVladimir Zapolskiy }, \
1144f7c82a60SVladimir Zapolskiy }, \
1145f7c82a60SVladimir Zapolskiy }, \
1146f7c82a60SVladimir Zapolskiy }, \
1147f7c82a60SVladimir Zapolskiy }
1148f7c82a60SVladimir Zapolskiy
1149f7c82a60SVladimir Zapolskiy #define LPC32XX_DEFINE_GATE(_idx, _reg, _bit, _flags) \
1150f7c82a60SVladimir Zapolskiy [CLK_PREFIX(_idx)] = { \
1151f7c82a60SVladimir Zapolskiy .type = CLK_GATE, \
1152f7c82a60SVladimir Zapolskiy { \
1153f7c82a60SVladimir Zapolskiy .hw0 = { \
1154f7c82a60SVladimir Zapolskiy .ops = &lpc32xx_clk_gate_ops, \
1155f7c82a60SVladimir Zapolskiy { \
1156f7c82a60SVladimir Zapolskiy .gate = { \
1157f7c82a60SVladimir Zapolskiy .reg = LPC32XX_CLKPWR_ ## _reg, \
1158f7c82a60SVladimir Zapolskiy .bit_idx = (_bit), \
1159f7c82a60SVladimir Zapolskiy .flags = (_flags), \
1160f7c82a60SVladimir Zapolskiy }, \
1161f7c82a60SVladimir Zapolskiy }, \
1162f7c82a60SVladimir Zapolskiy }, \
1163f7c82a60SVladimir Zapolskiy }, \
1164f7c82a60SVladimir Zapolskiy }
1165f7c82a60SVladimir Zapolskiy
1166f7c82a60SVladimir Zapolskiy #define LPC32XX_DEFINE_CLK(_idx, _reg, _e, _em, _d, _dm, _b, _bm, _ops) \
1167f7c82a60SVladimir Zapolskiy [CLK_PREFIX(_idx)] = { \
1168f7c82a60SVladimir Zapolskiy .type = CLK_LPC32XX, \
1169f7c82a60SVladimir Zapolskiy { \
1170f7c82a60SVladimir Zapolskiy .hw0 = { \
1171f7c82a60SVladimir Zapolskiy .ops = &(_ops), \
1172f7c82a60SVladimir Zapolskiy { \
1173f7c82a60SVladimir Zapolskiy .clk = { \
1174f7c82a60SVladimir Zapolskiy .reg = LPC32XX_CLKPWR_ ## _reg, \
1175f7c82a60SVladimir Zapolskiy .enable = (_e), \
1176f7c82a60SVladimir Zapolskiy .enable_mask = (_em), \
1177f7c82a60SVladimir Zapolskiy .disable = (_d), \
1178f7c82a60SVladimir Zapolskiy .disable_mask = (_dm), \
1179f7c82a60SVladimir Zapolskiy .busy = (_b), \
1180f7c82a60SVladimir Zapolskiy .busy_mask = (_bm), \
1181f7c82a60SVladimir Zapolskiy }, \
1182f7c82a60SVladimir Zapolskiy }, \
1183f7c82a60SVladimir Zapolskiy }, \
1184f7c82a60SVladimir Zapolskiy }, \
1185f7c82a60SVladimir Zapolskiy }
1186f7c82a60SVladimir Zapolskiy
1187f7c82a60SVladimir Zapolskiy #define LPC32XX_DEFINE_USB(_idx, _ce, _cd, _cm, _e, _b, _ops) \
1188f7c82a60SVladimir Zapolskiy [CLK_PREFIX(_idx)] = { \
1189f7c82a60SVladimir Zapolskiy .type = CLK_LPC32XX_USB, \
1190f7c82a60SVladimir Zapolskiy { \
1191f7c82a60SVladimir Zapolskiy .hw0 = { \
1192f7c82a60SVladimir Zapolskiy .ops = &(_ops), \
1193f7c82a60SVladimir Zapolskiy { \
1194f7c82a60SVladimir Zapolskiy .usb_clk = { \
1195f7c82a60SVladimir Zapolskiy .ctrl_enable = (_ce), \
1196f7c82a60SVladimir Zapolskiy .ctrl_disable = (_cd), \
1197f7c82a60SVladimir Zapolskiy .ctrl_mask = (_cm), \
1198f7c82a60SVladimir Zapolskiy .enable = (_e), \
1199f7c82a60SVladimir Zapolskiy .busy = (_b), \
1200f7c82a60SVladimir Zapolskiy } \
1201f7c82a60SVladimir Zapolskiy }, \
1202f7c82a60SVladimir Zapolskiy } \
1203f7c82a60SVladimir Zapolskiy }, \
1204f7c82a60SVladimir Zapolskiy }
1205f7c82a60SVladimir Zapolskiy
1206f7c82a60SVladimir Zapolskiy #define LPC32XX_DEFINE_COMPOSITE(_idx, _mux, _div, _gate) \
1207f7c82a60SVladimir Zapolskiy [CLK_PREFIX(_idx)] = { \
1208f7c82a60SVladimir Zapolskiy .type = CLK_COMPOSITE, \
1209f7c82a60SVladimir Zapolskiy { \
1210f7c82a60SVladimir Zapolskiy .hw1 = { \
1211f7c82a60SVladimir Zapolskiy .mux = (CLK_PREFIX(_mux) == LPC32XX_CLK__NULL ? NULL : \
1212f7c82a60SVladimir Zapolskiy &clk_hw_proto[CLK_PREFIX(_mux)].hw0), \
1213f7c82a60SVladimir Zapolskiy .div = (CLK_PREFIX(_div) == LPC32XX_CLK__NULL ? NULL : \
1214f7c82a60SVladimir Zapolskiy &clk_hw_proto[CLK_PREFIX(_div)].hw0), \
1215f7c82a60SVladimir Zapolskiy .gate = (CLK_PREFIX(_gate) == LPC32XX_CLK__NULL ? NULL :\
1216f7c82a60SVladimir Zapolskiy &clk_hw_proto[CLK_PREFIX(_gate)].hw0), \
1217f7c82a60SVladimir Zapolskiy }, \
1218f7c82a60SVladimir Zapolskiy }, \
1219f7c82a60SVladimir Zapolskiy }
1220f7c82a60SVladimir Zapolskiy
1221f7c82a60SVladimir Zapolskiy static struct clk_hw_proto clk_hw_proto[LPC32XX_CLK_HW_MAX] = {
12227150e182SStephen Boyd LPC32XX_DEFINE_FIXED(RTC, 32768),
1223f7c82a60SVladimir Zapolskiy LPC32XX_DEFINE_PLL(PLL397X, pll_397x, HCLKPLL_CTRL, BIT(1)),
1224f7c82a60SVladimir Zapolskiy LPC32XX_DEFINE_PLL(HCLK_PLL, hclk_pll, HCLKPLL_CTRL, PLL_CTRL_ENABLE),
1225f7c82a60SVladimir Zapolskiy LPC32XX_DEFINE_PLL(USB_PLL, usb_pll, USB_CTRL, PLL_CTRL_ENABLE),
1226f7c82a60SVladimir Zapolskiy LPC32XX_DEFINE_GATE(OSC, OSC_CTRL, 0, CLK_GATE_SET_TO_DISABLE),
1227f7c82a60SVladimir Zapolskiy LPC32XX_DEFINE_GATE(USB, USB_CTRL, 18, 0),
1228f7c82a60SVladimir Zapolskiy
1229f7c82a60SVladimir Zapolskiy LPC32XX_DEFINE_DIV(HCLK_DIV_PERIPH, HCLKDIV_CTRL, 2, 5, NULL,
1230f7c82a60SVladimir Zapolskiy CLK_DIVIDER_READ_ONLY),
1231f7c82a60SVladimir Zapolskiy LPC32XX_DEFINE_DIV(HCLK_DIV, HCLKDIV_CTRL, 0, 2, clk_hclk_div_table,
1232f7c82a60SVladimir Zapolskiy CLK_DIVIDER_READ_ONLY),
1233f7c82a60SVladimir Zapolskiy
1234f7c82a60SVladimir Zapolskiy /* Register 3 read-only muxes with a single control PWR_CTRL[2] */
1235f7c82a60SVladimir Zapolskiy LPC32XX_DEFINE_MUX(SYSCLK_PERIPH_MUX, PWR_CTRL, 2, 0x1, NULL,
1236f7c82a60SVladimir Zapolskiy CLK_MUX_READ_ONLY),
1237f7c82a60SVladimir Zapolskiy LPC32XX_DEFINE_MUX(SYSCLK_HCLK_MUX, PWR_CTRL, 2, 0x1, NULL,
1238f7c82a60SVladimir Zapolskiy CLK_MUX_READ_ONLY),
1239f7c82a60SVladimir Zapolskiy LPC32XX_DEFINE_MUX(SYSCLK_ARM_MUX, PWR_CTRL, 2, 0x1, NULL,
1240f7c82a60SVladimir Zapolskiy CLK_MUX_READ_ONLY),
1241f7c82a60SVladimir Zapolskiy /* Register 2 read-only muxes with a single control PWR_CTRL[10] */
1242f7c82a60SVladimir Zapolskiy LPC32XX_DEFINE_MUX(PERIPH_HCLK_MUX, PWR_CTRL, 10, 0x1, NULL,
1243f7c82a60SVladimir Zapolskiy CLK_MUX_READ_ONLY),
1244f7c82a60SVladimir Zapolskiy LPC32XX_DEFINE_MUX(PERIPH_ARM_MUX, PWR_CTRL, 10, 0x1, NULL,
1245f7c82a60SVladimir Zapolskiy CLK_MUX_READ_ONLY),
1246f7c82a60SVladimir Zapolskiy
1247f7c82a60SVladimir Zapolskiy /* 3 always on gates with a single control PWR_CTRL[0] same as OSC */
1248f7c82a60SVladimir Zapolskiy LPC32XX_DEFINE_GATE(PERIPH, PWR_CTRL, 0, CLK_GATE_SET_TO_DISABLE),
1249f7c82a60SVladimir Zapolskiy LPC32XX_DEFINE_GATE(HCLK, PWR_CTRL, 0, CLK_GATE_SET_TO_DISABLE),
1250f7c82a60SVladimir Zapolskiy LPC32XX_DEFINE_GATE(ARM, PWR_CTRL, 0, CLK_GATE_SET_TO_DISABLE),
1251f7c82a60SVladimir Zapolskiy
1252f7c82a60SVladimir Zapolskiy LPC32XX_DEFINE_GATE(ARM_VFP, DEBUG_CTRL, 4, 0),
1253f7c82a60SVladimir Zapolskiy LPC32XX_DEFINE_GATE(DMA, DMA_CLK_CTRL, 0, 0),
1254f7c82a60SVladimir Zapolskiy LPC32XX_DEFINE_CLK(DDRAM, HCLKDIV_CTRL, 0x0, BIT(8) | BIT(7),
1255f7c82a60SVladimir Zapolskiy 0x0, BIT(8) | BIT(7), 0x0, BIT(1) | BIT(0), clk_ddram_ops),
1256f7c82a60SVladimir Zapolskiy
1257f7c82a60SVladimir Zapolskiy LPC32XX_DEFINE_GATE(TIMER0, TIMCLK_CTRL1, 2, 0),
1258f7c82a60SVladimir Zapolskiy LPC32XX_DEFINE_GATE(TIMER1, TIMCLK_CTRL1, 3, 0),
1259f7c82a60SVladimir Zapolskiy LPC32XX_DEFINE_GATE(TIMER2, TIMCLK_CTRL1, 4, 0),
1260f7c82a60SVladimir Zapolskiy LPC32XX_DEFINE_GATE(TIMER3, TIMCLK_CTRL1, 5, 0),
1261f7c82a60SVladimir Zapolskiy LPC32XX_DEFINE_GATE(TIMER4, TIMCLK_CTRL1, 0, 0),
1262f7c82a60SVladimir Zapolskiy LPC32XX_DEFINE_GATE(TIMER5, TIMCLK_CTRL1, 1, 0),
1263f7c82a60SVladimir Zapolskiy
1264f7c82a60SVladimir Zapolskiy LPC32XX_DEFINE_GATE(SSP0, SSP_CTRL, 0, 0),
1265f7c82a60SVladimir Zapolskiy LPC32XX_DEFINE_GATE(SSP1, SSP_CTRL, 1, 0),
1266f7c82a60SVladimir Zapolskiy LPC32XX_DEFINE_GATE(SPI1, SPI_CTRL, 0, 0),
1267f7c82a60SVladimir Zapolskiy LPC32XX_DEFINE_GATE(SPI2, SPI_CTRL, 4, 0),
1268f7c82a60SVladimir Zapolskiy LPC32XX_DEFINE_GATE(I2S0, I2S_CTRL, 0, 0),
1269f7c82a60SVladimir Zapolskiy LPC32XX_DEFINE_GATE(I2S1, I2S_CTRL, 1, 0),
1270f7c82a60SVladimir Zapolskiy LPC32XX_DEFINE_GATE(I2C1, I2CCLK_CTRL, 0, 0),
1271f7c82a60SVladimir Zapolskiy LPC32XX_DEFINE_GATE(I2C2, I2CCLK_CTRL, 1, 0),
1272f7c82a60SVladimir Zapolskiy LPC32XX_DEFINE_GATE(WDOG, TIMCLK_CTRL, 0, 0),
1273f7c82a60SVladimir Zapolskiy LPC32XX_DEFINE_GATE(HSTIMER, TIMCLK_CTRL, 1, 0),
1274f7c82a60SVladimir Zapolskiy
1275f7c82a60SVladimir Zapolskiy LPC32XX_DEFINE_GATE(KEY, KEYCLK_CTRL, 0, 0),
1276f7c82a60SVladimir Zapolskiy LPC32XX_DEFINE_GATE(MCPWM, TIMCLK_CTRL1, 6, 0),
1277f7c82a60SVladimir Zapolskiy
1278f7c82a60SVladimir Zapolskiy LPC32XX_DEFINE_MUX(PWM1_MUX, PWMCLK_CTRL, 1, 0x1, NULL, 0),
1279f7c82a60SVladimir Zapolskiy LPC32XX_DEFINE_DIV(PWM1_DIV, PWMCLK_CTRL, 4, 4, NULL,
1280f84d42a9SVladimir Zapolskiy CLK_DIVIDER_ONE_BASED),
1281f7c82a60SVladimir Zapolskiy LPC32XX_DEFINE_GATE(PWM1_GATE, PWMCLK_CTRL, 0, 0),
1282f7c82a60SVladimir Zapolskiy LPC32XX_DEFINE_COMPOSITE(PWM1, PWM1_MUX, PWM1_DIV, PWM1_GATE),
1283f7c82a60SVladimir Zapolskiy
1284f7c82a60SVladimir Zapolskiy LPC32XX_DEFINE_MUX(PWM2_MUX, PWMCLK_CTRL, 3, 0x1, NULL, 0),
1285f7c82a60SVladimir Zapolskiy LPC32XX_DEFINE_DIV(PWM2_DIV, PWMCLK_CTRL, 8, 4, NULL,
1286f84d42a9SVladimir Zapolskiy CLK_DIVIDER_ONE_BASED),
1287f7c82a60SVladimir Zapolskiy LPC32XX_DEFINE_GATE(PWM2_GATE, PWMCLK_CTRL, 2, 0),
1288f7c82a60SVladimir Zapolskiy LPC32XX_DEFINE_COMPOSITE(PWM2, PWM2_MUX, PWM2_DIV, PWM2_GATE),
1289f7c82a60SVladimir Zapolskiy
1290f7c82a60SVladimir Zapolskiy LPC32XX_DEFINE_MUX(UART3_MUX, UART3_CLK_CTRL, 16, 0x1, NULL, 0),
1291f7c82a60SVladimir Zapolskiy LPC32XX_DEFINE_CLK(UART3_DIV, UART3_CLK_CTRL,
1292f7c82a60SVladimir Zapolskiy 0, 0, 0, 0, 0, 0, lpc32xx_uart_div_ops),
1293f7c82a60SVladimir Zapolskiy LPC32XX_DEFINE_GATE(UART3_GATE, UART_CLK_CTRL, 0, 0),
1294f7c82a60SVladimir Zapolskiy LPC32XX_DEFINE_COMPOSITE(UART3, UART3_MUX, UART3_DIV, UART3_GATE),
1295f7c82a60SVladimir Zapolskiy
1296f7c82a60SVladimir Zapolskiy LPC32XX_DEFINE_MUX(UART4_MUX, UART4_CLK_CTRL, 16, 0x1, NULL, 0),
1297f7c82a60SVladimir Zapolskiy LPC32XX_DEFINE_CLK(UART4_DIV, UART4_CLK_CTRL,
1298f7c82a60SVladimir Zapolskiy 0, 0, 0, 0, 0, 0, lpc32xx_uart_div_ops),
1299f7c82a60SVladimir Zapolskiy LPC32XX_DEFINE_GATE(UART4_GATE, UART_CLK_CTRL, 1, 0),
1300f7c82a60SVladimir Zapolskiy LPC32XX_DEFINE_COMPOSITE(UART4, UART4_MUX, UART4_DIV, UART4_GATE),
1301f7c82a60SVladimir Zapolskiy
1302f7c82a60SVladimir Zapolskiy LPC32XX_DEFINE_MUX(UART5_MUX, UART5_CLK_CTRL, 16, 0x1, NULL, 0),
1303f7c82a60SVladimir Zapolskiy LPC32XX_DEFINE_CLK(UART5_DIV, UART5_CLK_CTRL,
1304f7c82a60SVladimir Zapolskiy 0, 0, 0, 0, 0, 0, lpc32xx_uart_div_ops),
1305f7c82a60SVladimir Zapolskiy LPC32XX_DEFINE_GATE(UART5_GATE, UART_CLK_CTRL, 2, 0),
1306f7c82a60SVladimir Zapolskiy LPC32XX_DEFINE_COMPOSITE(UART5, UART5_MUX, UART5_DIV, UART5_GATE),
1307f7c82a60SVladimir Zapolskiy
1308f7c82a60SVladimir Zapolskiy LPC32XX_DEFINE_MUX(UART6_MUX, UART6_CLK_CTRL, 16, 0x1, NULL, 0),
1309f7c82a60SVladimir Zapolskiy LPC32XX_DEFINE_CLK(UART6_DIV, UART6_CLK_CTRL,
1310f7c82a60SVladimir Zapolskiy 0, 0, 0, 0, 0, 0, lpc32xx_uart_div_ops),
1311f7c82a60SVladimir Zapolskiy LPC32XX_DEFINE_GATE(UART6_GATE, UART_CLK_CTRL, 3, 0),
1312f7c82a60SVladimir Zapolskiy LPC32XX_DEFINE_COMPOSITE(UART6, UART6_MUX, UART6_DIV, UART6_GATE),
1313f7c82a60SVladimir Zapolskiy
1314f7c82a60SVladimir Zapolskiy LPC32XX_DEFINE_CLK(IRDA, IRDA_CLK_CTRL,
1315f7c82a60SVladimir Zapolskiy 0, 0, 0, 0, 0, 0, lpc32xx_uart_div_ops),
1316f7c82a60SVladimir Zapolskiy
1317f7c82a60SVladimir Zapolskiy LPC32XX_DEFINE_MUX(TEST1_MUX, TEST_CLK_CTRL, 5, 0x3,
1318f7c82a60SVladimir Zapolskiy test1_mux_table, 0),
1319f7c82a60SVladimir Zapolskiy LPC32XX_DEFINE_GATE(TEST1_GATE, TEST_CLK_CTRL, 4, 0),
1320f7c82a60SVladimir Zapolskiy LPC32XX_DEFINE_COMPOSITE(TEST1, TEST1_MUX, _NULL, TEST1_GATE),
1321f7c82a60SVladimir Zapolskiy
1322f7c82a60SVladimir Zapolskiy LPC32XX_DEFINE_MUX(TEST2_MUX, TEST_CLK_CTRL, 1, 0x7,
1323f7c82a60SVladimir Zapolskiy test2_mux_table, 0),
1324f7c82a60SVladimir Zapolskiy LPC32XX_DEFINE_GATE(TEST2_GATE, TEST_CLK_CTRL, 0, 0),
1325f7c82a60SVladimir Zapolskiy LPC32XX_DEFINE_COMPOSITE(TEST2, TEST2_MUX, _NULL, TEST2_GATE),
1326f7c82a60SVladimir Zapolskiy
1327f7c82a60SVladimir Zapolskiy LPC32XX_DEFINE_MUX(SYS, SYSCLK_CTRL, 0, 0x1, NULL, CLK_MUX_READ_ONLY),
1328f7c82a60SVladimir Zapolskiy
1329f7c82a60SVladimir Zapolskiy LPC32XX_DEFINE_DIV(USB_DIV_DIV, USB_DIV, 0, 4, NULL, 0),
1330f7c82a60SVladimir Zapolskiy LPC32XX_DEFINE_GATE(USB_DIV_GATE, USB_CTRL, 17, 0),
1331f7c82a60SVladimir Zapolskiy LPC32XX_DEFINE_COMPOSITE(USB_DIV, _NULL, USB_DIV_DIV, USB_DIV_GATE),
1332f7c82a60SVladimir Zapolskiy
1333f84d42a9SVladimir Zapolskiy LPC32XX_DEFINE_DIV(SD_DIV, MS_CTRL, 0, 4, NULL, CLK_DIVIDER_ONE_BASED),
1334f7c82a60SVladimir Zapolskiy LPC32XX_DEFINE_CLK(SD_GATE, MS_CTRL, BIT(5) | BIT(9), BIT(5) | BIT(9),
1335f7c82a60SVladimir Zapolskiy 0x0, BIT(5) | BIT(9), 0x0, 0x0, clk_mask_ops),
1336f7c82a60SVladimir Zapolskiy LPC32XX_DEFINE_COMPOSITE(SD, _NULL, SD_DIV, SD_GATE),
1337f7c82a60SVladimir Zapolskiy
1338f7c82a60SVladimir Zapolskiy LPC32XX_DEFINE_DIV(LCD_DIV, LCDCLK_CTRL, 0, 5, NULL, 0),
1339f7c82a60SVladimir Zapolskiy LPC32XX_DEFINE_GATE(LCD_GATE, LCDCLK_CTRL, 5, 0),
1340f7c82a60SVladimir Zapolskiy LPC32XX_DEFINE_COMPOSITE(LCD, _NULL, LCD_DIV, LCD_GATE),
1341f7c82a60SVladimir Zapolskiy
1342f7c82a60SVladimir Zapolskiy LPC32XX_DEFINE_CLK(MAC, MACCLK_CTRL,
1343f7c82a60SVladimir Zapolskiy BIT(2) | BIT(1) | BIT(0), BIT(2) | BIT(1) | BIT(0),
1344f7c82a60SVladimir Zapolskiy BIT(2) | BIT(1) | BIT(0), BIT(2) | BIT(1) | BIT(0),
1345f7c82a60SVladimir Zapolskiy 0x0, 0x0, clk_mask_ops),
1346f7c82a60SVladimir Zapolskiy LPC32XX_DEFINE_CLK(SLC, FLASHCLK_CTRL,
1347f7c82a60SVladimir Zapolskiy BIT(2) | BIT(0), BIT(2) | BIT(0), 0x0,
1348f7c82a60SVladimir Zapolskiy BIT(0), BIT(1), BIT(2) | BIT(1), clk_mask_ops),
1349f7c82a60SVladimir Zapolskiy LPC32XX_DEFINE_CLK(MLC, FLASHCLK_CTRL,
1350f7c82a60SVladimir Zapolskiy BIT(1), BIT(2) | BIT(1), 0x0, BIT(1),
1351f7c82a60SVladimir Zapolskiy BIT(2) | BIT(0), BIT(2) | BIT(0), clk_mask_ops),
1352f7c82a60SVladimir Zapolskiy /*
1353f7c82a60SVladimir Zapolskiy * ADC/TS clock unfortunately cannot be registered as a composite one
1354f7c82a60SVladimir Zapolskiy * due to a different connection of gate, div and mux, e.g. gating it
1355f7c82a60SVladimir Zapolskiy * won't mean that the clock is off, if peripheral clock is its parent:
1356f7c82a60SVladimir Zapolskiy *
1357f7c82a60SVladimir Zapolskiy * rtc-->[gate]-->| |
1358f7c82a60SVladimir Zapolskiy * | mux |--> adc/ts
1359f7c82a60SVladimir Zapolskiy * pclk-->[div]-->| |
1360f7c82a60SVladimir Zapolskiy *
1361f7c82a60SVladimir Zapolskiy * Constraints:
1362f7c82a60SVladimir Zapolskiy * ADC --- resulting clock must be <= 4.5 MHz
1363f7c82a60SVladimir Zapolskiy * TS --- resulting clock must be <= 400 KHz
1364f7c82a60SVladimir Zapolskiy */
1365f7c82a60SVladimir Zapolskiy LPC32XX_DEFINE_DIV(ADC_DIV, ADCCLK_CTRL1, 0, 8, NULL, 0),
1366f7c82a60SVladimir Zapolskiy LPC32XX_DEFINE_GATE(ADC_RTC, ADCCLK_CTRL, 0, 0),
1367f7c82a60SVladimir Zapolskiy LPC32XX_DEFINE_MUX(ADC, ADCCLK_CTRL1, 8, 0x1, NULL, 0),
1368f7c82a60SVladimir Zapolskiy
1369f7c82a60SVladimir Zapolskiy /* USB controller clocks */
1370f7c82a60SVladimir Zapolskiy LPC32XX_DEFINE_USB(USB_AHB,
1371f7c82a60SVladimir Zapolskiy BIT(24), 0x0, BIT(24), BIT(4), 0, clk_usb_ops),
1372f7c82a60SVladimir Zapolskiy LPC32XX_DEFINE_USB(USB_OTG,
1373f7c82a60SVladimir Zapolskiy 0x0, 0x0, 0x0, BIT(3), 0, clk_usb_ops),
1374f7c82a60SVladimir Zapolskiy LPC32XX_DEFINE_USB(USB_I2C,
1375f7c82a60SVladimir Zapolskiy 0x0, BIT(23), BIT(23), BIT(2), 0, clk_usb_i2c_ops),
1376f7c82a60SVladimir Zapolskiy LPC32XX_DEFINE_USB(USB_DEV,
1377f7c82a60SVladimir Zapolskiy BIT(22), 0x0, BIT(22), BIT(1), BIT(0), clk_usb_ops),
1378f7c82a60SVladimir Zapolskiy LPC32XX_DEFINE_USB(USB_HOST,
1379f7c82a60SVladimir Zapolskiy BIT(21), 0x0, BIT(21), BIT(0), BIT(1), clk_usb_ops),
1380f7c82a60SVladimir Zapolskiy };
1381f7c82a60SVladimir Zapolskiy
lpc32xx_clk_register(u32 id)1382f7c82a60SVladimir Zapolskiy static struct clk * __init lpc32xx_clk_register(u32 id)
1383f7c82a60SVladimir Zapolskiy {
1384f7c82a60SVladimir Zapolskiy const struct clk_proto_t *lpc32xx_clk = &clk_proto[id];
1385f7c82a60SVladimir Zapolskiy struct clk_hw_proto *clk_hw = &clk_hw_proto[id];
1386f7c82a60SVladimir Zapolskiy const char *parents[LPC32XX_CLK_PARENTS_MAX];
1387f7c82a60SVladimir Zapolskiy struct clk *clk;
1388f7c82a60SVladimir Zapolskiy unsigned int i;
1389f7c82a60SVladimir Zapolskiy
1390f7c82a60SVladimir Zapolskiy for (i = 0; i < lpc32xx_clk->num_parents; i++)
1391f7c82a60SVladimir Zapolskiy parents[i] = clk_proto[lpc32xx_clk->parents[i]].name;
1392f7c82a60SVladimir Zapolskiy
1393f7c82a60SVladimir Zapolskiy pr_debug("%s: derived from '%s', clock type %d\n", lpc32xx_clk->name,
1394f7c82a60SVladimir Zapolskiy parents[0], clk_hw->type);
1395f7c82a60SVladimir Zapolskiy
1396f7c82a60SVladimir Zapolskiy switch (clk_hw->type) {
1397f7c82a60SVladimir Zapolskiy case CLK_LPC32XX:
1398f7c82a60SVladimir Zapolskiy case CLK_LPC32XX_PLL:
1399f7c82a60SVladimir Zapolskiy case CLK_LPC32XX_USB:
1400f7c82a60SVladimir Zapolskiy case CLK_MUX:
1401f7c82a60SVladimir Zapolskiy case CLK_DIV:
1402f7c82a60SVladimir Zapolskiy case CLK_GATE:
1403f7c82a60SVladimir Zapolskiy {
1404f7c82a60SVladimir Zapolskiy struct clk_init_data clk_init = {
1405f7c82a60SVladimir Zapolskiy .name = lpc32xx_clk->name,
1406f7c82a60SVladimir Zapolskiy .parent_names = parents,
1407f7c82a60SVladimir Zapolskiy .num_parents = lpc32xx_clk->num_parents,
1408f7c82a60SVladimir Zapolskiy .flags = lpc32xx_clk->flags,
1409f7c82a60SVladimir Zapolskiy .ops = clk_hw->hw0.ops,
1410f7c82a60SVladimir Zapolskiy };
1411f7c82a60SVladimir Zapolskiy struct clk_hw *hw;
1412f7c82a60SVladimir Zapolskiy
1413f7c82a60SVladimir Zapolskiy if (clk_hw->type == CLK_LPC32XX)
1414f7c82a60SVladimir Zapolskiy hw = &clk_hw->hw0.clk.hw;
1415f7c82a60SVladimir Zapolskiy else if (clk_hw->type == CLK_LPC32XX_PLL)
1416f7c82a60SVladimir Zapolskiy hw = &clk_hw->hw0.pll.hw;
1417f7c82a60SVladimir Zapolskiy else if (clk_hw->type == CLK_LPC32XX_USB)
1418f7c82a60SVladimir Zapolskiy hw = &clk_hw->hw0.usb_clk.hw;
1419f7c82a60SVladimir Zapolskiy else if (clk_hw->type == CLK_MUX)
1420f7c82a60SVladimir Zapolskiy hw = &clk_hw->hw0.mux.hw;
1421f7c82a60SVladimir Zapolskiy else if (clk_hw->type == CLK_DIV)
1422f7c82a60SVladimir Zapolskiy hw = &clk_hw->hw0.div.hw;
1423f7c82a60SVladimir Zapolskiy else if (clk_hw->type == CLK_GATE)
1424f7c82a60SVladimir Zapolskiy hw = &clk_hw->hw0.gate.hw;
14258626556fSSylvain Lemieux else
14268626556fSSylvain Lemieux return ERR_PTR(-EINVAL);
1427f7c82a60SVladimir Zapolskiy
1428f7c82a60SVladimir Zapolskiy hw->init = &clk_init;
1429f7c82a60SVladimir Zapolskiy clk = clk_register(NULL, hw);
1430f7c82a60SVladimir Zapolskiy break;
1431f7c82a60SVladimir Zapolskiy }
1432f7c82a60SVladimir Zapolskiy case CLK_COMPOSITE:
1433f7c82a60SVladimir Zapolskiy {
1434f7c82a60SVladimir Zapolskiy struct clk_hw *mux_hw = NULL, *div_hw = NULL, *gate_hw = NULL;
1435f7c82a60SVladimir Zapolskiy const struct clk_ops *mops = NULL, *dops = NULL, *gops = NULL;
1436f7c82a60SVladimir Zapolskiy struct clk_hw_proto0 *mux0, *div0, *gate0;
1437f7c82a60SVladimir Zapolskiy
1438f7c82a60SVladimir Zapolskiy mux0 = clk_hw->hw1.mux;
1439f7c82a60SVladimir Zapolskiy div0 = clk_hw->hw1.div;
1440f7c82a60SVladimir Zapolskiy gate0 = clk_hw->hw1.gate;
1441f7c82a60SVladimir Zapolskiy if (mux0) {
1442f7c82a60SVladimir Zapolskiy mops = mux0->ops;
1443f7c82a60SVladimir Zapolskiy mux_hw = &mux0->clk.hw;
1444f7c82a60SVladimir Zapolskiy }
1445f7c82a60SVladimir Zapolskiy if (div0) {
1446f7c82a60SVladimir Zapolskiy dops = div0->ops;
1447f7c82a60SVladimir Zapolskiy div_hw = &div0->clk.hw;
1448f7c82a60SVladimir Zapolskiy }
1449f7c82a60SVladimir Zapolskiy if (gate0) {
1450f7c82a60SVladimir Zapolskiy gops = gate0->ops;
1451f7c82a60SVladimir Zapolskiy gate_hw = &gate0->clk.hw;
1452f7c82a60SVladimir Zapolskiy }
1453f7c82a60SVladimir Zapolskiy
1454f7c82a60SVladimir Zapolskiy clk = clk_register_composite(NULL, lpc32xx_clk->name,
1455f7c82a60SVladimir Zapolskiy parents, lpc32xx_clk->num_parents,
1456f7c82a60SVladimir Zapolskiy mux_hw, mops, div_hw, dops,
1457f7c82a60SVladimir Zapolskiy gate_hw, gops, lpc32xx_clk->flags);
1458f7c82a60SVladimir Zapolskiy break;
1459f7c82a60SVladimir Zapolskiy }
1460f7c82a60SVladimir Zapolskiy case CLK_FIXED:
1461f7c82a60SVladimir Zapolskiy {
1462f7c82a60SVladimir Zapolskiy struct clk_fixed_rate *fixed = &clk_hw->f;
1463f7c82a60SVladimir Zapolskiy
1464f7c82a60SVladimir Zapolskiy clk = clk_register_fixed_rate(NULL, lpc32xx_clk->name,
14657150e182SStephen Boyd parents[0], 0, fixed->fixed_rate);
1466f7c82a60SVladimir Zapolskiy break;
1467f7c82a60SVladimir Zapolskiy }
1468f7c82a60SVladimir Zapolskiy default:
1469f7c82a60SVladimir Zapolskiy clk = ERR_PTR(-EINVAL);
1470f7c82a60SVladimir Zapolskiy }
1471f7c82a60SVladimir Zapolskiy
1472f7c82a60SVladimir Zapolskiy return clk;
1473f7c82a60SVladimir Zapolskiy }
1474f7c82a60SVladimir Zapolskiy
lpc32xx_clk_div_quirk(u32 reg,u32 div_mask,u32 gate)1475f84d42a9SVladimir Zapolskiy static void __init lpc32xx_clk_div_quirk(u32 reg, u32 div_mask, u32 gate)
1476f84d42a9SVladimir Zapolskiy {
1477f84d42a9SVladimir Zapolskiy u32 val;
1478f84d42a9SVladimir Zapolskiy
1479f84d42a9SVladimir Zapolskiy regmap_read(clk_regmap, reg, &val);
1480f84d42a9SVladimir Zapolskiy
1481f84d42a9SVladimir Zapolskiy if (!(val & div_mask)) {
1482f84d42a9SVladimir Zapolskiy val &= ~gate;
1483f84d42a9SVladimir Zapolskiy val |= BIT(__ffs(div_mask));
1484f84d42a9SVladimir Zapolskiy }
1485f84d42a9SVladimir Zapolskiy
1486f84d42a9SVladimir Zapolskiy regmap_update_bits(clk_regmap, reg, gate | div_mask, val);
1487f84d42a9SVladimir Zapolskiy }
1488f84d42a9SVladimir Zapolskiy
lpc32xx_clk_init(struct device_node * np)1489f7c82a60SVladimir Zapolskiy static void __init lpc32xx_clk_init(struct device_node *np)
1490f7c82a60SVladimir Zapolskiy {
1491f7c82a60SVladimir Zapolskiy unsigned int i;
1492f7c82a60SVladimir Zapolskiy struct clk *clk_osc, *clk_32k;
1493f7c82a60SVladimir Zapolskiy void __iomem *base = NULL;
1494f7c82a60SVladimir Zapolskiy
1495f7c82a60SVladimir Zapolskiy /* Ensure that parent clocks are available and valid */
1496f7c82a60SVladimir Zapolskiy clk_32k = of_clk_get_by_name(np, clk_proto[LPC32XX_CLK_XTAL_32K].name);
1497f7c82a60SVladimir Zapolskiy if (IS_ERR(clk_32k)) {
1498f7c82a60SVladimir Zapolskiy pr_err("failed to find external 32KHz clock: %ld\n",
1499f7c82a60SVladimir Zapolskiy PTR_ERR(clk_32k));
1500f7c82a60SVladimir Zapolskiy return;
1501f7c82a60SVladimir Zapolskiy }
1502f7c82a60SVladimir Zapolskiy if (clk_get_rate(clk_32k) != 32768) {
1503ea27e86dSArvind Yadav pr_err("invalid clock rate of external 32KHz oscillator\n");
1504f7c82a60SVladimir Zapolskiy return;
1505f7c82a60SVladimir Zapolskiy }
1506f7c82a60SVladimir Zapolskiy
1507f7c82a60SVladimir Zapolskiy clk_osc = of_clk_get_by_name(np, clk_proto[LPC32XX_CLK_XTAL].name);
1508f7c82a60SVladimir Zapolskiy if (IS_ERR(clk_osc)) {
1509f7c82a60SVladimir Zapolskiy pr_err("failed to find external main oscillator clock: %ld\n",
1510f7c82a60SVladimir Zapolskiy PTR_ERR(clk_osc));
1511f7c82a60SVladimir Zapolskiy return;
1512f7c82a60SVladimir Zapolskiy }
1513f7c82a60SVladimir Zapolskiy
1514f7c82a60SVladimir Zapolskiy base = of_iomap(np, 0);
1515f7c82a60SVladimir Zapolskiy if (!base) {
1516f7c82a60SVladimir Zapolskiy pr_err("failed to map system control block registers\n");
1517f7c82a60SVladimir Zapolskiy return;
1518f7c82a60SVladimir Zapolskiy }
1519f7c82a60SVladimir Zapolskiy
1520f7c82a60SVladimir Zapolskiy clk_regmap = regmap_init_mmio(NULL, base, &lpc32xx_scb_regmap_config);
1521f7c82a60SVladimir Zapolskiy if (IS_ERR(clk_regmap)) {
1522f7c82a60SVladimir Zapolskiy pr_err("failed to regmap system control block: %ld\n",
1523f7c82a60SVladimir Zapolskiy PTR_ERR(clk_regmap));
152441d88559SArvind Yadav iounmap(base);
1525f7c82a60SVladimir Zapolskiy return;
1526f7c82a60SVladimir Zapolskiy }
1527f7c82a60SVladimir Zapolskiy
1528f84d42a9SVladimir Zapolskiy /*
1529f84d42a9SVladimir Zapolskiy * Divider part of PWM and MS clocks requires a quirk to avoid
1530f84d42a9SVladimir Zapolskiy * a misinterpretation of formally valid zero value in register
1531f84d42a9SVladimir Zapolskiy * bitfield, which indicates another clock gate. Instead of
1532f84d42a9SVladimir Zapolskiy * adding complexity to a gate clock ensure that zero value in
1533f84d42a9SVladimir Zapolskiy * divider clock is never met in runtime.
1534f84d42a9SVladimir Zapolskiy */
1535f84d42a9SVladimir Zapolskiy lpc32xx_clk_div_quirk(LPC32XX_CLKPWR_PWMCLK_CTRL, 0xf0, BIT(0));
1536f84d42a9SVladimir Zapolskiy lpc32xx_clk_div_quirk(LPC32XX_CLKPWR_PWMCLK_CTRL, 0xf00, BIT(2));
1537f84d42a9SVladimir Zapolskiy lpc32xx_clk_div_quirk(LPC32XX_CLKPWR_MS_CTRL, 0xf, BIT(5) | BIT(9));
1538f84d42a9SVladimir Zapolskiy
15394db9a9baSSylvain Lemieux for (i = 1; i < LPC32XX_CLK_MAX; i++) {
1540f7c82a60SVladimir Zapolskiy clk[i] = lpc32xx_clk_register(i);
1541f7c82a60SVladimir Zapolskiy if (IS_ERR(clk[i])) {
1542f7c82a60SVladimir Zapolskiy pr_err("failed to register %s clock: %ld\n",
1543f7c82a60SVladimir Zapolskiy clk_proto[i].name, PTR_ERR(clk[i]));
1544f7c82a60SVladimir Zapolskiy clk[i] = NULL;
1545f7c82a60SVladimir Zapolskiy }
1546f7c82a60SVladimir Zapolskiy }
1547f7c82a60SVladimir Zapolskiy
1548f7c82a60SVladimir Zapolskiy of_clk_add_provider(np, of_clk_src_onecell_get, &clk_data);
1549f7c82a60SVladimir Zapolskiy
1550f7c82a60SVladimir Zapolskiy /* Set 48MHz rate of USB PLL clock */
1551f7c82a60SVladimir Zapolskiy clk_set_rate(clk[LPC32XX_CLK_USB_PLL], 48000000);
1552f7c82a60SVladimir Zapolskiy
1553f7c82a60SVladimir Zapolskiy /* These two clocks must be always on independently on consumers */
1554f7c82a60SVladimir Zapolskiy clk_prepare_enable(clk[LPC32XX_CLK_ARM]);
1555f7c82a60SVladimir Zapolskiy clk_prepare_enable(clk[LPC32XX_CLK_HCLK]);
1556f7c82a60SVladimir Zapolskiy
1557f7c82a60SVladimir Zapolskiy /* Enable ARM VFP by default */
1558f7c82a60SVladimir Zapolskiy clk_prepare_enable(clk[LPC32XX_CLK_ARM_VFP]);
1559f7c82a60SVladimir Zapolskiy
1560f7c82a60SVladimir Zapolskiy /* Disable enabled by default clocks for NAND MLC and SLC */
1561f7c82a60SVladimir Zapolskiy clk_mask_disable(&clk_hw_proto[LPC32XX_CLK_SLC].hw0.clk.hw);
1562f7c82a60SVladimir Zapolskiy clk_mask_disable(&clk_hw_proto[LPC32XX_CLK_MLC].hw0.clk.hw);
1563f7c82a60SVladimir Zapolskiy }
1564f7c82a60SVladimir Zapolskiy CLK_OF_DECLARE(lpc32xx_clk, "nxp,lpc3220-clk", lpc32xx_clk_init);
1565f7c82a60SVladimir Zapolskiy
lpc32xx_usb_clk_init(struct device_node * np)1566f7c82a60SVladimir Zapolskiy static void __init lpc32xx_usb_clk_init(struct device_node *np)
1567f7c82a60SVladimir Zapolskiy {
1568f7c82a60SVladimir Zapolskiy unsigned int i;
1569f7c82a60SVladimir Zapolskiy
1570f7c82a60SVladimir Zapolskiy usb_clk_vbase = of_iomap(np, 0);
1571f7c82a60SVladimir Zapolskiy if (!usb_clk_vbase) {
1572f7c82a60SVladimir Zapolskiy pr_err("failed to map address range\n");
1573f7c82a60SVladimir Zapolskiy return;
1574f7c82a60SVladimir Zapolskiy }
1575f7c82a60SVladimir Zapolskiy
15764db9a9baSSylvain Lemieux for (i = 1; i < LPC32XX_USB_CLK_MAX; i++) {
1577f7c82a60SVladimir Zapolskiy usb_clk[i] = lpc32xx_clk_register(i + LPC32XX_CLK_USB_OFFSET);
1578f7c82a60SVladimir Zapolskiy if (IS_ERR(usb_clk[i])) {
1579f7c82a60SVladimir Zapolskiy pr_err("failed to register %s clock: %ld\n",
1580f7c82a60SVladimir Zapolskiy clk_proto[i].name, PTR_ERR(usb_clk[i]));
1581f7c82a60SVladimir Zapolskiy usb_clk[i] = NULL;
1582f7c82a60SVladimir Zapolskiy }
1583f7c82a60SVladimir Zapolskiy }
1584f7c82a60SVladimir Zapolskiy
1585f7c82a60SVladimir Zapolskiy of_clk_add_provider(np, of_clk_src_onecell_get, &usb_clk_data);
1586f7c82a60SVladimir Zapolskiy }
1587f7c82a60SVladimir Zapolskiy CLK_OF_DECLARE(lpc32xx_usb_clk, "nxp,lpc3220-usb-clk", lpc32xx_usb_clk_init);
1588