xref: /openbmc/linux/drivers/clk/nxp/clk-lpc18xx-cgu.c (revision 62e59c4e69b3cdbad67e3c2d49e4df4cfe1679e3)
1b04e0b8fSJoachim Eastwood /*
2b04e0b8fSJoachim Eastwood  * Clk driver for NXP LPC18xx/LPC43xx Clock Generation Unit (CGU)
3b04e0b8fSJoachim Eastwood  *
4b04e0b8fSJoachim Eastwood  * Copyright (C) 2015 Joachim Eastwood <manabian@gmail.com>
5b04e0b8fSJoachim Eastwood  *
6b04e0b8fSJoachim Eastwood  * This file is licensed under the terms of the GNU General Public
7b04e0b8fSJoachim Eastwood  * License version 2. This program is licensed "as is" without any
8b04e0b8fSJoachim Eastwood  * warranty of any kind, whether express or implied.
9b04e0b8fSJoachim Eastwood  */
10b04e0b8fSJoachim Eastwood 
11b04e0b8fSJoachim Eastwood #include <linux/clk-provider.h>
12b04e0b8fSJoachim Eastwood #include <linux/delay.h>
13*62e59c4eSStephen Boyd #include <linux/io.h>
14b04e0b8fSJoachim Eastwood #include <linux/kernel.h>
15b04e0b8fSJoachim Eastwood #include <linux/of.h>
16b04e0b8fSJoachim Eastwood #include <linux/of_address.h>
17b04e0b8fSJoachim Eastwood 
18b04e0b8fSJoachim Eastwood #include <dt-bindings/clock/lpc18xx-cgu.h>
19b04e0b8fSJoachim Eastwood 
20b04e0b8fSJoachim Eastwood /* Clock Generation Unit (CGU) registers */
21b04e0b8fSJoachim Eastwood #define LPC18XX_CGU_XTAL_OSC_CTRL	0x018
22b04e0b8fSJoachim Eastwood #define LPC18XX_CGU_PLL0USB_STAT	0x01c
23b04e0b8fSJoachim Eastwood #define LPC18XX_CGU_PLL0USB_CTRL	0x020
24b04e0b8fSJoachim Eastwood #define LPC18XX_CGU_PLL0USB_MDIV	0x024
25b04e0b8fSJoachim Eastwood #define LPC18XX_CGU_PLL0USB_NP_DIV	0x028
26b04e0b8fSJoachim Eastwood #define LPC18XX_CGU_PLL0AUDIO_STAT	0x02c
27b04e0b8fSJoachim Eastwood #define LPC18XX_CGU_PLL0AUDIO_CTRL	0x030
28b04e0b8fSJoachim Eastwood #define LPC18XX_CGU_PLL0AUDIO_MDIV	0x034
29b04e0b8fSJoachim Eastwood #define LPC18XX_CGU_PLL0AUDIO_NP_DIV	0x038
30b04e0b8fSJoachim Eastwood #define LPC18XX_CGU_PLL0AUDIO_FRAC	0x03c
31b04e0b8fSJoachim Eastwood #define LPC18XX_CGU_PLL1_STAT		0x040
32b04e0b8fSJoachim Eastwood #define LPC18XX_CGU_PLL1_CTRL		0x044
33b04e0b8fSJoachim Eastwood #define  LPC18XX_PLL1_CTRL_FBSEL	BIT(6)
34b04e0b8fSJoachim Eastwood #define  LPC18XX_PLL1_CTRL_DIRECT	BIT(7)
35b04e0b8fSJoachim Eastwood #define LPC18XX_CGU_IDIV_CTRL(n)	(0x048 + (n) * sizeof(u32))
36b04e0b8fSJoachim Eastwood #define LPC18XX_CGU_BASE_CLK(id)	(0x05c + (id) * sizeof(u32))
37b04e0b8fSJoachim Eastwood #define LPC18XX_CGU_PLL_CTRL_OFFSET	0x4
38b04e0b8fSJoachim Eastwood 
39b04e0b8fSJoachim Eastwood /* PLL0 bits common to both audio and USB PLL */
40b04e0b8fSJoachim Eastwood #define LPC18XX_PLL0_STAT_LOCK		BIT(0)
41b04e0b8fSJoachim Eastwood #define LPC18XX_PLL0_CTRL_PD		BIT(0)
42b04e0b8fSJoachim Eastwood #define LPC18XX_PLL0_CTRL_BYPASS	BIT(1)
43b04e0b8fSJoachim Eastwood #define LPC18XX_PLL0_CTRL_DIRECTI	BIT(2)
44b04e0b8fSJoachim Eastwood #define LPC18XX_PLL0_CTRL_DIRECTO	BIT(3)
45b04e0b8fSJoachim Eastwood #define LPC18XX_PLL0_CTRL_CLKEN		BIT(4)
46b04e0b8fSJoachim Eastwood #define LPC18XX_PLL0_MDIV_MDEC_MASK	0x1ffff
47b04e0b8fSJoachim Eastwood #define LPC18XX_PLL0_MDIV_SELP_SHIFT	17
48b04e0b8fSJoachim Eastwood #define LPC18XX_PLL0_MDIV_SELI_SHIFT	22
49b04e0b8fSJoachim Eastwood #define LPC18XX_PLL0_MSEL_MAX		BIT(15)
50b04e0b8fSJoachim Eastwood 
51b04e0b8fSJoachim Eastwood /* Register value that gives PLL0 post/pre dividers equal to 1 */
52b04e0b8fSJoachim Eastwood #define LPC18XX_PLL0_NP_DIVS_1		0x00302062
53b04e0b8fSJoachim Eastwood 
54b04e0b8fSJoachim Eastwood enum {
55b04e0b8fSJoachim Eastwood 	CLK_SRC_OSC32,
56b04e0b8fSJoachim Eastwood 	CLK_SRC_IRC,
57b04e0b8fSJoachim Eastwood 	CLK_SRC_ENET_RX_CLK,
58b04e0b8fSJoachim Eastwood 	CLK_SRC_ENET_TX_CLK,
59b04e0b8fSJoachim Eastwood 	CLK_SRC_GP_CLKIN,
60b04e0b8fSJoachim Eastwood 	CLK_SRC_RESERVED1,
61b04e0b8fSJoachim Eastwood 	CLK_SRC_OSC,
62b04e0b8fSJoachim Eastwood 	CLK_SRC_PLL0USB,
63b04e0b8fSJoachim Eastwood 	CLK_SRC_PLL0AUDIO,
64b04e0b8fSJoachim Eastwood 	CLK_SRC_PLL1,
65b04e0b8fSJoachim Eastwood 	CLK_SRC_RESERVED2,
66b04e0b8fSJoachim Eastwood 	CLK_SRC_RESERVED3,
67b04e0b8fSJoachim Eastwood 	CLK_SRC_IDIVA,
68b04e0b8fSJoachim Eastwood 	CLK_SRC_IDIVB,
69b04e0b8fSJoachim Eastwood 	CLK_SRC_IDIVC,
70b04e0b8fSJoachim Eastwood 	CLK_SRC_IDIVD,
71b04e0b8fSJoachim Eastwood 	CLK_SRC_IDIVE,
72b04e0b8fSJoachim Eastwood 	CLK_SRC_MAX
73b04e0b8fSJoachim Eastwood };
74b04e0b8fSJoachim Eastwood 
75b04e0b8fSJoachim Eastwood static const char *clk_src_names[CLK_SRC_MAX] = {
76b04e0b8fSJoachim Eastwood 	[CLK_SRC_OSC32]		= "osc32",
77b04e0b8fSJoachim Eastwood 	[CLK_SRC_IRC]		= "irc",
78b04e0b8fSJoachim Eastwood 	[CLK_SRC_ENET_RX_CLK]	= "enet_rx_clk",
79b04e0b8fSJoachim Eastwood 	[CLK_SRC_ENET_TX_CLK]	= "enet_tx_clk",
80b04e0b8fSJoachim Eastwood 	[CLK_SRC_GP_CLKIN]	= "gp_clkin",
81b04e0b8fSJoachim Eastwood 	[CLK_SRC_OSC]		= "osc",
82b04e0b8fSJoachim Eastwood 	[CLK_SRC_PLL0USB]	= "pll0usb",
83b04e0b8fSJoachim Eastwood 	[CLK_SRC_PLL0AUDIO]	= "pll0audio",
84b04e0b8fSJoachim Eastwood 	[CLK_SRC_PLL1]		= "pll1",
85b04e0b8fSJoachim Eastwood 	[CLK_SRC_IDIVA]		= "idiva",
86b04e0b8fSJoachim Eastwood 	[CLK_SRC_IDIVB]		= "idivb",
87b04e0b8fSJoachim Eastwood 	[CLK_SRC_IDIVC]		= "idivc",
88b04e0b8fSJoachim Eastwood 	[CLK_SRC_IDIVD]		= "idivd",
89b04e0b8fSJoachim Eastwood 	[CLK_SRC_IDIVE]		= "idive",
90b04e0b8fSJoachim Eastwood };
91b04e0b8fSJoachim Eastwood 
92b04e0b8fSJoachim Eastwood static const char *clk_base_names[BASE_CLK_MAX] = {
93b04e0b8fSJoachim Eastwood 	[BASE_SAFE_CLK]		= "base_safe_clk",
94b04e0b8fSJoachim Eastwood 	[BASE_USB0_CLK]		= "base_usb0_clk",
95b04e0b8fSJoachim Eastwood 	[BASE_PERIPH_CLK]	= "base_periph_clk",
96b04e0b8fSJoachim Eastwood 	[BASE_USB1_CLK]		= "base_usb1_clk",
97b04e0b8fSJoachim Eastwood 	[BASE_CPU_CLK]		= "base_cpu_clk",
98b04e0b8fSJoachim Eastwood 	[BASE_SPIFI_CLK]	= "base_spifi_clk",
99b04e0b8fSJoachim Eastwood 	[BASE_SPI_CLK]		= "base_spi_clk",
100b04e0b8fSJoachim Eastwood 	[BASE_PHY_RX_CLK]	= "base_phy_rx_clk",
101b04e0b8fSJoachim Eastwood 	[BASE_PHY_TX_CLK]	= "base_phy_tx_clk",
102b04e0b8fSJoachim Eastwood 	[BASE_APB1_CLK]		= "base_apb1_clk",
103b04e0b8fSJoachim Eastwood 	[BASE_APB3_CLK]		= "base_apb3_clk",
104b04e0b8fSJoachim Eastwood 	[BASE_LCD_CLK]		= "base_lcd_clk",
105b04e0b8fSJoachim Eastwood 	[BASE_ADCHS_CLK]	= "base_adchs_clk",
106b04e0b8fSJoachim Eastwood 	[BASE_SDIO_CLK]		= "base_sdio_clk",
107b04e0b8fSJoachim Eastwood 	[BASE_SSP0_CLK]		= "base_ssp0_clk",
108b04e0b8fSJoachim Eastwood 	[BASE_SSP1_CLK]		= "base_ssp1_clk",
109b04e0b8fSJoachim Eastwood 	[BASE_UART0_CLK]	= "base_uart0_clk",
110b04e0b8fSJoachim Eastwood 	[BASE_UART1_CLK]	= "base_uart1_clk",
111b04e0b8fSJoachim Eastwood 	[BASE_UART2_CLK]	= "base_uart2_clk",
112b04e0b8fSJoachim Eastwood 	[BASE_UART3_CLK]	= "base_uart3_clk",
113b04e0b8fSJoachim Eastwood 	[BASE_OUT_CLK]		= "base_out_clk",
114b04e0b8fSJoachim Eastwood 	[BASE_AUDIO_CLK]	= "base_audio_clk",
115b04e0b8fSJoachim Eastwood 	[BASE_CGU_OUT0_CLK]	= "base_cgu_out0_clk",
116b04e0b8fSJoachim Eastwood 	[BASE_CGU_OUT1_CLK]	= "base_cgu_out1_clk",
117b04e0b8fSJoachim Eastwood };
118b04e0b8fSJoachim Eastwood 
119b04e0b8fSJoachim Eastwood static u32 lpc18xx_cgu_pll0_src_ids[] = {
120b04e0b8fSJoachim Eastwood 	CLK_SRC_OSC32, CLK_SRC_IRC, CLK_SRC_ENET_RX_CLK,
121b04e0b8fSJoachim Eastwood 	CLK_SRC_ENET_TX_CLK, CLK_SRC_GP_CLKIN, CLK_SRC_OSC,
122b04e0b8fSJoachim Eastwood 	CLK_SRC_PLL1, CLK_SRC_IDIVA, CLK_SRC_IDIVB, CLK_SRC_IDIVC,
123b04e0b8fSJoachim Eastwood 	CLK_SRC_IDIVD, CLK_SRC_IDIVE,
124b04e0b8fSJoachim Eastwood };
125b04e0b8fSJoachim Eastwood 
126b04e0b8fSJoachim Eastwood static u32 lpc18xx_cgu_pll1_src_ids[] = {
127b04e0b8fSJoachim Eastwood 	CLK_SRC_OSC32, CLK_SRC_IRC, CLK_SRC_ENET_RX_CLK,
128b04e0b8fSJoachim Eastwood 	CLK_SRC_ENET_TX_CLK, CLK_SRC_GP_CLKIN, CLK_SRC_OSC,
129b04e0b8fSJoachim Eastwood 	CLK_SRC_PLL0USB, CLK_SRC_PLL0AUDIO, CLK_SRC_IDIVA,
130b04e0b8fSJoachim Eastwood 	CLK_SRC_IDIVB, CLK_SRC_IDIVC, CLK_SRC_IDIVD, CLK_SRC_IDIVE,
131b04e0b8fSJoachim Eastwood };
132b04e0b8fSJoachim Eastwood 
133b04e0b8fSJoachim Eastwood static u32 lpc18xx_cgu_idiva_src_ids[] = {
134b04e0b8fSJoachim Eastwood 	CLK_SRC_OSC32, CLK_SRC_IRC, CLK_SRC_ENET_RX_CLK,
135b04e0b8fSJoachim Eastwood 	CLK_SRC_ENET_TX_CLK, CLK_SRC_GP_CLKIN, CLK_SRC_OSC,
136b04e0b8fSJoachim Eastwood 	CLK_SRC_PLL0USB, CLK_SRC_PLL0AUDIO, CLK_SRC_PLL1
137b04e0b8fSJoachim Eastwood };
138b04e0b8fSJoachim Eastwood 
139b04e0b8fSJoachim Eastwood static u32 lpc18xx_cgu_idivbcde_src_ids[] = {
140b04e0b8fSJoachim Eastwood 	CLK_SRC_OSC32, CLK_SRC_IRC, CLK_SRC_ENET_RX_CLK,
141b04e0b8fSJoachim Eastwood 	CLK_SRC_ENET_TX_CLK, CLK_SRC_GP_CLKIN, CLK_SRC_OSC,
142b04e0b8fSJoachim Eastwood 	CLK_SRC_PLL0AUDIO, CLK_SRC_PLL1, CLK_SRC_IDIVA,
143b04e0b8fSJoachim Eastwood };
144b04e0b8fSJoachim Eastwood 
145b04e0b8fSJoachim Eastwood static u32 lpc18xx_cgu_base_irc_src_ids[] = {CLK_SRC_IRC};
146b04e0b8fSJoachim Eastwood 
147b04e0b8fSJoachim Eastwood static u32 lpc18xx_cgu_base_usb0_src_ids[] = {CLK_SRC_PLL0USB};
148b04e0b8fSJoachim Eastwood 
149b04e0b8fSJoachim Eastwood static u32 lpc18xx_cgu_base_common_src_ids[] = {
150b04e0b8fSJoachim Eastwood 	CLK_SRC_OSC32, CLK_SRC_IRC, CLK_SRC_ENET_RX_CLK,
151b04e0b8fSJoachim Eastwood 	CLK_SRC_ENET_TX_CLK, CLK_SRC_GP_CLKIN, CLK_SRC_OSC,
152b04e0b8fSJoachim Eastwood 	CLK_SRC_PLL0AUDIO, CLK_SRC_PLL1, CLK_SRC_IDIVA,
153b04e0b8fSJoachim Eastwood 	CLK_SRC_IDIVB, CLK_SRC_IDIVC, CLK_SRC_IDIVD, CLK_SRC_IDIVE,
154b04e0b8fSJoachim Eastwood };
155b04e0b8fSJoachim Eastwood 
156b04e0b8fSJoachim Eastwood static u32 lpc18xx_cgu_base_all_src_ids[] = {
157b04e0b8fSJoachim Eastwood 	CLK_SRC_OSC32, CLK_SRC_IRC, CLK_SRC_ENET_RX_CLK,
158b04e0b8fSJoachim Eastwood 	CLK_SRC_ENET_TX_CLK, CLK_SRC_GP_CLKIN, CLK_SRC_OSC,
159b04e0b8fSJoachim Eastwood 	CLK_SRC_PLL0USB, CLK_SRC_PLL0AUDIO, CLK_SRC_PLL1,
160b04e0b8fSJoachim Eastwood 	CLK_SRC_IDIVA, CLK_SRC_IDIVB, CLK_SRC_IDIVC,
161b04e0b8fSJoachim Eastwood 	CLK_SRC_IDIVD, CLK_SRC_IDIVE,
162b04e0b8fSJoachim Eastwood };
163b04e0b8fSJoachim Eastwood 
164b04e0b8fSJoachim Eastwood struct lpc18xx_cgu_src_clk_div {
165b04e0b8fSJoachim Eastwood 	u8 clk_id;
166b04e0b8fSJoachim Eastwood 	u8 n_parents;
167b04e0b8fSJoachim Eastwood 	struct clk_divider	div;
168b04e0b8fSJoachim Eastwood 	struct clk_mux		mux;
169b04e0b8fSJoachim Eastwood 	struct clk_gate		gate;
170b04e0b8fSJoachim Eastwood };
171b04e0b8fSJoachim Eastwood 
172b04e0b8fSJoachim Eastwood #define LPC1XX_CGU_SRC_CLK_DIV(_id, _width, _table)	\
173b04e0b8fSJoachim Eastwood {							\
174b04e0b8fSJoachim Eastwood 	.clk_id = CLK_SRC_ ##_id,			\
175b04e0b8fSJoachim Eastwood 	.n_parents = ARRAY_SIZE(lpc18xx_cgu_ ##_table),	\
176b04e0b8fSJoachim Eastwood 	.div = {					\
177b04e0b8fSJoachim Eastwood 		.shift = 2,				\
178b04e0b8fSJoachim Eastwood 		.width = _width,			\
179b04e0b8fSJoachim Eastwood 	},						\
180b04e0b8fSJoachim Eastwood 	.mux = {					\
181b04e0b8fSJoachim Eastwood 		.mask = 0x1f,				\
182b04e0b8fSJoachim Eastwood 		.shift = 24,				\
183b04e0b8fSJoachim Eastwood 		.table = lpc18xx_cgu_ ##_table,		\
184b04e0b8fSJoachim Eastwood 	},						\
185b04e0b8fSJoachim Eastwood 	.gate = {					\
186b04e0b8fSJoachim Eastwood 		.bit_idx = 0,				\
187b04e0b8fSJoachim Eastwood 		.flags = CLK_GATE_SET_TO_DISABLE,	\
188b04e0b8fSJoachim Eastwood 	},						\
189b04e0b8fSJoachim Eastwood }
190b04e0b8fSJoachim Eastwood 
191b04e0b8fSJoachim Eastwood static struct lpc18xx_cgu_src_clk_div lpc18xx_cgu_src_clk_divs[] = {
192b04e0b8fSJoachim Eastwood 	LPC1XX_CGU_SRC_CLK_DIV(IDIVA, 2, idiva_src_ids),
193b04e0b8fSJoachim Eastwood 	LPC1XX_CGU_SRC_CLK_DIV(IDIVB, 4, idivbcde_src_ids),
194b04e0b8fSJoachim Eastwood 	LPC1XX_CGU_SRC_CLK_DIV(IDIVC, 4, idivbcde_src_ids),
195b04e0b8fSJoachim Eastwood 	LPC1XX_CGU_SRC_CLK_DIV(IDIVD, 4, idivbcde_src_ids),
196b04e0b8fSJoachim Eastwood 	LPC1XX_CGU_SRC_CLK_DIV(IDIVE, 8, idivbcde_src_ids),
197b04e0b8fSJoachim Eastwood };
198b04e0b8fSJoachim Eastwood 
199b04e0b8fSJoachim Eastwood struct lpc18xx_cgu_base_clk {
200b04e0b8fSJoachim Eastwood 	u8 clk_id;
201b04e0b8fSJoachim Eastwood 	u8 n_parents;
202b04e0b8fSJoachim Eastwood 	struct clk_mux mux;
203b04e0b8fSJoachim Eastwood 	struct clk_gate gate;
204b04e0b8fSJoachim Eastwood };
205b04e0b8fSJoachim Eastwood 
206b04e0b8fSJoachim Eastwood #define LPC1XX_CGU_BASE_CLK(_id, _table, _flags)	\
207b04e0b8fSJoachim Eastwood {							\
208b04e0b8fSJoachim Eastwood 	.clk_id = BASE_ ##_id ##_CLK,			\
209b04e0b8fSJoachim Eastwood 	.n_parents = ARRAY_SIZE(lpc18xx_cgu_ ##_table),	\
210b04e0b8fSJoachim Eastwood 	.mux = {					\
211b04e0b8fSJoachim Eastwood 		.mask = 0x1f,				\
212b04e0b8fSJoachim Eastwood 		.shift = 24,				\
213b04e0b8fSJoachim Eastwood 		.table = lpc18xx_cgu_ ##_table,		\
214b04e0b8fSJoachim Eastwood 		.flags = _flags,			\
215b04e0b8fSJoachim Eastwood 	},						\
216b04e0b8fSJoachim Eastwood 	.gate = {					\
217b04e0b8fSJoachim Eastwood 		.bit_idx = 0,				\
218b04e0b8fSJoachim Eastwood 		.flags = CLK_GATE_SET_TO_DISABLE,	\
219b04e0b8fSJoachim Eastwood 	},						\
220b04e0b8fSJoachim Eastwood }
221b04e0b8fSJoachim Eastwood 
222b04e0b8fSJoachim Eastwood static struct lpc18xx_cgu_base_clk lpc18xx_cgu_base_clks[] = {
223b04e0b8fSJoachim Eastwood 	LPC1XX_CGU_BASE_CLK(SAFE,	base_irc_src_ids, CLK_MUX_READ_ONLY),
224b04e0b8fSJoachim Eastwood 	LPC1XX_CGU_BASE_CLK(USB0,	base_usb0_src_ids,   0),
225b04e0b8fSJoachim Eastwood 	LPC1XX_CGU_BASE_CLK(PERIPH,	base_common_src_ids, 0),
226b04e0b8fSJoachim Eastwood 	LPC1XX_CGU_BASE_CLK(USB1,	base_all_src_ids,    0),
227b04e0b8fSJoachim Eastwood 	LPC1XX_CGU_BASE_CLK(CPU,	base_common_src_ids, 0),
228b04e0b8fSJoachim Eastwood 	LPC1XX_CGU_BASE_CLK(SPIFI,	base_common_src_ids, 0),
229b04e0b8fSJoachim Eastwood 	LPC1XX_CGU_BASE_CLK(SPI,	base_common_src_ids, 0),
230b04e0b8fSJoachim Eastwood 	LPC1XX_CGU_BASE_CLK(PHY_RX,	base_common_src_ids, 0),
231b04e0b8fSJoachim Eastwood 	LPC1XX_CGU_BASE_CLK(PHY_TX,	base_common_src_ids, 0),
232b04e0b8fSJoachim Eastwood 	LPC1XX_CGU_BASE_CLK(APB1,	base_common_src_ids, 0),
233b04e0b8fSJoachim Eastwood 	LPC1XX_CGU_BASE_CLK(APB3,	base_common_src_ids, 0),
234b04e0b8fSJoachim Eastwood 	LPC1XX_CGU_BASE_CLK(LCD,	base_common_src_ids, 0),
235b04e0b8fSJoachim Eastwood 	LPC1XX_CGU_BASE_CLK(ADCHS,	base_common_src_ids, 0),
236b04e0b8fSJoachim Eastwood 	LPC1XX_CGU_BASE_CLK(SDIO,	base_common_src_ids, 0),
237b04e0b8fSJoachim Eastwood 	LPC1XX_CGU_BASE_CLK(SSP0,	base_common_src_ids, 0),
238b04e0b8fSJoachim Eastwood 	LPC1XX_CGU_BASE_CLK(SSP1,	base_common_src_ids, 0),
239b04e0b8fSJoachim Eastwood 	LPC1XX_CGU_BASE_CLK(UART0,	base_common_src_ids, 0),
240b04e0b8fSJoachim Eastwood 	LPC1XX_CGU_BASE_CLK(UART1,	base_common_src_ids, 0),
241b04e0b8fSJoachim Eastwood 	LPC1XX_CGU_BASE_CLK(UART2,	base_common_src_ids, 0),
242b04e0b8fSJoachim Eastwood 	LPC1XX_CGU_BASE_CLK(UART3,	base_common_src_ids, 0),
243b04e0b8fSJoachim Eastwood 	LPC1XX_CGU_BASE_CLK(OUT,	base_all_src_ids,    0),
244b04e0b8fSJoachim Eastwood 	{ /* 21 reserved */ },
245b04e0b8fSJoachim Eastwood 	{ /* 22 reserved */ },
246b04e0b8fSJoachim Eastwood 	{ /* 23 reserved */ },
247b04e0b8fSJoachim Eastwood 	{ /* 24 reserved */ },
248b04e0b8fSJoachim Eastwood 	LPC1XX_CGU_BASE_CLK(AUDIO,	base_common_src_ids, 0),
249b04e0b8fSJoachim Eastwood 	LPC1XX_CGU_BASE_CLK(CGU_OUT0,	base_all_src_ids,    0),
250b04e0b8fSJoachim Eastwood 	LPC1XX_CGU_BASE_CLK(CGU_OUT1,	base_all_src_ids,    0),
251b04e0b8fSJoachim Eastwood };
252b04e0b8fSJoachim Eastwood 
253b04e0b8fSJoachim Eastwood struct lpc18xx_pll {
254b04e0b8fSJoachim Eastwood 	struct		clk_hw hw;
255b04e0b8fSJoachim Eastwood 	void __iomem	*reg;
256b04e0b8fSJoachim Eastwood 	spinlock_t	*lock;
257b04e0b8fSJoachim Eastwood 	u8		flags;
258b04e0b8fSJoachim Eastwood };
259b04e0b8fSJoachim Eastwood 
260b04e0b8fSJoachim Eastwood #define to_lpc_pll(hw) container_of(hw, struct lpc18xx_pll, hw)
261b04e0b8fSJoachim Eastwood 
262b04e0b8fSJoachim Eastwood struct lpc18xx_cgu_pll_clk {
263b04e0b8fSJoachim Eastwood 	u8 clk_id;
264b04e0b8fSJoachim Eastwood 	u8 n_parents;
265b04e0b8fSJoachim Eastwood 	u8 reg_offset;
266b04e0b8fSJoachim Eastwood 	struct clk_mux mux;
267b04e0b8fSJoachim Eastwood 	struct clk_gate gate;
268b04e0b8fSJoachim Eastwood 	struct lpc18xx_pll pll;
269b04e0b8fSJoachim Eastwood 	const struct clk_ops *pll_ops;
270b04e0b8fSJoachim Eastwood };
271b04e0b8fSJoachim Eastwood 
272b04e0b8fSJoachim Eastwood #define LPC1XX_CGU_CLK_PLL(_id, _table, _pll_ops)	\
273b04e0b8fSJoachim Eastwood {							\
274b04e0b8fSJoachim Eastwood 	.clk_id = CLK_SRC_ ##_id,			\
275b04e0b8fSJoachim Eastwood 	.n_parents = ARRAY_SIZE(lpc18xx_cgu_ ##_table),	\
276b04e0b8fSJoachim Eastwood 	.reg_offset = LPC18XX_CGU_ ##_id ##_STAT,	\
277b04e0b8fSJoachim Eastwood 	.mux = {					\
278b04e0b8fSJoachim Eastwood 		.mask = 0x1f,				\
279b04e0b8fSJoachim Eastwood 		.shift = 24,				\
280b04e0b8fSJoachim Eastwood 		.table = lpc18xx_cgu_ ##_table,		\
281b04e0b8fSJoachim Eastwood 	},						\
282b04e0b8fSJoachim Eastwood 	.gate = {					\
283b04e0b8fSJoachim Eastwood 		.bit_idx = 0,				\
284b04e0b8fSJoachim Eastwood 		.flags = CLK_GATE_SET_TO_DISABLE,	\
285b04e0b8fSJoachim Eastwood 	},						\
286b04e0b8fSJoachim Eastwood 	.pll_ops = &lpc18xx_ ##_pll_ops,		\
287b04e0b8fSJoachim Eastwood }
288b04e0b8fSJoachim Eastwood 
289b04e0b8fSJoachim Eastwood /*
290b04e0b8fSJoachim Eastwood  * PLL0 uses a special register value encoding. The compute functions below
291b04e0b8fSJoachim Eastwood  * are taken or derived from the LPC1850 user manual (section 12.6.3.3).
292b04e0b8fSJoachim Eastwood  */
293b04e0b8fSJoachim Eastwood 
294b04e0b8fSJoachim Eastwood /* Compute PLL0 multiplier from decoded version */
295b04e0b8fSJoachim Eastwood static u32 lpc18xx_pll0_mdec2msel(u32 x)
296b04e0b8fSJoachim Eastwood {
297b04e0b8fSJoachim Eastwood 	int i;
298b04e0b8fSJoachim Eastwood 
299b04e0b8fSJoachim Eastwood 	switch (x) {
300b04e0b8fSJoachim Eastwood 	case 0x18003: return 1;
301b04e0b8fSJoachim Eastwood 	case 0x10003: return 2;
302b04e0b8fSJoachim Eastwood 	default:
303b04e0b8fSJoachim Eastwood 		for (i = LPC18XX_PLL0_MSEL_MAX + 1; x != 0x4000 && i > 0; i--)
304b04e0b8fSJoachim Eastwood 			x = ((x ^ x >> 14) & 1) | (x << 1 & 0x7fff);
305b04e0b8fSJoachim Eastwood 		return i;
306b04e0b8fSJoachim Eastwood 	}
307b04e0b8fSJoachim Eastwood }
308b04e0b8fSJoachim Eastwood /* Compute PLL0 decoded multiplier from binary version */
309b04e0b8fSJoachim Eastwood static u32 lpc18xx_pll0_msel2mdec(u32 msel)
310b04e0b8fSJoachim Eastwood {
311b04e0b8fSJoachim Eastwood 	u32 i, x = 0x4000;
312b04e0b8fSJoachim Eastwood 
313b04e0b8fSJoachim Eastwood 	switch (msel) {
314b04e0b8fSJoachim Eastwood 	case 0: return 0;
315b04e0b8fSJoachim Eastwood 	case 1: return 0x18003;
316b04e0b8fSJoachim Eastwood 	case 2: return 0x10003;
317b04e0b8fSJoachim Eastwood 	default:
318b04e0b8fSJoachim Eastwood 		for (i = msel; i <= LPC18XX_PLL0_MSEL_MAX; i++)
319b04e0b8fSJoachim Eastwood 			x = ((x ^ x >> 1) & 1) << 14 | (x >> 1 & 0xffff);
320b04e0b8fSJoachim Eastwood 		return x;
321b04e0b8fSJoachim Eastwood 	}
322b04e0b8fSJoachim Eastwood }
323b04e0b8fSJoachim Eastwood 
324b04e0b8fSJoachim Eastwood /* Compute PLL0 bandwidth SELI reg from multiplier */
325b04e0b8fSJoachim Eastwood static u32 lpc18xx_pll0_msel2seli(u32 msel)
326b04e0b8fSJoachim Eastwood {
327b04e0b8fSJoachim Eastwood 	u32 tmp;
328b04e0b8fSJoachim Eastwood 
329b04e0b8fSJoachim Eastwood 	if (msel > 16384) return 1;
330b04e0b8fSJoachim Eastwood 	if (msel >  8192) return 2;
331b04e0b8fSJoachim Eastwood 	if (msel >  2048) return 4;
332b04e0b8fSJoachim Eastwood 	if (msel >=  501) return 8;
333b04e0b8fSJoachim Eastwood 	if (msel >=   60) {
334b04e0b8fSJoachim Eastwood 		tmp = 1024 / (msel + 9);
335b04e0b8fSJoachim Eastwood 		return ((1024 == (tmp * (msel + 9))) == 0) ? tmp * 4 : (tmp + 1) * 4;
336b04e0b8fSJoachim Eastwood 	}
337b04e0b8fSJoachim Eastwood 
338b04e0b8fSJoachim Eastwood 	return (msel & 0x3c) + 4;
339b04e0b8fSJoachim Eastwood }
340b04e0b8fSJoachim Eastwood 
341b04e0b8fSJoachim Eastwood /* Compute PLL0 bandwidth SELP reg from multiplier */
342b04e0b8fSJoachim Eastwood static u32 lpc18xx_pll0_msel2selp(u32 msel)
343b04e0b8fSJoachim Eastwood {
344b04e0b8fSJoachim Eastwood 	if (msel < 60)
345b04e0b8fSJoachim Eastwood 		return (msel >> 1) + 1;
346b04e0b8fSJoachim Eastwood 
347b04e0b8fSJoachim Eastwood 	return 31;
348b04e0b8fSJoachim Eastwood }
349b04e0b8fSJoachim Eastwood 
350b04e0b8fSJoachim Eastwood static unsigned long lpc18xx_pll0_recalc_rate(struct clk_hw *hw,
351b04e0b8fSJoachim Eastwood 					      unsigned long parent_rate)
352b04e0b8fSJoachim Eastwood {
353b04e0b8fSJoachim Eastwood 	struct lpc18xx_pll *pll = to_lpc_pll(hw);
354b04e0b8fSJoachim Eastwood 	u32 ctrl, mdiv, msel, npdiv;
355b04e0b8fSJoachim Eastwood 
3565834fd75SJonas Gorski 	ctrl = readl(pll->reg + LPC18XX_CGU_PLL0USB_CTRL);
3575834fd75SJonas Gorski 	mdiv = readl(pll->reg + LPC18XX_CGU_PLL0USB_MDIV);
3585834fd75SJonas Gorski 	npdiv = readl(pll->reg + LPC18XX_CGU_PLL0USB_NP_DIV);
359b04e0b8fSJoachim Eastwood 
360b04e0b8fSJoachim Eastwood 	if (ctrl & LPC18XX_PLL0_CTRL_BYPASS)
361b04e0b8fSJoachim Eastwood 		return parent_rate;
362b04e0b8fSJoachim Eastwood 
363b04e0b8fSJoachim Eastwood 	if (npdiv != LPC18XX_PLL0_NP_DIVS_1) {
364b04e0b8fSJoachim Eastwood 		pr_warn("%s: pre/post dividers not supported\n", __func__);
365b04e0b8fSJoachim Eastwood 		return 0;
366b04e0b8fSJoachim Eastwood 	}
367b04e0b8fSJoachim Eastwood 
368b04e0b8fSJoachim Eastwood 	msel = lpc18xx_pll0_mdec2msel(mdiv & LPC18XX_PLL0_MDIV_MDEC_MASK);
369b04e0b8fSJoachim Eastwood 	if (msel)
370b04e0b8fSJoachim Eastwood 		return 2 * msel * parent_rate;
371b04e0b8fSJoachim Eastwood 
372b04e0b8fSJoachim Eastwood 	pr_warn("%s: unable to calculate rate\n", __func__);
373b04e0b8fSJoachim Eastwood 
374b04e0b8fSJoachim Eastwood 	return 0;
375b04e0b8fSJoachim Eastwood }
376b04e0b8fSJoachim Eastwood 
377b04e0b8fSJoachim Eastwood static long lpc18xx_pll0_round_rate(struct clk_hw *hw, unsigned long rate,
378b04e0b8fSJoachim Eastwood 				    unsigned long *prate)
379b04e0b8fSJoachim Eastwood {
380b04e0b8fSJoachim Eastwood 	unsigned long m;
381b04e0b8fSJoachim Eastwood 
382b04e0b8fSJoachim Eastwood 	if (*prate < rate) {
383b04e0b8fSJoachim Eastwood 		pr_warn("%s: pll dividers not supported\n", __func__);
384b04e0b8fSJoachim Eastwood 		return -EINVAL;
385b04e0b8fSJoachim Eastwood 	}
386b04e0b8fSJoachim Eastwood 
387b04e0b8fSJoachim Eastwood 	m = DIV_ROUND_UP_ULL(*prate, rate * 2);
388b04e0b8fSJoachim Eastwood 	if (m <= 0 && m > LPC18XX_PLL0_MSEL_MAX) {
389b04e0b8fSJoachim Eastwood 		pr_warn("%s: unable to support rate %lu\n", __func__, rate);
390b04e0b8fSJoachim Eastwood 		return -EINVAL;
391b04e0b8fSJoachim Eastwood 	}
392b04e0b8fSJoachim Eastwood 
393b04e0b8fSJoachim Eastwood 	return 2 * *prate * m;
394b04e0b8fSJoachim Eastwood }
395b04e0b8fSJoachim Eastwood 
396b04e0b8fSJoachim Eastwood static int lpc18xx_pll0_set_rate(struct clk_hw *hw, unsigned long rate,
397b04e0b8fSJoachim Eastwood 				 unsigned long parent_rate)
398b04e0b8fSJoachim Eastwood {
399b04e0b8fSJoachim Eastwood 	struct lpc18xx_pll *pll = to_lpc_pll(hw);
400b04e0b8fSJoachim Eastwood 	u32 ctrl, stat, m;
401b04e0b8fSJoachim Eastwood 	int retry = 3;
402b04e0b8fSJoachim Eastwood 
403b04e0b8fSJoachim Eastwood 	if (parent_rate < rate) {
404b04e0b8fSJoachim Eastwood 		pr_warn("%s: pll dividers not supported\n", __func__);
405b04e0b8fSJoachim Eastwood 		return -EINVAL;
406b04e0b8fSJoachim Eastwood 	}
407b04e0b8fSJoachim Eastwood 
408b04e0b8fSJoachim Eastwood 	m = DIV_ROUND_UP_ULL(parent_rate, rate * 2);
409b04e0b8fSJoachim Eastwood 	if (m <= 0 && m > LPC18XX_PLL0_MSEL_MAX) {
410b04e0b8fSJoachim Eastwood 		pr_warn("%s: unable to support rate %lu\n", __func__, rate);
411b04e0b8fSJoachim Eastwood 		return -EINVAL;
412b04e0b8fSJoachim Eastwood 	}
413b04e0b8fSJoachim Eastwood 
414b04e0b8fSJoachim Eastwood 	m  = lpc18xx_pll0_msel2mdec(m);
415b04e0b8fSJoachim Eastwood 	m |= lpc18xx_pll0_msel2selp(m) << LPC18XX_PLL0_MDIV_SELP_SHIFT;
416b04e0b8fSJoachim Eastwood 	m |= lpc18xx_pll0_msel2seli(m) << LPC18XX_PLL0_MDIV_SELI_SHIFT;
417b04e0b8fSJoachim Eastwood 
418b04e0b8fSJoachim Eastwood 	/* Power down PLL, disable clk output and dividers */
4195834fd75SJonas Gorski 	ctrl = readl(pll->reg + LPC18XX_CGU_PLL0USB_CTRL);
420b04e0b8fSJoachim Eastwood 	ctrl |= LPC18XX_PLL0_CTRL_PD;
421b04e0b8fSJoachim Eastwood 	ctrl &= ~(LPC18XX_PLL0_CTRL_BYPASS | LPC18XX_PLL0_CTRL_DIRECTI |
422b04e0b8fSJoachim Eastwood 		  LPC18XX_PLL0_CTRL_DIRECTO | LPC18XX_PLL0_CTRL_CLKEN);
4235834fd75SJonas Gorski 	writel(ctrl, pll->reg + LPC18XX_CGU_PLL0USB_CTRL);
424b04e0b8fSJoachim Eastwood 
425b04e0b8fSJoachim Eastwood 	/* Configure new PLL settings */
4265834fd75SJonas Gorski 	writel(m, pll->reg + LPC18XX_CGU_PLL0USB_MDIV);
4275834fd75SJonas Gorski 	writel(LPC18XX_PLL0_NP_DIVS_1, pll->reg + LPC18XX_CGU_PLL0USB_NP_DIV);
428b04e0b8fSJoachim Eastwood 
429b04e0b8fSJoachim Eastwood 	/* Power up PLL and wait for lock */
430b04e0b8fSJoachim Eastwood 	ctrl &= ~LPC18XX_PLL0_CTRL_PD;
4315834fd75SJonas Gorski 	writel(ctrl, pll->reg + LPC18XX_CGU_PLL0USB_CTRL);
432b04e0b8fSJoachim Eastwood 	do {
433b04e0b8fSJoachim Eastwood 		udelay(10);
4345834fd75SJonas Gorski 		stat = readl(pll->reg + LPC18XX_CGU_PLL0USB_STAT);
435b04e0b8fSJoachim Eastwood 		if (stat & LPC18XX_PLL0_STAT_LOCK) {
436b04e0b8fSJoachim Eastwood 			ctrl |= LPC18XX_PLL0_CTRL_CLKEN;
4375834fd75SJonas Gorski 			writel(ctrl, pll->reg + LPC18XX_CGU_PLL0USB_CTRL);
438b04e0b8fSJoachim Eastwood 
439b04e0b8fSJoachim Eastwood 			return 0;
440b04e0b8fSJoachim Eastwood 		}
441b04e0b8fSJoachim Eastwood 	} while (retry--);
442b04e0b8fSJoachim Eastwood 
443b04e0b8fSJoachim Eastwood 	pr_warn("%s: unable to lock pll\n", __func__);
444b04e0b8fSJoachim Eastwood 
445b04e0b8fSJoachim Eastwood 	return -EINVAL;
446b04e0b8fSJoachim Eastwood }
447b04e0b8fSJoachim Eastwood 
448b04e0b8fSJoachim Eastwood static const struct clk_ops lpc18xx_pll0_ops = {
449b04e0b8fSJoachim Eastwood 	.recalc_rate	= lpc18xx_pll0_recalc_rate,
450b04e0b8fSJoachim Eastwood 	.round_rate	= lpc18xx_pll0_round_rate,
451b04e0b8fSJoachim Eastwood 	.set_rate	= lpc18xx_pll0_set_rate,
452b04e0b8fSJoachim Eastwood };
453b04e0b8fSJoachim Eastwood 
454b04e0b8fSJoachim Eastwood static unsigned long lpc18xx_pll1_recalc_rate(struct clk_hw *hw,
455b04e0b8fSJoachim Eastwood 					      unsigned long parent_rate)
456b04e0b8fSJoachim Eastwood {
457b04e0b8fSJoachim Eastwood 	struct lpc18xx_pll *pll = to_lpc_pll(hw);
458b04e0b8fSJoachim Eastwood 	u16 msel, nsel, psel;
459b04e0b8fSJoachim Eastwood 	bool direct, fbsel;
460b04e0b8fSJoachim Eastwood 	u32 stat, ctrl;
461b04e0b8fSJoachim Eastwood 
4625834fd75SJonas Gorski 	stat = readl(pll->reg + LPC18XX_CGU_PLL1_STAT);
4635834fd75SJonas Gorski 	ctrl = readl(pll->reg + LPC18XX_CGU_PLL1_CTRL);
464b04e0b8fSJoachim Eastwood 
465b04e0b8fSJoachim Eastwood 	direct = (ctrl & LPC18XX_PLL1_CTRL_DIRECT) ? true : false;
466b04e0b8fSJoachim Eastwood 	fbsel = (ctrl & LPC18XX_PLL1_CTRL_FBSEL) ? true : false;
467b04e0b8fSJoachim Eastwood 
468b04e0b8fSJoachim Eastwood 	msel = ((ctrl >> 16) & 0xff) + 1;
469b04e0b8fSJoachim Eastwood 	nsel = ((ctrl >> 12) & 0x3) + 1;
470b04e0b8fSJoachim Eastwood 
471b04e0b8fSJoachim Eastwood 	if (direct || fbsel)
472b04e0b8fSJoachim Eastwood 		return msel * (parent_rate / nsel);
473b04e0b8fSJoachim Eastwood 
474b04e0b8fSJoachim Eastwood 	psel = (ctrl >>  8) & 0x3;
475b04e0b8fSJoachim Eastwood 	psel = 1 << psel;
476b04e0b8fSJoachim Eastwood 
477b04e0b8fSJoachim Eastwood 	return (msel / (2 * psel)) * (parent_rate / nsel);
478b04e0b8fSJoachim Eastwood }
479b04e0b8fSJoachim Eastwood 
480b04e0b8fSJoachim Eastwood static const struct clk_ops lpc18xx_pll1_ops = {
481b04e0b8fSJoachim Eastwood 	.recalc_rate = lpc18xx_pll1_recalc_rate,
482b04e0b8fSJoachim Eastwood };
483b04e0b8fSJoachim Eastwood 
484c23a5847SJoachim Eastwood static int lpc18xx_cgu_gate_enable(struct clk_hw *hw)
485c23a5847SJoachim Eastwood {
486c23a5847SJoachim Eastwood 	return clk_gate_ops.enable(hw);
487c23a5847SJoachim Eastwood }
488c23a5847SJoachim Eastwood 
489c23a5847SJoachim Eastwood static void lpc18xx_cgu_gate_disable(struct clk_hw *hw)
490c23a5847SJoachim Eastwood {
491c23a5847SJoachim Eastwood 	clk_gate_ops.disable(hw);
492c23a5847SJoachim Eastwood }
493c23a5847SJoachim Eastwood 
494c23a5847SJoachim Eastwood static int lpc18xx_cgu_gate_is_enabled(struct clk_hw *hw)
495c23a5847SJoachim Eastwood {
496c23a5847SJoachim Eastwood 	const struct clk_hw *parent;
497c23a5847SJoachim Eastwood 
498c23a5847SJoachim Eastwood 	/*
499c23a5847SJoachim Eastwood 	 * The consumer of base clocks needs know if the
500c23a5847SJoachim Eastwood 	 * base clock is really enabled before it can be
501c23a5847SJoachim Eastwood 	 * accessed. It is therefore necessary to verify
502c23a5847SJoachim Eastwood 	 * this all the way up.
503c23a5847SJoachim Eastwood 	 */
504c23a5847SJoachim Eastwood 	parent = clk_hw_get_parent(hw);
505c23a5847SJoachim Eastwood 	if (!parent)
506c23a5847SJoachim Eastwood 		return 0;
507c23a5847SJoachim Eastwood 
508c23a5847SJoachim Eastwood 	if (!clk_hw_is_enabled(parent))
509c23a5847SJoachim Eastwood 		return 0;
510c23a5847SJoachim Eastwood 
511c23a5847SJoachim Eastwood 	return clk_gate_ops.is_enabled(hw);
512c23a5847SJoachim Eastwood }
513c23a5847SJoachim Eastwood 
514c23a5847SJoachim Eastwood static const struct clk_ops lpc18xx_gate_ops = {
515c23a5847SJoachim Eastwood 	.enable = lpc18xx_cgu_gate_enable,
516c23a5847SJoachim Eastwood 	.disable = lpc18xx_cgu_gate_disable,
517c23a5847SJoachim Eastwood 	.is_enabled = lpc18xx_cgu_gate_is_enabled,
518c23a5847SJoachim Eastwood };
519c23a5847SJoachim Eastwood 
520b04e0b8fSJoachim Eastwood static struct lpc18xx_cgu_pll_clk lpc18xx_cgu_src_clk_plls[] = {
521b04e0b8fSJoachim Eastwood 	LPC1XX_CGU_CLK_PLL(PLL0USB,	pll0_src_ids, pll0_ops),
522b04e0b8fSJoachim Eastwood 	LPC1XX_CGU_CLK_PLL(PLL0AUDIO,	pll0_src_ids, pll0_ops),
523b04e0b8fSJoachim Eastwood 	LPC1XX_CGU_CLK_PLL(PLL1,	pll1_src_ids, pll1_ops),
524b04e0b8fSJoachim Eastwood };
525b04e0b8fSJoachim Eastwood 
526b04e0b8fSJoachim Eastwood static void lpc18xx_fill_parent_names(const char **parent, u32 *id, int size)
527b04e0b8fSJoachim Eastwood {
528b04e0b8fSJoachim Eastwood 	int i;
529b04e0b8fSJoachim Eastwood 
530b04e0b8fSJoachim Eastwood 	for (i = 0; i < size; i++)
531b04e0b8fSJoachim Eastwood 		parent[i] = clk_src_names[id[i]];
532b04e0b8fSJoachim Eastwood }
533b04e0b8fSJoachim Eastwood 
534b04e0b8fSJoachim Eastwood static struct clk *lpc18xx_cgu_register_div(struct lpc18xx_cgu_src_clk_div *clk,
535b04e0b8fSJoachim Eastwood 					    void __iomem *base, int n)
536b04e0b8fSJoachim Eastwood {
537b04e0b8fSJoachim Eastwood 	void __iomem *reg = base + LPC18XX_CGU_IDIV_CTRL(n);
538b04e0b8fSJoachim Eastwood 	const char *name = clk_src_names[clk->clk_id];
539b04e0b8fSJoachim Eastwood 	const char *parents[CLK_SRC_MAX];
540b04e0b8fSJoachim Eastwood 
541b04e0b8fSJoachim Eastwood 	clk->div.reg = reg;
542b04e0b8fSJoachim Eastwood 	clk->mux.reg = reg;
543b04e0b8fSJoachim Eastwood 	clk->gate.reg = reg;
544b04e0b8fSJoachim Eastwood 
545b04e0b8fSJoachim Eastwood 	lpc18xx_fill_parent_names(parents, clk->mux.table, clk->n_parents);
546b04e0b8fSJoachim Eastwood 
547b04e0b8fSJoachim Eastwood 	return clk_register_composite(NULL, name, parents, clk->n_parents,
548b04e0b8fSJoachim Eastwood 				      &clk->mux.hw, &clk_mux_ops,
549b04e0b8fSJoachim Eastwood 				      &clk->div.hw, &clk_divider_ops,
550c23a5847SJoachim Eastwood 				      &clk->gate.hw, &lpc18xx_gate_ops, 0);
551b04e0b8fSJoachim Eastwood }
552b04e0b8fSJoachim Eastwood 
553b04e0b8fSJoachim Eastwood 
554b04e0b8fSJoachim Eastwood static struct clk *lpc18xx_register_base_clk(struct lpc18xx_cgu_base_clk *clk,
555b04e0b8fSJoachim Eastwood 					     void __iomem *reg_base, int n)
556b04e0b8fSJoachim Eastwood {
557b04e0b8fSJoachim Eastwood 	void __iomem *reg = reg_base + LPC18XX_CGU_BASE_CLK(n);
558b04e0b8fSJoachim Eastwood 	const char *name = clk_base_names[clk->clk_id];
559b04e0b8fSJoachim Eastwood 	const char *parents[CLK_SRC_MAX];
560b04e0b8fSJoachim Eastwood 
561b04e0b8fSJoachim Eastwood 	if (clk->n_parents == 0)
562b04e0b8fSJoachim Eastwood 		return ERR_PTR(-ENOENT);
563b04e0b8fSJoachim Eastwood 
564b04e0b8fSJoachim Eastwood 	clk->mux.reg = reg;
565b04e0b8fSJoachim Eastwood 	clk->gate.reg = reg;
566b04e0b8fSJoachim Eastwood 
567b04e0b8fSJoachim Eastwood 	lpc18xx_fill_parent_names(parents, clk->mux.table, clk->n_parents);
568b04e0b8fSJoachim Eastwood 
569b04e0b8fSJoachim Eastwood 	/* SAFE_CLK can not be turned off */
570b04e0b8fSJoachim Eastwood 	if (n == BASE_SAFE_CLK)
571b04e0b8fSJoachim Eastwood 		return clk_register_composite(NULL, name, parents, clk->n_parents,
572b04e0b8fSJoachim Eastwood 					      &clk->mux.hw, &clk_mux_ops,
573b04e0b8fSJoachim Eastwood 					      NULL, NULL, NULL, NULL, 0);
574b04e0b8fSJoachim Eastwood 
575b04e0b8fSJoachim Eastwood 	return clk_register_composite(NULL, name, parents, clk->n_parents,
576b04e0b8fSJoachim Eastwood 				      &clk->mux.hw, &clk_mux_ops,
577b04e0b8fSJoachim Eastwood 				      NULL,  NULL,
578c23a5847SJoachim Eastwood 				      &clk->gate.hw, &lpc18xx_gate_ops, 0);
579b04e0b8fSJoachim Eastwood }
580b04e0b8fSJoachim Eastwood 
581b04e0b8fSJoachim Eastwood 
582b04e0b8fSJoachim Eastwood static struct clk *lpc18xx_cgu_register_pll(struct lpc18xx_cgu_pll_clk *clk,
583b04e0b8fSJoachim Eastwood 					    void __iomem *base)
584b04e0b8fSJoachim Eastwood {
585b04e0b8fSJoachim Eastwood 	const char *name = clk_src_names[clk->clk_id];
586b04e0b8fSJoachim Eastwood 	const char *parents[CLK_SRC_MAX];
587b04e0b8fSJoachim Eastwood 
588b04e0b8fSJoachim Eastwood 	clk->pll.reg  = base;
589b04e0b8fSJoachim Eastwood 	clk->mux.reg  = base + clk->reg_offset + LPC18XX_CGU_PLL_CTRL_OFFSET;
590b04e0b8fSJoachim Eastwood 	clk->gate.reg = base + clk->reg_offset + LPC18XX_CGU_PLL_CTRL_OFFSET;
591b04e0b8fSJoachim Eastwood 
592b04e0b8fSJoachim Eastwood 	lpc18xx_fill_parent_names(parents, clk->mux.table, clk->n_parents);
593b04e0b8fSJoachim Eastwood 
594b04e0b8fSJoachim Eastwood 	return clk_register_composite(NULL, name, parents, clk->n_parents,
595b04e0b8fSJoachim Eastwood 				      &clk->mux.hw, &clk_mux_ops,
596b04e0b8fSJoachim Eastwood 				      &clk->pll.hw, clk->pll_ops,
597c23a5847SJoachim Eastwood 				      &clk->gate.hw, &lpc18xx_gate_ops, 0);
598b04e0b8fSJoachim Eastwood }
599b04e0b8fSJoachim Eastwood 
600b04e0b8fSJoachim Eastwood static void __init lpc18xx_cgu_register_source_clks(struct device_node *np,
601b04e0b8fSJoachim Eastwood 						    void __iomem *base)
602b04e0b8fSJoachim Eastwood {
603b04e0b8fSJoachim Eastwood 	const char *parents[CLK_SRC_MAX];
604b04e0b8fSJoachim Eastwood 	struct clk *clk;
605b04e0b8fSJoachim Eastwood 	int i;
606b04e0b8fSJoachim Eastwood 
607b04e0b8fSJoachim Eastwood 	/* Register the internal 12 MHz RC oscillator (IRC) */
608b04e0b8fSJoachim Eastwood 	clk = clk_register_fixed_rate(NULL, clk_src_names[CLK_SRC_IRC],
609615b34deSStephen Boyd 				      NULL, 0, 12000000);
610b04e0b8fSJoachim Eastwood 	if (IS_ERR(clk))
611b04e0b8fSJoachim Eastwood 		pr_warn("%s: failed to register irc clk\n", __func__);
612b04e0b8fSJoachim Eastwood 
613b04e0b8fSJoachim Eastwood 	/* Register crystal oscillator controlller */
614b04e0b8fSJoachim Eastwood 	parents[0] = of_clk_get_parent_name(np, 0);
615b04e0b8fSJoachim Eastwood 	clk = clk_register_gate(NULL, clk_src_names[CLK_SRC_OSC], parents[0],
616b04e0b8fSJoachim Eastwood 				0, base + LPC18XX_CGU_XTAL_OSC_CTRL,
617b04e0b8fSJoachim Eastwood 				0, CLK_GATE_SET_TO_DISABLE, NULL);
618b04e0b8fSJoachim Eastwood 	if (IS_ERR(clk))
619b04e0b8fSJoachim Eastwood 		pr_warn("%s: failed to register osc clk\n", __func__);
620b04e0b8fSJoachim Eastwood 
621b04e0b8fSJoachim Eastwood 	/* Register all PLLs */
622b04e0b8fSJoachim Eastwood 	for (i = 0; i < ARRAY_SIZE(lpc18xx_cgu_src_clk_plls); i++) {
623b04e0b8fSJoachim Eastwood 		clk = lpc18xx_cgu_register_pll(&lpc18xx_cgu_src_clk_plls[i],
624b04e0b8fSJoachim Eastwood 						   base);
625b04e0b8fSJoachim Eastwood 		if (IS_ERR(clk))
626b04e0b8fSJoachim Eastwood 			pr_warn("%s: failed to register pll (%d)\n", __func__, i);
627b04e0b8fSJoachim Eastwood 	}
628b04e0b8fSJoachim Eastwood 
629b04e0b8fSJoachim Eastwood 	/* Register all clock dividers A-E */
630b04e0b8fSJoachim Eastwood 	for (i = 0; i < ARRAY_SIZE(lpc18xx_cgu_src_clk_divs); i++) {
631b04e0b8fSJoachim Eastwood 		clk = lpc18xx_cgu_register_div(&lpc18xx_cgu_src_clk_divs[i],
632b04e0b8fSJoachim Eastwood 					       base, i);
633b04e0b8fSJoachim Eastwood 		if (IS_ERR(clk))
634b04e0b8fSJoachim Eastwood 			pr_warn("%s: failed to register div %d\n", __func__, i);
635b04e0b8fSJoachim Eastwood 	}
636b04e0b8fSJoachim Eastwood }
637b04e0b8fSJoachim Eastwood 
638b04e0b8fSJoachim Eastwood static struct clk *clk_base[BASE_CLK_MAX];
639b04e0b8fSJoachim Eastwood static struct clk_onecell_data clk_base_data = {
640b04e0b8fSJoachim Eastwood 	.clks = clk_base,
641b04e0b8fSJoachim Eastwood 	.clk_num = BASE_CLK_MAX,
642b04e0b8fSJoachim Eastwood };
643b04e0b8fSJoachim Eastwood 
644b04e0b8fSJoachim Eastwood static void __init lpc18xx_cgu_register_base_clks(void __iomem *reg_base)
645b04e0b8fSJoachim Eastwood {
646b04e0b8fSJoachim Eastwood 	int i;
647b04e0b8fSJoachim Eastwood 
648b04e0b8fSJoachim Eastwood 	for (i = BASE_SAFE_CLK; i < BASE_CLK_MAX; i++) {
649b04e0b8fSJoachim Eastwood 		clk_base[i] = lpc18xx_register_base_clk(&lpc18xx_cgu_base_clks[i],
650b04e0b8fSJoachim Eastwood 							reg_base, i);
651b04e0b8fSJoachim Eastwood 		if (IS_ERR(clk_base[i]) && PTR_ERR(clk_base[i]) != -ENOENT)
652b04e0b8fSJoachim Eastwood 			pr_warn("%s: register base clk %d failed\n", __func__, i);
653b04e0b8fSJoachim Eastwood 	}
654b04e0b8fSJoachim Eastwood }
655b04e0b8fSJoachim Eastwood 
656b04e0b8fSJoachim Eastwood static void __init lpc18xx_cgu_init(struct device_node *np)
657b04e0b8fSJoachim Eastwood {
658b04e0b8fSJoachim Eastwood 	void __iomem *reg_base;
659b04e0b8fSJoachim Eastwood 
660b04e0b8fSJoachim Eastwood 	reg_base = of_iomap(np, 0);
661b04e0b8fSJoachim Eastwood 	if (!reg_base) {
662b04e0b8fSJoachim Eastwood 		pr_warn("%s: failed to map address range\n", __func__);
663b04e0b8fSJoachim Eastwood 		return;
664b04e0b8fSJoachim Eastwood 	}
665b04e0b8fSJoachim Eastwood 
666b04e0b8fSJoachim Eastwood 	lpc18xx_cgu_register_source_clks(np, reg_base);
667b04e0b8fSJoachim Eastwood 	lpc18xx_cgu_register_base_clks(reg_base);
668b04e0b8fSJoachim Eastwood 
669b04e0b8fSJoachim Eastwood 	of_clk_add_provider(np, of_clk_src_onecell_get, &clk_base_data);
670b04e0b8fSJoachim Eastwood }
671b04e0b8fSJoachim Eastwood CLK_OF_DECLARE(lpc18xx_cgu, "nxp,lpc1850-cgu", lpc18xx_cgu_init);
672