1*c3828949SGregory CLEMENT // SPDX-License-Identifier: GPL-2.0
20e85aeceSGregory CLEMENT /*
30e85aeceSGregory CLEMENT * Marvell Armada 380/385 SoC clocks
40e85aeceSGregory CLEMENT *
50e85aeceSGregory CLEMENT * Copyright (C) 2014 Marvell
60e85aeceSGregory CLEMENT *
70e85aeceSGregory CLEMENT * Gregory CLEMENT <gregory.clement@free-electrons.com>
80e85aeceSGregory CLEMENT * Sebastian Hesselbarth <sebastian.hesselbarth@gmail.com>
90e85aeceSGregory CLEMENT * Andrew Lunn <andrew@lunn.ch>
100e85aeceSGregory CLEMENT *
110e85aeceSGregory CLEMENT */
120e85aeceSGregory CLEMENT
130e85aeceSGregory CLEMENT #include <linux/kernel.h>
140e85aeceSGregory CLEMENT #include <linux/clk-provider.h>
150e85aeceSGregory CLEMENT #include <linux/io.h>
160e85aeceSGregory CLEMENT #include <linux/of.h>
170e85aeceSGregory CLEMENT #include "common.h"
180e85aeceSGregory CLEMENT
190e85aeceSGregory CLEMENT /*
200e85aeceSGregory CLEMENT * SAR[14:10] : Ratios between PCLK0, NBCLK, HCLK and DRAM clocks
210e85aeceSGregory CLEMENT *
220e85aeceSGregory CLEMENT * SAR[15] : TCLK frequency
230e85aeceSGregory CLEMENT * 0 = 250 MHz
240e85aeceSGregory CLEMENT * 1 = 200 MHz
250e85aeceSGregory CLEMENT */
260e85aeceSGregory CLEMENT
270e85aeceSGregory CLEMENT #define SAR_A380_TCLK_FREQ_OPT 15
280e85aeceSGregory CLEMENT #define SAR_A380_TCLK_FREQ_OPT_MASK 0x1
290e85aeceSGregory CLEMENT #define SAR_A380_CPU_DDR_L2_FREQ_OPT 10
300e85aeceSGregory CLEMENT #define SAR_A380_CPU_DDR_L2_FREQ_OPT_MASK 0x1F
310e85aeceSGregory CLEMENT
320e85aeceSGregory CLEMENT static const u32 armada_38x_tclk_frequencies[] __initconst = {
330e85aeceSGregory CLEMENT 250000000,
340e85aeceSGregory CLEMENT 200000000,
350e85aeceSGregory CLEMENT };
360e85aeceSGregory CLEMENT
armada_38x_get_tclk_freq(void __iomem * sar)370e85aeceSGregory CLEMENT static u32 __init armada_38x_get_tclk_freq(void __iomem *sar)
380e85aeceSGregory CLEMENT {
390e85aeceSGregory CLEMENT u8 tclk_freq_select;
400e85aeceSGregory CLEMENT
410e85aeceSGregory CLEMENT tclk_freq_select = ((readl(sar) >> SAR_A380_TCLK_FREQ_OPT) &
420e85aeceSGregory CLEMENT SAR_A380_TCLK_FREQ_OPT_MASK);
430e85aeceSGregory CLEMENT return armada_38x_tclk_frequencies[tclk_freq_select];
440e85aeceSGregory CLEMENT }
450e85aeceSGregory CLEMENT
460e85aeceSGregory CLEMENT static const u32 armada_38x_cpu_frequencies[] __initconst = {
476a4a4595SRichard Genoud 666 * 1000 * 1000, 0, 800 * 1000 * 1000, 0,
486a4a4595SRichard Genoud 1066 * 1000 * 1000, 0, 1200 * 1000 * 1000, 0,
490e85aeceSGregory CLEMENT 1332 * 1000 * 1000, 0, 0, 0,
509593f4f5SRalph Sennhauser 1600 * 1000 * 1000, 0, 0, 0,
516a4a4595SRichard Genoud 1866 * 1000 * 1000, 0, 0, 2000 * 1000 * 1000,
520e85aeceSGregory CLEMENT };
530e85aeceSGregory CLEMENT
armada_38x_get_cpu_freq(void __iomem * sar)540e85aeceSGregory CLEMENT static u32 __init armada_38x_get_cpu_freq(void __iomem *sar)
550e85aeceSGregory CLEMENT {
560e85aeceSGregory CLEMENT u8 cpu_freq_select;
570e85aeceSGregory CLEMENT
580e85aeceSGregory CLEMENT cpu_freq_select = ((readl(sar) >> SAR_A380_CPU_DDR_L2_FREQ_OPT) &
590e85aeceSGregory CLEMENT SAR_A380_CPU_DDR_L2_FREQ_OPT_MASK);
600e85aeceSGregory CLEMENT if (cpu_freq_select >= ARRAY_SIZE(armada_38x_cpu_frequencies)) {
610e85aeceSGregory CLEMENT pr_err("Selected CPU frequency (%d) unsupported\n",
620e85aeceSGregory CLEMENT cpu_freq_select);
630e85aeceSGregory CLEMENT return 0;
640e85aeceSGregory CLEMENT }
650e85aeceSGregory CLEMENT
660e85aeceSGregory CLEMENT return armada_38x_cpu_frequencies[cpu_freq_select];
670e85aeceSGregory CLEMENT }
680e85aeceSGregory CLEMENT
690e85aeceSGregory CLEMENT enum { A380_CPU_TO_DDR, A380_CPU_TO_L2 };
700e85aeceSGregory CLEMENT
710e85aeceSGregory CLEMENT static const struct coreclk_ratio armada_38x_coreclk_ratios[] __initconst = {
720e85aeceSGregory CLEMENT { .id = A380_CPU_TO_L2, .name = "l2clk" },
730e85aeceSGregory CLEMENT { .id = A380_CPU_TO_DDR, .name = "ddrclk" },
740e85aeceSGregory CLEMENT };
750e85aeceSGregory CLEMENT
760e85aeceSGregory CLEMENT static const int armada_38x_cpu_l2_ratios[32][2] __initconst = {
776a4a4595SRichard Genoud {1, 2}, {0, 1}, {1, 2}, {0, 1},
786a4a4595SRichard Genoud {1, 2}, {0, 1}, {1, 2}, {0, 1},
790e85aeceSGregory CLEMENT {1, 2}, {0, 1}, {0, 1}, {0, 1},
800e85aeceSGregory CLEMENT {1, 2}, {0, 1}, {0, 1}, {0, 1},
816a4a4595SRichard Genoud {1, 2}, {0, 1}, {0, 1}, {1, 2},
820e85aeceSGregory CLEMENT {0, 1}, {0, 1}, {0, 1}, {0, 1},
830e85aeceSGregory CLEMENT {0, 1}, {0, 1}, {0, 1}, {0, 1},
840e85aeceSGregory CLEMENT {0, 1}, {0, 1}, {0, 1}, {0, 1},
850e85aeceSGregory CLEMENT };
860e85aeceSGregory CLEMENT
870e85aeceSGregory CLEMENT static const int armada_38x_cpu_ddr_ratios[32][2] __initconst = {
880e85aeceSGregory CLEMENT {0, 1}, {0, 1}, {0, 1}, {0, 1},
890e85aeceSGregory CLEMENT {1, 2}, {0, 1}, {0, 1}, {0, 1},
900e85aeceSGregory CLEMENT {1, 2}, {0, 1}, {0, 1}, {0, 1},
910e85aeceSGregory CLEMENT {1, 2}, {0, 1}, {0, 1}, {0, 1},
926a4a4595SRichard Genoud {1, 2}, {0, 1}, {0, 1}, {7, 15},
930e85aeceSGregory CLEMENT {0, 1}, {0, 1}, {0, 1}, {0, 1},
940e85aeceSGregory CLEMENT {0, 1}, {0, 1}, {0, 1}, {0, 1},
950e85aeceSGregory CLEMENT {0, 1}, {0, 1}, {0, 1}, {0, 1},
960e85aeceSGregory CLEMENT };
970e85aeceSGregory CLEMENT
armada_38x_get_clk_ratio(void __iomem * sar,int id,int * mult,int * div)980e85aeceSGregory CLEMENT static void __init armada_38x_get_clk_ratio(
990e85aeceSGregory CLEMENT void __iomem *sar, int id, int *mult, int *div)
1000e85aeceSGregory CLEMENT {
1010e85aeceSGregory CLEMENT u32 opt = ((readl(sar) >> SAR_A380_CPU_DDR_L2_FREQ_OPT) &
1020e85aeceSGregory CLEMENT SAR_A380_CPU_DDR_L2_FREQ_OPT_MASK);
1030e85aeceSGregory CLEMENT
1040e85aeceSGregory CLEMENT switch (id) {
1050e85aeceSGregory CLEMENT case A380_CPU_TO_L2:
1060e85aeceSGregory CLEMENT *mult = armada_38x_cpu_l2_ratios[opt][0];
1070e85aeceSGregory CLEMENT *div = armada_38x_cpu_l2_ratios[opt][1];
1080e85aeceSGregory CLEMENT break;
1090e85aeceSGregory CLEMENT case A380_CPU_TO_DDR:
1100e85aeceSGregory CLEMENT *mult = armada_38x_cpu_ddr_ratios[opt][0];
1110e85aeceSGregory CLEMENT *div = armada_38x_cpu_ddr_ratios[opt][1];
1120e85aeceSGregory CLEMENT break;
1130e85aeceSGregory CLEMENT }
1140e85aeceSGregory CLEMENT }
1150e85aeceSGregory CLEMENT
1160e85aeceSGregory CLEMENT static const struct coreclk_soc_desc armada_38x_coreclks = {
1170e85aeceSGregory CLEMENT .get_tclk_freq = armada_38x_get_tclk_freq,
1180e85aeceSGregory CLEMENT .get_cpu_freq = armada_38x_get_cpu_freq,
1190e85aeceSGregory CLEMENT .get_clk_ratio = armada_38x_get_clk_ratio,
1200e85aeceSGregory CLEMENT .ratios = armada_38x_coreclk_ratios,
1210e85aeceSGregory CLEMENT .num_ratios = ARRAY_SIZE(armada_38x_coreclk_ratios),
1220e85aeceSGregory CLEMENT };
1230e85aeceSGregory CLEMENT
armada_38x_coreclk_init(struct device_node * np)1240e85aeceSGregory CLEMENT static void __init armada_38x_coreclk_init(struct device_node *np)
1250e85aeceSGregory CLEMENT {
1260e85aeceSGregory CLEMENT mvebu_coreclk_setup(np, &armada_38x_coreclks);
1270e85aeceSGregory CLEMENT }
1280e85aeceSGregory CLEMENT CLK_OF_DECLARE(armada_38x_core_clk, "marvell,armada-380-core-clock",
1290e85aeceSGregory CLEMENT armada_38x_coreclk_init);
1300e85aeceSGregory CLEMENT
1310e85aeceSGregory CLEMENT /*
1320e85aeceSGregory CLEMENT * Clock Gating Control
1330e85aeceSGregory CLEMENT */
1340e85aeceSGregory CLEMENT static const struct clk_gating_soc_desc armada_38x_gating_desc[] __initconst = {
1350e85aeceSGregory CLEMENT { "audio", NULL, 0 },
1360e85aeceSGregory CLEMENT { "ge2", NULL, 2 },
1370e85aeceSGregory CLEMENT { "ge1", NULL, 3 },
1380e85aeceSGregory CLEMENT { "ge0", NULL, 4 },
1390e85aeceSGregory CLEMENT { "pex1", NULL, 5 },
1400e85aeceSGregory CLEMENT { "pex2", NULL, 6 },
1410e85aeceSGregory CLEMENT { "pex3", NULL, 7 },
1420e85aeceSGregory CLEMENT { "pex0", NULL, 8 },
1430e85aeceSGregory CLEMENT { "usb3h0", NULL, 9 },
1440e85aeceSGregory CLEMENT { "usb3h1", NULL, 10 },
1450e85aeceSGregory CLEMENT { "usb3d", NULL, 11 },
1460e85aeceSGregory CLEMENT { "bm", NULL, 13 },
1470e85aeceSGregory CLEMENT { "crypto0z", NULL, 14 },
1480e85aeceSGregory CLEMENT { "sata0", NULL, 15 },
1490e85aeceSGregory CLEMENT { "crypto1z", NULL, 16 },
1500e85aeceSGregory CLEMENT { "sdio", NULL, 17 },
1510e85aeceSGregory CLEMENT { "usb2", NULL, 18 },
1520e85aeceSGregory CLEMENT { "crypto1", NULL, 21 },
1530e85aeceSGregory CLEMENT { "xor0", NULL, 22 },
1540e85aeceSGregory CLEMENT { "crypto0", NULL, 23 },
1550e85aeceSGregory CLEMENT { "tdm", NULL, 25 },
1560e85aeceSGregory CLEMENT { "xor1", NULL, 28 },
1570e85aeceSGregory CLEMENT { "sata1", NULL, 30 },
1580e85aeceSGregory CLEMENT { }
1590e85aeceSGregory CLEMENT };
1600e85aeceSGregory CLEMENT
armada_38x_clk_gating_init(struct device_node * np)1610e85aeceSGregory CLEMENT static void __init armada_38x_clk_gating_init(struct device_node *np)
1620e85aeceSGregory CLEMENT {
1630e85aeceSGregory CLEMENT mvebu_clk_gating_setup(np, armada_38x_gating_desc);
1640e85aeceSGregory CLEMENT }
1650e85aeceSGregory CLEMENT CLK_OF_DECLARE(armada_38x_clk_gating, "marvell,armada-380-gating-clock",
1660e85aeceSGregory CLEMENT armada_38x_clk_gating_init);
167