1c3828949SGregory CLEMENT // SPDX-License-Identifier: GPL-2.0
289a426b1SThomas Petazzoni /*
389a426b1SThomas Petazzoni * Marvell Armada AP806 System Controller
489a426b1SThomas Petazzoni *
589a426b1SThomas Petazzoni * Copyright (C) 2016 Marvell
689a426b1SThomas Petazzoni *
789a426b1SThomas Petazzoni * Thomas Petazzoni <thomas.petazzoni@free-electrons.com>
889a426b1SThomas Petazzoni *
989a426b1SThomas Petazzoni */
1089a426b1SThomas Petazzoni
1189a426b1SThomas Petazzoni #define pr_fmt(fmt) "ap806-system-controller: " fmt
1289a426b1SThomas Petazzoni
1333c02590SGregory CLEMENT #include "armada_ap_cp_helper.h"
1489a426b1SThomas Petazzoni #include <linux/clk-provider.h>
1589a426b1SThomas Petazzoni #include <linux/mfd/syscon.h>
16188e8719SPaul Gortmaker #include <linux/init.h>
1789a426b1SThomas Petazzoni #include <linux/of.h>
1889a426b1SThomas Petazzoni #include <linux/platform_device.h>
1989a426b1SThomas Petazzoni #include <linux/regmap.h>
2089a426b1SThomas Petazzoni
2189a426b1SThomas Petazzoni #define AP806_SAR_REG 0x400
2289a426b1SThomas Petazzoni #define AP806_SAR_CLKFREQ_MODE_MASK 0x1f
2389a426b1SThomas Petazzoni
240099dc44SOmri Itach #define AP806_CLK_NUM 6
2589a426b1SThomas Petazzoni
2689a426b1SThomas Petazzoni static struct clk *ap806_clks[AP806_CLK_NUM];
2789a426b1SThomas Petazzoni
2889a426b1SThomas Petazzoni static struct clk_onecell_data ap806_clk_data = {
2989a426b1SThomas Petazzoni .clks = ap806_clks,
3089a426b1SThomas Petazzoni .clk_num = AP806_CLK_NUM,
3189a426b1SThomas Petazzoni };
3289a426b1SThomas Petazzoni
ap806_get_sar_clocks(unsigned int freq_mode,unsigned int * cpuclk_freq,unsigned int * dclk_freq)33be69e55dSBen Peled static int ap806_get_sar_clocks(unsigned int freq_mode,
34be69e55dSBen Peled unsigned int *cpuclk_freq,
35be69e55dSBen Peled unsigned int *dclk_freq)
36be69e55dSBen Peled {
37be69e55dSBen Peled switch (freq_mode) {
38be69e55dSBen Peled case 0x0:
39be69e55dSBen Peled *cpuclk_freq = 2000;
40be69e55dSBen Peled *dclk_freq = 600;
41be69e55dSBen Peled break;
42be69e55dSBen Peled case 0x1:
43be69e55dSBen Peled *cpuclk_freq = 2000;
44be69e55dSBen Peled *dclk_freq = 525;
45be69e55dSBen Peled break;
46be69e55dSBen Peled case 0x6:
47be69e55dSBen Peled *cpuclk_freq = 1800;
48be69e55dSBen Peled *dclk_freq = 600;
49be69e55dSBen Peled break;
50be69e55dSBen Peled case 0x7:
51be69e55dSBen Peled *cpuclk_freq = 1800;
52be69e55dSBen Peled *dclk_freq = 525;
53be69e55dSBen Peled break;
54be69e55dSBen Peled case 0x4:
55be69e55dSBen Peled *cpuclk_freq = 1600;
56be69e55dSBen Peled *dclk_freq = 400;
57be69e55dSBen Peled break;
58be69e55dSBen Peled case 0xB:
59be69e55dSBen Peled *cpuclk_freq = 1600;
60be69e55dSBen Peled *dclk_freq = 450;
61be69e55dSBen Peled break;
62be69e55dSBen Peled case 0xD:
63be69e55dSBen Peled *cpuclk_freq = 1600;
64be69e55dSBen Peled *dclk_freq = 525;
65be69e55dSBen Peled break;
66be69e55dSBen Peled case 0x1a:
67be69e55dSBen Peled *cpuclk_freq = 1400;
68be69e55dSBen Peled *dclk_freq = 400;
69be69e55dSBen Peled break;
70be69e55dSBen Peled case 0x14:
71be69e55dSBen Peled *cpuclk_freq = 1300;
72be69e55dSBen Peled *dclk_freq = 400;
73be69e55dSBen Peled break;
74be69e55dSBen Peled case 0x17:
75be69e55dSBen Peled *cpuclk_freq = 1300;
76be69e55dSBen Peled *dclk_freq = 325;
77be69e55dSBen Peled break;
78be69e55dSBen Peled case 0x19:
79be69e55dSBen Peled *cpuclk_freq = 1200;
80be69e55dSBen Peled *dclk_freq = 400;
81be69e55dSBen Peled break;
82be69e55dSBen Peled case 0x13:
83be69e55dSBen Peled *cpuclk_freq = 1000;
84be69e55dSBen Peled *dclk_freq = 325;
85be69e55dSBen Peled break;
86be69e55dSBen Peled case 0x1d:
87be69e55dSBen Peled *cpuclk_freq = 1000;
88be69e55dSBen Peled *dclk_freq = 400;
89be69e55dSBen Peled break;
90be69e55dSBen Peled case 0x1c:
91be69e55dSBen Peled *cpuclk_freq = 800;
92be69e55dSBen Peled *dclk_freq = 400;
93be69e55dSBen Peled break;
94be69e55dSBen Peled case 0x1b:
95be69e55dSBen Peled *cpuclk_freq = 600;
96be69e55dSBen Peled *dclk_freq = 400;
97be69e55dSBen Peled break;
98be69e55dSBen Peled default:
99be69e55dSBen Peled return -EINVAL;
100be69e55dSBen Peled }
101be69e55dSBen Peled
102be69e55dSBen Peled return 0;
103be69e55dSBen Peled }
104be69e55dSBen Peled
ap807_get_sar_clocks(unsigned int freq_mode,unsigned int * cpuclk_freq,unsigned int * dclk_freq)105*c0448dceSBen Peled static int ap807_get_sar_clocks(unsigned int freq_mode,
106*c0448dceSBen Peled unsigned int *cpuclk_freq,
107*c0448dceSBen Peled unsigned int *dclk_freq)
108*c0448dceSBen Peled {
109*c0448dceSBen Peled switch (freq_mode) {
110*c0448dceSBen Peled case 0x0:
111*c0448dceSBen Peled *cpuclk_freq = 2000;
112*c0448dceSBen Peled *dclk_freq = 1200;
113*c0448dceSBen Peled break;
114*c0448dceSBen Peled case 0x6:
115*c0448dceSBen Peled *cpuclk_freq = 2200;
116*c0448dceSBen Peled *dclk_freq = 1200;
117*c0448dceSBen Peled break;
118*c0448dceSBen Peled case 0xD:
119*c0448dceSBen Peled *cpuclk_freq = 1600;
120*c0448dceSBen Peled *dclk_freq = 1200;
121*c0448dceSBen Peled break;
122*c0448dceSBen Peled default:
123*c0448dceSBen Peled return -EINVAL;
124*c0448dceSBen Peled }
125*c0448dceSBen Peled
126*c0448dceSBen Peled return 0;
127*c0448dceSBen Peled }
128*c0448dceSBen Peled
ap806_syscon_common_probe(struct platform_device * pdev,struct device_node * syscon_node)129b90da675SGregory CLEMENT static int ap806_syscon_common_probe(struct platform_device *pdev,
130b90da675SGregory CLEMENT struct device_node *syscon_node)
13189a426b1SThomas Petazzoni {
1320099dc44SOmri Itach unsigned int freq_mode, cpuclk_freq, dclk_freq;
13389a426b1SThomas Petazzoni const char *name, *fixedclk_name;
134d9ff21eeSGregory CLEMENT struct device *dev = &pdev->dev;
135d9ff21eeSGregory CLEMENT struct device_node *np = dev->of_node;
13689a426b1SThomas Petazzoni struct regmap *regmap;
13789a426b1SThomas Petazzoni u32 reg;
13889a426b1SThomas Petazzoni int ret;
13989a426b1SThomas Petazzoni
140b90da675SGregory CLEMENT regmap = syscon_node_to_regmap(syscon_node);
14189a426b1SThomas Petazzoni if (IS_ERR(regmap)) {
142d9ff21eeSGregory CLEMENT dev_err(dev, "cannot get regmap\n");
14389a426b1SThomas Petazzoni return PTR_ERR(regmap);
14489a426b1SThomas Petazzoni }
14589a426b1SThomas Petazzoni
14689a426b1SThomas Petazzoni ret = regmap_read(regmap, AP806_SAR_REG, ®);
14789a426b1SThomas Petazzoni if (ret) {
148d9ff21eeSGregory CLEMENT dev_err(dev, "cannot read from regmap\n");
14989a426b1SThomas Petazzoni return ret;
15089a426b1SThomas Petazzoni }
15189a426b1SThomas Petazzoni
15289a426b1SThomas Petazzoni freq_mode = reg & AP806_SAR_CLKFREQ_MODE_MASK;
153be69e55dSBen Peled
154be69e55dSBen Peled if (of_device_is_compatible(pdev->dev.of_node,
155be69e55dSBen Peled "marvell,ap806-clock")) {
156be69e55dSBen Peled ret = ap806_get_sar_clocks(freq_mode, &cpuclk_freq, &dclk_freq);
157*c0448dceSBen Peled } else if (of_device_is_compatible(pdev->dev.of_node,
158*c0448dceSBen Peled "marvell,ap807-clock")) {
159*c0448dceSBen Peled ret = ap807_get_sar_clocks(freq_mode, &cpuclk_freq, &dclk_freq);
160be69e55dSBen Peled } else {
161be69e55dSBen Peled dev_err(dev, "compatible not supported\n");
16289a426b1SThomas Petazzoni return -EINVAL;
16389a426b1SThomas Petazzoni }
16489a426b1SThomas Petazzoni
165be69e55dSBen Peled if (ret) {
1660099dc44SOmri Itach dev_err(dev, "invalid Sample at Reset value\n");
167be69e55dSBen Peled return ret;
1680099dc44SOmri Itach }
1690099dc44SOmri Itach
17089a426b1SThomas Petazzoni /* Convert to hertz */
17189a426b1SThomas Petazzoni cpuclk_freq *= 1000 * 1000;
1720099dc44SOmri Itach dclk_freq *= 1000 * 1000;
17389a426b1SThomas Petazzoni
17489a426b1SThomas Petazzoni /* CPU clocks depend on the Sample At Reset configuration */
175baf4c10fSGregory CLEMENT name = ap_cp_unique_name(dev, syscon_node, "pll-cluster-0");
176d9ff21eeSGregory CLEMENT ap806_clks[0] = clk_register_fixed_rate(dev, name, NULL,
17789a426b1SThomas Petazzoni 0, cpuclk_freq);
17889a426b1SThomas Petazzoni if (IS_ERR(ap806_clks[0])) {
17989a426b1SThomas Petazzoni ret = PTR_ERR(ap806_clks[0]);
18089a426b1SThomas Petazzoni goto fail0;
18189a426b1SThomas Petazzoni }
18289a426b1SThomas Petazzoni
183baf4c10fSGregory CLEMENT name = ap_cp_unique_name(dev, syscon_node, "pll-cluster-1");
184d9ff21eeSGregory CLEMENT ap806_clks[1] = clk_register_fixed_rate(dev, name, NULL, 0,
18589a426b1SThomas Petazzoni cpuclk_freq);
18689a426b1SThomas Petazzoni if (IS_ERR(ap806_clks[1])) {
18789a426b1SThomas Petazzoni ret = PTR_ERR(ap806_clks[1]);
18889a426b1SThomas Petazzoni goto fail1;
18989a426b1SThomas Petazzoni }
19089a426b1SThomas Petazzoni
19189a426b1SThomas Petazzoni /* Fixed clock is always 1200 Mhz */
19233c02590SGregory CLEMENT fixedclk_name = ap_cp_unique_name(dev, syscon_node, "fixed");
193d9ff21eeSGregory CLEMENT ap806_clks[2] = clk_register_fixed_rate(dev, fixedclk_name, NULL,
19489a426b1SThomas Petazzoni 0, 1200 * 1000 * 1000);
19589a426b1SThomas Petazzoni if (IS_ERR(ap806_clks[2])) {
19689a426b1SThomas Petazzoni ret = PTR_ERR(ap806_clks[2]);
19789a426b1SThomas Petazzoni goto fail2;
19889a426b1SThomas Petazzoni }
19989a426b1SThomas Petazzoni
20089a426b1SThomas Petazzoni /* MSS Clock is fixed clock divided by 6 */
20133c02590SGregory CLEMENT name = ap_cp_unique_name(dev, syscon_node, "mss");
20289a426b1SThomas Petazzoni ap806_clks[3] = clk_register_fixed_factor(NULL, name, fixedclk_name,
20389a426b1SThomas Petazzoni 0, 1, 6);
20489a426b1SThomas Petazzoni if (IS_ERR(ap806_clks[3])) {
20589a426b1SThomas Petazzoni ret = PTR_ERR(ap806_clks[3]);
20689a426b1SThomas Petazzoni goto fail3;
20789a426b1SThomas Petazzoni }
20889a426b1SThomas Petazzoni
20955de4d06SGregory CLEMENT /* SDIO(/eMMC) Clock is fixed clock divided by 3 */
21033c02590SGregory CLEMENT name = ap_cp_unique_name(dev, syscon_node, "sdio");
211b92a3bccSGregory CLEMENT ap806_clks[4] = clk_register_fixed_factor(NULL, name,
212b92a3bccSGregory CLEMENT fixedclk_name,
213a8309cedSKonstantin Porotchkin 0, 1, 3);
214a8309cedSKonstantin Porotchkin if (IS_ERR(ap806_clks[4])) {
215a8309cedSKonstantin Porotchkin ret = PTR_ERR(ap806_clks[4]);
216a8309cedSKonstantin Porotchkin goto fail4;
217a8309cedSKonstantin Porotchkin }
218a8309cedSKonstantin Porotchkin
2190099dc44SOmri Itach /* AP-DCLK(HCLK) Clock is DDR clock divided by 2 */
2200099dc44SOmri Itach name = ap_cp_unique_name(dev, syscon_node, "ap-dclk");
2210099dc44SOmri Itach ap806_clks[5] = clk_register_fixed_rate(dev, name, NULL, 0, dclk_freq);
2220099dc44SOmri Itach if (IS_ERR(ap806_clks[5])) {
2230099dc44SOmri Itach ret = PTR_ERR(ap806_clks[5]);
2240099dc44SOmri Itach goto fail5;
2250099dc44SOmri Itach }
2260099dc44SOmri Itach
22789a426b1SThomas Petazzoni ret = of_clk_add_provider(np, of_clk_src_onecell_get, &ap806_clk_data);
22889a426b1SThomas Petazzoni if (ret)
22989a426b1SThomas Petazzoni goto fail_clk_add;
23089a426b1SThomas Petazzoni
23189a426b1SThomas Petazzoni return 0;
23289a426b1SThomas Petazzoni
23389a426b1SThomas Petazzoni fail_clk_add:
2340099dc44SOmri Itach clk_unregister_fixed_factor(ap806_clks[5]);
2350099dc44SOmri Itach fail5:
236a8309cedSKonstantin Porotchkin clk_unregister_fixed_factor(ap806_clks[4]);
237a8309cedSKonstantin Porotchkin fail4:
23889a426b1SThomas Petazzoni clk_unregister_fixed_factor(ap806_clks[3]);
23989a426b1SThomas Petazzoni fail3:
24089a426b1SThomas Petazzoni clk_unregister_fixed_rate(ap806_clks[2]);
24189a426b1SThomas Petazzoni fail2:
24289a426b1SThomas Petazzoni clk_unregister_fixed_rate(ap806_clks[1]);
24389a426b1SThomas Petazzoni fail1:
24489a426b1SThomas Petazzoni clk_unregister_fixed_rate(ap806_clks[0]);
24589a426b1SThomas Petazzoni fail0:
24689a426b1SThomas Petazzoni return ret;
24789a426b1SThomas Petazzoni }
24889a426b1SThomas Petazzoni
ap806_syscon_legacy_probe(struct platform_device * pdev)249b90da675SGregory CLEMENT static int ap806_syscon_legacy_probe(struct platform_device *pdev)
250b90da675SGregory CLEMENT {
251b90da675SGregory CLEMENT dev_warn(&pdev->dev, FW_WARN "Using legacy device tree binding\n");
252b90da675SGregory CLEMENT dev_warn(&pdev->dev, FW_WARN "Update your device tree:\n");
253b90da675SGregory CLEMENT dev_warn(&pdev->dev, FW_WARN
254b90da675SGregory CLEMENT "This binding won't be supported in future kernel\n");
255b90da675SGregory CLEMENT
256b90da675SGregory CLEMENT return ap806_syscon_common_probe(pdev, pdev->dev.of_node);
257b90da675SGregory CLEMENT
258b90da675SGregory CLEMENT }
259b90da675SGregory CLEMENT
ap806_clock_probe(struct platform_device * pdev)260b90da675SGregory CLEMENT static int ap806_clock_probe(struct platform_device *pdev)
261b90da675SGregory CLEMENT {
262b90da675SGregory CLEMENT return ap806_syscon_common_probe(pdev, pdev->dev.of_node->parent);
263b90da675SGregory CLEMENT }
264b90da675SGregory CLEMENT
265b90da675SGregory CLEMENT static const struct of_device_id ap806_syscon_legacy_of_match[] = {
26689a426b1SThomas Petazzoni { .compatible = "marvell,ap806-system-controller", },
26789a426b1SThomas Petazzoni { }
26889a426b1SThomas Petazzoni };
26989a426b1SThomas Petazzoni
270b90da675SGregory CLEMENT static struct platform_driver ap806_syscon_legacy_driver = {
271b90da675SGregory CLEMENT .probe = ap806_syscon_legacy_probe,
27289a426b1SThomas Petazzoni .driver = {
27389a426b1SThomas Petazzoni .name = "marvell-ap806-system-controller",
274b90da675SGregory CLEMENT .of_match_table = ap806_syscon_legacy_of_match,
275188e8719SPaul Gortmaker .suppress_bind_attrs = true,
27689a426b1SThomas Petazzoni },
27789a426b1SThomas Petazzoni };
278b90da675SGregory CLEMENT builtin_platform_driver(ap806_syscon_legacy_driver);
279b90da675SGregory CLEMENT
280b90da675SGregory CLEMENT static const struct of_device_id ap806_clock_of_match[] = {
281b90da675SGregory CLEMENT { .compatible = "marvell,ap806-clock", },
282*c0448dceSBen Peled { .compatible = "marvell,ap807-clock", },
283b90da675SGregory CLEMENT { }
284b90da675SGregory CLEMENT };
285b90da675SGregory CLEMENT
286b90da675SGregory CLEMENT static struct platform_driver ap806_clock_driver = {
287b90da675SGregory CLEMENT .probe = ap806_clock_probe,
288b90da675SGregory CLEMENT .driver = {
289b90da675SGregory CLEMENT .name = "marvell-ap806-clock",
290b90da675SGregory CLEMENT .of_match_table = ap806_clock_of_match,
291b90da675SGregory CLEMENT .suppress_bind_attrs = true,
292b90da675SGregory CLEMENT },
293b90da675SGregory CLEMENT };
294b90da675SGregory CLEMENT builtin_platform_driver(ap806_clock_driver);
295