13bb16560SThomas Gleixner // SPDX-License-Identifier: GPL-2.0-only
22bc61da9SChao Xie /*
32bc61da9SChao Xie * pxa910 clock framework source file
42bc61da9SChao Xie *
52bc61da9SChao Xie * Copyright (C) 2012 Marvell
62bc61da9SChao Xie * Chao Xie <xiechao.mail@gmail.com>
72bc61da9SChao Xie */
82bc61da9SChao Xie
92bc61da9SChao Xie #include <linux/module.h>
102bc61da9SChao Xie #include <linux/kernel.h>
112bc61da9SChao Xie #include <linux/spinlock.h>
122bc61da9SChao Xie #include <linux/io.h>
132bc61da9SChao Xie #include <linux/delay.h>
142bc61da9SChao Xie #include <linux/err.h>
152bc61da9SChao Xie #include <linux/of_address.h>
162bc61da9SChao Xie
172bc61da9SChao Xie #include <dt-bindings/clock/marvell,pxa910.h>
182bc61da9SChao Xie
192bc61da9SChao Xie #include "clk.h"
202bc61da9SChao Xie #include "reset.h"
212bc61da9SChao Xie
222bc61da9SChao Xie #define APBC_RTC 0x28
232bc61da9SChao Xie #define APBC_TWSI0 0x2c
242bc61da9SChao Xie #define APBC_KPC 0x18
252bc61da9SChao Xie #define APBC_UART0 0x0
262bc61da9SChao Xie #define APBC_UART1 0x4
272bc61da9SChao Xie #define APBC_GPIO 0x8
282bc61da9SChao Xie #define APBC_PWM0 0xc
292bc61da9SChao Xie #define APBC_PWM1 0x10
302bc61da9SChao Xie #define APBC_PWM2 0x14
312bc61da9SChao Xie #define APBC_PWM3 0x18
322bc61da9SChao Xie #define APBC_SSP0 0x1c
332bc61da9SChao Xie #define APBC_SSP1 0x20
342bc61da9SChao Xie #define APBC_SSP2 0x4c
3524c65a02SChao Xie #define APBC_TIMER0 0x30
3624c65a02SChao Xie #define APBC_TIMER1 0x44
372bc61da9SChao Xie #define APBCP_TWSI1 0x28
382bc61da9SChao Xie #define APBCP_UART2 0x1c
392bc61da9SChao Xie #define APMU_SDH0 0x54
402bc61da9SChao Xie #define APMU_SDH1 0x58
412bc61da9SChao Xie #define APMU_USB 0x5c
422bc61da9SChao Xie #define APMU_DISP0 0x4c
432bc61da9SChao Xie #define APMU_CCIC0 0x50
442bc61da9SChao Xie #define APMU_DFC 0x60
452bc61da9SChao Xie #define MPMU_UART_PLL 0x14
462bc61da9SChao Xie
47*3b99cd27SDuje Mihanović #define NR_CLKS 200
48*3b99cd27SDuje Mihanović
492bc61da9SChao Xie struct pxa910_clk_unit {
502bc61da9SChao Xie struct mmp_clk_unit unit;
512bc61da9SChao Xie void __iomem *mpmu_base;
522bc61da9SChao Xie void __iomem *apmu_base;
532bc61da9SChao Xie void __iomem *apbc_base;
542bc61da9SChao Xie void __iomem *apbcp_base;
552bc61da9SChao Xie };
562bc61da9SChao Xie
572bc61da9SChao Xie static struct mmp_param_fixed_rate_clk fixed_rate_clks[] = {
58536630ddSStephen Boyd {PXA910_CLK_CLK32, "clk32", NULL, 0, 32768},
59536630ddSStephen Boyd {PXA910_CLK_VCTCXO, "vctcxo", NULL, 0, 26000000},
60536630ddSStephen Boyd {PXA910_CLK_PLL1, "pll1", NULL, 0, 624000000},
61536630ddSStephen Boyd {PXA910_CLK_USB_PLL, "usb_pll", NULL, 0, 480000000},
622bc61da9SChao Xie };
632bc61da9SChao Xie
642bc61da9SChao Xie static struct mmp_param_fixed_factor_clk fixed_factor_clks[] = {
652bc61da9SChao Xie {PXA910_CLK_PLL1_2, "pll1_2", "pll1", 1, 2, 0},
662bc61da9SChao Xie {PXA910_CLK_PLL1_4, "pll1_4", "pll1_2", 1, 2, 0},
672bc61da9SChao Xie {PXA910_CLK_PLL1_8, "pll1_8", "pll1_4", 1, 2, 0},
682bc61da9SChao Xie {PXA910_CLK_PLL1_16, "pll1_16", "pll1_8", 1, 2, 0},
692bc61da9SChao Xie {PXA910_CLK_PLL1_6, "pll1_6", "pll1_2", 1, 3, 0},
702bc61da9SChao Xie {PXA910_CLK_PLL1_12, "pll1_12", "pll1_6", 1, 2, 0},
712bc61da9SChao Xie {PXA910_CLK_PLL1_24, "pll1_24", "pll1_12", 1, 2, 0},
722bc61da9SChao Xie {PXA910_CLK_PLL1_48, "pll1_48", "pll1_24", 1, 2, 0},
732bc61da9SChao Xie {PXA910_CLK_PLL1_96, "pll1_96", "pll1_48", 1, 2, 0},
7424c65a02SChao Xie {PXA910_CLK_PLL1_192, "pll1_192", "pll1_96", 1, 2, 0},
752bc61da9SChao Xie {PXA910_CLK_PLL1_13, "pll1_13", "pll1", 1, 13, 0},
762bc61da9SChao Xie {PXA910_CLK_PLL1_13_1_5, "pll1_13_1_5", "pll1_13", 2, 3, 0},
772bc61da9SChao Xie {PXA910_CLK_PLL1_2_1_5, "pll1_2_1_5", "pll1_2", 2, 3, 0},
782bc61da9SChao Xie {PXA910_CLK_PLL1_3_16, "pll1_3_16", "pll1", 3, 16, 0},
792bc61da9SChao Xie };
802bc61da9SChao Xie
812bc61da9SChao Xie static struct mmp_clk_factor_masks uart_factor_masks = {
822bc61da9SChao Xie .factor = 2,
832bc61da9SChao Xie .num_mask = 0x1fff,
842bc61da9SChao Xie .den_mask = 0x1fff,
852bc61da9SChao Xie .num_shift = 16,
862bc61da9SChao Xie .den_shift = 0,
872bc61da9SChao Xie };
882bc61da9SChao Xie
892bc61da9SChao Xie static struct mmp_clk_factor_tbl uart_factor_tbl[] = {
902bc61da9SChao Xie {.num = 8125, .den = 1536}, /*14.745MHZ */
912bc61da9SChao Xie };
922bc61da9SChao Xie
pxa910_pll_init(struct pxa910_clk_unit * pxa_unit)932bc61da9SChao Xie static void pxa910_pll_init(struct pxa910_clk_unit *pxa_unit)
942bc61da9SChao Xie {
952bc61da9SChao Xie struct clk *clk;
962bc61da9SChao Xie struct mmp_clk_unit *unit = &pxa_unit->unit;
972bc61da9SChao Xie
982bc61da9SChao Xie mmp_register_fixed_rate_clks(unit, fixed_rate_clks,
992bc61da9SChao Xie ARRAY_SIZE(fixed_rate_clks));
1002bc61da9SChao Xie
1012bc61da9SChao Xie mmp_register_fixed_factor_clks(unit, fixed_factor_clks,
1022bc61da9SChao Xie ARRAY_SIZE(fixed_factor_clks));
1032bc61da9SChao Xie
1042bc61da9SChao Xie clk = mmp_clk_register_factor("uart_pll", "pll1_4",
1052bc61da9SChao Xie CLK_SET_RATE_PARENT,
1062bc61da9SChao Xie pxa_unit->mpmu_base + MPMU_UART_PLL,
1072bc61da9SChao Xie &uart_factor_masks, uart_factor_tbl,
1082bc61da9SChao Xie ARRAY_SIZE(uart_factor_tbl), NULL);
1092bc61da9SChao Xie mmp_clk_add(unit, PXA910_CLK_UART_PLL, clk);
1102bc61da9SChao Xie }
1112bc61da9SChao Xie
1122bc61da9SChao Xie static DEFINE_SPINLOCK(uart0_lock);
1132bc61da9SChao Xie static DEFINE_SPINLOCK(uart1_lock);
1142bc61da9SChao Xie static DEFINE_SPINLOCK(uart2_lock);
1152bc61da9SChao Xie static const char *uart_parent_names[] = {"pll1_3_16", "uart_pll"};
1162bc61da9SChao Xie
1172bc61da9SChao Xie static DEFINE_SPINLOCK(ssp0_lock);
1182bc61da9SChao Xie static DEFINE_SPINLOCK(ssp1_lock);
1192bc61da9SChao Xie static const char *ssp_parent_names[] = {"pll1_96", "pll1_48", "pll1_24", "pll1_12"};
1202bc61da9SChao Xie
12124c65a02SChao Xie static DEFINE_SPINLOCK(timer0_lock);
12224c65a02SChao Xie static DEFINE_SPINLOCK(timer1_lock);
12324c65a02SChao Xie static const char *timer_parent_names[] = {"pll1_48", "clk32", "pll1_96"};
12424c65a02SChao Xie
1252bc61da9SChao Xie static DEFINE_SPINLOCK(reset_lock);
1262bc61da9SChao Xie
1272bc61da9SChao Xie static struct mmp_param_mux_clk apbc_mux_clks[] = {
1282bc61da9SChao Xie {0, "uart0_mux", uart_parent_names, ARRAY_SIZE(uart_parent_names), CLK_SET_RATE_PARENT, APBC_UART0, 4, 3, 0, &uart0_lock},
1292bc61da9SChao Xie {0, "uart1_mux", uart_parent_names, ARRAY_SIZE(uart_parent_names), CLK_SET_RATE_PARENT, APBC_UART1, 4, 3, 0, &uart1_lock},
1302bc61da9SChao Xie {0, "ssp0_mux", ssp_parent_names, ARRAY_SIZE(ssp_parent_names), CLK_SET_RATE_PARENT, APBC_SSP0, 4, 3, 0, &ssp0_lock},
1312bc61da9SChao Xie {0, "ssp1_mux", ssp_parent_names, ARRAY_SIZE(ssp_parent_names), CLK_SET_RATE_PARENT, APBC_SSP1, 4, 3, 0, &ssp1_lock},
13224c65a02SChao Xie {0, "timer0_mux", timer_parent_names, ARRAY_SIZE(timer_parent_names), CLK_SET_RATE_PARENT, APBC_TIMER0, 4, 3, 0, &timer0_lock},
13324c65a02SChao Xie {0, "timer1_mux", timer_parent_names, ARRAY_SIZE(timer_parent_names), CLK_SET_RATE_PARENT, APBC_TIMER1, 4, 3, 0, &timer1_lock},
1342bc61da9SChao Xie };
1352bc61da9SChao Xie
1362bc61da9SChao Xie static struct mmp_param_mux_clk apbcp_mux_clks[] = {
1372bc61da9SChao Xie {0, "uart2_mux", uart_parent_names, ARRAY_SIZE(uart_parent_names), CLK_SET_RATE_PARENT, APBCP_UART2, 4, 3, 0, &uart2_lock},
1382bc61da9SChao Xie };
1392bc61da9SChao Xie
1402bc61da9SChao Xie static struct mmp_param_gate_clk apbc_gate_clks[] = {
1412bc61da9SChao Xie {PXA910_CLK_TWSI0, "twsi0_clk", "pll1_13_1_5", CLK_SET_RATE_PARENT, APBC_TWSI0, 0x3, 0x3, 0x0, 0, &reset_lock},
1422bc61da9SChao Xie {PXA910_CLK_GPIO, "gpio_clk", "vctcxo", CLK_SET_RATE_PARENT, APBC_GPIO, 0x3, 0x3, 0x0, 0, &reset_lock},
1432bc61da9SChao Xie {PXA910_CLK_KPC, "kpc_clk", "clk32", CLK_SET_RATE_PARENT, APBC_KPC, 0x3, 0x3, 0x0, MMP_CLK_GATE_NEED_DELAY, NULL},
1442bc61da9SChao Xie {PXA910_CLK_RTC, "rtc_clk", "clk32", CLK_SET_RATE_PARENT, APBC_RTC, 0x83, 0x83, 0x0, MMP_CLK_GATE_NEED_DELAY, NULL},
1452bc61da9SChao Xie {PXA910_CLK_PWM0, "pwm0_clk", "pll1_48", CLK_SET_RATE_PARENT, APBC_PWM0, 0x3, 0x3, 0x0, 0, &reset_lock},
1462bc61da9SChao Xie {PXA910_CLK_PWM1, "pwm1_clk", "pll1_48", CLK_SET_RATE_PARENT, APBC_PWM1, 0x3, 0x3, 0x0, 0, &reset_lock},
1472bc61da9SChao Xie {PXA910_CLK_PWM2, "pwm2_clk", "pll1_48", CLK_SET_RATE_PARENT, APBC_PWM2, 0x3, 0x3, 0x0, 0, &reset_lock},
1482bc61da9SChao Xie {PXA910_CLK_PWM3, "pwm3_clk", "pll1_48", CLK_SET_RATE_PARENT, APBC_PWM3, 0x3, 0x3, 0x0, 0, &reset_lock},
1492bc61da9SChao Xie /* The gate clocks has mux parent. */
1502bc61da9SChao Xie {PXA910_CLK_UART0, "uart0_clk", "uart0_mux", CLK_SET_RATE_PARENT, APBC_UART0, 0x3, 0x3, 0x0, 0, &uart0_lock},
1512bc61da9SChao Xie {PXA910_CLK_UART1, "uart1_clk", "uart1_mux", CLK_SET_RATE_PARENT, APBC_UART1, 0x3, 0x3, 0x0, 0, &uart1_lock},
1522bc61da9SChao Xie {PXA910_CLK_SSP0, "ssp0_clk", "ssp0_mux", CLK_SET_RATE_PARENT, APBC_SSP0, 0x3, 0x3, 0x0, 0, &ssp0_lock},
1532bc61da9SChao Xie {PXA910_CLK_SSP1, "ssp1_clk", "ssp1_mux", CLK_SET_RATE_PARENT, APBC_SSP1, 0x3, 0x3, 0x0, 0, &ssp1_lock},
15424c65a02SChao Xie {PXA910_CLK_TIMER0, "timer0_clk", "timer0_mux", CLK_SET_RATE_PARENT, APBC_TIMER0, 0x3, 0x3, 0x0, 0, &timer0_lock},
15524c65a02SChao Xie {PXA910_CLK_TIMER1, "timer1_clk", "timer1_mux", CLK_SET_RATE_PARENT, APBC_TIMER1, 0x3, 0x3, 0x0, 0, &timer1_lock},
1562bc61da9SChao Xie };
1572bc61da9SChao Xie
1582bc61da9SChao Xie static struct mmp_param_gate_clk apbcp_gate_clks[] = {
1592bc61da9SChao Xie {PXA910_CLK_TWSI1, "twsi1_clk", "pll1_13_1_5", CLK_SET_RATE_PARENT, APBCP_TWSI1, 0x3, 0x3, 0x0, 0, &reset_lock},
1602bc61da9SChao Xie /* The gate clocks has mux parent. */
1612bc61da9SChao Xie {PXA910_CLK_UART2, "uart2_clk", "uart2_mux", CLK_SET_RATE_PARENT, APBCP_UART2, 0x3, 0x3, 0x0, 0, &uart2_lock},
1622bc61da9SChao Xie };
1632bc61da9SChao Xie
pxa910_apb_periph_clk_init(struct pxa910_clk_unit * pxa_unit)1642bc61da9SChao Xie static void pxa910_apb_periph_clk_init(struct pxa910_clk_unit *pxa_unit)
1652bc61da9SChao Xie {
1662bc61da9SChao Xie struct mmp_clk_unit *unit = &pxa_unit->unit;
1672bc61da9SChao Xie
1682bc61da9SChao Xie mmp_register_mux_clks(unit, apbc_mux_clks, pxa_unit->apbc_base,
1692bc61da9SChao Xie ARRAY_SIZE(apbc_mux_clks));
1702bc61da9SChao Xie
1712bc61da9SChao Xie mmp_register_mux_clks(unit, apbcp_mux_clks, pxa_unit->apbcp_base,
1722bc61da9SChao Xie ARRAY_SIZE(apbcp_mux_clks));
1732bc61da9SChao Xie
1742bc61da9SChao Xie mmp_register_gate_clks(unit, apbc_gate_clks, pxa_unit->apbc_base,
1752bc61da9SChao Xie ARRAY_SIZE(apbc_gate_clks));
1762bc61da9SChao Xie
1772bc61da9SChao Xie mmp_register_gate_clks(unit, apbcp_gate_clks, pxa_unit->apbcp_base,
1782bc61da9SChao Xie ARRAY_SIZE(apbcp_gate_clks));
1792bc61da9SChao Xie }
1802bc61da9SChao Xie
1812bc61da9SChao Xie static DEFINE_SPINLOCK(sdh0_lock);
1822bc61da9SChao Xie static DEFINE_SPINLOCK(sdh1_lock);
1832bc61da9SChao Xie static const char *sdh_parent_names[] = {"pll1_12", "pll1_13"};
1842bc61da9SChao Xie
1852bc61da9SChao Xie static DEFINE_SPINLOCK(usb_lock);
1862bc61da9SChao Xie
1872bc61da9SChao Xie static DEFINE_SPINLOCK(disp0_lock);
1882bc61da9SChao Xie static const char *disp_parent_names[] = {"pll1_2", "pll1_12"};
1892bc61da9SChao Xie
1902bc61da9SChao Xie static DEFINE_SPINLOCK(ccic0_lock);
1912bc61da9SChao Xie static const char *ccic_parent_names[] = {"pll1_2", "pll1_12"};
1922bc61da9SChao Xie static const char *ccic_phy_parent_names[] = {"pll1_6", "pll1_12"};
1932bc61da9SChao Xie
1942bc61da9SChao Xie static struct mmp_param_mux_clk apmu_mux_clks[] = {
1952bc61da9SChao Xie {0, "sdh0_mux", sdh_parent_names, ARRAY_SIZE(sdh_parent_names), CLK_SET_RATE_PARENT, APMU_SDH0, 6, 1, 0, &sdh0_lock},
1962bc61da9SChao Xie {0, "sdh1_mux", sdh_parent_names, ARRAY_SIZE(sdh_parent_names), CLK_SET_RATE_PARENT, APMU_SDH1, 6, 1, 0, &sdh1_lock},
1972bc61da9SChao Xie {0, "disp0_mux", disp_parent_names, ARRAY_SIZE(disp_parent_names), CLK_SET_RATE_PARENT, APMU_DISP0, 6, 1, 0, &disp0_lock},
1982bc61da9SChao Xie {0, "ccic0_mux", ccic_parent_names, ARRAY_SIZE(ccic_parent_names), CLK_SET_RATE_PARENT, APMU_CCIC0, 6, 1, 0, &ccic0_lock},
1992bc61da9SChao Xie {0, "ccic0_phy_mux", ccic_phy_parent_names, ARRAY_SIZE(ccic_phy_parent_names), CLK_SET_RATE_PARENT, APMU_CCIC0, 7, 1, 0, &ccic0_lock},
2002bc61da9SChao Xie };
2012bc61da9SChao Xie
2022bc61da9SChao Xie static struct mmp_param_div_clk apmu_div_clks[] = {
2032bc61da9SChao Xie {0, "ccic0_sphy_div", "ccic0_mux", CLK_SET_RATE_PARENT, APMU_CCIC0, 10, 5, 0, &ccic0_lock},
2042bc61da9SChao Xie };
2052bc61da9SChao Xie
2062bc61da9SChao Xie static struct mmp_param_gate_clk apmu_gate_clks[] = {
2072bc61da9SChao Xie {PXA910_CLK_DFC, "dfc_clk", "pll1_4", CLK_SET_RATE_PARENT, APMU_DFC, 0x19b, 0x19b, 0x0, 0, NULL},
2082bc61da9SChao Xie {PXA910_CLK_USB, "usb_clk", "usb_pll", 0, APMU_USB, 0x9, 0x9, 0x0, 0, &usb_lock},
2092bc61da9SChao Xie {PXA910_CLK_SPH, "sph_clk", "usb_pll", 0, APMU_USB, 0x12, 0x12, 0x0, 0, &usb_lock},
2102bc61da9SChao Xie /* The gate clocks has mux parent. */
2112bc61da9SChao Xie {PXA910_CLK_SDH0, "sdh0_clk", "sdh0_mux", CLK_SET_RATE_PARENT, APMU_SDH0, 0x1b, 0x1b, 0x0, 0, &sdh0_lock},
2122bc61da9SChao Xie {PXA910_CLK_SDH1, "sdh1_clk", "sdh1_mux", CLK_SET_RATE_PARENT, APMU_SDH1, 0x1b, 0x1b, 0x0, 0, &sdh1_lock},
2132bc61da9SChao Xie {PXA910_CLK_DISP0, "disp0_clk", "disp0_mux", CLK_SET_RATE_PARENT, APMU_DISP0, 0x1b, 0x1b, 0x0, 0, &disp0_lock},
2142bc61da9SChao Xie {PXA910_CLK_CCIC0, "ccic0_clk", "ccic0_mux", CLK_SET_RATE_PARENT, APMU_CCIC0, 0x1b, 0x1b, 0x0, 0, &ccic0_lock},
2152bc61da9SChao Xie {PXA910_CLK_CCIC0_PHY, "ccic0_phy_clk", "ccic0_phy_mux", CLK_SET_RATE_PARENT, APMU_CCIC0, 0x24, 0x24, 0x0, 0, &ccic0_lock},
2162bc61da9SChao Xie {PXA910_CLK_CCIC0_SPHY, "ccic0_sphy_clk", "ccic0_sphy_div", CLK_SET_RATE_PARENT, APMU_CCIC0, 0x300, 0x300, 0x0, 0, &ccic0_lock},
2172bc61da9SChao Xie };
2182bc61da9SChao Xie
pxa910_axi_periph_clk_init(struct pxa910_clk_unit * pxa_unit)2192bc61da9SChao Xie static void pxa910_axi_periph_clk_init(struct pxa910_clk_unit *pxa_unit)
2202bc61da9SChao Xie {
2212bc61da9SChao Xie struct mmp_clk_unit *unit = &pxa_unit->unit;
2222bc61da9SChao Xie
2232bc61da9SChao Xie mmp_register_mux_clks(unit, apmu_mux_clks, pxa_unit->apmu_base,
2242bc61da9SChao Xie ARRAY_SIZE(apmu_mux_clks));
2252bc61da9SChao Xie
2262bc61da9SChao Xie mmp_register_div_clks(unit, apmu_div_clks, pxa_unit->apmu_base,
2272bc61da9SChao Xie ARRAY_SIZE(apmu_div_clks));
2282bc61da9SChao Xie
2292bc61da9SChao Xie mmp_register_gate_clks(unit, apmu_gate_clks, pxa_unit->apmu_base,
2302bc61da9SChao Xie ARRAY_SIZE(apmu_gate_clks));
2312bc61da9SChao Xie }
2322bc61da9SChao Xie
pxa910_clk_reset_init(struct device_node * np,struct pxa910_clk_unit * pxa_unit)2332bc61da9SChao Xie static void pxa910_clk_reset_init(struct device_node *np,
2342bc61da9SChao Xie struct pxa910_clk_unit *pxa_unit)
2352bc61da9SChao Xie {
2362bc61da9SChao Xie struct mmp_clk_reset_cell *cells;
2372bc61da9SChao Xie int i, base, nr_resets_apbc, nr_resets_apbcp, nr_resets;
2382bc61da9SChao Xie
2392bc61da9SChao Xie nr_resets_apbc = ARRAY_SIZE(apbc_gate_clks);
2402bc61da9SChao Xie nr_resets_apbcp = ARRAY_SIZE(apbcp_gate_clks);
2412bc61da9SChao Xie nr_resets = nr_resets_apbc + nr_resets_apbcp;
2422bc61da9SChao Xie cells = kcalloc(nr_resets, sizeof(*cells), GFP_KERNEL);
2432bc61da9SChao Xie if (!cells)
2442bc61da9SChao Xie return;
2452bc61da9SChao Xie
2462bc61da9SChao Xie base = 0;
2472bc61da9SChao Xie for (i = 0; i < nr_resets_apbc; i++) {
2482bc61da9SChao Xie cells[base + i].clk_id = apbc_gate_clks[i].id;
2492bc61da9SChao Xie cells[base + i].reg =
2502bc61da9SChao Xie pxa_unit->apbc_base + apbc_gate_clks[i].offset;
2512bc61da9SChao Xie cells[base + i].flags = 0;
2522bc61da9SChao Xie cells[base + i].lock = apbc_gate_clks[i].lock;
2532bc61da9SChao Xie cells[base + i].bits = 0x4;
2542bc61da9SChao Xie }
2552bc61da9SChao Xie
2562bc61da9SChao Xie base = nr_resets_apbc;
2572bc61da9SChao Xie for (i = 0; i < nr_resets_apbcp; i++) {
2582bc61da9SChao Xie cells[base + i].clk_id = apbcp_gate_clks[i].id;
2592bc61da9SChao Xie cells[base + i].reg =
2602bc61da9SChao Xie pxa_unit->apbc_base + apbc_gate_clks[i].offset;
2612bc61da9SChao Xie cells[base + i].flags = 0;
2622bc61da9SChao Xie cells[base + i].lock = apbc_gate_clks[i].lock;
2632bc61da9SChao Xie cells[base + i].bits = 0x4;
2642bc61da9SChao Xie }
2652bc61da9SChao Xie
2662bc61da9SChao Xie mmp_clk_reset_register(np, cells, nr_resets);
2672bc61da9SChao Xie }
2682bc61da9SChao Xie
pxa910_clk_init(struct device_node * np)2692bc61da9SChao Xie static void __init pxa910_clk_init(struct device_node *np)
2702bc61da9SChao Xie {
2712bc61da9SChao Xie struct pxa910_clk_unit *pxa_unit;
2722bc61da9SChao Xie
2732bc61da9SChao Xie pxa_unit = kzalloc(sizeof(*pxa_unit), GFP_KERNEL);
2742bc61da9SChao Xie if (!pxa_unit)
2752bc61da9SChao Xie return;
2762bc61da9SChao Xie
2772bc61da9SChao Xie pxa_unit->mpmu_base = of_iomap(np, 0);
2782bc61da9SChao Xie if (!pxa_unit->mpmu_base) {
2792bc61da9SChao Xie pr_err("failed to map mpmu registers\n");
28019b9f29dSArvind Yadav goto free_memory;
2812bc61da9SChao Xie }
2822bc61da9SChao Xie
2832bc61da9SChao Xie pxa_unit->apmu_base = of_iomap(np, 1);
28410f2bfb0SWei Yongjun if (!pxa_unit->apmu_base) {
2852bc61da9SChao Xie pr_err("failed to map apmu registers\n");
28619b9f29dSArvind Yadav goto unmap_mpmu_region;
2872bc61da9SChao Xie }
2882bc61da9SChao Xie
2892bc61da9SChao Xie pxa_unit->apbc_base = of_iomap(np, 2);
2902bc61da9SChao Xie if (!pxa_unit->apbc_base) {
2912bc61da9SChao Xie pr_err("failed to map apbc registers\n");
29219b9f29dSArvind Yadav goto unmap_apmu_region;
2932bc61da9SChao Xie }
2942bc61da9SChao Xie
2952bc61da9SChao Xie pxa_unit->apbcp_base = of_iomap(np, 3);
29610f2bfb0SWei Yongjun if (!pxa_unit->apbcp_base) {
2972bc61da9SChao Xie pr_err("failed to map apbcp registers\n");
29819b9f29dSArvind Yadav goto unmap_apbc_region;
2992bc61da9SChao Xie }
3002bc61da9SChao Xie
301*3b99cd27SDuje Mihanović mmp_clk_init(np, &pxa_unit->unit, NR_CLKS);
3022bc61da9SChao Xie
3032bc61da9SChao Xie pxa910_pll_init(pxa_unit);
3042bc61da9SChao Xie
3052bc61da9SChao Xie pxa910_apb_periph_clk_init(pxa_unit);
3062bc61da9SChao Xie
3072bc61da9SChao Xie pxa910_axi_periph_clk_init(pxa_unit);
3082bc61da9SChao Xie
3092bc61da9SChao Xie pxa910_clk_reset_init(np, pxa_unit);
31019b9f29dSArvind Yadav
31119b9f29dSArvind Yadav return;
31219b9f29dSArvind Yadav
31319b9f29dSArvind Yadav unmap_apbc_region:
31419b9f29dSArvind Yadav iounmap(pxa_unit->apbc_base);
31519b9f29dSArvind Yadav unmap_apmu_region:
31619b9f29dSArvind Yadav iounmap(pxa_unit->apmu_base);
31719b9f29dSArvind Yadav unmap_mpmu_region:
31819b9f29dSArvind Yadav iounmap(pxa_unit->mpmu_base);
31919b9f29dSArvind Yadav free_memory:
32019b9f29dSArvind Yadav kfree(pxa_unit);
3212bc61da9SChao Xie }
3222bc61da9SChao Xie
3232bc61da9SChao Xie CLK_OF_DECLARE(pxa910_clk, "marvell,pxa910-clock", pxa910_clk_init);
324