13bb16560SThomas Gleixner // SPDX-License-Identifier: GPL-2.0-only
21ec770d9SChao Xie /*
31ec770d9SChao Xie * mmp2 clock framework source file
41ec770d9SChao Xie *
51ec770d9SChao Xie * Copyright (C) 2012 Marvell
61ec770d9SChao Xie * Chao Xie <xiechao.mail@gmail.com>
7ea56ad60SLubomir Rintel * Copyright (C) 2020 Lubomir Rintel <lkundrak@v3.sk>
81ec770d9SChao Xie */
91ec770d9SChao Xie
101ec770d9SChao Xie #include <linux/module.h>
111ec770d9SChao Xie #include <linux/kernel.h>
121ec770d9SChao Xie #include <linux/spinlock.h>
131ec770d9SChao Xie #include <linux/io.h>
141ec770d9SChao Xie #include <linux/delay.h>
151ec770d9SChao Xie #include <linux/err.h>
161ec770d9SChao Xie #include <linux/of_address.h>
17ee4df236SLubomir Rintel #include <linux/clk.h>
181ec770d9SChao Xie
191ec770d9SChao Xie #include <dt-bindings/clock/marvell,mmp2.h>
20ee4df236SLubomir Rintel #include <dt-bindings/power/marvell,mmp2.h>
211ec770d9SChao Xie
221ec770d9SChao Xie #include "clk.h"
231ec770d9SChao Xie #include "reset.h"
241ec770d9SChao Xie
251ec770d9SChao Xie #define APBC_RTC 0x0
261ec770d9SChao Xie #define APBC_TWSI0 0x4
271ec770d9SChao Xie #define APBC_TWSI1 0x8
281ec770d9SChao Xie #define APBC_TWSI2 0xc
291ec770d9SChao Xie #define APBC_TWSI3 0x10
301ec770d9SChao Xie #define APBC_TWSI4 0x7c
311ec770d9SChao Xie #define APBC_TWSI5 0x80
321ec770d9SChao Xie #define APBC_KPC 0x18
3324c65a02SChao Xie #define APBC_TIMER 0x24
341ec770d9SChao Xie #define APBC_UART0 0x2c
351ec770d9SChao Xie #define APBC_UART1 0x30
361ec770d9SChao Xie #define APBC_UART2 0x34
371ec770d9SChao Xie #define APBC_UART3 0x88
381ec770d9SChao Xie #define APBC_GPIO 0x38
391ec770d9SChao Xie #define APBC_PWM0 0x3c
401ec770d9SChao Xie #define APBC_PWM1 0x40
411ec770d9SChao Xie #define APBC_PWM2 0x44
421ec770d9SChao Xie #define APBC_PWM3 0x48
431ec770d9SChao Xie #define APBC_SSP0 0x50
441ec770d9SChao Xie #define APBC_SSP1 0x54
451ec770d9SChao Xie #define APBC_SSP2 0x58
461ec770d9SChao Xie #define APBC_SSP3 0x5c
478c2427b8SLubomir Rintel #define APBC_THERMAL0 0x90
488c2427b8SLubomir Rintel #define APBC_THERMAL1 0x98
498c2427b8SLubomir Rintel #define APBC_THERMAL2 0x9c
508c2427b8SLubomir Rintel #define APBC_THERMAL3 0xa0
511ec770d9SChao Xie #define APMU_SDH0 0x54
521ec770d9SChao Xie #define APMU_SDH1 0x58
531ec770d9SChao Xie #define APMU_SDH2 0xe8
541ec770d9SChao Xie #define APMU_SDH3 0xec
5554198276SLubomir Rintel #define APMU_SDH4 0x15c
561ec770d9SChao Xie #define APMU_USB 0x5c
571ec770d9SChao Xie #define APMU_DISP0 0x4c
581ec770d9SChao Xie #define APMU_DISP1 0x110
591ec770d9SChao Xie #define APMU_CCIC0 0x50
601ec770d9SChao Xie #define APMU_CCIC1 0xf4
61be61795bSLubomir Rintel #define APMU_USBHSIC0 0xf8
62be61795bSLubomir Rintel #define APMU_USBHSIC1 0xfc
63bfa851b6SLubomir Rintel #define APMU_GPU 0xcc
64232a3134SLubomir Rintel #define APMU_AUDIO 0x10c
65ee4df236SLubomir Rintel #define APMU_CAMERA 0x1fc
66ea56ad60SLubomir Rintel
67ea56ad60SLubomir Rintel #define MPMU_FCCR 0x8
68ea56ad60SLubomir Rintel #define MPMU_POSR 0x10
691ec770d9SChao Xie #define MPMU_UART_PLL 0x14
70ea56ad60SLubomir Rintel #define MPMU_PLL2_CR 0x34
7171d8254aSLubomir Rintel #define MPMU_I2S0_PLL 0x40
7271d8254aSLubomir Rintel #define MPMU_I2S1_PLL 0x44
7371d8254aSLubomir Rintel #define MPMU_ACGR 0x1024
74a70812b1SLubomir Rintel /* MMP3 specific below */
75a70812b1SLubomir Rintel #define MPMU_PLL3_CR 0x50
76a70812b1SLubomir Rintel #define MPMU_PLL3_CTRL1 0x58
77a70812b1SLubomir Rintel #define MPMU_PLL1_CTRL 0x5c
78a70812b1SLubomir Rintel #define MPMU_PLL_DIFF_CTRL 0x68
79a70812b1SLubomir Rintel #define MPMU_PLL2_CTRL1 0x414
801ec770d9SChao Xie
81*46c13513SDuje Mihanović #define NR_CLKS 200
82*46c13513SDuje Mihanović
83391bbbd2SLubomir Rintel enum mmp2_clk_model {
84391bbbd2SLubomir Rintel CLK_MODEL_MMP2,
85391bbbd2SLubomir Rintel CLK_MODEL_MMP3,
86391bbbd2SLubomir Rintel };
87391bbbd2SLubomir Rintel
881ec770d9SChao Xie struct mmp2_clk_unit {
891ec770d9SChao Xie struct mmp_clk_unit unit;
90391bbbd2SLubomir Rintel enum mmp2_clk_model model;
91ee4df236SLubomir Rintel struct genpd_onecell_data pd_data;
92ee4df236SLubomir Rintel struct generic_pm_domain *pm_domains[MMP2_NR_POWER_DOMAINS];
931ec770d9SChao Xie void __iomem *mpmu_base;
941ec770d9SChao Xie void __iomem *apmu_base;
951ec770d9SChao Xie void __iomem *apbc_base;
961ec770d9SChao Xie };
971ec770d9SChao Xie
981ec770d9SChao Xie static struct mmp_param_fixed_rate_clk fixed_rate_clks[] = {
99536630ddSStephen Boyd {MMP2_CLK_CLK32, "clk32", NULL, 0, 32768},
100536630ddSStephen Boyd {MMP2_CLK_VCTCXO, "vctcxo", NULL, 0, 26000000},
101536630ddSStephen Boyd {MMP2_CLK_USB_PLL, "usb_pll", NULL, 0, 480000000},
10271d8254aSLubomir Rintel {0, "i2s_pll", NULL, 0, 99666667},
1031ec770d9SChao Xie };
1041ec770d9SChao Xie
105ea56ad60SLubomir Rintel static struct mmp_param_pll_clk pll_clks[] = {
106ea56ad60SLubomir Rintel {MMP2_CLK_PLL1, "pll1", 797330000, MPMU_FCCR, 0x4000, MPMU_POSR, 0},
107ea56ad60SLubomir Rintel {MMP2_CLK_PLL2, "pll2", 0, MPMU_PLL2_CR, 0x0300, MPMU_PLL2_CR, 10},
108ea56ad60SLubomir Rintel };
109ea56ad60SLubomir Rintel
110a70812b1SLubomir Rintel static struct mmp_param_pll_clk mmp3_pll_clks[] = {
111a70812b1SLubomir Rintel {MMP2_CLK_PLL2, "pll1", 797330000, MPMU_FCCR, 0x4000, MPMU_POSR, 0, 26000000, MPMU_PLL1_CTRL, 25},
112a70812b1SLubomir Rintel {MMP2_CLK_PLL2, "pll2", 0, MPMU_PLL2_CR, 0x0300, MPMU_PLL2_CR, 10, 26000000, MPMU_PLL2_CTRL1, 25},
113a70812b1SLubomir Rintel {MMP3_CLK_PLL1_P, "pll1_p", 0, MPMU_PLL_DIFF_CTRL, 0x0010, 0, 0, 797330000, MPMU_PLL_DIFF_CTRL, 0},
114a70812b1SLubomir Rintel {MMP3_CLK_PLL2_P, "pll2_p", 0, MPMU_PLL_DIFF_CTRL, 0x0100, MPMU_PLL2_CR, 10, 26000000, MPMU_PLL_DIFF_CTRL, 5},
115a70812b1SLubomir Rintel {MMP3_CLK_PLL3, "pll3", 0, MPMU_PLL3_CR, 0x0300, MPMU_PLL3_CR, 10, 26000000, MPMU_PLL3_CTRL1, 25},
116a70812b1SLubomir Rintel };
117a70812b1SLubomir Rintel
1181ec770d9SChao Xie static struct mmp_param_fixed_factor_clk fixed_factor_clks[] = {
1191ec770d9SChao Xie {MMP2_CLK_PLL1_2, "pll1_2", "pll1", 1, 2, 0},
1201ec770d9SChao Xie {MMP2_CLK_PLL1_4, "pll1_4", "pll1_2", 1, 2, 0},
1211ec770d9SChao Xie {MMP2_CLK_PLL1_8, "pll1_8", "pll1_4", 1, 2, 0},
1221ec770d9SChao Xie {MMP2_CLK_PLL1_16, "pll1_16", "pll1_8", 1, 2, 0},
1231ec770d9SChao Xie {MMP2_CLK_PLL1_20, "pll1_20", "pll1_4", 1, 5, 0},
1241ec770d9SChao Xie {MMP2_CLK_PLL1_3, "pll1_3", "pll1", 1, 3, 0},
1251ec770d9SChao Xie {MMP2_CLK_PLL1_6, "pll1_6", "pll1_3", 1, 2, 0},
1261ec770d9SChao Xie {MMP2_CLK_PLL1_12, "pll1_12", "pll1_6", 1, 2, 0},
1271ec770d9SChao Xie {MMP2_CLK_PLL2_2, "pll2_2", "pll2", 1, 2, 0},
1281ec770d9SChao Xie {MMP2_CLK_PLL2_4, "pll2_4", "pll2_2", 1, 2, 0},
1291ec770d9SChao Xie {MMP2_CLK_PLL2_8, "pll2_8", "pll2_4", 1, 2, 0},
1301ec770d9SChao Xie {MMP2_CLK_PLL2_16, "pll2_16", "pll2_8", 1, 2, 0},
1311ec770d9SChao Xie {MMP2_CLK_PLL2_3, "pll2_3", "pll2", 1, 3, 0},
1321ec770d9SChao Xie {MMP2_CLK_PLL2_6, "pll2_6", "pll2_3", 1, 2, 0},
1331ec770d9SChao Xie {MMP2_CLK_PLL2_12, "pll2_12", "pll2_6", 1, 2, 0},
1341ec770d9SChao Xie {MMP2_CLK_VCTCXO_2, "vctcxo_2", "vctcxo", 1, 2, 0},
1351ec770d9SChao Xie {MMP2_CLK_VCTCXO_4, "vctcxo_4", "vctcxo_2", 1, 2, 0},
1361ec770d9SChao Xie };
1371ec770d9SChao Xie
1381ec770d9SChao Xie static struct mmp_clk_factor_masks uart_factor_masks = {
1391ec770d9SChao Xie .factor = 2,
1401ec770d9SChao Xie .num_mask = 0x1fff,
1411ec770d9SChao Xie .den_mask = 0x1fff,
1421ec770d9SChao Xie .num_shift = 16,
1431ec770d9SChao Xie .den_shift = 0,
1441ec770d9SChao Xie };
1451ec770d9SChao Xie
1461ec770d9SChao Xie static struct mmp_clk_factor_tbl uart_factor_tbl[] = {
1476644fddfSChao Xie {.num = 8125, .den = 1536}, /*14.745MHZ */
1481ec770d9SChao Xie {.num = 3521, .den = 689}, /*19.23MHZ */
1491ec770d9SChao Xie };
1501ec770d9SChao Xie
15171d8254aSLubomir Rintel static struct mmp_clk_factor_masks i2s_factor_masks = {
15271d8254aSLubomir Rintel .factor = 2,
15371d8254aSLubomir Rintel .num_mask = 0x7fff,
15471d8254aSLubomir Rintel .den_mask = 0x1fff,
15571d8254aSLubomir Rintel .num_shift = 0,
15671d8254aSLubomir Rintel .den_shift = 15,
15771d8254aSLubomir Rintel .enable_mask = 0xd0000000,
15871d8254aSLubomir Rintel };
15971d8254aSLubomir Rintel
16071d8254aSLubomir Rintel static struct mmp_clk_factor_tbl i2s_factor_tbl[] = {
16171d8254aSLubomir Rintel {.num = 24868, .den = 511}, /* 2.0480 MHz */
16271d8254aSLubomir Rintel {.num = 28003, .den = 793}, /* 2.8224 MHz */
16371d8254aSLubomir Rintel {.num = 24941, .den = 1025}, /* 4.0960 MHz */
16471d8254aSLubomir Rintel {.num = 28003, .den = 1586}, /* 5.6448 MHz */
16571d8254aSLubomir Rintel {.num = 31158, .den = 2561}, /* 8.1920 MHz */
16671d8254aSLubomir Rintel {.num = 16288, .den = 1845}, /* 11.2896 MHz */
16771d8254aSLubomir Rintel {.num = 20772, .den = 2561}, /* 12.2880 MHz */
16871d8254aSLubomir Rintel {.num = 8144, .den = 1845}, /* 22.5792 MHz */
16971d8254aSLubomir Rintel {.num = 10386, .den = 2561}, /* 24.5760 MHz */
17071d8254aSLubomir Rintel };
17171d8254aSLubomir Rintel
17271d8254aSLubomir Rintel static DEFINE_SPINLOCK(acgr_lock);
17371d8254aSLubomir Rintel
17471d8254aSLubomir Rintel static struct mmp_param_gate_clk mpmu_gate_clks[] = {
17571d8254aSLubomir Rintel {MMP2_CLK_I2S0, "i2s0_clk", "i2s0_pll", CLK_SET_RATE_PARENT, MPMU_ACGR, 0x200000, 0x200000, 0x0, 0, &acgr_lock},
17671d8254aSLubomir Rintel {MMP2_CLK_I2S1, "i2s1_clk", "i2s1_pll", CLK_SET_RATE_PARENT, MPMU_ACGR, 0x100000, 0x100000, 0x0, 0, &acgr_lock},
17771d8254aSLubomir Rintel };
17871d8254aSLubomir Rintel
mmp2_main_clk_init(struct mmp2_clk_unit * pxa_unit)1792766c198SLubomir Rintel static void mmp2_main_clk_init(struct mmp2_clk_unit *pxa_unit)
1801ec770d9SChao Xie {
1811ec770d9SChao Xie struct clk *clk;
1821ec770d9SChao Xie struct mmp_clk_unit *unit = &pxa_unit->unit;
1831ec770d9SChao Xie
1841ec770d9SChao Xie mmp_register_fixed_rate_clks(unit, fixed_rate_clks,
1851ec770d9SChao Xie ARRAY_SIZE(fixed_rate_clks));
1861ec770d9SChao Xie
187a70812b1SLubomir Rintel if (pxa_unit->model == CLK_MODEL_MMP3) {
188a70812b1SLubomir Rintel mmp_register_pll_clks(unit, mmp3_pll_clks,
189a70812b1SLubomir Rintel pxa_unit->mpmu_base,
190a70812b1SLubomir Rintel ARRAY_SIZE(mmp3_pll_clks));
191a70812b1SLubomir Rintel } else {
192ea56ad60SLubomir Rintel mmp_register_pll_clks(unit, pll_clks,
193ea56ad60SLubomir Rintel pxa_unit->mpmu_base,
194ea56ad60SLubomir Rintel ARRAY_SIZE(pll_clks));
195a70812b1SLubomir Rintel }
196ea56ad60SLubomir Rintel
1971ec770d9SChao Xie mmp_register_fixed_factor_clks(unit, fixed_factor_clks,
1981ec770d9SChao Xie ARRAY_SIZE(fixed_factor_clks));
1991ec770d9SChao Xie
2001ec770d9SChao Xie clk = mmp_clk_register_factor("uart_pll", "pll1_4",
2011ec770d9SChao Xie CLK_SET_RATE_PARENT,
2021ec770d9SChao Xie pxa_unit->mpmu_base + MPMU_UART_PLL,
2031ec770d9SChao Xie &uart_factor_masks, uart_factor_tbl,
2041ec770d9SChao Xie ARRAY_SIZE(uart_factor_tbl), NULL);
2051ec770d9SChao Xie mmp_clk_add(unit, MMP2_CLK_UART_PLL, clk);
20671d8254aSLubomir Rintel
20771d8254aSLubomir Rintel mmp_clk_register_factor("i2s0_pll", "pll1_4",
20871d8254aSLubomir Rintel CLK_SET_RATE_PARENT,
20971d8254aSLubomir Rintel pxa_unit->mpmu_base + MPMU_I2S0_PLL,
21071d8254aSLubomir Rintel &i2s_factor_masks, i2s_factor_tbl,
21171d8254aSLubomir Rintel ARRAY_SIZE(i2s_factor_tbl), NULL);
21271d8254aSLubomir Rintel mmp_clk_register_factor("i2s1_pll", "pll1_4",
21371d8254aSLubomir Rintel CLK_SET_RATE_PARENT,
21471d8254aSLubomir Rintel pxa_unit->mpmu_base + MPMU_I2S1_PLL,
21571d8254aSLubomir Rintel &i2s_factor_masks, i2s_factor_tbl,
21671d8254aSLubomir Rintel ARRAY_SIZE(i2s_factor_tbl), NULL);
21771d8254aSLubomir Rintel
21871d8254aSLubomir Rintel mmp_register_gate_clks(unit, mpmu_gate_clks, pxa_unit->mpmu_base,
21971d8254aSLubomir Rintel ARRAY_SIZE(mpmu_gate_clks));
2201ec770d9SChao Xie }
2211ec770d9SChao Xie
2221ec770d9SChao Xie static DEFINE_SPINLOCK(uart0_lock);
2231ec770d9SChao Xie static DEFINE_SPINLOCK(uart1_lock);
2241ec770d9SChao Xie static DEFINE_SPINLOCK(uart2_lock);
225cb8dbfe8SLubomir Rintel static const char * const uart_parent_names[] = {"uart_pll", "vctcxo"};
2261ec770d9SChao Xie
2271ec770d9SChao Xie static DEFINE_SPINLOCK(ssp0_lock);
2281ec770d9SChao Xie static DEFINE_SPINLOCK(ssp1_lock);
2291ec770d9SChao Xie static DEFINE_SPINLOCK(ssp2_lock);
2301ec770d9SChao Xie static DEFINE_SPINLOCK(ssp3_lock);
231cb8dbfe8SLubomir Rintel static const char * const ssp_parent_names[] = {"vctcxo_4", "vctcxo_2", "vctcxo", "pll1_16"};
2321ec770d9SChao Xie
23324c65a02SChao Xie static DEFINE_SPINLOCK(timer_lock);
234cb8dbfe8SLubomir Rintel static const char * const timer_parent_names[] = {"clk32", "vctcxo_4", "vctcxo_2", "vctcxo"};
23524c65a02SChao Xie
2361ec770d9SChao Xie static DEFINE_SPINLOCK(reset_lock);
2371ec770d9SChao Xie
2381ec770d9SChao Xie static struct mmp_param_mux_clk apbc_mux_clks[] = {
2391ec770d9SChao Xie {0, "uart0_mux", uart_parent_names, ARRAY_SIZE(uart_parent_names), CLK_SET_RATE_PARENT, APBC_UART0, 4, 3, 0, &uart0_lock},
2401ec770d9SChao Xie {0, "uart1_mux", uart_parent_names, ARRAY_SIZE(uart_parent_names), CLK_SET_RATE_PARENT, APBC_UART1, 4, 3, 0, &uart1_lock},
2411ec770d9SChao Xie {0, "uart2_mux", uart_parent_names, ARRAY_SIZE(uart_parent_names), CLK_SET_RATE_PARENT, APBC_UART2, 4, 3, 0, &uart2_lock},
2421ec770d9SChao Xie {0, "uart3_mux", uart_parent_names, ARRAY_SIZE(uart_parent_names), CLK_SET_RATE_PARENT, APBC_UART3, 4, 3, 0, &uart2_lock},
2431ec770d9SChao Xie {0, "ssp0_mux", ssp_parent_names, ARRAY_SIZE(ssp_parent_names), CLK_SET_RATE_PARENT, APBC_SSP0, 4, 3, 0, &ssp0_lock},
2441ec770d9SChao Xie {0, "ssp1_mux", ssp_parent_names, ARRAY_SIZE(ssp_parent_names), CLK_SET_RATE_PARENT, APBC_SSP1, 4, 3, 0, &ssp1_lock},
2451ec770d9SChao Xie {0, "ssp2_mux", ssp_parent_names, ARRAY_SIZE(ssp_parent_names), CLK_SET_RATE_PARENT, APBC_SSP2, 4, 3, 0, &ssp2_lock},
2461ec770d9SChao Xie {0, "ssp3_mux", ssp_parent_names, ARRAY_SIZE(ssp_parent_names), CLK_SET_RATE_PARENT, APBC_SSP3, 4, 3, 0, &ssp3_lock},
24724c65a02SChao Xie {0, "timer_mux", timer_parent_names, ARRAY_SIZE(timer_parent_names), CLK_SET_RATE_PARENT, APBC_TIMER, 4, 3, 0, &timer_lock},
2481ec770d9SChao Xie };
2491ec770d9SChao Xie
2501ec770d9SChao Xie static struct mmp_param_gate_clk apbc_gate_clks[] = {
2511ec770d9SChao Xie {MMP2_CLK_TWSI0, "twsi0_clk", "vctcxo", CLK_SET_RATE_PARENT, APBC_TWSI0, 0x7, 0x3, 0x0, 0, &reset_lock},
2521ec770d9SChao Xie {MMP2_CLK_TWSI1, "twsi1_clk", "vctcxo", CLK_SET_RATE_PARENT, APBC_TWSI1, 0x7, 0x3, 0x0, 0, &reset_lock},
2531ec770d9SChao Xie {MMP2_CLK_TWSI2, "twsi2_clk", "vctcxo", CLK_SET_RATE_PARENT, APBC_TWSI2, 0x7, 0x3, 0x0, 0, &reset_lock},
2541ec770d9SChao Xie {MMP2_CLK_TWSI3, "twsi3_clk", "vctcxo", CLK_SET_RATE_PARENT, APBC_TWSI3, 0x7, 0x3, 0x0, 0, &reset_lock},
2551ec770d9SChao Xie {MMP2_CLK_TWSI4, "twsi4_clk", "vctcxo", CLK_SET_RATE_PARENT, APBC_TWSI4, 0x7, 0x3, 0x0, 0, &reset_lock},
2561ec770d9SChao Xie {MMP2_CLK_TWSI5, "twsi5_clk", "vctcxo", CLK_SET_RATE_PARENT, APBC_TWSI5, 0x7, 0x3, 0x0, 0, &reset_lock},
2571ec770d9SChao Xie {MMP2_CLK_GPIO, "gpio_clk", "vctcxo", CLK_SET_RATE_PARENT, APBC_GPIO, 0x7, 0x3, 0x0, 0, &reset_lock},
2581ec770d9SChao Xie {MMP2_CLK_KPC, "kpc_clk", "clk32", CLK_SET_RATE_PARENT, APBC_KPC, 0x7, 0x3, 0x0, MMP_CLK_GATE_NEED_DELAY, &reset_lock},
2591ec770d9SChao Xie {MMP2_CLK_RTC, "rtc_clk", "clk32", CLK_SET_RATE_PARENT, APBC_RTC, 0x87, 0x83, 0x0, MMP_CLK_GATE_NEED_DELAY, &reset_lock},
2601ec770d9SChao Xie {MMP2_CLK_PWM0, "pwm0_clk", "pll1_48", CLK_SET_RATE_PARENT, APBC_PWM0, 0x7, 0x3, 0x0, 0, &reset_lock},
2611ec770d9SChao Xie {MMP2_CLK_PWM1, "pwm1_clk", "pll1_48", CLK_SET_RATE_PARENT, APBC_PWM1, 0x7, 0x3, 0x0, 0, &reset_lock},
2621ec770d9SChao Xie {MMP2_CLK_PWM2, "pwm2_clk", "pll1_48", CLK_SET_RATE_PARENT, APBC_PWM2, 0x7, 0x3, 0x0, 0, &reset_lock},
2631ec770d9SChao Xie {MMP2_CLK_PWM3, "pwm3_clk", "pll1_48", CLK_SET_RATE_PARENT, APBC_PWM3, 0x7, 0x3, 0x0, 0, &reset_lock},
2641ec770d9SChao Xie /* The gate clocks has mux parent. */
2651ec770d9SChao Xie {MMP2_CLK_UART0, "uart0_clk", "uart0_mux", CLK_SET_RATE_PARENT, APBC_UART0, 0x7, 0x3, 0x0, 0, &uart0_lock},
2661ec770d9SChao Xie {MMP2_CLK_UART1, "uart1_clk", "uart1_mux", CLK_SET_RATE_PARENT, APBC_UART1, 0x7, 0x3, 0x0, 0, &uart1_lock},
2671ec770d9SChao Xie {MMP2_CLK_UART2, "uart2_clk", "uart2_mux", CLK_SET_RATE_PARENT, APBC_UART2, 0x7, 0x3, 0x0, 0, &uart2_lock},
2681ec770d9SChao Xie {MMP2_CLK_UART3, "uart3_clk", "uart3_mux", CLK_SET_RATE_PARENT, APBC_UART3, 0x7, 0x3, 0x0, 0, &uart2_lock},
2691ec770d9SChao Xie {MMP2_CLK_SSP0, "ssp0_clk", "ssp0_mux", CLK_SET_RATE_PARENT, APBC_SSP0, 0x7, 0x3, 0x0, 0, &ssp0_lock},
2701ec770d9SChao Xie {MMP2_CLK_SSP1, "ssp1_clk", "ssp1_mux", CLK_SET_RATE_PARENT, APBC_SSP1, 0x7, 0x3, 0x0, 0, &ssp1_lock},
2711ec770d9SChao Xie {MMP2_CLK_SSP2, "ssp2_clk", "ssp2_mux", CLK_SET_RATE_PARENT, APBC_SSP2, 0x7, 0x3, 0x0, 0, &ssp2_lock},
2721ec770d9SChao Xie {MMP2_CLK_SSP3, "ssp3_clk", "ssp3_mux", CLK_SET_RATE_PARENT, APBC_SSP3, 0x7, 0x3, 0x0, 0, &ssp3_lock},
27324c65a02SChao Xie {MMP2_CLK_TIMER, "timer_clk", "timer_mux", CLK_SET_RATE_PARENT, APBC_TIMER, 0x7, 0x3, 0x0, 0, &timer_lock},
27482d59c38SLubomir Rintel {MMP2_CLK_THERMAL0, "thermal0_clk", "vctcxo", CLK_SET_RATE_PARENT, APBC_THERMAL0, 0x7, 0x3, 0x0, MMP_CLK_GATE_NEED_DELAY, &reset_lock},
27582d59c38SLubomir Rintel };
27682d59c38SLubomir Rintel
27782d59c38SLubomir Rintel static struct mmp_param_gate_clk mmp3_apbc_gate_clks[] = {
27882d59c38SLubomir Rintel {MMP3_CLK_THERMAL1, "thermal1_clk", "vctcxo", CLK_SET_RATE_PARENT, APBC_THERMAL1, 0x7, 0x3, 0x0, MMP_CLK_GATE_NEED_DELAY, &reset_lock},
27982d59c38SLubomir Rintel {MMP3_CLK_THERMAL2, "thermal2_clk", "vctcxo", CLK_SET_RATE_PARENT, APBC_THERMAL2, 0x7, 0x3, 0x0, MMP_CLK_GATE_NEED_DELAY, &reset_lock},
28082d59c38SLubomir Rintel {MMP3_CLK_THERMAL3, "thermal3_clk", "vctcxo", CLK_SET_RATE_PARENT, APBC_THERMAL3, 0x7, 0x3, 0x0, MMP_CLK_GATE_NEED_DELAY, &reset_lock},
2811ec770d9SChao Xie };
2821ec770d9SChao Xie
mmp2_apb_periph_clk_init(struct mmp2_clk_unit * pxa_unit)2831ec770d9SChao Xie static void mmp2_apb_periph_clk_init(struct mmp2_clk_unit *pxa_unit)
2841ec770d9SChao Xie {
2851ec770d9SChao Xie struct mmp_clk_unit *unit = &pxa_unit->unit;
2861ec770d9SChao Xie
2871ec770d9SChao Xie mmp_register_mux_clks(unit, apbc_mux_clks, pxa_unit->apbc_base,
2881ec770d9SChao Xie ARRAY_SIZE(apbc_mux_clks));
2891ec770d9SChao Xie
2901ec770d9SChao Xie mmp_register_gate_clks(unit, apbc_gate_clks, pxa_unit->apbc_base,
2911ec770d9SChao Xie ARRAY_SIZE(apbc_gate_clks));
29282d59c38SLubomir Rintel
29382d59c38SLubomir Rintel if (pxa_unit->model == CLK_MODEL_MMP3) {
29482d59c38SLubomir Rintel mmp_register_gate_clks(unit, mmp3_apbc_gate_clks, pxa_unit->apbc_base,
29582d59c38SLubomir Rintel ARRAY_SIZE(mmp3_apbc_gate_clks));
29682d59c38SLubomir Rintel }
2971ec770d9SChao Xie }
2981ec770d9SChao Xie
2991ec770d9SChao Xie static DEFINE_SPINLOCK(sdh_lock);
300cb8dbfe8SLubomir Rintel static const char * const sdh_parent_names[] = {"pll1_4", "pll2", "usb_pll", "pll1"};
3011ec770d9SChao Xie static struct mmp_clk_mix_config sdh_mix_config = {
3021ec770d9SChao Xie .reg_info = DEFINE_MIX_REG_INFO(4, 10, 2, 8, 32),
3031ec770d9SChao Xie };
3041ec770d9SChao Xie
3051ec770d9SChao Xie static DEFINE_SPINLOCK(usb_lock);
306be61795bSLubomir Rintel static DEFINE_SPINLOCK(usbhsic0_lock);
307be61795bSLubomir Rintel static DEFINE_SPINLOCK(usbhsic1_lock);
3081ec770d9SChao Xie
3091ec770d9SChao Xie static DEFINE_SPINLOCK(disp0_lock);
3101ec770d9SChao Xie static DEFINE_SPINLOCK(disp1_lock);
311cb8dbfe8SLubomir Rintel static const char * const disp_parent_names[] = {"pll1", "pll1_16", "pll2", "vctcxo"};
3121ec770d9SChao Xie
3131ec770d9SChao Xie static DEFINE_SPINLOCK(ccic0_lock);
3141ec770d9SChao Xie static DEFINE_SPINLOCK(ccic1_lock);
315cb8dbfe8SLubomir Rintel static const char * const ccic_parent_names[] = {"pll1_2", "pll1_16", "vctcxo"};
316cb8dbfe8SLubomir Rintel
317bfa851b6SLubomir Rintel static DEFINE_SPINLOCK(gpu_lock);
318bfa851b6SLubomir Rintel static const char * const mmp2_gpu_gc_parent_names[] = {"pll1_2", "pll1_3", "pll2_2", "pll2_3", "pll2", "usb_pll"};
3198a8e164bSJonathan Neuschäfer static const u32 mmp2_gpu_gc_parent_table[] = { 0x0000, 0x0040, 0x0080, 0x00c0, 0x1000, 0x1040 };
320bfa851b6SLubomir Rintel static const char * const mmp2_gpu_bus_parent_names[] = {"pll1_4", "pll2", "pll2_2", "usb_pll"};
3218a8e164bSJonathan Neuschäfer static const u32 mmp2_gpu_bus_parent_table[] = { 0x0000, 0x0020, 0x0030, 0x4020 };
322bfa851b6SLubomir Rintel static const char * const mmp3_gpu_bus_parent_names[] = {"pll1_4", "pll1_6", "pll1_2", "pll2_2"};
323bfa851b6SLubomir Rintel static const char * const mmp3_gpu_gc_parent_names[] = {"pll1", "pll2", "pll1_p", "pll2_p"};
324bfa851b6SLubomir Rintel
325232a3134SLubomir Rintel static DEFINE_SPINLOCK(audio_lock);
326232a3134SLubomir Rintel
3271ec770d9SChao Xie static struct mmp_clk_mix_config ccic0_mix_config = {
3281ec770d9SChao Xie .reg_info = DEFINE_MIX_REG_INFO(4, 17, 2, 6, 32),
3291ec770d9SChao Xie };
3301ec770d9SChao Xie static struct mmp_clk_mix_config ccic1_mix_config = {
3311ec770d9SChao Xie .reg_info = DEFINE_MIX_REG_INFO(4, 16, 2, 6, 32),
3321ec770d9SChao Xie };
3331ec770d9SChao Xie
3341ec770d9SChao Xie static struct mmp_param_mux_clk apmu_mux_clks[] = {
3351ec770d9SChao Xie {MMP2_CLK_DISP0_MUX, "disp0_mux", disp_parent_names, ARRAY_SIZE(disp_parent_names), CLK_SET_RATE_PARENT, APMU_DISP0, 6, 2, 0, &disp0_lock},
3361ec770d9SChao Xie {MMP2_CLK_DISP1_MUX, "disp1_mux", disp_parent_names, ARRAY_SIZE(disp_parent_names), CLK_SET_RATE_PARENT, APMU_DISP1, 6, 2, 0, &disp1_lock},
3371ec770d9SChao Xie };
3381ec770d9SChao Xie
339bfa851b6SLubomir Rintel static struct mmp_param_mux_clk mmp3_apmu_mux_clks[] = {
340bfa851b6SLubomir Rintel {0, "gpu_bus_mux", mmp3_gpu_bus_parent_names, ARRAY_SIZE(mmp3_gpu_bus_parent_names),
341bfa851b6SLubomir Rintel CLK_SET_RATE_PARENT, APMU_GPU, 4, 2, 0, &gpu_lock},
342bfa851b6SLubomir Rintel {0, "gpu_3d_mux", mmp3_gpu_gc_parent_names, ARRAY_SIZE(mmp3_gpu_gc_parent_names),
343bfa851b6SLubomir Rintel CLK_SET_RATE_PARENT, APMU_GPU, 6, 2, 0, &gpu_lock},
344bfa851b6SLubomir Rintel {0, "gpu_2d_mux", mmp3_gpu_gc_parent_names, ARRAY_SIZE(mmp3_gpu_gc_parent_names),
345bfa851b6SLubomir Rintel CLK_SET_RATE_PARENT, APMU_GPU, 12, 2, 0, &gpu_lock},
346bfa851b6SLubomir Rintel };
347bfa851b6SLubomir Rintel
3481ec770d9SChao Xie static struct mmp_param_div_clk apmu_div_clks[] = {
34907c565b4SLubomir Rintel {0, "disp0_div", "disp0_mux", CLK_SET_RATE_PARENT, APMU_DISP0, 8, 4, CLK_DIVIDER_ONE_BASED, &disp0_lock},
3501ec770d9SChao Xie {0, "disp0_sphy_div", "disp0_mux", CLK_SET_RATE_PARENT, APMU_DISP0, 15, 5, 0, &disp0_lock},
35107c565b4SLubomir Rintel {0, "disp1_div", "disp1_mux", CLK_SET_RATE_PARENT, APMU_DISP1, 8, 4, CLK_DIVIDER_ONE_BASED, &disp1_lock},
3521ec770d9SChao Xie {0, "ccic0_sphy_div", "ccic0_mix_clk", CLK_SET_RATE_PARENT, APMU_CCIC0, 10, 5, 0, &ccic0_lock},
3531ec770d9SChao Xie {0, "ccic1_sphy_div", "ccic1_mix_clk", CLK_SET_RATE_PARENT, APMU_CCIC1, 10, 5, 0, &ccic1_lock},
3541ec770d9SChao Xie };
3551ec770d9SChao Xie
356bfa851b6SLubomir Rintel static struct mmp_param_div_clk mmp3_apmu_div_clks[] = {
357bfa851b6SLubomir Rintel {0, "gpu_3d_div", "gpu_3d_mux", CLK_SET_RATE_PARENT, APMU_GPU, 24, 4, 0, &gpu_lock},
358bfa851b6SLubomir Rintel {0, "gpu_2d_div", "gpu_2d_mux", CLK_SET_RATE_PARENT, APMU_GPU, 28, 4, 0, &gpu_lock},
359bfa851b6SLubomir Rintel };
360bfa851b6SLubomir Rintel
3611ec770d9SChao Xie static struct mmp_param_gate_clk apmu_gate_clks[] = {
3621ec770d9SChao Xie {MMP2_CLK_USB, "usb_clk", "usb_pll", 0, APMU_USB, 0x9, 0x9, 0x0, 0, &usb_lock},
363be61795bSLubomir Rintel {MMP2_CLK_USBHSIC0, "usbhsic0_clk", "usb_pll", 0, APMU_USBHSIC0, 0x1b, 0x1b, 0x0, 0, &usbhsic0_lock},
364be61795bSLubomir Rintel {MMP2_CLK_USBHSIC1, "usbhsic1_clk", "usb_pll", 0, APMU_USBHSIC1, 0x1b, 0x1b, 0x0, 0, &usbhsic1_lock},
3651ec770d9SChao Xie /* The gate clocks has mux parent. */
3661ec770d9SChao Xie {MMP2_CLK_SDH0, "sdh0_clk", "sdh_mix_clk", CLK_SET_RATE_PARENT, APMU_SDH0, 0x1b, 0x1b, 0x0, 0, &sdh_lock},
3671ec770d9SChao Xie {MMP2_CLK_SDH1, "sdh1_clk", "sdh_mix_clk", CLK_SET_RATE_PARENT, APMU_SDH1, 0x1b, 0x1b, 0x0, 0, &sdh_lock},
3684917fb90SLubomir Rintel {MMP2_CLK_SDH2, "sdh2_clk", "sdh_mix_clk", CLK_SET_RATE_PARENT, APMU_SDH2, 0x1b, 0x1b, 0x0, 0, &sdh_lock},
3694917fb90SLubomir Rintel {MMP2_CLK_SDH3, "sdh3_clk", "sdh_mix_clk", CLK_SET_RATE_PARENT, APMU_SDH3, 0x1b, 0x1b, 0x0, 0, &sdh_lock},
370de17be99SLubomir Rintel {MMP2_CLK_DISP0, "disp0_clk", "disp0_div", CLK_SET_RATE_PARENT, APMU_DISP0, 0x12, 0x12, 0x0, 0, &disp0_lock},
371de17be99SLubomir Rintel {MMP2_CLK_DISP0_LCDC, "disp0_lcdc_clk", "disp0_mux", CLK_SET_RATE_PARENT, APMU_DISP0, 0x09, 0x09, 0x0, 0, &disp0_lock},
3721ec770d9SChao Xie {MMP2_CLK_DISP0_SPHY, "disp0_sphy_clk", "disp0_sphy_div", CLK_SET_RATE_PARENT, APMU_DISP0, 0x1024, 0x1024, 0x0, 0, &disp0_lock},
3730ea8cbc1SLubomir Rintel {MMP2_CLK_DISP1, "disp1_clk", "disp1_div", CLK_SET_RATE_PARENT, APMU_DISP1, 0x09, 0x09, 0x0, 0, &disp1_lock},
3741ec770d9SChao Xie {MMP2_CLK_CCIC_ARBITER, "ccic_arbiter", "vctcxo", CLK_SET_RATE_PARENT, APMU_CCIC0, 0x1800, 0x1800, 0x0, 0, &ccic0_lock},
3751ec770d9SChao Xie {MMP2_CLK_CCIC0, "ccic0_clk", "ccic0_mix_clk", CLK_SET_RATE_PARENT, APMU_CCIC0, 0x1b, 0x1b, 0x0, 0, &ccic0_lock},
3761ec770d9SChao Xie {MMP2_CLK_CCIC0_PHY, "ccic0_phy_clk", "ccic0_mix_clk", CLK_SET_RATE_PARENT, APMU_CCIC0, 0x24, 0x24, 0x0, 0, &ccic0_lock},
3771ec770d9SChao Xie {MMP2_CLK_CCIC0_SPHY, "ccic0_sphy_clk", "ccic0_sphy_div", CLK_SET_RATE_PARENT, APMU_CCIC0, 0x300, 0x300, 0x0, 0, &ccic0_lock},
3781ec770d9SChao Xie {MMP2_CLK_CCIC1, "ccic1_clk", "ccic1_mix_clk", CLK_SET_RATE_PARENT, APMU_CCIC1, 0x1b, 0x1b, 0x0, 0, &ccic1_lock},
3791ec770d9SChao Xie {MMP2_CLK_CCIC1_PHY, "ccic1_phy_clk", "ccic1_mix_clk", CLK_SET_RATE_PARENT, APMU_CCIC1, 0x24, 0x24, 0x0, 0, &ccic1_lock},
3801ec770d9SChao Xie {MMP2_CLK_CCIC1_SPHY, "ccic1_sphy_clk", "ccic1_sphy_div", CLK_SET_RATE_PARENT, APMU_CCIC1, 0x300, 0x300, 0x0, 0, &ccic1_lock},
381bfa851b6SLubomir Rintel {MMP2_CLK_GPU_BUS, "gpu_bus_clk", "gpu_bus_mux", CLK_SET_RATE_PARENT, APMU_GPU, 0xa, 0xa, 0x0, MMP_CLK_GATE_NEED_DELAY, &gpu_lock},
382232a3134SLubomir Rintel {MMP2_CLK_AUDIO, "audio_clk", "audio_mix_clk", CLK_SET_RATE_PARENT, APMU_AUDIO, 0x12, 0x12, 0x0, 0, &audio_lock},
383bfa851b6SLubomir Rintel };
384bfa851b6SLubomir Rintel
385bfa851b6SLubomir Rintel static struct mmp_param_gate_clk mmp2_apmu_gate_clks[] = {
386bfa851b6SLubomir Rintel {MMP2_CLK_GPU_3D, "gpu_3d_clk", "gpu_3d_mux", CLK_SET_RATE_PARENT, APMU_GPU, 0x5, 0x5, 0x0, MMP_CLK_GATE_NEED_DELAY, &gpu_lock},
387bfa851b6SLubomir Rintel };
388bfa851b6SLubomir Rintel
389bfa851b6SLubomir Rintel static struct mmp_param_gate_clk mmp3_apmu_gate_clks[] = {
39054198276SLubomir Rintel {MMP3_CLK_SDH4, "sdh4_clk", "sdh_mix_clk", CLK_SET_RATE_PARENT, APMU_SDH4, 0x1b, 0x1b, 0x0, 0, &sdh_lock},
391bfa851b6SLubomir Rintel {MMP3_CLK_GPU_3D, "gpu_3d_clk", "gpu_3d_div", CLK_SET_RATE_PARENT, APMU_GPU, 0x5, 0x5, 0x0, MMP_CLK_GATE_NEED_DELAY, &gpu_lock},
392bfa851b6SLubomir Rintel {MMP3_CLK_GPU_2D, "gpu_2d_clk", "gpu_2d_div", CLK_SET_RATE_PARENT, APMU_GPU, 0x1c0000, 0x1c0000, 0x0, MMP_CLK_GATE_NEED_DELAY, &gpu_lock},
3931ec770d9SChao Xie };
3941ec770d9SChao Xie
mmp2_axi_periph_clk_init(struct mmp2_clk_unit * pxa_unit)3951ec770d9SChao Xie static void mmp2_axi_periph_clk_init(struct mmp2_clk_unit *pxa_unit)
3961ec770d9SChao Xie {
3971ec770d9SChao Xie struct clk *clk;
3981ec770d9SChao Xie struct mmp_clk_unit *unit = &pxa_unit->unit;
3991ec770d9SChao Xie
4001ec770d9SChao Xie sdh_mix_config.reg_info.reg_clk_ctrl = pxa_unit->apmu_base + APMU_SDH0;
4011ec770d9SChao Xie clk = mmp_clk_register_mix(NULL, "sdh_mix_clk", sdh_parent_names,
4021ec770d9SChao Xie ARRAY_SIZE(sdh_parent_names),
4031ec770d9SChao Xie CLK_SET_RATE_PARENT,
4041ec770d9SChao Xie &sdh_mix_config, &sdh_lock);
4051ec770d9SChao Xie
4061ec770d9SChao Xie ccic0_mix_config.reg_info.reg_clk_ctrl = pxa_unit->apmu_base + APMU_CCIC0;
4071ec770d9SChao Xie clk = mmp_clk_register_mix(NULL, "ccic0_mix_clk", ccic_parent_names,
4081ec770d9SChao Xie ARRAY_SIZE(ccic_parent_names),
4091ec770d9SChao Xie CLK_SET_RATE_PARENT,
4101ec770d9SChao Xie &ccic0_mix_config, &ccic0_lock);
4111ec770d9SChao Xie mmp_clk_add(unit, MMP2_CLK_CCIC0_MIX, clk);
4121ec770d9SChao Xie
4131ec770d9SChao Xie ccic1_mix_config.reg_info.reg_clk_ctrl = pxa_unit->apmu_base + APMU_CCIC1;
4141ec770d9SChao Xie clk = mmp_clk_register_mix(NULL, "ccic1_mix_clk", ccic_parent_names,
4151ec770d9SChao Xie ARRAY_SIZE(ccic_parent_names),
4161ec770d9SChao Xie CLK_SET_RATE_PARENT,
4171ec770d9SChao Xie &ccic1_mix_config, &ccic1_lock);
4181ec770d9SChao Xie mmp_clk_add(unit, MMP2_CLK_CCIC1_MIX, clk);
4191ec770d9SChao Xie
4201ec770d9SChao Xie mmp_register_mux_clks(unit, apmu_mux_clks, pxa_unit->apmu_base,
4211ec770d9SChao Xie ARRAY_SIZE(apmu_mux_clks));
4221ec770d9SChao Xie
4231ec770d9SChao Xie mmp_register_div_clks(unit, apmu_div_clks, pxa_unit->apmu_base,
4241ec770d9SChao Xie ARRAY_SIZE(apmu_div_clks));
4251ec770d9SChao Xie
4261ec770d9SChao Xie mmp_register_gate_clks(unit, apmu_gate_clks, pxa_unit->apmu_base,
4271ec770d9SChao Xie ARRAY_SIZE(apmu_gate_clks));
428bfa851b6SLubomir Rintel
429bfa851b6SLubomir Rintel if (pxa_unit->model == CLK_MODEL_MMP3) {
430bfa851b6SLubomir Rintel mmp_register_mux_clks(unit, mmp3_apmu_mux_clks, pxa_unit->apmu_base,
431bfa851b6SLubomir Rintel ARRAY_SIZE(mmp3_apmu_mux_clks));
432bfa851b6SLubomir Rintel
433bfa851b6SLubomir Rintel mmp_register_div_clks(unit, mmp3_apmu_div_clks, pxa_unit->apmu_base,
434bfa851b6SLubomir Rintel ARRAY_SIZE(mmp3_apmu_div_clks));
435bfa851b6SLubomir Rintel
436bfa851b6SLubomir Rintel mmp_register_gate_clks(unit, mmp3_apmu_gate_clks, pxa_unit->apmu_base,
437bfa851b6SLubomir Rintel ARRAY_SIZE(mmp3_apmu_gate_clks));
438bfa851b6SLubomir Rintel } else {
439bfa851b6SLubomir Rintel clk_register_mux_table(NULL, "gpu_3d_mux", mmp2_gpu_gc_parent_names,
440bfa851b6SLubomir Rintel ARRAY_SIZE(mmp2_gpu_gc_parent_names),
441bfa851b6SLubomir Rintel CLK_SET_RATE_PARENT,
442bfa851b6SLubomir Rintel pxa_unit->apmu_base + APMU_GPU,
443bfa851b6SLubomir Rintel 0, 0x10c0, 0,
444bfa851b6SLubomir Rintel mmp2_gpu_gc_parent_table, &gpu_lock);
445bfa851b6SLubomir Rintel
446bfa851b6SLubomir Rintel clk_register_mux_table(NULL, "gpu_bus_mux", mmp2_gpu_bus_parent_names,
447bfa851b6SLubomir Rintel ARRAY_SIZE(mmp2_gpu_bus_parent_names),
448bfa851b6SLubomir Rintel CLK_SET_RATE_PARENT,
449bfa851b6SLubomir Rintel pxa_unit->apmu_base + APMU_GPU,
450bfa851b6SLubomir Rintel 0, 0x4030, 0,
451bfa851b6SLubomir Rintel mmp2_gpu_bus_parent_table, &gpu_lock);
452bfa851b6SLubomir Rintel
453bfa851b6SLubomir Rintel mmp_register_gate_clks(unit, mmp2_apmu_gate_clks, pxa_unit->apmu_base,
454bfa851b6SLubomir Rintel ARRAY_SIZE(mmp2_apmu_gate_clks));
455bfa851b6SLubomir Rintel }
4561ec770d9SChao Xie }
4571ec770d9SChao Xie
mmp2_clk_reset_init(struct device_node * np,struct mmp2_clk_unit * pxa_unit)4581ec770d9SChao Xie static void mmp2_clk_reset_init(struct device_node *np,
4591ec770d9SChao Xie struct mmp2_clk_unit *pxa_unit)
4601ec770d9SChao Xie {
4611ec770d9SChao Xie struct mmp_clk_reset_cell *cells;
4621ec770d9SChao Xie int i, nr_resets;
4631ec770d9SChao Xie
4641ec770d9SChao Xie nr_resets = ARRAY_SIZE(apbc_gate_clks);
4651ec770d9SChao Xie cells = kcalloc(nr_resets, sizeof(*cells), GFP_KERNEL);
4661ec770d9SChao Xie if (!cells)
4671ec770d9SChao Xie return;
4681ec770d9SChao Xie
4691ec770d9SChao Xie for (i = 0; i < nr_resets; i++) {
4701ec770d9SChao Xie cells[i].clk_id = apbc_gate_clks[i].id;
4711ec770d9SChao Xie cells[i].reg = pxa_unit->apbc_base + apbc_gate_clks[i].offset;
4721ec770d9SChao Xie cells[i].flags = 0;
4731ec770d9SChao Xie cells[i].lock = apbc_gate_clks[i].lock;
4741ec770d9SChao Xie cells[i].bits = 0x4;
4751ec770d9SChao Xie }
4761ec770d9SChao Xie
4771ec770d9SChao Xie mmp_clk_reset_register(np, cells, nr_resets);
4781ec770d9SChao Xie }
4791ec770d9SChao Xie
mmp2_pm_domain_init(struct device_node * np,struct mmp2_clk_unit * pxa_unit)480ee4df236SLubomir Rintel static void mmp2_pm_domain_init(struct device_node *np,
481ee4df236SLubomir Rintel struct mmp2_clk_unit *pxa_unit)
482ee4df236SLubomir Rintel {
483ee4df236SLubomir Rintel if (pxa_unit->model == CLK_MODEL_MMP3) {
484ee4df236SLubomir Rintel pxa_unit->pm_domains[MMP2_POWER_DOMAIN_GPU]
485ee4df236SLubomir Rintel = mmp_pm_domain_register("gpu",
486ee4df236SLubomir Rintel pxa_unit->apmu_base + APMU_GPU,
487ee4df236SLubomir Rintel 0x0600, 0x40003, 0x18000c, 0, &gpu_lock);
488ee4df236SLubomir Rintel } else {
489ee4df236SLubomir Rintel pxa_unit->pm_domains[MMP2_POWER_DOMAIN_GPU]
490ee4df236SLubomir Rintel = mmp_pm_domain_register("gpu",
491ee4df236SLubomir Rintel pxa_unit->apmu_base + APMU_GPU,
492ee4df236SLubomir Rintel 0x8600, 0x00003, 0x00000c,
493ee4df236SLubomir Rintel MMP_PM_DOMAIN_NO_DISABLE, &gpu_lock);
494ee4df236SLubomir Rintel }
495ee4df236SLubomir Rintel pxa_unit->pd_data.num_domains++;
496ee4df236SLubomir Rintel
497ee4df236SLubomir Rintel pxa_unit->pm_domains[MMP2_POWER_DOMAIN_AUDIO]
498ee4df236SLubomir Rintel = mmp_pm_domain_register("audio",
499ee4df236SLubomir Rintel pxa_unit->apmu_base + APMU_AUDIO,
500ee4df236SLubomir Rintel 0x600, 0x2, 0, 0, &audio_lock);
501ee4df236SLubomir Rintel pxa_unit->pd_data.num_domains++;
502ee4df236SLubomir Rintel
503ee4df236SLubomir Rintel if (pxa_unit->model == CLK_MODEL_MMP3) {
504ee4df236SLubomir Rintel pxa_unit->pm_domains[MMP3_POWER_DOMAIN_CAMERA]
505ee4df236SLubomir Rintel = mmp_pm_domain_register("camera",
506ee4df236SLubomir Rintel pxa_unit->apmu_base + APMU_CAMERA,
507ee4df236SLubomir Rintel 0x600, 0, 0, 0, NULL);
508ee4df236SLubomir Rintel pxa_unit->pd_data.num_domains++;
509ee4df236SLubomir Rintel }
510ee4df236SLubomir Rintel
511ee4df236SLubomir Rintel pxa_unit->pd_data.domains = pxa_unit->pm_domains;
512ee4df236SLubomir Rintel of_genpd_add_provider_onecell(np, &pxa_unit->pd_data);
513ee4df236SLubomir Rintel }
514ee4df236SLubomir Rintel
mmp2_clk_init(struct device_node * np)5151ec770d9SChao Xie static void __init mmp2_clk_init(struct device_node *np)
5161ec770d9SChao Xie {
5171ec770d9SChao Xie struct mmp2_clk_unit *pxa_unit;
5181ec770d9SChao Xie
5191ec770d9SChao Xie pxa_unit = kzalloc(sizeof(*pxa_unit), GFP_KERNEL);
5201ec770d9SChao Xie if (!pxa_unit)
5211ec770d9SChao Xie return;
5221ec770d9SChao Xie
523391bbbd2SLubomir Rintel if (of_device_is_compatible(np, "marvell,mmp3-clock"))
524391bbbd2SLubomir Rintel pxa_unit->model = CLK_MODEL_MMP3;
525391bbbd2SLubomir Rintel else
526391bbbd2SLubomir Rintel pxa_unit->model = CLK_MODEL_MMP2;
527391bbbd2SLubomir Rintel
5281ec770d9SChao Xie pxa_unit->mpmu_base = of_iomap(np, 0);
5291ec770d9SChao Xie if (!pxa_unit->mpmu_base) {
5301ec770d9SChao Xie pr_err("failed to map mpmu registers\n");
53181ba3cc2SArvind Yadav goto free_memory;
5321ec770d9SChao Xie }
5331ec770d9SChao Xie
5341ec770d9SChao Xie pxa_unit->apmu_base = of_iomap(np, 1);
535a29e52a6SWei Yongjun if (!pxa_unit->apmu_base) {
5361ec770d9SChao Xie pr_err("failed to map apmu registers\n");
53781ba3cc2SArvind Yadav goto unmap_mpmu_region;
5381ec770d9SChao Xie }
5391ec770d9SChao Xie
5401ec770d9SChao Xie pxa_unit->apbc_base = of_iomap(np, 2);
5411ec770d9SChao Xie if (!pxa_unit->apbc_base) {
5421ec770d9SChao Xie pr_err("failed to map apbc registers\n");
54381ba3cc2SArvind Yadav goto unmap_apmu_region;
5441ec770d9SChao Xie }
5451ec770d9SChao Xie
546ee4df236SLubomir Rintel mmp2_pm_domain_init(np, pxa_unit);
547ee4df236SLubomir Rintel
548*46c13513SDuje Mihanović mmp_clk_init(np, &pxa_unit->unit, NR_CLKS);
5491ec770d9SChao Xie
5502766c198SLubomir Rintel mmp2_main_clk_init(pxa_unit);
5511ec770d9SChao Xie
5521ec770d9SChao Xie mmp2_apb_periph_clk_init(pxa_unit);
5531ec770d9SChao Xie
5541ec770d9SChao Xie mmp2_axi_periph_clk_init(pxa_unit);
5551ec770d9SChao Xie
5561ec770d9SChao Xie mmp2_clk_reset_init(np, pxa_unit);
55781ba3cc2SArvind Yadav
55881ba3cc2SArvind Yadav return;
55981ba3cc2SArvind Yadav
56081ba3cc2SArvind Yadav unmap_apmu_region:
56181ba3cc2SArvind Yadav iounmap(pxa_unit->apmu_base);
56281ba3cc2SArvind Yadav unmap_mpmu_region:
56381ba3cc2SArvind Yadav iounmap(pxa_unit->mpmu_base);
56481ba3cc2SArvind Yadav free_memory:
56581ba3cc2SArvind Yadav kfree(pxa_unit);
5661ec770d9SChao Xie }
5671ec770d9SChao Xie
5681ec770d9SChao Xie CLK_OF_DECLARE(mmp2_clk, "marvell,mmp2-clock", mmp2_clk_init);
569391bbbd2SLubomir Rintel CLK_OF_DECLARE(mmp3_clk, "marvell,mmp3-clock", mmp2_clk_init);
570