113032709SMatthias Brugger // SPDX-License-Identifier: GPL-2.0-only 213032709SMatthias Brugger /* 313032709SMatthias Brugger * Copyright (c) 2014 MediaTek Inc. 413032709SMatthias Brugger * Author: James Liao <jamesjj.liao@mediatek.com> 513032709SMatthias Brugger */ 613032709SMatthias Brugger 713032709SMatthias Brugger #include <linux/clk-provider.h> 8*a96cbb14SRob Herring #include <linux/mod_devicetable.h> 913032709SMatthias Brugger #include <linux/platform_device.h> 1013032709SMatthias Brugger 1113032709SMatthias Brugger #include "clk-gate.h" 1213032709SMatthias Brugger #include "clk-mtk.h" 1313032709SMatthias Brugger 1413032709SMatthias Brugger #include <dt-bindings/clock/mt8173-clk.h> 1513032709SMatthias Brugger 1613032709SMatthias Brugger static const struct mtk_gate_regs mm0_cg_regs = { 1713032709SMatthias Brugger .set_ofs = 0x0104, 1813032709SMatthias Brugger .clr_ofs = 0x0108, 1913032709SMatthias Brugger .sta_ofs = 0x0100, 2013032709SMatthias Brugger }; 2113032709SMatthias Brugger 2213032709SMatthias Brugger static const struct mtk_gate_regs mm1_cg_regs = { 2313032709SMatthias Brugger .set_ofs = 0x0114, 2413032709SMatthias Brugger .clr_ofs = 0x0118, 2513032709SMatthias Brugger .sta_ofs = 0x0110, 2613032709SMatthias Brugger }; 2713032709SMatthias Brugger 284c85e20bSAngeloGioacchino Del Regno #define GATE_MM0(_id, _name, _parent, _shift) \ 294c85e20bSAngeloGioacchino Del Regno GATE_MTK(_id, _name, _parent, &mm0_cg_regs, _shift, &mtk_clk_gate_ops_setclr) 3013032709SMatthias Brugger 314c85e20bSAngeloGioacchino Del Regno #define GATE_MM1(_id, _name, _parent, _shift) \ 324c85e20bSAngeloGioacchino Del Regno GATE_MTK(_id, _name, _parent, &mm1_cg_regs, _shift, &mtk_clk_gate_ops_setclr) 3313032709SMatthias Brugger 3413032709SMatthias Brugger static const struct mtk_gate mt8173_mm_clks[] = { 3565c10c50SAngeloGioacchino Del Regno GATE_DUMMY(CLK_DUMMY, "mm_dummy"), 3613032709SMatthias Brugger /* MM0 */ 3713032709SMatthias Brugger GATE_MM0(CLK_MM_SMI_COMMON, "mm_smi_common", "mm_sel", 0), 3813032709SMatthias Brugger GATE_MM0(CLK_MM_SMI_LARB0, "mm_smi_larb0", "mm_sel", 1), 3913032709SMatthias Brugger GATE_MM0(CLK_MM_CAM_MDP, "mm_cam_mdp", "mm_sel", 2), 4013032709SMatthias Brugger GATE_MM0(CLK_MM_MDP_RDMA0, "mm_mdp_rdma0", "mm_sel", 3), 4113032709SMatthias Brugger GATE_MM0(CLK_MM_MDP_RDMA1, "mm_mdp_rdma1", "mm_sel", 4), 4213032709SMatthias Brugger GATE_MM0(CLK_MM_MDP_RSZ0, "mm_mdp_rsz0", "mm_sel", 5), 4313032709SMatthias Brugger GATE_MM0(CLK_MM_MDP_RSZ1, "mm_mdp_rsz1", "mm_sel", 6), 4413032709SMatthias Brugger GATE_MM0(CLK_MM_MDP_RSZ2, "mm_mdp_rsz2", "mm_sel", 7), 4513032709SMatthias Brugger GATE_MM0(CLK_MM_MDP_TDSHP0, "mm_mdp_tdshp0", "mm_sel", 8), 4613032709SMatthias Brugger GATE_MM0(CLK_MM_MDP_TDSHP1, "mm_mdp_tdshp1", "mm_sel", 9), 4713032709SMatthias Brugger GATE_MM0(CLK_MM_MDP_WDMA, "mm_mdp_wdma", "mm_sel", 11), 4813032709SMatthias Brugger GATE_MM0(CLK_MM_MDP_WROT0, "mm_mdp_wrot0", "mm_sel", 12), 4913032709SMatthias Brugger GATE_MM0(CLK_MM_MDP_WROT1, "mm_mdp_wrot1", "mm_sel", 13), 5013032709SMatthias Brugger GATE_MM0(CLK_MM_FAKE_ENG, "mm_fake_eng", "mm_sel", 14), 5113032709SMatthias Brugger GATE_MM0(CLK_MM_MUTEX_32K, "mm_mutex_32k", "rtc_sel", 15), 5213032709SMatthias Brugger GATE_MM0(CLK_MM_DISP_OVL0, "mm_disp_ovl0", "mm_sel", 16), 5313032709SMatthias Brugger GATE_MM0(CLK_MM_DISP_OVL1, "mm_disp_ovl1", "mm_sel", 17), 5413032709SMatthias Brugger GATE_MM0(CLK_MM_DISP_RDMA0, "mm_disp_rdma0", "mm_sel", 18), 5513032709SMatthias Brugger GATE_MM0(CLK_MM_DISP_RDMA1, "mm_disp_rdma1", "mm_sel", 19), 5613032709SMatthias Brugger GATE_MM0(CLK_MM_DISP_RDMA2, "mm_disp_rdma2", "mm_sel", 20), 5713032709SMatthias Brugger GATE_MM0(CLK_MM_DISP_WDMA0, "mm_disp_wdma0", "mm_sel", 21), 5813032709SMatthias Brugger GATE_MM0(CLK_MM_DISP_WDMA1, "mm_disp_wdma1", "mm_sel", 22), 5913032709SMatthias Brugger GATE_MM0(CLK_MM_DISP_COLOR0, "mm_disp_color0", "mm_sel", 23), 6013032709SMatthias Brugger GATE_MM0(CLK_MM_DISP_COLOR1, "mm_disp_color1", "mm_sel", 24), 6113032709SMatthias Brugger GATE_MM0(CLK_MM_DISP_AAL, "mm_disp_aal", "mm_sel", 25), 6213032709SMatthias Brugger GATE_MM0(CLK_MM_DISP_GAMMA, "mm_disp_gamma", "mm_sel", 26), 6313032709SMatthias Brugger GATE_MM0(CLK_MM_DISP_UFOE, "mm_disp_ufoe", "mm_sel", 27), 6413032709SMatthias Brugger GATE_MM0(CLK_MM_DISP_SPLIT0, "mm_disp_split0", "mm_sel", 28), 6513032709SMatthias Brugger GATE_MM0(CLK_MM_DISP_SPLIT1, "mm_disp_split1", "mm_sel", 29), 6613032709SMatthias Brugger GATE_MM0(CLK_MM_DISP_MERGE, "mm_disp_merge", "mm_sel", 30), 6713032709SMatthias Brugger GATE_MM0(CLK_MM_DISP_OD, "mm_disp_od", "mm_sel", 31), 6813032709SMatthias Brugger /* MM1 */ 6913032709SMatthias Brugger GATE_MM1(CLK_MM_DISP_PWM0MM, "mm_disp_pwm0mm", "mm_sel", 0), 7013032709SMatthias Brugger GATE_MM1(CLK_MM_DISP_PWM026M, "mm_disp_pwm026m", "pwm_sel", 1), 7113032709SMatthias Brugger GATE_MM1(CLK_MM_DISP_PWM1MM, "mm_disp_pwm1mm", "mm_sel", 2), 7213032709SMatthias Brugger GATE_MM1(CLK_MM_DISP_PWM126M, "mm_disp_pwm126m", "pwm_sel", 3), 7313032709SMatthias Brugger GATE_MM1(CLK_MM_DSI0_ENGINE, "mm_dsi0_engine", "mm_sel", 4), 7413032709SMatthias Brugger GATE_MM1(CLK_MM_DSI0_DIGITAL, "mm_dsi0_digital", "dsi0_dig", 5), 7513032709SMatthias Brugger GATE_MM1(CLK_MM_DSI1_ENGINE, "mm_dsi1_engine", "mm_sel", 6), 7613032709SMatthias Brugger GATE_MM1(CLK_MM_DSI1_DIGITAL, "mm_dsi1_digital", "dsi1_dig", 7), 7713032709SMatthias Brugger GATE_MM1(CLK_MM_DPI_PIXEL, "mm_dpi_pixel", "dpi0_sel", 8), 7813032709SMatthias Brugger GATE_MM1(CLK_MM_DPI_ENGINE, "mm_dpi_engine", "mm_sel", 9), 7913032709SMatthias Brugger GATE_MM1(CLK_MM_DPI1_PIXEL, "mm_dpi1_pixel", "lvds_pxl", 10), 8013032709SMatthias Brugger GATE_MM1(CLK_MM_DPI1_ENGINE, "mm_dpi1_engine", "mm_sel", 11), 8113032709SMatthias Brugger GATE_MM1(CLK_MM_HDMI_PIXEL, "mm_hdmi_pixel", "dpi0_sel", 12), 8213032709SMatthias Brugger GATE_MM1(CLK_MM_HDMI_PLLCK, "mm_hdmi_pllck", "hdmi_sel", 13), 8313032709SMatthias Brugger GATE_MM1(CLK_MM_HDMI_AUDIO, "mm_hdmi_audio", "apll1", 14), 8413032709SMatthias Brugger GATE_MM1(CLK_MM_HDMI_SPDIF, "mm_hdmi_spdif", "apll2", 15), 8513032709SMatthias Brugger GATE_MM1(CLK_MM_LVDS_PIXEL, "mm_lvds_pixel", "lvds_pxl", 16), 8613032709SMatthias Brugger GATE_MM1(CLK_MM_LVDS_CTS, "mm_lvds_cts", "lvds_cts", 17), 8713032709SMatthias Brugger GATE_MM1(CLK_MM_SMI_LARB4, "mm_smi_larb4", "mm_sel", 18), 8813032709SMatthias Brugger GATE_MM1(CLK_MM_HDMI_HDCP, "mm_hdmi_hdcp", "hdcp_sel", 19), 8913032709SMatthias Brugger GATE_MM1(CLK_MM_HDMI_HDCP24M, "mm_hdmi_hdcp24m", "hdcp_24m_sel", 20), 9013032709SMatthias Brugger }; 9113032709SMatthias Brugger 9265c10c50SAngeloGioacchino Del Regno static const struct mtk_clk_desc mm_desc = { 9365c10c50SAngeloGioacchino Del Regno .clks = mt8173_mm_clks, 9465c10c50SAngeloGioacchino Del Regno .num_clks = ARRAY_SIZE(mt8173_mm_clks), 9513032709SMatthias Brugger }; 9613032709SMatthias Brugger 9765c10c50SAngeloGioacchino Del Regno static const struct platform_device_id clk_mt8173_mm_id_table[] = { 9865c10c50SAngeloGioacchino Del Regno { .name = "clk-mt8173-mm", .driver_data = (kernel_ulong_t)&mm_desc }, 9965c10c50SAngeloGioacchino Del Regno { /* sentinel */ } 10013032709SMatthias Brugger }; 10165c9ad77SAngeloGioacchino Del Regno MODULE_DEVICE_TABLE(platform, clk_mt8173_mm_id_table); 10213032709SMatthias Brugger 10313032709SMatthias Brugger static struct platform_driver clk_mt8173_mm_drv = { 10413032709SMatthias Brugger .driver = { 10513032709SMatthias Brugger .name = "clk-mt8173-mm", 10613032709SMatthias Brugger }, 10765c10c50SAngeloGioacchino Del Regno .id_table = clk_mt8173_mm_id_table, 10865c10c50SAngeloGioacchino Del Regno .probe = mtk_clk_pdev_probe, 109b3bc7275SUwe Kleine-König .remove_new = mtk_clk_pdev_remove, 11013032709SMatthias Brugger }; 111164d240dSAngeloGioacchino Del Regno module_platform_driver(clk_mt8173_mm_drv); 1124c02c9afSAngeloGioacchino Del Regno 1134c02c9afSAngeloGioacchino Del Regno MODULE_DESCRIPTION("MediaTek MT8173 MultiMedia clocks driver"); 1144c02c9afSAngeloGioacchino Del Regno MODULE_LICENSE("GPL"); 115