1*813c3b53SDaniel Golle // SPDX-License-Identifier: GPL-2.0 2*813c3b53SDaniel Golle /* 3*813c3b53SDaniel Golle * Copyright (c) 2021 MediaTek Inc. 4*813c3b53SDaniel Golle * Author: Sam Shih <sam.shih@mediatek.com> 5*813c3b53SDaniel Golle * Author: Wenzhen Yu <wenzhen.yu@mediatek.com> 6*813c3b53SDaniel Golle * Author: Jianhui Zhao <zhaojh329@gmail.com> 7*813c3b53SDaniel Golle * Author: Daniel Golle <daniel@makrotopia.org> 8*813c3b53SDaniel Golle */ 9*813c3b53SDaniel Golle 10*813c3b53SDaniel Golle #include <linux/clk-provider.h> 11*813c3b53SDaniel Golle #include <linux/of.h> 12*813c3b53SDaniel Golle #include <linux/of_address.h> 13*813c3b53SDaniel Golle #include <linux/of_device.h> 14*813c3b53SDaniel Golle #include <linux/platform_device.h> 15*813c3b53SDaniel Golle 16*813c3b53SDaniel Golle #include "clk-gate.h" 17*813c3b53SDaniel Golle #include "clk-mtk.h" 18*813c3b53SDaniel Golle #include "clk-mux.h" 19*813c3b53SDaniel Golle #include "clk-pll.h" 20*813c3b53SDaniel Golle 21*813c3b53SDaniel Golle #include <dt-bindings/clock/mediatek,mt7981-clk.h> 22*813c3b53SDaniel Golle #include <linux/clk.h> 23*813c3b53SDaniel Golle 24*813c3b53SDaniel Golle #define MT7981_PLL_FMAX (2500UL * MHZ) 25*813c3b53SDaniel Golle #define CON0_MT7981_RST_BAR BIT(27) 26*813c3b53SDaniel Golle 27*813c3b53SDaniel Golle #define PLL_xtal(_id, _name, _reg, _pwr_reg, _en_mask, _flags, _pcwbits, \ 28*813c3b53SDaniel Golle _pd_reg, _pd_shift, _tuner_reg, _pcw_reg, _pcw_shift, \ 29*813c3b53SDaniel Golle _div_table, _parent_name) \ 30*813c3b53SDaniel Golle { \ 31*813c3b53SDaniel Golle .id = _id, .name = _name, .reg = _reg, .pwr_reg = _pwr_reg, \ 32*813c3b53SDaniel Golle .en_mask = _en_mask, .flags = _flags, \ 33*813c3b53SDaniel Golle .rst_bar_mask = CON0_MT7981_RST_BAR, .fmax = MT7981_PLL_FMAX, \ 34*813c3b53SDaniel Golle .pcwbits = _pcwbits, .pd_reg = _pd_reg, .pd_shift = _pd_shift, \ 35*813c3b53SDaniel Golle .tuner_reg = _tuner_reg, .pcw_reg = _pcw_reg, \ 36*813c3b53SDaniel Golle .pcw_shift = _pcw_shift, .div_table = _div_table, \ 37*813c3b53SDaniel Golle .parent_name = _parent_name, \ 38*813c3b53SDaniel Golle } 39*813c3b53SDaniel Golle 40*813c3b53SDaniel Golle #define PLL(_id, _name, _reg, _pwr_reg, _en_mask, _flags, _pcwbits, _pd_reg, \ 41*813c3b53SDaniel Golle _pd_shift, _tuner_reg, _pcw_reg, _pcw_shift) \ 42*813c3b53SDaniel Golle PLL_xtal(_id, _name, _reg, _pwr_reg, _en_mask, _flags, _pcwbits, \ 43*813c3b53SDaniel Golle _pd_reg, _pd_shift, _tuner_reg, _pcw_reg, _pcw_shift, NULL, \ 44*813c3b53SDaniel Golle "clkxtal") 45*813c3b53SDaniel Golle 46*813c3b53SDaniel Golle static const struct mtk_pll_data plls[] = { 47*813c3b53SDaniel Golle PLL(CLK_APMIXED_ARMPLL, "armpll", 0x0200, 0x020C, 0x00000001, PLL_AO, 48*813c3b53SDaniel Golle 32, 0x0200, 4, 0, 0x0204, 0), 49*813c3b53SDaniel Golle PLL(CLK_APMIXED_NET2PLL, "net2pll", 0x0210, 0x021C, 0x00000001, 0, 32, 50*813c3b53SDaniel Golle 0x0210, 4, 0, 0x0214, 0), 51*813c3b53SDaniel Golle PLL(CLK_APMIXED_MMPLL, "mmpll", 0x0220, 0x022C, 0x00000001, 0, 32, 52*813c3b53SDaniel Golle 0x0220, 4, 0, 0x0224, 0), 53*813c3b53SDaniel Golle PLL(CLK_APMIXED_SGMPLL, "sgmpll", 0x0230, 0x023C, 0x00000001, 0, 32, 54*813c3b53SDaniel Golle 0x0230, 4, 0, 0x0234, 0), 55*813c3b53SDaniel Golle PLL(CLK_APMIXED_WEDMCUPLL, "wedmcupll", 0x0240, 0x024C, 0x00000001, 0, 32, 56*813c3b53SDaniel Golle 0x0240, 4, 0, 0x0244, 0), 57*813c3b53SDaniel Golle PLL(CLK_APMIXED_NET1PLL, "net1pll", 0x0250, 0x025C, 0x00000001, 0, 32, 58*813c3b53SDaniel Golle 0x0250, 4, 0, 0x0254, 0), 59*813c3b53SDaniel Golle PLL(CLK_APMIXED_MPLL, "mpll", 0x0260, 0x0270, 0x00000001, 0, 32, 60*813c3b53SDaniel Golle 0x0260, 4, 0, 0x0264, 0), 61*813c3b53SDaniel Golle PLL(CLK_APMIXED_APLL2, "apll2", 0x0278, 0x0288, 0x00000001, 0, 32, 62*813c3b53SDaniel Golle 0x0278, 4, 0, 0x027C, 0), 63*813c3b53SDaniel Golle }; 64*813c3b53SDaniel Golle 65*813c3b53SDaniel Golle static const struct of_device_id of_match_clk_mt7981_apmixed[] = { 66*813c3b53SDaniel Golle { .compatible = "mediatek,mt7981-apmixedsys", }, 67*813c3b53SDaniel Golle { /* sentinel */ } 68*813c3b53SDaniel Golle }; 69*813c3b53SDaniel Golle 70*813c3b53SDaniel Golle static int clk_mt7981_apmixed_probe(struct platform_device *pdev) 71*813c3b53SDaniel Golle { 72*813c3b53SDaniel Golle struct clk_hw_onecell_data *clk_data; 73*813c3b53SDaniel Golle struct device_node *node = pdev->dev.of_node; 74*813c3b53SDaniel Golle int r; 75*813c3b53SDaniel Golle 76*813c3b53SDaniel Golle clk_data = mtk_alloc_clk_data(ARRAY_SIZE(plls)); 77*813c3b53SDaniel Golle if (!clk_data) 78*813c3b53SDaniel Golle return -ENOMEM; 79*813c3b53SDaniel Golle 80*813c3b53SDaniel Golle mtk_clk_register_plls(node, plls, ARRAY_SIZE(plls), clk_data); 81*813c3b53SDaniel Golle 82*813c3b53SDaniel Golle r = of_clk_add_hw_provider(node, of_clk_hw_onecell_get, clk_data); 83*813c3b53SDaniel Golle if (r) { 84*813c3b53SDaniel Golle pr_err("%s(): could not register clock provider: %d\n", 85*813c3b53SDaniel Golle __func__, r); 86*813c3b53SDaniel Golle goto free_apmixed_data; 87*813c3b53SDaniel Golle } 88*813c3b53SDaniel Golle return r; 89*813c3b53SDaniel Golle 90*813c3b53SDaniel Golle free_apmixed_data: 91*813c3b53SDaniel Golle mtk_free_clk_data(clk_data); 92*813c3b53SDaniel Golle return r; 93*813c3b53SDaniel Golle } 94*813c3b53SDaniel Golle 95*813c3b53SDaniel Golle static struct platform_driver clk_mt7981_apmixed_drv = { 96*813c3b53SDaniel Golle .probe = clk_mt7981_apmixed_probe, 97*813c3b53SDaniel Golle .driver = { 98*813c3b53SDaniel Golle .name = "clk-mt7981-apmixed", 99*813c3b53SDaniel Golle .of_match_table = of_match_clk_mt7981_apmixed, 100*813c3b53SDaniel Golle }, 101*813c3b53SDaniel Golle }; 102*813c3b53SDaniel Golle builtin_platform_driver(clk_mt7981_apmixed_drv); 103