xref: /openbmc/linux/drivers/clk/mediatek/clk-mt6779-mm.c (revision 1ac731c529cd4d6adbce134754b51ff7d822b145)
1710774e0Smtk01761 // SPDX-License-Identifier: GPL-2.0
2710774e0Smtk01761 /*
3710774e0Smtk01761  * Copyright (c) 2019 MediaTek Inc.
4710774e0Smtk01761  * Author: Wendell Lin <wendell.lin@mediatek.com>
5710774e0Smtk01761  */
6710774e0Smtk01761 
7f09b9460SMiles Chen #include <linux/module.h>
8710774e0Smtk01761 #include <linux/clk-provider.h>
9710774e0Smtk01761 #include <linux/platform_device.h>
10710774e0Smtk01761 #include <dt-bindings/clock/mt6779-clk.h>
11710774e0Smtk01761 
12710774e0Smtk01761 #include "clk-mtk.h"
13710774e0Smtk01761 #include "clk-gate.h"
14710774e0Smtk01761 
15710774e0Smtk01761 static const struct mtk_gate_regs mm0_cg_regs = {
16710774e0Smtk01761 	.set_ofs = 0x0104,
17710774e0Smtk01761 	.clr_ofs = 0x0108,
18710774e0Smtk01761 	.sta_ofs = 0x0100,
19710774e0Smtk01761 };
20710774e0Smtk01761 
21710774e0Smtk01761 static const struct mtk_gate_regs mm1_cg_regs = {
22710774e0Smtk01761 	.set_ofs = 0x0114,
23710774e0Smtk01761 	.clr_ofs = 0x0118,
24710774e0Smtk01761 	.sta_ofs = 0x0110,
25710774e0Smtk01761 };
26710774e0Smtk01761 
27710774e0Smtk01761 #define GATE_MM0(_id, _name, _parent, _shift)			\
28710774e0Smtk01761 	GATE_MTK(_id, _name, _parent, &mm0_cg_regs, _shift,	\
29710774e0Smtk01761 		&mtk_clk_gate_ops_setclr)
30710774e0Smtk01761 #define GATE_MM1(_id, _name, _parent, _shift)			\
31710774e0Smtk01761 	GATE_MTK(_id, _name, _parent, &mm1_cg_regs, _shift,	\
32710774e0Smtk01761 		&mtk_clk_gate_ops_setclr)
33710774e0Smtk01761 
34710774e0Smtk01761 static const struct mtk_gate mm_clks[] = {
35710774e0Smtk01761 	/* MM0 */
36710774e0Smtk01761 	GATE_MM0(CLK_MM_SMI_COMMON, "mm_smi_common", "mm_sel", 0),
37710774e0Smtk01761 	GATE_MM0(CLK_MM_SMI_LARB0, "mm_smi_larb0", "mm_sel", 1),
38710774e0Smtk01761 	GATE_MM0(CLK_MM_SMI_LARB1, "mm_smi_larb1", "mm_sel", 2),
39710774e0Smtk01761 	GATE_MM0(CLK_MM_GALS_COMM0, "mm_gals_comm0", "mm_sel", 3),
40710774e0Smtk01761 	GATE_MM0(CLK_MM_GALS_COMM1, "mm_gals_comm1", "mm_sel", 4),
41710774e0Smtk01761 	GATE_MM0(CLK_MM_GALS_CCU2MM, "mm_gals_ccu2mm", "mm_sel", 5),
42710774e0Smtk01761 	GATE_MM0(CLK_MM_GALS_IPU12MM, "mm_gals_ipu12mm", "mm_sel", 6),
43710774e0Smtk01761 	GATE_MM0(CLK_MM_GALS_IMG2MM, "mm_gals_img2mm", "mm_sel", 7),
44710774e0Smtk01761 	GATE_MM0(CLK_MM_GALS_CAM2MM, "mm_gals_cam2mm", "mm_sel", 8),
45710774e0Smtk01761 	GATE_MM0(CLK_MM_GALS_IPU2MM, "mm_gals_ipu2mm", "mm_sel", 9),
46710774e0Smtk01761 	GATE_MM0(CLK_MM_MDP_DL_TXCK, "mm_mdp_dl_txck", "mm_sel", 10),
47710774e0Smtk01761 	GATE_MM0(CLK_MM_IPU_DL_TXCK, "mm_ipu_dl_txck", "mm_sel", 11),
48710774e0Smtk01761 	GATE_MM0(CLK_MM_MDP_RDMA0, "mm_mdp_rdma0", "mm_sel", 12),
49710774e0Smtk01761 	GATE_MM0(CLK_MM_MDP_RDMA1, "mm_mdp_rdma1", "mm_sel", 13),
50710774e0Smtk01761 	GATE_MM0(CLK_MM_MDP_RSZ0, "mm_mdp_rsz0", "mm_sel", 14),
51710774e0Smtk01761 	GATE_MM0(CLK_MM_MDP_RSZ1, "mm_mdp_rsz1", "mm_sel", 15),
52710774e0Smtk01761 	GATE_MM0(CLK_MM_MDP_TDSHP, "mm_mdp_tdshp", "mm_sel", 16),
53710774e0Smtk01761 	GATE_MM0(CLK_MM_MDP_WROT0, "mm_mdp_wrot0", "mm_sel", 17),
54710774e0Smtk01761 	GATE_MM0(CLK_MM_MDP_WROT1, "mm_mdp_wrot1", "mm_sel", 18),
55710774e0Smtk01761 	GATE_MM0(CLK_MM_FAKE_ENG, "mm_fake_eng", "mm_sel", 19),
56710774e0Smtk01761 	GATE_MM0(CLK_MM_DISP_OVL0, "mm_disp_ovl0", "mm_sel", 20),
57710774e0Smtk01761 	GATE_MM0(CLK_MM_DISP_OVL0_2L, "mm_disp_ovl0_2l", "mm_sel", 21),
58710774e0Smtk01761 	GATE_MM0(CLK_MM_DISP_OVL1_2L, "mm_disp_ovl1_2l", "mm_sel", 22),
59710774e0Smtk01761 	GATE_MM0(CLK_MM_DISP_RDMA0, "mm_disp_rdma0", "mm_sel", 23),
60710774e0Smtk01761 	GATE_MM0(CLK_MM_DISP_RDMA1, "mm_disp_rdma1", "mm_sel", 24),
61710774e0Smtk01761 	GATE_MM0(CLK_MM_DISP_WDMA0, "mm_disp_wdma0", "mm_sel", 25),
62710774e0Smtk01761 	GATE_MM0(CLK_MM_DISP_COLOR0, "mm_disp_color0", "mm_sel", 26),
63710774e0Smtk01761 	GATE_MM0(CLK_MM_DISP_CCORR0, "mm_disp_ccorr0", "mm_sel", 27),
64710774e0Smtk01761 	GATE_MM0(CLK_MM_DISP_AAL0, "mm_disp_aal0", "mm_sel", 28),
65710774e0Smtk01761 	GATE_MM0(CLK_MM_DISP_GAMMA0, "mm_disp_gamma0", "mm_sel", 29),
66710774e0Smtk01761 	GATE_MM0(CLK_MM_DISP_DITHER0, "mm_disp_dither0", "mm_sel", 30),
67710774e0Smtk01761 	GATE_MM0(CLK_MM_DISP_SPLIT, "mm_disp_split", "mm_sel", 31),
68710774e0Smtk01761 	/* MM1 */
69710774e0Smtk01761 	GATE_MM1(CLK_MM_DSI0_MM_CK, "mm_dsi0_mmck", "mm_sel", 0),
70710774e0Smtk01761 	GATE_MM1(CLK_MM_DSI0_IF_CK, "mm_dsi0_ifck", "mm_sel", 1),
71710774e0Smtk01761 	GATE_MM1(CLK_MM_DPI_MM_CK, "mm_dpi_mmck", "mm_sel", 2),
72710774e0Smtk01761 	GATE_MM1(CLK_MM_DPI_IF_CK, "mm_dpi_ifck", "dpi0_sel", 3),
73710774e0Smtk01761 	GATE_MM1(CLK_MM_FAKE_ENG2, "mm_fake_eng2", "mm_sel", 4),
74710774e0Smtk01761 	GATE_MM1(CLK_MM_MDP_DL_RX_CK, "mm_mdp_dl_rxck", "mm_sel", 5),
75710774e0Smtk01761 	GATE_MM1(CLK_MM_IPU_DL_RX_CK, "mm_ipu_dl_rxck", "mm_sel", 6),
76710774e0Smtk01761 	GATE_MM1(CLK_MM_26M, "mm_26m", "f_f26m_ck", 7),
77710774e0Smtk01761 	GATE_MM1(CLK_MM_MM_R2Y, "mm_mmsys_r2y", "mm_sel", 8),
78710774e0Smtk01761 	GATE_MM1(CLK_MM_DISP_RSZ, "mm_disp_rsz", "mm_sel", 9),
79710774e0Smtk01761 	GATE_MM1(CLK_MM_MDP_AAL, "mm_mdp_aal", "mm_sel", 10),
80710774e0Smtk01761 	GATE_MM1(CLK_MM_MDP_HDR, "mm_mdp_hdr", "mm_sel", 11),
81710774e0Smtk01761 	GATE_MM1(CLK_MM_DBI_MM_CK, "mm_dbi_mmck", "mm_sel", 12),
82710774e0Smtk01761 	GATE_MM1(CLK_MM_DBI_IF_CK, "mm_dbi_ifck", "dpi0_sel", 13),
83710774e0Smtk01761 	GATE_MM1(CLK_MM_DISP_POSTMASK0, "mm_disp_pm0", "mm_sel", 14),
84710774e0Smtk01761 	GATE_MM1(CLK_MM_DISP_HRT_BW, "mm_disp_hrt_bw", "mm_sel", 15),
85710774e0Smtk01761 	GATE_MM1(CLK_MM_DISP_OVL_FBDC, "mm_disp_ovl_fbdc", "mm_sel", 16),
86710774e0Smtk01761 };
87710774e0Smtk01761 
8865c10c50SAngeloGioacchino Del Regno static const struct mtk_clk_desc mm_desc = {
8965c10c50SAngeloGioacchino Del Regno 	.clks = mm_clks,
9065c10c50SAngeloGioacchino Del Regno 	.num_clks = ARRAY_SIZE(mm_clks),
9165c10c50SAngeloGioacchino Del Regno };
92710774e0Smtk01761 
9365c10c50SAngeloGioacchino Del Regno static const struct platform_device_id clk_mt6779_mm_id_table[] = {
9465c10c50SAngeloGioacchino Del Regno 	{ .name = "clk-mt6779-mm", .driver_data = (kernel_ulong_t)&mm_desc },
9565c10c50SAngeloGioacchino Del Regno 	{ /* sentinel */ }
9665c10c50SAngeloGioacchino Del Regno };
97*65c9ad77SAngeloGioacchino Del Regno MODULE_DEVICE_TABLE(platform, clk_mt6779_mm_id_table);
98710774e0Smtk01761 
99710774e0Smtk01761 static struct platform_driver clk_mt6779_mm_drv = {
10065c10c50SAngeloGioacchino Del Regno 	.probe = mtk_clk_pdev_probe,
10165c10c50SAngeloGioacchino Del Regno 	.remove_new = mtk_clk_pdev_remove,
102710774e0Smtk01761 	.driver = {
103710774e0Smtk01761 		.name = "clk-mt6779-mm",
104710774e0Smtk01761 	},
10565c10c50SAngeloGioacchino Del Regno 	.id_table = clk_mt6779_mm_id_table,
106710774e0Smtk01761 };
107710774e0Smtk01761 
108f09b9460SMiles Chen module_platform_driver(clk_mt6779_mm_drv);
109f09b9460SMiles Chen MODULE_LICENSE("GPL");
110