11802d0beSThomas Gleixner // SPDX-License-Identifier: GPL-2.0-only
2e9862118SShunli Wang /*
3e9862118SShunli Wang * Copyright (c) 2014 MediaTek Inc.
4e9862118SShunli Wang * Author: Shunli Wang <shunli.wang@mediatek.com>
5e9862118SShunli Wang */
6e9862118SShunli Wang
7e9862118SShunli Wang #include <linux/clk-provider.h>
8a96cbb14SRob Herring #include <linux/mod_devicetable.h>
9e9862118SShunli Wang #include <linux/platform_device.h>
10e9862118SShunli Wang
1143ed50eeSSean Wang #include "clk-cpumux.h"
1239691fb6SChen-Yu Tsai #include "clk-gate.h"
1339691fb6SChen-Yu Tsai #include "clk-mtk.h"
1439691fb6SChen-Yu Tsai #include "clk-pll.h"
15e9862118SShunli Wang
16e9862118SShunli Wang #include <dt-bindings/clock/mt2701-clk.h>
17e9862118SShunli Wang
18e9862118SShunli Wang /*
19e9862118SShunli Wang * For some clocks, we don't care what their actual rates are. And these
20e9862118SShunli Wang * clocks may change their rate on different products or different scenarios.
21e9862118SShunli Wang * So we model these clocks' rate as 0, to denote it's not an actual rate.
22e9862118SShunli Wang */
23e9862118SShunli Wang #define DUMMY_RATE 0
24e9862118SShunli Wang
25e9862118SShunli Wang static DEFINE_SPINLOCK(mt2701_clk_lock);
26e9862118SShunli Wang
27e9862118SShunli Wang static const struct mtk_fixed_clk top_fixed_clks[] = {
28e9862118SShunli Wang FIXED_CLK(CLK_TOP_DPI, "dpi_ck", "clk26m",
29e9862118SShunli Wang 108 * MHZ),
30e9862118SShunli Wang FIXED_CLK(CLK_TOP_DMPLL, "dmpll_ck", "clk26m",
31e9862118SShunli Wang 400 * MHZ),
32e9862118SShunli Wang FIXED_CLK(CLK_TOP_VENCPLL, "vencpll_ck", "clk26m",
33e9862118SShunli Wang 295750000),
34e9862118SShunli Wang FIXED_CLK(CLK_TOP_HDMI_0_PIX340M, "hdmi_0_pix340m", "clk26m",
35e9862118SShunli Wang 340 * MHZ),
36e9862118SShunli Wang FIXED_CLK(CLK_TOP_HDMI_0_DEEP340M, "hdmi_0_deep340m", "clk26m",
37e9862118SShunli Wang 340 * MHZ),
38e9862118SShunli Wang FIXED_CLK(CLK_TOP_HDMI_0_PLL340M, "hdmi_0_pll340m", "clk26m",
39e9862118SShunli Wang 340 * MHZ),
40e9862118SShunli Wang FIXED_CLK(CLK_TOP_HADDS2_FB, "hadds2_fbclk", "clk26m",
41e9862118SShunli Wang 27 * MHZ),
42e9862118SShunli Wang FIXED_CLK(CLK_TOP_WBG_DIG_416M, "wbg_dig_ck_416m", "clk26m",
43e9862118SShunli Wang 416 * MHZ),
44e9862118SShunli Wang FIXED_CLK(CLK_TOP_DSI0_LNTC_DSI, "dsi0_lntc_dsi", "clk26m",
45e9862118SShunli Wang 143 * MHZ),
46e9862118SShunli Wang FIXED_CLK(CLK_TOP_HDMI_SCL_RX, "hdmi_scl_rx", "clk26m",
47e9862118SShunli Wang 27 * MHZ),
48e9862118SShunli Wang FIXED_CLK(CLK_TOP_AUD_EXT1, "aud_ext1", "clk26m",
49e9862118SShunli Wang DUMMY_RATE),
50e9862118SShunli Wang FIXED_CLK(CLK_TOP_AUD_EXT2, "aud_ext2", "clk26m",
51e9862118SShunli Wang DUMMY_RATE),
52e9862118SShunli Wang FIXED_CLK(CLK_TOP_NFI1X_PAD, "nfi1x_pad", "clk26m",
53e9862118SShunli Wang DUMMY_RATE),
54e9862118SShunli Wang };
55e9862118SShunli Wang
56e9862118SShunli Wang static const struct mtk_fixed_factor top_fixed_divs[] = {
57e9862118SShunli Wang FACTOR(CLK_TOP_SYSPLL, "syspll_ck", "mainpll", 1, 1),
58e9862118SShunli Wang FACTOR(CLK_TOP_SYSPLL_D2, "syspll_d2", "mainpll", 1, 2),
59e9862118SShunli Wang FACTOR(CLK_TOP_SYSPLL_D3, "syspll_d3", "mainpll", 1, 3),
60e9862118SShunli Wang FACTOR(CLK_TOP_SYSPLL_D5, "syspll_d5", "mainpll", 1, 5),
61e9862118SShunli Wang FACTOR(CLK_TOP_SYSPLL_D7, "syspll_d7", "mainpll", 1, 7),
62e9862118SShunli Wang FACTOR(CLK_TOP_SYSPLL1_D2, "syspll1_d2", "syspll_d2", 1, 2),
63e9862118SShunli Wang FACTOR(CLK_TOP_SYSPLL1_D4, "syspll1_d4", "syspll_d2", 1, 4),
64e9862118SShunli Wang FACTOR(CLK_TOP_SYSPLL1_D8, "syspll1_d8", "syspll_d2", 1, 8),
65e9862118SShunli Wang FACTOR(CLK_TOP_SYSPLL1_D16, "syspll1_d16", "syspll_d2", 1, 16),
66e9862118SShunli Wang FACTOR(CLK_TOP_SYSPLL2_D2, "syspll2_d2", "syspll_d3", 1, 2),
67e9862118SShunli Wang FACTOR(CLK_TOP_SYSPLL2_D4, "syspll2_d4", "syspll_d3", 1, 4),
68e9862118SShunli Wang FACTOR(CLK_TOP_SYSPLL2_D8, "syspll2_d8", "syspll_d3", 1, 8),
69e9862118SShunli Wang FACTOR(CLK_TOP_SYSPLL3_D2, "syspll3_d2", "syspll_d5", 1, 2),
70e9862118SShunli Wang FACTOR(CLK_TOP_SYSPLL3_D4, "syspll3_d4", "syspll_d5", 1, 4),
71e9862118SShunli Wang FACTOR(CLK_TOP_SYSPLL4_D2, "syspll4_d2", "syspll_d7", 1, 2),
72e9862118SShunli Wang FACTOR(CLK_TOP_SYSPLL4_D4, "syspll4_d4", "syspll_d7", 1, 4),
73e9862118SShunli Wang
74e9862118SShunli Wang FACTOR(CLK_TOP_UNIVPLL, "univpll_ck", "univpll", 1, 1),
75e9862118SShunli Wang FACTOR(CLK_TOP_UNIVPLL_D2, "univpll_d2", "univpll", 1, 2),
76e9862118SShunli Wang FACTOR(CLK_TOP_UNIVPLL_D3, "univpll_d3", "univpll", 1, 3),
77e9862118SShunli Wang FACTOR(CLK_TOP_UNIVPLL_D5, "univpll_d5", "univpll", 1, 5),
78e9862118SShunli Wang FACTOR(CLK_TOP_UNIVPLL_D7, "univpll_d7", "univpll", 1, 7),
79e9862118SShunli Wang FACTOR(CLK_TOP_UNIVPLL_D26, "univpll_d26", "univpll", 1, 26),
80e9862118SShunli Wang FACTOR(CLK_TOP_UNIVPLL_D52, "univpll_d52", "univpll", 1, 52),
81e9862118SShunli Wang FACTOR(CLK_TOP_UNIVPLL_D108, "univpll_d108", "univpll", 1, 108),
82e9862118SShunli Wang FACTOR(CLK_TOP_USB_PHY48M, "usb_phy48m_ck", "univpll", 1, 26),
83e9862118SShunli Wang FACTOR(CLK_TOP_UNIVPLL1_D2, "univpll1_d2", "univpll_d2", 1, 2),
84e9862118SShunli Wang FACTOR(CLK_TOP_UNIVPLL1_D4, "univpll1_d4", "univpll_d2", 1, 4),
85e9862118SShunli Wang FACTOR(CLK_TOP_UNIVPLL1_D8, "univpll1_d8", "univpll_d2", 1, 8),
86e9862118SShunli Wang FACTOR(CLK_TOP_8BDAC, "8bdac_ck", "univpll_d2", 1, 1),
87e9862118SShunli Wang FACTOR(CLK_TOP_UNIVPLL2_D2, "univpll2_d2", "univpll_d3", 1, 2),
88e9862118SShunli Wang FACTOR(CLK_TOP_UNIVPLL2_D4, "univpll2_d4", "univpll_d3", 1, 4),
89e9862118SShunli Wang FACTOR(CLK_TOP_UNIVPLL2_D8, "univpll2_d8", "univpll_d3", 1, 8),
90e9862118SShunli Wang FACTOR(CLK_TOP_UNIVPLL2_D16, "univpll2_d16", "univpll_d3", 1, 16),
91e9862118SShunli Wang FACTOR(CLK_TOP_UNIVPLL2_D32, "univpll2_d32", "univpll_d3", 1, 32),
92e9862118SShunli Wang FACTOR(CLK_TOP_UNIVPLL3_D2, "univpll3_d2", "univpll_d5", 1, 2),
93e9862118SShunli Wang FACTOR(CLK_TOP_UNIVPLL3_D4, "univpll3_d4", "univpll_d5", 1, 4),
94e9862118SShunli Wang FACTOR(CLK_TOP_UNIVPLL3_D8, "univpll3_d8", "univpll_d5", 1, 8),
95e9862118SShunli Wang
96e9862118SShunli Wang FACTOR(CLK_TOP_MSDCPLL, "msdcpll_ck", "msdcpll", 1, 1),
97e9862118SShunli Wang FACTOR(CLK_TOP_MSDCPLL_D2, "msdcpll_d2", "msdcpll", 1, 2),
98e9862118SShunli Wang FACTOR(CLK_TOP_MSDCPLL_D4, "msdcpll_d4", "msdcpll", 1, 4),
99e9862118SShunli Wang FACTOR(CLK_TOP_MSDCPLL_D8, "msdcpll_d8", "msdcpll", 1, 8),
100e9862118SShunli Wang
101e9862118SShunli Wang FACTOR(CLK_TOP_MMPLL, "mmpll_ck", "mmpll", 1, 1),
102e9862118SShunli Wang FACTOR(CLK_TOP_MMPLL_D2, "mmpll_d2", "mmpll", 1, 2),
103e9862118SShunli Wang
104e9862118SShunli Wang FACTOR(CLK_TOP_DMPLL_D2, "dmpll_d2", "dmpll_ck", 1, 2),
105e9862118SShunli Wang FACTOR(CLK_TOP_DMPLL_D4, "dmpll_d4", "dmpll_ck", 1, 4),
106e9862118SShunli Wang FACTOR(CLK_TOP_DMPLL_X2, "dmpll_x2", "dmpll_ck", 1, 1),
107e9862118SShunli Wang
108e9862118SShunli Wang FACTOR(CLK_TOP_TVDPLL, "tvdpll_ck", "tvdpll", 1, 1),
109e9862118SShunli Wang FACTOR(CLK_TOP_TVDPLL_D2, "tvdpll_d2", "tvdpll", 1, 2),
110e9862118SShunli Wang FACTOR(CLK_TOP_TVDPLL_D4, "tvdpll_d4", "tvdpll", 1, 4),
111e9862118SShunli Wang
112e9862118SShunli Wang FACTOR(CLK_TOP_VDECPLL, "vdecpll_ck", "vdecpll", 1, 1),
113e9862118SShunli Wang FACTOR(CLK_TOP_TVD2PLL, "tvd2pll_ck", "tvd2pll", 1, 1),
114e9862118SShunli Wang FACTOR(CLK_TOP_TVD2PLL_D2, "tvd2pll_d2", "tvd2pll", 1, 2),
115e9862118SShunli Wang
116e9862118SShunli Wang FACTOR(CLK_TOP_MIPIPLL, "mipipll", "dpi_ck", 1, 1),
117e9862118SShunli Wang FACTOR(CLK_TOP_MIPIPLL_D2, "mipipll_d2", "dpi_ck", 1, 2),
118e9862118SShunli Wang FACTOR(CLK_TOP_MIPIPLL_D4, "mipipll_d4", "dpi_ck", 1, 4),
119e9862118SShunli Wang
120e9862118SShunli Wang FACTOR(CLK_TOP_HDMIPLL, "hdmipll_ck", "hdmitx_dig_cts", 1, 1),
121e9862118SShunli Wang FACTOR(CLK_TOP_HDMIPLL_D2, "hdmipll_d2", "hdmitx_dig_cts", 1, 2),
122e9862118SShunli Wang FACTOR(CLK_TOP_HDMIPLL_D3, "hdmipll_d3", "hdmitx_dig_cts", 1, 3),
123e9862118SShunli Wang
124e9862118SShunli Wang FACTOR(CLK_TOP_ARMPLL_1P3G, "armpll_1p3g_ck", "armpll", 1, 1),
125e9862118SShunli Wang
126e9862118SShunli Wang FACTOR(CLK_TOP_AUDPLL, "audpll", "audpll_sel", 1, 1),
127e9862118SShunli Wang FACTOR(CLK_TOP_AUDPLL_D4, "audpll_d4", "audpll_sel", 1, 4),
128e9862118SShunli Wang FACTOR(CLK_TOP_AUDPLL_D8, "audpll_d8", "audpll_sel", 1, 8),
129e9862118SShunli Wang FACTOR(CLK_TOP_AUDPLL_D16, "audpll_d16", "audpll_sel", 1, 16),
130e9862118SShunli Wang FACTOR(CLK_TOP_AUDPLL_D24, "audpll_d24", "audpll_sel", 1, 24),
131e9862118SShunli Wang
132e9862118SShunli Wang FACTOR(CLK_TOP_AUD1PLL_98M, "aud1pll_98m_ck", "aud1pll", 1, 3),
133e9862118SShunli Wang FACTOR(CLK_TOP_AUD2PLL_90M, "aud2pll_90m_ck", "aud2pll", 1, 3),
134e9862118SShunli Wang FACTOR(CLK_TOP_HADDS2PLL_98M, "hadds2pll_98m", "hadds2pll", 1, 3),
135e9862118SShunli Wang FACTOR(CLK_TOP_HADDS2PLL_294M, "hadds2pll_294m", "hadds2pll", 1, 1),
136e9862118SShunli Wang FACTOR(CLK_TOP_ETHPLL_500M, "ethpll_500m_ck", "ethpll", 1, 1),
137e9862118SShunli Wang FACTOR(CLK_TOP_CLK26M_D8, "clk26m_d8", "clk26m", 1, 8),
138e9862118SShunli Wang FACTOR(CLK_TOP_32K_INTERNAL, "32k_internal", "clk26m", 1, 793),
139e9862118SShunli Wang FACTOR(CLK_TOP_32K_EXTERNAL, "32k_external", "rtc32k", 1, 1),
14089cd7aecSSean Wang FACTOR(CLK_TOP_AXISEL_D4, "axisel_d4", "axi_sel", 1, 4),
141e9862118SShunli Wang };
142e9862118SShunli Wang
143e9862118SShunli Wang static const char * const axi_parents[] = {
144e9862118SShunli Wang "clk26m",
145e9862118SShunli Wang "syspll1_d2",
146e9862118SShunli Wang "syspll_d5",
147e9862118SShunli Wang "syspll1_d4",
148e9862118SShunli Wang "univpll_d5",
149e9862118SShunli Wang "univpll2_d2",
150e9862118SShunli Wang "mmpll_d2",
151e9862118SShunli Wang "dmpll_d2"
152e9862118SShunli Wang };
153e9862118SShunli Wang
154e9862118SShunli Wang static const char * const mem_parents[] = {
155e9862118SShunli Wang "clk26m",
156e9862118SShunli Wang "dmpll_ck"
157e9862118SShunli Wang };
158e9862118SShunli Wang
159e9862118SShunli Wang static const char * const ddrphycfg_parents[] = {
160e9862118SShunli Wang "clk26m",
161e9862118SShunli Wang "syspll1_d8"
162e9862118SShunli Wang };
163e9862118SShunli Wang
164e9862118SShunli Wang static const char * const mm_parents[] = {
165e9862118SShunli Wang "clk26m",
166e9862118SShunli Wang "vencpll_ck",
167e9862118SShunli Wang "syspll1_d2",
168e9862118SShunli Wang "syspll1_d4",
169e9862118SShunli Wang "univpll_d5",
170e9862118SShunli Wang "univpll1_d2",
171e9862118SShunli Wang "univpll2_d2",
172e9862118SShunli Wang "dmpll_ck"
173e9862118SShunli Wang };
174e9862118SShunli Wang
175e9862118SShunli Wang static const char * const pwm_parents[] = {
176e9862118SShunli Wang "clk26m",
177e9862118SShunli Wang "univpll2_d4",
178e9862118SShunli Wang "univpll3_d2",
179e9862118SShunli Wang "univpll1_d4",
180e9862118SShunli Wang };
181e9862118SShunli Wang
182e9862118SShunli Wang static const char * const vdec_parents[] = {
183e9862118SShunli Wang "clk26m",
184e9862118SShunli Wang "vdecpll_ck",
185e9862118SShunli Wang "syspll_d5",
186e9862118SShunli Wang "syspll1_d4",
187e9862118SShunli Wang "univpll_d5",
188e9862118SShunli Wang "univpll2_d2",
189e9862118SShunli Wang "vencpll_ck",
190e9862118SShunli Wang "msdcpll_d2",
191e9862118SShunli Wang "mmpll_d2"
192e9862118SShunli Wang };
193e9862118SShunli Wang
194e9862118SShunli Wang static const char * const mfg_parents[] = {
195e9862118SShunli Wang "clk26m",
196e9862118SShunli Wang "mmpll_ck",
197e9862118SShunli Wang "dmpll_x2_ck",
198e9862118SShunli Wang "msdcpll_ck",
199e9862118SShunli Wang "clk26m",
200e9862118SShunli Wang "syspll_d3",
201e9862118SShunli Wang "univpll_d3",
202e9862118SShunli Wang "univpll1_d2"
203e9862118SShunli Wang };
204e9862118SShunli Wang
205e9862118SShunli Wang static const char * const camtg_parents[] = {
206e9862118SShunli Wang "clk26m",
207e9862118SShunli Wang "univpll_d26",
208e9862118SShunli Wang "univpll2_d2",
209e9862118SShunli Wang "syspll3_d2",
210e9862118SShunli Wang "syspll3_d4",
211e9862118SShunli Wang "msdcpll_d2",
212e9862118SShunli Wang "mmpll_d2"
213e9862118SShunli Wang };
214e9862118SShunli Wang
215e9862118SShunli Wang static const char * const uart_parents[] = {
216e9862118SShunli Wang "clk26m",
217e9862118SShunli Wang "univpll2_d8"
218e9862118SShunli Wang };
219e9862118SShunli Wang
220e9862118SShunli Wang static const char * const spi_parents[] = {
221e9862118SShunli Wang "clk26m",
222e9862118SShunli Wang "syspll3_d2",
223e9862118SShunli Wang "syspll4_d2",
224e9862118SShunli Wang "univpll2_d4",
225e9862118SShunli Wang "univpll1_d8"
226e9862118SShunli Wang };
227e9862118SShunli Wang
228e9862118SShunli Wang static const char * const usb20_parents[] = {
229e9862118SShunli Wang "clk26m",
230e9862118SShunli Wang "univpll1_d8",
231e9862118SShunli Wang "univpll3_d4"
232e9862118SShunli Wang };
233e9862118SShunli Wang
234e9862118SShunli Wang static const char * const msdc30_parents[] = {
235e9862118SShunli Wang "clk26m",
236e9862118SShunli Wang "msdcpll_d2",
237e9862118SShunli Wang "syspll2_d2",
238e9862118SShunli Wang "syspll1_d4",
239e9862118SShunli Wang "univpll1_d4",
240e9862118SShunli Wang "univpll2_d4"
241e9862118SShunli Wang };
242e9862118SShunli Wang
243e9862118SShunli Wang static const char * const aud_intbus_parents[] = {
244e9862118SShunli Wang "clk26m",
245e9862118SShunli Wang "syspll1_d4",
246e9862118SShunli Wang "syspll3_d2",
247e9862118SShunli Wang "syspll4_d2",
248e9862118SShunli Wang "univpll3_d2",
249e9862118SShunli Wang "univpll2_d4"
250e9862118SShunli Wang };
251e9862118SShunli Wang
252e9862118SShunli Wang static const char * const pmicspi_parents[] = {
253e9862118SShunli Wang "clk26m",
254e9862118SShunli Wang "syspll1_d8",
255e9862118SShunli Wang "syspll2_d4",
256e9862118SShunli Wang "syspll4_d2",
257e9862118SShunli Wang "syspll3_d4",
258e9862118SShunli Wang "syspll2_d8",
259e9862118SShunli Wang "syspll1_d16",
260e9862118SShunli Wang "univpll3_d4",
261e9862118SShunli Wang "univpll_d26",
262e9862118SShunli Wang "dmpll_d2",
263e9862118SShunli Wang "dmpll_d4"
264e9862118SShunli Wang };
265e9862118SShunli Wang
266e9862118SShunli Wang static const char * const scp_parents[] = {
267e9862118SShunli Wang "clk26m",
268e9862118SShunli Wang "syspll1_d8",
269e9862118SShunli Wang "dmpll_d2",
270e9862118SShunli Wang "dmpll_d4"
271e9862118SShunli Wang };
272e9862118SShunli Wang
273e9862118SShunli Wang static const char * const dpi0_parents[] = {
274e9862118SShunli Wang "clk26m",
275e9862118SShunli Wang "mipipll",
276e9862118SShunli Wang "mipipll_d2",
277e9862118SShunli Wang "mipipll_d4",
278e9862118SShunli Wang "clk26m",
279e9862118SShunli Wang "tvdpll_ck",
280e9862118SShunli Wang "tvdpll_d2",
281e9862118SShunli Wang "tvdpll_d4"
282e9862118SShunli Wang };
283e9862118SShunli Wang
284e9862118SShunli Wang static const char * const dpi1_parents[] = {
285e9862118SShunli Wang "clk26m",
286e9862118SShunli Wang "tvdpll_ck",
287e9862118SShunli Wang "tvdpll_d2",
288e9862118SShunli Wang "tvdpll_d4"
289e9862118SShunli Wang };
290e9862118SShunli Wang
291e9862118SShunli Wang static const char * const tve_parents[] = {
292e9862118SShunli Wang "clk26m",
293e9862118SShunli Wang "mipipll",
294e9862118SShunli Wang "mipipll_d2",
295e9862118SShunli Wang "mipipll_d4",
296e9862118SShunli Wang "clk26m",
297e9862118SShunli Wang "tvdpll_ck",
298e9862118SShunli Wang "tvdpll_d2",
299e9862118SShunli Wang "tvdpll_d4"
300e9862118SShunli Wang };
301e9862118SShunli Wang
302e9862118SShunli Wang static const char * const hdmi_parents[] = {
303e9862118SShunli Wang "clk26m",
304e9862118SShunli Wang "hdmipll_ck",
305e9862118SShunli Wang "hdmipll_d2",
306e9862118SShunli Wang "hdmipll_d3"
307e9862118SShunli Wang };
308e9862118SShunli Wang
309e9862118SShunli Wang static const char * const apll_parents[] = {
310e9862118SShunli Wang "clk26m",
311e9862118SShunli Wang "audpll",
312e9862118SShunli Wang "audpll_d4",
313e9862118SShunli Wang "audpll_d8",
314e9862118SShunli Wang "audpll_d16",
315e9862118SShunli Wang "audpll_d24",
316e9862118SShunli Wang "clk26m",
317e9862118SShunli Wang "clk26m"
318e9862118SShunli Wang };
319e9862118SShunli Wang
320e9862118SShunli Wang static const char * const rtc_parents[] = {
321e9862118SShunli Wang "32k_internal",
322e9862118SShunli Wang "32k_external",
323e9862118SShunli Wang "clk26m",
324e9862118SShunli Wang "univpll3_d8"
325e9862118SShunli Wang };
326e9862118SShunli Wang
327e9862118SShunli Wang static const char * const nfi2x_parents[] = {
328e9862118SShunli Wang "clk26m",
329e9862118SShunli Wang "syspll2_d2",
330e9862118SShunli Wang "syspll_d7",
331e9862118SShunli Wang "univpll3_d2",
332e9862118SShunli Wang "syspll2_d4",
333e9862118SShunli Wang "univpll3_d4",
334e9862118SShunli Wang "syspll4_d4",
335e9862118SShunli Wang "clk26m"
336e9862118SShunli Wang };
337e9862118SShunli Wang
338e9862118SShunli Wang static const char * const emmc_hclk_parents[] = {
339e9862118SShunli Wang "clk26m",
340e9862118SShunli Wang "syspll1_d2",
341e9862118SShunli Wang "syspll1_d4",
342e9862118SShunli Wang "syspll2_d2"
343e9862118SShunli Wang };
344e9862118SShunli Wang
345e9862118SShunli Wang static const char * const flash_parents[] = {
346e9862118SShunli Wang "clk26m_d8",
347e9862118SShunli Wang "clk26m",
348e9862118SShunli Wang "syspll2_d8",
349e9862118SShunli Wang "syspll3_d4",
350e9862118SShunli Wang "univpll3_d4",
351e9862118SShunli Wang "syspll4_d2",
352e9862118SShunli Wang "syspll2_d4",
353e9862118SShunli Wang "univpll2_d4"
354e9862118SShunli Wang };
355e9862118SShunli Wang
356e9862118SShunli Wang static const char * const di_parents[] = {
357e9862118SShunli Wang "clk26m",
358e9862118SShunli Wang "tvd2pll_ck",
359e9862118SShunli Wang "tvd2pll_d2",
360e9862118SShunli Wang "clk26m"
361e9862118SShunli Wang };
362e9862118SShunli Wang
363e9862118SShunli Wang static const char * const nr_osd_parents[] = {
364e9862118SShunli Wang "clk26m",
365e9862118SShunli Wang "vencpll_ck",
366e9862118SShunli Wang "syspll1_d2",
367e9862118SShunli Wang "syspll1_d4",
368e9862118SShunli Wang "univpll_d5",
369e9862118SShunli Wang "univpll1_d2",
370e9862118SShunli Wang "univpll2_d2",
371e9862118SShunli Wang "dmpll_ck"
372e9862118SShunli Wang };
373e9862118SShunli Wang
374e9862118SShunli Wang static const char * const hdmirx_bist_parents[] = {
375e9862118SShunli Wang "clk26m",
376e9862118SShunli Wang "syspll_d3",
377e9862118SShunli Wang "clk26m",
378e9862118SShunli Wang "syspll1_d16",
379e9862118SShunli Wang "syspll4_d2",
380e9862118SShunli Wang "syspll1_d4",
381e9862118SShunli Wang "vencpll_ck",
382e9862118SShunli Wang "clk26m"
383e9862118SShunli Wang };
384e9862118SShunli Wang
385e9862118SShunli Wang static const char * const intdir_parents[] = {
386e9862118SShunli Wang "clk26m",
387e9862118SShunli Wang "mmpll_ck",
388e9862118SShunli Wang "syspll_d2",
389e9862118SShunli Wang "univpll_d2"
390e9862118SShunli Wang };
391e9862118SShunli Wang
392e9862118SShunli Wang static const char * const asm_parents[] = {
393e9862118SShunli Wang "clk26m",
394e9862118SShunli Wang "univpll2_d4",
395e9862118SShunli Wang "univpll2_d2",
396e9862118SShunli Wang "syspll_d5"
397e9862118SShunli Wang };
398e9862118SShunli Wang
399e9862118SShunli Wang static const char * const ms_card_parents[] = {
400e9862118SShunli Wang "clk26m",
401e9862118SShunli Wang "univpll3_d8",
402e9862118SShunli Wang "syspll4_d4"
403e9862118SShunli Wang };
404e9862118SShunli Wang
405e9862118SShunli Wang static const char * const ethif_parents[] = {
406e9862118SShunli Wang "clk26m",
407e9862118SShunli Wang "syspll1_d2",
408e9862118SShunli Wang "syspll_d5",
409e9862118SShunli Wang "syspll1_d4",
410e9862118SShunli Wang "univpll_d5",
411e9862118SShunli Wang "univpll1_d2",
412e9862118SShunli Wang "dmpll_ck",
413e9862118SShunli Wang "dmpll_d2"
414e9862118SShunli Wang };
415e9862118SShunli Wang
416e9862118SShunli Wang static const char * const hdmirx_parents[] = {
417e9862118SShunli Wang "clk26m",
418e9862118SShunli Wang "univpll_d52"
419e9862118SShunli Wang };
420e9862118SShunli Wang
421e9862118SShunli Wang static const char * const cmsys_parents[] = {
422e9862118SShunli Wang "clk26m",
423e9862118SShunli Wang "syspll1_d2",
424e9862118SShunli Wang "univpll1_d2",
425e9862118SShunli Wang "univpll_d5",
426e9862118SShunli Wang "syspll_d5",
427e9862118SShunli Wang "syspll2_d2",
428e9862118SShunli Wang "syspll1_d4",
429e9862118SShunli Wang "syspll3_d2",
430e9862118SShunli Wang "syspll2_d4",
431e9862118SShunli Wang "syspll1_d8",
432e9862118SShunli Wang "clk26m",
433e9862118SShunli Wang "clk26m",
434e9862118SShunli Wang "clk26m",
435e9862118SShunli Wang "clk26m",
436e9862118SShunli Wang "clk26m"
437e9862118SShunli Wang };
438e9862118SShunli Wang
439e9862118SShunli Wang static const char * const clk_8bdac_parents[] = {
440e9862118SShunli Wang "32k_internal",
441e9862118SShunli Wang "8bdac_ck",
442e9862118SShunli Wang "clk26m",
443e9862118SShunli Wang "clk26m"
444e9862118SShunli Wang };
445e9862118SShunli Wang
446e9862118SShunli Wang static const char * const aud2dvd_parents[] = {
447e9862118SShunli Wang "a1sys_hp_ck",
448e9862118SShunli Wang "a2sys_hp_ck"
449e9862118SShunli Wang };
450e9862118SShunli Wang
451e9862118SShunli Wang static const char * const padmclk_parents[] = {
452e9862118SShunli Wang "clk26m",
453e9862118SShunli Wang "univpll_d26",
454e9862118SShunli Wang "univpll_d52",
455e9862118SShunli Wang "univpll_d108",
456e9862118SShunli Wang "univpll2_d8",
457e9862118SShunli Wang "univpll2_d16",
458e9862118SShunli Wang "univpll2_d32"
459e9862118SShunli Wang };
460e9862118SShunli Wang
461e9862118SShunli Wang static const char * const aud_mux_parents[] = {
462e9862118SShunli Wang "clk26m",
463e9862118SShunli Wang "aud1pll_98m_ck",
464e9862118SShunli Wang "aud2pll_90m_ck",
465e9862118SShunli Wang "hadds2pll_98m",
466e9862118SShunli Wang "audio_ext1_ck",
467e9862118SShunli Wang "audio_ext2_ck"
468e9862118SShunli Wang };
469e9862118SShunli Wang
470e9862118SShunli Wang static const char * const aud_src_parents[] = {
471e9862118SShunli Wang "aud_mux1_sel",
472e9862118SShunli Wang "aud_mux2_sel"
473e9862118SShunli Wang };
474e9862118SShunli Wang
475e9862118SShunli Wang static const char * const cpu_parents[] = {
476e9862118SShunli Wang "clk26m",
477e9862118SShunli Wang "armpll",
478e9862118SShunli Wang "mainpll",
479e9862118SShunli Wang "mmpll"
480e9862118SShunli Wang };
481e9862118SShunli Wang
48243ed50eeSSean Wang static const struct mtk_composite cpu_muxes[] __initconst = {
48343ed50eeSSean Wang MUX(CLK_INFRA_CPUSEL, "infra_cpu_sel", cpu_parents, 0x0000, 2, 2),
48443ed50eeSSean Wang };
48543ed50eeSSean Wang
486e9862118SShunli Wang static const struct mtk_composite top_muxes[] = {
487e9862118SShunli Wang MUX_GATE_FLAGS(CLK_TOP_AXI_SEL, "axi_sel", axi_parents,
488e9862118SShunli Wang 0x0040, 0, 3, 7, CLK_IS_CRITICAL),
489e9862118SShunli Wang MUX_GATE_FLAGS(CLK_TOP_MEM_SEL, "mem_sel", mem_parents,
490e9862118SShunli Wang 0x0040, 8, 1, 15, CLK_IS_CRITICAL),
491e9862118SShunli Wang MUX_GATE_FLAGS(CLK_TOP_DDRPHYCFG_SEL, "ddrphycfg_sel",
492e9862118SShunli Wang ddrphycfg_parents, 0x0040, 16, 1, 23, CLK_IS_CRITICAL),
493e9862118SShunli Wang MUX_GATE(CLK_TOP_MM_SEL, "mm_sel", mm_parents,
494e9862118SShunli Wang 0x0040, 24, 3, 31),
495e9862118SShunli Wang
496e9862118SShunli Wang MUX_GATE(CLK_TOP_PWM_SEL, "pwm_sel", pwm_parents,
497e9862118SShunli Wang 0x0050, 0, 2, 7),
498e9862118SShunli Wang MUX_GATE(CLK_TOP_VDEC_SEL, "vdec_sel", vdec_parents,
499e9862118SShunli Wang 0x0050, 8, 4, 15),
500e9862118SShunli Wang MUX_GATE(CLK_TOP_MFG_SEL, "mfg_sel", mfg_parents,
501e9862118SShunli Wang 0x0050, 16, 3, 23),
502e9862118SShunli Wang MUX_GATE(CLK_TOP_CAMTG_SEL, "camtg_sel", camtg_parents,
503e9862118SShunli Wang 0x0050, 24, 3, 31),
504e9862118SShunli Wang MUX_GATE(CLK_TOP_UART_SEL, "uart_sel", uart_parents,
505e9862118SShunli Wang 0x0060, 0, 1, 7),
506e9862118SShunli Wang
507e9862118SShunli Wang MUX_GATE(CLK_TOP_SPI0_SEL, "spi0_sel", spi_parents,
508e9862118SShunli Wang 0x0060, 8, 3, 15),
509e9862118SShunli Wang MUX_GATE(CLK_TOP_USB20_SEL, "usb20_sel", usb20_parents,
510e9862118SShunli Wang 0x0060, 16, 2, 23),
511e9862118SShunli Wang MUX_GATE(CLK_TOP_MSDC30_0_SEL, "msdc30_0_sel", msdc30_parents,
512e9862118SShunli Wang 0x0060, 24, 3, 31),
513e9862118SShunli Wang
514e9862118SShunli Wang MUX_GATE(CLK_TOP_MSDC30_1_SEL, "msdc30_1_sel", msdc30_parents,
515e9862118SShunli Wang 0x0070, 0, 3, 7),
516e9862118SShunli Wang MUX_GATE(CLK_TOP_MSDC30_2_SEL, "msdc30_2_sel", msdc30_parents,
517e9862118SShunli Wang 0x0070, 8, 3, 15),
518e9862118SShunli Wang MUX_GATE(CLK_TOP_AUDIO_SEL, "audio_sel", msdc30_parents,
519e9862118SShunli Wang 0x0070, 16, 1, 23),
520e9862118SShunli Wang MUX_GATE(CLK_TOP_AUDINTBUS_SEL, "aud_intbus_sel", aud_intbus_parents,
521e9862118SShunli Wang 0x0070, 24, 3, 31),
522e9862118SShunli Wang
523e9862118SShunli Wang MUX_GATE(CLK_TOP_PMICSPI_SEL, "pmicspi_sel", pmicspi_parents,
524e9862118SShunli Wang 0x0080, 0, 4, 7),
525e9862118SShunli Wang MUX_GATE(CLK_TOP_SCP_SEL, "scp_sel", scp_parents,
526e9862118SShunli Wang 0x0080, 8, 2, 15),
527e9862118SShunli Wang MUX_GATE(CLK_TOP_DPI0_SEL, "dpi0_sel", dpi0_parents,
528e9862118SShunli Wang 0x0080, 16, 3, 23),
529d3174bc8Schunhui dai MUX_GATE_FLAGS_2(CLK_TOP_DPI1_SEL, "dpi1_sel", dpi1_parents,
530d3174bc8Schunhui dai 0x0080, 24, 2, 31, 0, CLK_MUX_ROUND_CLOSEST),
531e9862118SShunli Wang
532e9862118SShunli Wang MUX_GATE(CLK_TOP_TVE_SEL, "tve_sel", tve_parents,
533e9862118SShunli Wang 0x0090, 0, 3, 7),
534e9862118SShunli Wang MUX_GATE(CLK_TOP_HDMI_SEL, "hdmi_sel", hdmi_parents,
535e9862118SShunli Wang 0x0090, 8, 2, 15),
536e9862118SShunli Wang MUX_GATE(CLK_TOP_APLL_SEL, "apll_sel", apll_parents,
537e9862118SShunli Wang 0x0090, 16, 3, 23),
538e9862118SShunli Wang
539e9862118SShunli Wang MUX_GATE_FLAGS(CLK_TOP_RTC_SEL, "rtc_sel", rtc_parents,
540e9862118SShunli Wang 0x00A0, 0, 2, 7, CLK_IS_CRITICAL),
541e9862118SShunli Wang MUX_GATE(CLK_TOP_NFI2X_SEL, "nfi2x_sel", nfi2x_parents,
542e9862118SShunli Wang 0x00A0, 8, 3, 15),
543e9862118SShunli Wang MUX_GATE(CLK_TOP_EMMC_HCLK_SEL, "emmc_hclk_sel", emmc_hclk_parents,
544e9862118SShunli Wang 0x00A0, 24, 2, 31),
545e9862118SShunli Wang
546e9862118SShunli Wang MUX_GATE(CLK_TOP_FLASH_SEL, "flash_sel", flash_parents,
547e9862118SShunli Wang 0x00B0, 0, 3, 7),
548e9862118SShunli Wang MUX_GATE(CLK_TOP_DI_SEL, "di_sel", di_parents,
549e9862118SShunli Wang 0x00B0, 8, 2, 15),
550e9862118SShunli Wang MUX_GATE(CLK_TOP_NR_SEL, "nr_sel", nr_osd_parents,
551e9862118SShunli Wang 0x00B0, 16, 3, 23),
552e9862118SShunli Wang MUX_GATE(CLK_TOP_OSD_SEL, "osd_sel", nr_osd_parents,
553e9862118SShunli Wang 0x00B0, 24, 3, 31),
554e9862118SShunli Wang
555e9862118SShunli Wang MUX_GATE(CLK_TOP_HDMIRX_BIST_SEL, "hdmirx_bist_sel",
556e9862118SShunli Wang hdmirx_bist_parents, 0x00C0, 0, 3, 7),
557e9862118SShunli Wang MUX_GATE(CLK_TOP_INTDIR_SEL, "intdir_sel", intdir_parents,
558e9862118SShunli Wang 0x00C0, 8, 2, 15),
559e9862118SShunli Wang MUX_GATE(CLK_TOP_ASM_I_SEL, "asm_i_sel", asm_parents,
560e9862118SShunli Wang 0x00C0, 16, 2, 23),
561e9862118SShunli Wang MUX_GATE(CLK_TOP_ASM_M_SEL, "asm_m_sel", asm_parents,
562e9862118SShunli Wang 0x00C0, 24, 3, 31),
563e9862118SShunli Wang
564e9862118SShunli Wang MUX_GATE(CLK_TOP_ASM_H_SEL, "asm_h_sel", asm_parents,
565e9862118SShunli Wang 0x00D0, 0, 2, 7),
566e9862118SShunli Wang MUX_GATE(CLK_TOP_MS_CARD_SEL, "ms_card_sel", ms_card_parents,
567e9862118SShunli Wang 0x00D0, 16, 2, 23),
568e9862118SShunli Wang MUX_GATE(CLK_TOP_ETHIF_SEL, "ethif_sel", ethif_parents,
569e9862118SShunli Wang 0x00D0, 24, 3, 31),
570e9862118SShunli Wang
571e9862118SShunli Wang MUX_GATE(CLK_TOP_HDMIRX26_24_SEL, "hdmirx26_24_sel", hdmirx_parents,
572e9862118SShunli Wang 0x00E0, 0, 1, 7),
573e9862118SShunli Wang MUX_GATE(CLK_TOP_MSDC30_3_SEL, "msdc30_3_sel", msdc30_parents,
574e9862118SShunli Wang 0x00E0, 8, 3, 15),
575e9862118SShunli Wang MUX_GATE(CLK_TOP_CMSYS_SEL, "cmsys_sel", cmsys_parents,
576e9862118SShunli Wang 0x00E0, 16, 4, 23),
577e9862118SShunli Wang
578e9862118SShunli Wang MUX_GATE(CLK_TOP_SPI1_SEL, "spi2_sel", spi_parents,
579e9862118SShunli Wang 0x00E0, 24, 3, 31),
580e9862118SShunli Wang MUX_GATE(CLK_TOP_SPI2_SEL, "spi1_sel", spi_parents,
581e9862118SShunli Wang 0x00F0, 0, 3, 7),
582e9862118SShunli Wang MUX_GATE(CLK_TOP_8BDAC_SEL, "8bdac_sel", clk_8bdac_parents,
583e9862118SShunli Wang 0x00F0, 8, 2, 15),
584e9862118SShunli Wang MUX_GATE(CLK_TOP_AUD2DVD_SEL, "aud2dvd_sel", aud2dvd_parents,
585e9862118SShunli Wang 0x00F0, 16, 1, 23),
586e9862118SShunli Wang
587e9862118SShunli Wang MUX(CLK_TOP_PADMCLK_SEL, "padmclk_sel", padmclk_parents,
588e9862118SShunli Wang 0x0100, 0, 3),
589e9862118SShunli Wang
590e9862118SShunli Wang MUX(CLK_TOP_AUD_MUX1_SEL, "aud_mux1_sel", aud_mux_parents,
591e9862118SShunli Wang 0x012c, 0, 3),
592e9862118SShunli Wang MUX(CLK_TOP_AUD_MUX2_SEL, "aud_mux2_sel", aud_mux_parents,
593e9862118SShunli Wang 0x012c, 3, 3),
594e9862118SShunli Wang MUX(CLK_TOP_AUDPLL_MUX_SEL, "audpll_sel", aud_mux_parents,
595e9862118SShunli Wang 0x012c, 6, 3),
596e9862118SShunli Wang MUX_GATE(CLK_TOP_AUD_K1_SRC_SEL, "aud_k1_src_sel", aud_src_parents,
597e9862118SShunli Wang 0x012c, 15, 1, 23),
598e9862118SShunli Wang MUX_GATE(CLK_TOP_AUD_K2_SRC_SEL, "aud_k2_src_sel", aud_src_parents,
599e9862118SShunli Wang 0x012c, 16, 1, 24),
600e9862118SShunli Wang MUX_GATE(CLK_TOP_AUD_K3_SRC_SEL, "aud_k3_src_sel", aud_src_parents,
601e9862118SShunli Wang 0x012c, 17, 1, 25),
602e9862118SShunli Wang MUX_GATE(CLK_TOP_AUD_K4_SRC_SEL, "aud_k4_src_sel", aud_src_parents,
603e9862118SShunli Wang 0x012c, 18, 1, 26),
604e9862118SShunli Wang MUX_GATE(CLK_TOP_AUD_K5_SRC_SEL, "aud_k5_src_sel", aud_src_parents,
605e9862118SShunli Wang 0x012c, 19, 1, 27),
606e9862118SShunli Wang MUX_GATE(CLK_TOP_AUD_K6_SRC_SEL, "aud_k6_src_sel", aud_src_parents,
607e9862118SShunli Wang 0x012c, 20, 1, 28),
608e9862118SShunli Wang };
609e9862118SShunli Wang
610e9862118SShunli Wang static const struct mtk_clk_divider top_adj_divs[] = {
611e9862118SShunli Wang DIV_ADJ(CLK_TOP_AUD_EXTCK1_DIV, "audio_ext1_ck", "aud_ext1",
612e9862118SShunli Wang 0x0120, 0, 8),
613e9862118SShunli Wang DIV_ADJ(CLK_TOP_AUD_EXTCK2_DIV, "audio_ext2_ck", "aud_ext2",
614e9862118SShunli Wang 0x0120, 8, 8),
615e9862118SShunli Wang DIV_ADJ(CLK_TOP_AUD_MUX1_DIV, "aud_mux1_div", "aud_mux1_sel",
616e9862118SShunli Wang 0x0120, 16, 8),
617e9862118SShunli Wang DIV_ADJ(CLK_TOP_AUD_MUX2_DIV, "aud_mux2_div", "aud_mux2_sel",
618e9862118SShunli Wang 0x0120, 24, 8),
619e9862118SShunli Wang DIV_ADJ(CLK_TOP_AUD_K1_SRC_DIV, "aud_k1_src_div", "aud_k1_src_sel",
620e9862118SShunli Wang 0x0124, 0, 8),
621e9862118SShunli Wang DIV_ADJ(CLK_TOP_AUD_K2_SRC_DIV, "aud_k2_src_div", "aud_k2_src_sel",
622e9862118SShunli Wang 0x0124, 8, 8),
623e9862118SShunli Wang DIV_ADJ(CLK_TOP_AUD_K3_SRC_DIV, "aud_k3_src_div", "aud_k3_src_sel",
624e9862118SShunli Wang 0x0124, 16, 8),
625e9862118SShunli Wang DIV_ADJ(CLK_TOP_AUD_K4_SRC_DIV, "aud_k4_src_div", "aud_k4_src_sel",
626e9862118SShunli Wang 0x0124, 24, 8),
627e9862118SShunli Wang DIV_ADJ(CLK_TOP_AUD_K5_SRC_DIV, "aud_k5_src_div", "aud_k5_src_sel",
628e9862118SShunli Wang 0x0128, 0, 8),
629e9862118SShunli Wang DIV_ADJ(CLK_TOP_AUD_K6_SRC_DIV, "aud_k6_src_div", "aud_k6_src_sel",
630e9862118SShunli Wang 0x0128, 8, 8),
631e9862118SShunli Wang };
632e9862118SShunli Wang
633e9862118SShunli Wang static const struct mtk_gate_regs top_aud_cg_regs = {
634e9862118SShunli Wang .sta_ofs = 0x012C,
635e9862118SShunli Wang };
636e9862118SShunli Wang
6374c85e20bSAngeloGioacchino Del Regno #define GATE_TOP_AUD(_id, _name, _parent, _shift) \
6384c85e20bSAngeloGioacchino Del Regno GATE_MTK(_id, _name, _parent, &top_aud_cg_regs, _shift, &mtk_clk_gate_ops_no_setclr)
639e9862118SShunli Wang
640e9862118SShunli Wang static const struct mtk_gate top_clks[] = {
641e9862118SShunli Wang GATE_TOP_AUD(CLK_TOP_AUD_48K_TIMING, "a1sys_hp_ck", "aud_mux1_div",
642e9862118SShunli Wang 21),
643e9862118SShunli Wang GATE_TOP_AUD(CLK_TOP_AUD_44K_TIMING, "a2sys_hp_ck", "aud_mux2_div",
644e9862118SShunli Wang 22),
645e9862118SShunli Wang GATE_TOP_AUD(CLK_TOP_AUD_I2S1_MCLK, "aud_i2s1_mclk", "aud_k1_src_div",
646e9862118SShunli Wang 23),
647e9862118SShunli Wang GATE_TOP_AUD(CLK_TOP_AUD_I2S2_MCLK, "aud_i2s2_mclk", "aud_k2_src_div",
648e9862118SShunli Wang 24),
649e9862118SShunli Wang GATE_TOP_AUD(CLK_TOP_AUD_I2S3_MCLK, "aud_i2s3_mclk", "aud_k3_src_div",
650e9862118SShunli Wang 25),
651e9862118SShunli Wang GATE_TOP_AUD(CLK_TOP_AUD_I2S4_MCLK, "aud_i2s4_mclk", "aud_k4_src_div",
652e9862118SShunli Wang 26),
653e9862118SShunli Wang GATE_TOP_AUD(CLK_TOP_AUD_I2S5_MCLK, "aud_i2s5_mclk", "aud_k5_src_div",
654e9862118SShunli Wang 27),
655e9862118SShunli Wang GATE_TOP_AUD(CLK_TOP_AUD_I2S6_MCLK, "aud_i2s6_mclk", "aud_k6_src_div",
656e9862118SShunli Wang 28),
657e9862118SShunli Wang };
658e9862118SShunli Wang
mtk_topckgen_init(struct platform_device * pdev)659e9862118SShunli Wang static int mtk_topckgen_init(struct platform_device *pdev)
660e9862118SShunli Wang {
661609cc5e1SChen-Yu Tsai struct clk_hw_onecell_data *clk_data;
662e9862118SShunli Wang void __iomem *base;
663e9862118SShunli Wang struct device_node *node = pdev->dev.of_node;
664e9862118SShunli Wang
6659b1cb9c8SYangtao Li base = devm_platform_ioremap_resource(pdev, 0);
666e9862118SShunli Wang if (IS_ERR(base))
667e9862118SShunli Wang return PTR_ERR(base);
668e9862118SShunli Wang
669e9862118SShunli Wang clk_data = mtk_alloc_clk_data(CLK_TOP_NR);
670*1bf9c204SJiasheng Jiang if (!clk_data)
671*1bf9c204SJiasheng Jiang return -ENOMEM;
672e9862118SShunli Wang
673e9862118SShunli Wang mtk_clk_register_fixed_clks(top_fixed_clks, ARRAY_SIZE(top_fixed_clks),
674e9862118SShunli Wang clk_data);
675e9862118SShunli Wang
676e9862118SShunli Wang mtk_clk_register_factors(top_fixed_divs, ARRAY_SIZE(top_fixed_divs),
677e9862118SShunli Wang clk_data);
678e9862118SShunli Wang
67901a6c1abSAngeloGioacchino Del Regno mtk_clk_register_composites(&pdev->dev, top_muxes,
68001a6c1abSAngeloGioacchino Del Regno ARRAY_SIZE(top_muxes), base,
68101a6c1abSAngeloGioacchino Del Regno &mt2701_clk_lock, clk_data);
682e9862118SShunli Wang
6836b7daeaaSAngeloGioacchino Del Regno mtk_clk_register_dividers(&pdev->dev, top_adj_divs, ARRAY_SIZE(top_adj_divs),
684e9862118SShunli Wang base, &mt2701_clk_lock, clk_data);
685e9862118SShunli Wang
68620498d52SAngeloGioacchino Del Regno mtk_clk_register_gates(&pdev->dev, node, top_clks,
68720498d52SAngeloGioacchino Del Regno ARRAY_SIZE(top_clks), clk_data);
688e9862118SShunli Wang
689609cc5e1SChen-Yu Tsai return of_clk_add_hw_provider(node, of_clk_hw_onecell_get, clk_data);
690e9862118SShunli Wang }
691e9862118SShunli Wang
692e9862118SShunli Wang static const struct mtk_gate_regs infra_cg_regs = {
693e9862118SShunli Wang .set_ofs = 0x0040,
694e9862118SShunli Wang .clr_ofs = 0x0044,
695e9862118SShunli Wang .sta_ofs = 0x0048,
696e9862118SShunli Wang };
697e9862118SShunli Wang
6984c85e20bSAngeloGioacchino Del Regno #define GATE_ICG(_id, _name, _parent, _shift) \
6994c85e20bSAngeloGioacchino Del Regno GATE_MTK(_id, _name, _parent, &infra_cg_regs, _shift, &mtk_clk_gate_ops_setclr)
700e9862118SShunli Wang
701e9862118SShunli Wang static const struct mtk_gate infra_clks[] = {
702e9862118SShunli Wang GATE_ICG(CLK_INFRA_DBG, "dbgclk", "axi_sel", 0),
703e9862118SShunli Wang GATE_ICG(CLK_INFRA_SMI, "smi_ck", "mm_sel", 1),
704e9862118SShunli Wang GATE_ICG(CLK_INFRA_QAXI_CM4, "cm4_ck", "axi_sel", 2),
705e9862118SShunli Wang GATE_ICG(CLK_INFRA_AUD_SPLIN_B, "audio_splin_bck", "hadds2pll_294m", 4),
706e9862118SShunli Wang GATE_ICG(CLK_INFRA_AUDIO, "audio_ck", "clk26m", 5),
707e9862118SShunli Wang GATE_ICG(CLK_INFRA_EFUSE, "efuse_ck", "clk26m", 6),
708e9862118SShunli Wang GATE_ICG(CLK_INFRA_L2C_SRAM, "l2c_sram_ck", "mm_sel", 7),
709e9862118SShunli Wang GATE_ICG(CLK_INFRA_M4U, "m4u_ck", "mem_sel", 8),
710e9862118SShunli Wang GATE_ICG(CLK_INFRA_CONNMCU, "connsys_bus", "wbg_dig_ck_416m", 12),
711e9862118SShunli Wang GATE_ICG(CLK_INFRA_TRNG, "trng_ck", "axi_sel", 13),
712e9862118SShunli Wang GATE_ICG(CLK_INFRA_RAMBUFIF, "rambufif_ck", "mem_sel", 14),
713e9862118SShunli Wang GATE_ICG(CLK_INFRA_CPUM, "cpum_ck", "mem_sel", 15),
714e9862118SShunli Wang GATE_ICG(CLK_INFRA_KP, "kp_ck", "axi_sel", 16),
715e9862118SShunli Wang GATE_ICG(CLK_INFRA_CEC, "cec_ck", "rtc_sel", 18),
716e9862118SShunli Wang GATE_ICG(CLK_INFRA_IRRX, "irrx_ck", "axi_sel", 19),
717e9862118SShunli Wang GATE_ICG(CLK_INFRA_PMICSPI, "pmicspi_ck", "pmicspi_sel", 22),
718e9862118SShunli Wang GATE_ICG(CLK_INFRA_PMICWRAP, "pmicwrap_ck", "axi_sel", 23),
719e9862118SShunli Wang GATE_ICG(CLK_INFRA_DDCCI, "ddcci_ck", "axi_sel", 24),
720e9862118SShunli Wang };
721e9862118SShunli Wang
722e9862118SShunli Wang static const struct mtk_fixed_factor infra_fixed_divs[] = {
723e9862118SShunli Wang FACTOR(CLK_INFRA_CLK_13M, "clk13m", "clk26m", 1, 2),
724e9862118SShunli Wang };
725e9862118SShunli Wang
726723e3671SRex-BC Chen static u16 infrasys_rst_ofs[] = { 0x30, 0x34, };
727723e3671SRex-BC Chen static u16 pericfg_rst_ofs[] = { 0x0, 0x4, };
728723e3671SRex-BC Chen
7292d2a2900SRex-BC Chen static const struct mtk_clk_rst_desc clk_rst_desc[] = {
7302d2a2900SRex-BC Chen /* infrasys */
7312d2a2900SRex-BC Chen {
7322d2a2900SRex-BC Chen .version = MTK_RST_SIMPLE,
733723e3671SRex-BC Chen .rst_bank_ofs = infrasys_rst_ofs,
734723e3671SRex-BC Chen .rst_bank_nr = ARRAY_SIZE(infrasys_rst_ofs),
7352d2a2900SRex-BC Chen },
7362d2a2900SRex-BC Chen /* pericfg */
7372d2a2900SRex-BC Chen {
7382d2a2900SRex-BC Chen .version = MTK_RST_SIMPLE,
739723e3671SRex-BC Chen .rst_bank_ofs = pericfg_rst_ofs,
740723e3671SRex-BC Chen .rst_bank_nr = ARRAY_SIZE(pericfg_rst_ofs),
7412d2a2900SRex-BC Chen },
7422d2a2900SRex-BC Chen };
7432d2a2900SRex-BC Chen
744609cc5e1SChen-Yu Tsai static struct clk_hw_onecell_data *infra_clk_data;
745e9862118SShunli Wang
mtk_infrasys_init_early(struct device_node * node)7465ef288d4SArnd Bergmann static void __init mtk_infrasys_init_early(struct device_node *node)
747e9862118SShunli Wang {
748e9862118SShunli Wang int r, i;
749e9862118SShunli Wang
750e9862118SShunli Wang if (!infra_clk_data) {
751e9862118SShunli Wang infra_clk_data = mtk_alloc_clk_data(CLK_INFRA_NR);
752*1bf9c204SJiasheng Jiang if (!infra_clk_data)
753*1bf9c204SJiasheng Jiang return;
754e9862118SShunli Wang
755e9862118SShunli Wang for (i = 0; i < CLK_INFRA_NR; i++)
756609cc5e1SChen-Yu Tsai infra_clk_data->hws[i] = ERR_PTR(-EPROBE_DEFER);
757e9862118SShunli Wang }
758e9862118SShunli Wang
759e9862118SShunli Wang mtk_clk_register_factors(infra_fixed_divs, ARRAY_SIZE(infra_fixed_divs),
760e9862118SShunli Wang infra_clk_data);
761e9862118SShunli Wang
762f0b3140fSAngeloGioacchino Del Regno mtk_clk_register_cpumuxes(NULL, node, cpu_muxes, ARRAY_SIZE(cpu_muxes),
76343ed50eeSSean Wang infra_clk_data);
76443ed50eeSSean Wang
765609cc5e1SChen-Yu Tsai r = of_clk_add_hw_provider(node, of_clk_hw_onecell_get,
766609cc5e1SChen-Yu Tsai infra_clk_data);
767e9862118SShunli Wang if (r)
768e9862118SShunli Wang pr_err("%s(): could not register clock provider: %d\n",
769e9862118SShunli Wang __func__, r);
770e9862118SShunli Wang }
771e9862118SShunli Wang CLK_OF_DECLARE_DRIVER(mtk_infra, "mediatek,mt2701-infracfg",
772e9862118SShunli Wang mtk_infrasys_init_early);
773e9862118SShunli Wang
mtk_infrasys_init(struct platform_device * pdev)774e9862118SShunli Wang static int mtk_infrasys_init(struct platform_device *pdev)
775e9862118SShunli Wang {
776e9862118SShunli Wang int r, i;
777e9862118SShunli Wang struct device_node *node = pdev->dev.of_node;
778e9862118SShunli Wang
779e9862118SShunli Wang if (!infra_clk_data) {
780e9862118SShunli Wang infra_clk_data = mtk_alloc_clk_data(CLK_INFRA_NR);
781*1bf9c204SJiasheng Jiang if (!infra_clk_data)
782*1bf9c204SJiasheng Jiang return -ENOMEM;
783e9862118SShunli Wang } else {
784e9862118SShunli Wang for (i = 0; i < CLK_INFRA_NR; i++) {
785609cc5e1SChen-Yu Tsai if (infra_clk_data->hws[i] == ERR_PTR(-EPROBE_DEFER))
786609cc5e1SChen-Yu Tsai infra_clk_data->hws[i] = ERR_PTR(-ENOENT);
787e9862118SShunli Wang }
788e9862118SShunli Wang }
789e9862118SShunli Wang
79020498d52SAngeloGioacchino Del Regno mtk_clk_register_gates(&pdev->dev, node, infra_clks,
79120498d52SAngeloGioacchino Del Regno ARRAY_SIZE(infra_clks), infra_clk_data);
792e9862118SShunli Wang mtk_clk_register_factors(infra_fixed_divs, ARRAY_SIZE(infra_fixed_divs),
793e9862118SShunli Wang infra_clk_data);
794e9862118SShunli Wang
795609cc5e1SChen-Yu Tsai r = of_clk_add_hw_provider(node, of_clk_hw_onecell_get,
796609cc5e1SChen-Yu Tsai infra_clk_data);
7978c1ee96aSShunli Wang if (r)
798e9862118SShunli Wang return r;
7998c1ee96aSShunli Wang
800761bc640SRex-BC Chen mtk_register_reset_controller_with_dev(&pdev->dev, &clk_rst_desc[0]);
8018c1ee96aSShunli Wang
8028c1ee96aSShunli Wang return 0;
803e9862118SShunli Wang }
804e9862118SShunli Wang
805e9862118SShunli Wang static const struct mtk_gate_regs peri0_cg_regs = {
806e9862118SShunli Wang .set_ofs = 0x0008,
807e9862118SShunli Wang .clr_ofs = 0x0010,
808e9862118SShunli Wang .sta_ofs = 0x0018,
809e9862118SShunli Wang };
810e9862118SShunli Wang
811e9862118SShunli Wang static const struct mtk_gate_regs peri1_cg_regs = {
812e9862118SShunli Wang .set_ofs = 0x000c,
813e9862118SShunli Wang .clr_ofs = 0x0014,
814e9862118SShunli Wang .sta_ofs = 0x001c,
815e9862118SShunli Wang };
816e9862118SShunli Wang
8174c85e20bSAngeloGioacchino Del Regno #define GATE_PERI0(_id, _name, _parent, _shift) \
8184c85e20bSAngeloGioacchino Del Regno GATE_MTK(_id, _name, _parent, &peri0_cg_regs, _shift, &mtk_clk_gate_ops_setclr)
819e9862118SShunli Wang
8204c85e20bSAngeloGioacchino Del Regno #define GATE_PERI1(_id, _name, _parent, _shift) \
8214c85e20bSAngeloGioacchino Del Regno GATE_MTK(_id, _name, _parent, &peri1_cg_regs, _shift, &mtk_clk_gate_ops_setclr)
822e9862118SShunli Wang
823e9862118SShunli Wang static const struct mtk_gate peri_clks[] = {
824e9862118SShunli Wang GATE_PERI0(CLK_PERI_USB0_MCU, "usb0_mcu_ck", "axi_sel", 31),
825e9862118SShunli Wang GATE_PERI0(CLK_PERI_ETH, "eth_ck", "clk26m", 30),
826e9862118SShunli Wang GATE_PERI0(CLK_PERI_SPI0, "spi0_ck", "spi0_sel", 29),
827e9862118SShunli Wang GATE_PERI0(CLK_PERI_AUXADC, "auxadc_ck", "clk26m", 28),
828e9862118SShunli Wang GATE_PERI0(CLK_PERI_I2C3, "i2c3_ck", "clk26m", 27),
829e9862118SShunli Wang GATE_PERI0(CLK_PERI_I2C2, "i2c2_ck", "axi_sel", 26),
830e9862118SShunli Wang GATE_PERI0(CLK_PERI_I2C1, "i2c1_ck", "axi_sel", 25),
831e9862118SShunli Wang GATE_PERI0(CLK_PERI_I2C0, "i2c0_ck", "axi_sel", 24),
832e9862118SShunli Wang GATE_PERI0(CLK_PERI_BTIF, "bitif_ck", "axi_sel", 23),
833e9862118SShunli Wang GATE_PERI0(CLK_PERI_UART3, "uart3_ck", "axi_sel", 22),
834e9862118SShunli Wang GATE_PERI0(CLK_PERI_UART2, "uart2_ck", "axi_sel", 21),
835e9862118SShunli Wang GATE_PERI0(CLK_PERI_UART1, "uart1_ck", "axi_sel", 20),
836e9862118SShunli Wang GATE_PERI0(CLK_PERI_UART0, "uart0_ck", "axi_sel", 19),
837e9862118SShunli Wang GATE_PERI0(CLK_PERI_NLI, "nli_ck", "axi_sel", 18),
838e9862118SShunli Wang GATE_PERI0(CLK_PERI_MSDC50_3, "msdc50_3_ck", "emmc_hclk_sel", 17),
839e9862118SShunli Wang GATE_PERI0(CLK_PERI_MSDC30_3, "msdc30_3_ck", "msdc30_3_sel", 16),
840e9862118SShunli Wang GATE_PERI0(CLK_PERI_MSDC30_2, "msdc30_2_ck", "msdc30_2_sel", 15),
841e9862118SShunli Wang GATE_PERI0(CLK_PERI_MSDC30_1, "msdc30_1_ck", "msdc30_1_sel", 14),
842e9862118SShunli Wang GATE_PERI0(CLK_PERI_MSDC30_0, "msdc30_0_ck", "msdc30_0_sel", 13),
843e9862118SShunli Wang GATE_PERI0(CLK_PERI_AP_DMA, "ap_dma_ck", "axi_sel", 12),
844e9862118SShunli Wang GATE_PERI0(CLK_PERI_USB1, "usb1_ck", "usb20_sel", 11),
845e9862118SShunli Wang GATE_PERI0(CLK_PERI_USB0, "usb0_ck", "usb20_sel", 10),
846e9862118SShunli Wang GATE_PERI0(CLK_PERI_PWM, "pwm_ck", "axi_sel", 9),
84789cd7aecSSean Wang GATE_PERI0(CLK_PERI_PWM7, "pwm7_ck", "axisel_d4", 8),
84889cd7aecSSean Wang GATE_PERI0(CLK_PERI_PWM6, "pwm6_ck", "axisel_d4", 7),
84989cd7aecSSean Wang GATE_PERI0(CLK_PERI_PWM5, "pwm5_ck", "axisel_d4", 6),
85089cd7aecSSean Wang GATE_PERI0(CLK_PERI_PWM4, "pwm4_ck", "axisel_d4", 5),
85189cd7aecSSean Wang GATE_PERI0(CLK_PERI_PWM3, "pwm3_ck", "axisel_d4", 4),
85289cd7aecSSean Wang GATE_PERI0(CLK_PERI_PWM2, "pwm2_ck", "axisel_d4", 3),
85389cd7aecSSean Wang GATE_PERI0(CLK_PERI_PWM1, "pwm1_ck", "axisel_d4", 2),
854e9862118SShunli Wang GATE_PERI0(CLK_PERI_THERM, "therm_ck", "axi_sel", 1),
855e9862118SShunli Wang GATE_PERI0(CLK_PERI_NFI, "nfi_ck", "nfi2x_sel", 0),
856e9862118SShunli Wang
857e9862118SShunli Wang GATE_PERI1(CLK_PERI_FCI, "fci_ck", "ms_card_sel", 11),
858e9862118SShunli Wang GATE_PERI1(CLK_PERI_SPI2, "spi2_ck", "spi2_sel", 10),
859e9862118SShunli Wang GATE_PERI1(CLK_PERI_SPI1, "spi1_ck", "spi1_sel", 9),
860e9862118SShunli Wang GATE_PERI1(CLK_PERI_HOST89_DVD, "host89_dvd_ck", "aud2dvd_sel", 8),
861e9862118SShunli Wang GATE_PERI1(CLK_PERI_HOST89_SPI, "host89_spi_ck", "spi0_sel", 7),
862e9862118SShunli Wang GATE_PERI1(CLK_PERI_HOST89_INT, "host89_int_ck", "axi_sel", 6),
863e9862118SShunli Wang GATE_PERI1(CLK_PERI_FLASH, "flash_ck", "nfi2x_sel", 5),
864e9862118SShunli Wang GATE_PERI1(CLK_PERI_NFI_PAD, "nfi_pad_ck", "nfi1x_pad", 4),
865e9862118SShunli Wang GATE_PERI1(CLK_PERI_NFI_ECC, "nfi_ecc_ck", "nfi1x_pad", 3),
866e9862118SShunli Wang GATE_PERI1(CLK_PERI_GCPU, "gcpu_ck", "axi_sel", 2),
867e9862118SShunli Wang GATE_PERI1(CLK_PERI_USB_SLV, "usbslv_ck", "axi_sel", 1),
868e9862118SShunli Wang GATE_PERI1(CLK_PERI_USB1_MCU, "usb1_mcu_ck", "axi_sel", 0),
869e9862118SShunli Wang };
870e9862118SShunli Wang
871e9862118SShunli Wang static const char * const uart_ck_sel_parents[] = {
872e9862118SShunli Wang "clk26m",
873e9862118SShunli Wang "uart_sel",
874e9862118SShunli Wang };
875e9862118SShunli Wang
876e9862118SShunli Wang static const struct mtk_composite peri_muxs[] = {
877e9862118SShunli Wang MUX(CLK_PERI_UART0_SEL, "uart0_ck_sel", uart_ck_sel_parents,
878e9862118SShunli Wang 0x40c, 0, 1),
879e9862118SShunli Wang MUX(CLK_PERI_UART1_SEL, "uart1_ck_sel", uart_ck_sel_parents,
880e9862118SShunli Wang 0x40c, 1, 1),
881e9862118SShunli Wang MUX(CLK_PERI_UART2_SEL, "uart2_ck_sel", uart_ck_sel_parents,
882e9862118SShunli Wang 0x40c, 2, 1),
883e9862118SShunli Wang MUX(CLK_PERI_UART3_SEL, "uart3_ck_sel", uart_ck_sel_parents,
884e9862118SShunli Wang 0x40c, 3, 1),
885e9862118SShunli Wang };
886e9862118SShunli Wang
mtk_pericfg_init(struct platform_device * pdev)887e9862118SShunli Wang static int mtk_pericfg_init(struct platform_device *pdev)
888e9862118SShunli Wang {
889609cc5e1SChen-Yu Tsai struct clk_hw_onecell_data *clk_data;
890e9862118SShunli Wang void __iomem *base;
891e9862118SShunli Wang int r;
892e9862118SShunli Wang struct device_node *node = pdev->dev.of_node;
893e9862118SShunli Wang
8949b1cb9c8SYangtao Li base = devm_platform_ioremap_resource(pdev, 0);
895e9862118SShunli Wang if (IS_ERR(base))
896e9862118SShunli Wang return PTR_ERR(base);
897e9862118SShunli Wang
898e9862118SShunli Wang clk_data = mtk_alloc_clk_data(CLK_PERI_NR);
899*1bf9c204SJiasheng Jiang if (!clk_data)
900*1bf9c204SJiasheng Jiang return -ENOMEM;
901e9862118SShunli Wang
90220498d52SAngeloGioacchino Del Regno mtk_clk_register_gates(&pdev->dev, node, peri_clks,
90320498d52SAngeloGioacchino Del Regno ARRAY_SIZE(peri_clks), clk_data);
904e9862118SShunli Wang
90501a6c1abSAngeloGioacchino Del Regno mtk_clk_register_composites(&pdev->dev, peri_muxs,
90601a6c1abSAngeloGioacchino Del Regno ARRAY_SIZE(peri_muxs), base,
907e9862118SShunli Wang &mt2701_clk_lock, clk_data);
908e9862118SShunli Wang
909609cc5e1SChen-Yu Tsai r = of_clk_add_hw_provider(node, of_clk_hw_onecell_get, clk_data);
9108c1ee96aSShunli Wang if (r)
911e9862118SShunli Wang return r;
9128c1ee96aSShunli Wang
913761bc640SRex-BC Chen mtk_register_reset_controller_with_dev(&pdev->dev, &clk_rst_desc[1]);
9148c1ee96aSShunli Wang
9158c1ee96aSShunli Wang return 0;
916e9862118SShunli Wang }
917e9862118SShunli Wang
918e9862118SShunli Wang #define MT8590_PLL_FMAX (2000 * MHZ)
919e9862118SShunli Wang #define CON0_MT8590_RST_BAR BIT(27)
920e9862118SShunli Wang
921e9862118SShunli Wang #define PLL(_id, _name, _reg, _pwr_reg, _en_mask, _flags, _pcwbits, _pd_reg, \
922e9862118SShunli Wang _pd_shift, _tuner_reg, _pcw_reg, _pcw_shift) { \
923e9862118SShunli Wang .id = _id, \
924e9862118SShunli Wang .name = _name, \
925e9862118SShunli Wang .reg = _reg, \
926e9862118SShunli Wang .pwr_reg = _pwr_reg, \
927e9862118SShunli Wang .en_mask = _en_mask, \
928e9862118SShunli Wang .flags = _flags, \
929e9862118SShunli Wang .rst_bar_mask = CON0_MT8590_RST_BAR, \
930e9862118SShunli Wang .fmax = MT8590_PLL_FMAX, \
931e9862118SShunli Wang .pcwbits = _pcwbits, \
932e9862118SShunli Wang .pd_reg = _pd_reg, \
933e9862118SShunli Wang .pd_shift = _pd_shift, \
934e9862118SShunli Wang .tuner_reg = _tuner_reg, \
935e9862118SShunli Wang .pcw_reg = _pcw_reg, \
936e9862118SShunli Wang .pcw_shift = _pcw_shift, \
937e9862118SShunli Wang }
938e9862118SShunli Wang
939e9862118SShunli Wang static const struct mtk_pll_data apmixed_plls[] = {
940e1fd35f5SChun-Jie Chen PLL(CLK_APMIXED_ARMPLL, "armpll", 0x200, 0x20c, 0x80000000,
941e9862118SShunli Wang PLL_AO, 21, 0x204, 24, 0x0, 0x204, 0),
942e1fd35f5SChun-Jie Chen PLL(CLK_APMIXED_MAINPLL, "mainpll", 0x210, 0x21c, 0xf0000000,
943e9862118SShunli Wang HAVE_RST_BAR, 21, 0x210, 4, 0x0, 0x214, 0),
944e1fd35f5SChun-Jie Chen PLL(CLK_APMIXED_UNIVPLL, "univpll", 0x220, 0x22c, 0xf3000000,
945e9862118SShunli Wang HAVE_RST_BAR, 7, 0x220, 4, 0x0, 0x224, 14),
946e1fd35f5SChun-Jie Chen PLL(CLK_APMIXED_MMPLL, "mmpll", 0x230, 0x23c, 0, 0,
947e9862118SShunli Wang 21, 0x230, 4, 0x0, 0x234, 0),
948e9862118SShunli Wang PLL(CLK_APMIXED_MSDCPLL, "msdcpll", 0x240, 0x24c, 0x00000001, 0,
949e9862118SShunli Wang 21, 0x240, 4, 0x0, 0x244, 0),
950e9862118SShunli Wang PLL(CLK_APMIXED_TVDPLL, "tvdpll", 0x250, 0x25c, 0x00000001, 0,
951e9862118SShunli Wang 21, 0x250, 4, 0x0, 0x254, 0),
952e9862118SShunli Wang PLL(CLK_APMIXED_AUD1PLL, "aud1pll", 0x270, 0x27c, 0x00000001, 0,
953e9862118SShunli Wang 31, 0x270, 4, 0x0, 0x274, 0),
954e9862118SShunli Wang PLL(CLK_APMIXED_TRGPLL, "trgpll", 0x280, 0x28c, 0x00000001, 0,
955e9862118SShunli Wang 31, 0x280, 4, 0x0, 0x284, 0),
956e9862118SShunli Wang PLL(CLK_APMIXED_ETHPLL, "ethpll", 0x290, 0x29c, 0x00000001, 0,
957e9862118SShunli Wang 31, 0x290, 4, 0x0, 0x294, 0),
958e9862118SShunli Wang PLL(CLK_APMIXED_VDECPLL, "vdecpll", 0x2a0, 0x2ac, 0x00000001, 0,
959e9862118SShunli Wang 31, 0x2a0, 4, 0x0, 0x2a4, 0),
960e9862118SShunli Wang PLL(CLK_APMIXED_HADDS2PLL, "hadds2pll", 0x2b0, 0x2bc, 0x00000001, 0,
961e9862118SShunli Wang 31, 0x2b0, 4, 0x0, 0x2b4, 0),
962e9862118SShunli Wang PLL(CLK_APMIXED_AUD2PLL, "aud2pll", 0x2c0, 0x2cc, 0x00000001, 0,
963e9862118SShunli Wang 31, 0x2c0, 4, 0x0, 0x2c4, 0),
964e9862118SShunli Wang PLL(CLK_APMIXED_TVD2PLL, "tvd2pll", 0x2d0, 0x2dc, 0x00000001, 0,
965e9862118SShunli Wang 21, 0x2d0, 4, 0x0, 0x2d4, 0),
966e9862118SShunli Wang };
967e9862118SShunli Wang
968bf61099aSRyder Lee static const struct mtk_fixed_factor apmixed_fixed_divs[] = {
969bf61099aSRyder Lee FACTOR(CLK_APMIXED_HDMI_REF, "hdmi_ref", "tvdpll", 1, 1),
970bf61099aSRyder Lee };
971bf61099aSRyder Lee
mtk_apmixedsys_init(struct platform_device * pdev)972e9862118SShunli Wang static int mtk_apmixedsys_init(struct platform_device *pdev)
973e9862118SShunli Wang {
974609cc5e1SChen-Yu Tsai struct clk_hw_onecell_data *clk_data;
975e9862118SShunli Wang struct device_node *node = pdev->dev.of_node;
976e9862118SShunli Wang
977e9862118SShunli Wang clk_data = mtk_alloc_clk_data(CLK_APMIXED_NR);
978e9862118SShunli Wang if (!clk_data)
979e9862118SShunli Wang return -ENOMEM;
980e9862118SShunli Wang
981e9862118SShunli Wang mtk_clk_register_plls(node, apmixed_plls, ARRAY_SIZE(apmixed_plls),
982e9862118SShunli Wang clk_data);
983bf61099aSRyder Lee mtk_clk_register_factors(apmixed_fixed_divs, ARRAY_SIZE(apmixed_fixed_divs),
984bf61099aSRyder Lee clk_data);
985e9862118SShunli Wang
986609cc5e1SChen-Yu Tsai return of_clk_add_hw_provider(node, of_clk_hw_onecell_get, clk_data);
987e9862118SShunli Wang }
988e9862118SShunli Wang
989e9862118SShunli Wang static const struct of_device_id of_match_clk_mt2701[] = {
990e9862118SShunli Wang {
991e9862118SShunli Wang .compatible = "mediatek,mt2701-topckgen",
992e9862118SShunli Wang .data = mtk_topckgen_init,
993e9862118SShunli Wang }, {
994e9862118SShunli Wang .compatible = "mediatek,mt2701-infracfg",
995e9862118SShunli Wang .data = mtk_infrasys_init,
996e9862118SShunli Wang }, {
997e9862118SShunli Wang .compatible = "mediatek,mt2701-pericfg",
998e9862118SShunli Wang .data = mtk_pericfg_init,
999e9862118SShunli Wang }, {
1000e9862118SShunli Wang .compatible = "mediatek,mt2701-apmixedsys",
1001e9862118SShunli Wang .data = mtk_apmixedsys_init,
1002e9862118SShunli Wang }, {
1003e9862118SShunli Wang /* sentinel */
1004e9862118SShunli Wang }
1005e9862118SShunli Wang };
100665c9ad77SAngeloGioacchino Del Regno MODULE_DEVICE_TABLE(of, of_match_clk_mt2701);
1007e9862118SShunli Wang
clk_mt2701_probe(struct platform_device * pdev)1008e9862118SShunli Wang static int clk_mt2701_probe(struct platform_device *pdev)
1009e9862118SShunli Wang {
1010e9862118SShunli Wang int (*clk_init)(struct platform_device *);
1011e9862118SShunli Wang int r;
1012e9862118SShunli Wang
1013e9862118SShunli Wang clk_init = of_device_get_match_data(&pdev->dev);
1014e9862118SShunli Wang if (!clk_init)
1015e9862118SShunli Wang return -EINVAL;
1016e9862118SShunli Wang
1017e9862118SShunli Wang r = clk_init(pdev);
1018e9862118SShunli Wang if (r)
1019e9862118SShunli Wang dev_err(&pdev->dev,
1020e9862118SShunli Wang "could not register clock provider: %s: %d\n",
1021e9862118SShunli Wang pdev->name, r);
1022e9862118SShunli Wang
1023e9862118SShunli Wang return r;
1024e9862118SShunli Wang }
1025e9862118SShunli Wang
1026e9862118SShunli Wang static struct platform_driver clk_mt2701_drv = {
1027e9862118SShunli Wang .probe = clk_mt2701_probe,
1028e9862118SShunli Wang .driver = {
1029e9862118SShunli Wang .name = "clk-mt2701",
1030e9862118SShunli Wang .of_match_table = of_match_clk_mt2701,
1031e9862118SShunli Wang },
1032e9862118SShunli Wang };
1033e9862118SShunli Wang
clk_mt2701_init(void)1034e9862118SShunli Wang static int __init clk_mt2701_init(void)
1035e9862118SShunli Wang {
1036e9862118SShunli Wang return platform_driver_register(&clk_mt2701_drv);
1037e9862118SShunli Wang }
1038e9862118SShunli Wang
1039e9862118SShunli Wang arch_initcall(clk_mt2701_init);
1040a451da86SAngeloGioacchino Del Regno MODULE_LICENSE("GPL");
1041