xref: /openbmc/linux/drivers/clk/ingenic/jz4770-cgu.c (revision c067b46d731a764fc46ecc466c2967088c97089e)
17a01c190SPaul Cercueil // SPDX-License-Identifier: GPL-2.0
27a01c190SPaul Cercueil /*
37a01c190SPaul Cercueil  * JZ4770 SoC CGU driver
47a01c190SPaul Cercueil  * Copyright 2018, Paul Cercueil <paul@crapouillou.net>
57a01c190SPaul Cercueil  */
67a01c190SPaul Cercueil 
77a01c190SPaul Cercueil #include <linux/bitops.h>
87a01c190SPaul Cercueil #include <linux/clk-provider.h>
97a01c190SPaul Cercueil #include <linux/delay.h>
1062e59c4eSStephen Boyd #include <linux/io.h>
117a01c190SPaul Cercueil #include <linux/of.h>
127a01c190SPaul Cercueil #include <dt-bindings/clock/jz4770-cgu.h>
137a01c190SPaul Cercueil #include "cgu.h"
142ee93e3cSPaul Cercueil #include "pm.h"
157a01c190SPaul Cercueil 
167a01c190SPaul Cercueil /*
177a01c190SPaul Cercueil  * CPM registers offset address definition
187a01c190SPaul Cercueil  */
197a01c190SPaul Cercueil #define CGU_REG_CPCCR		0x00
207a01c190SPaul Cercueil #define CGU_REG_LCR		0x04
217a01c190SPaul Cercueil #define CGU_REG_CPPCR0		0x10
227a01c190SPaul Cercueil #define CGU_REG_CLKGR0		0x20
237a01c190SPaul Cercueil #define CGU_REG_OPCR		0x24
247a01c190SPaul Cercueil #define CGU_REG_CLKGR1		0x28
257a01c190SPaul Cercueil #define CGU_REG_CPPCR1		0x30
267a01c190SPaul Cercueil #define CGU_REG_USBPCR1		0x48
277a01c190SPaul Cercueil #define CGU_REG_USBCDR		0x50
287a01c190SPaul Cercueil #define CGU_REG_I2SCDR		0x60
297a01c190SPaul Cercueil #define CGU_REG_LPCDR		0x64
307a01c190SPaul Cercueil #define CGU_REG_MSC0CDR		0x68
317a01c190SPaul Cercueil #define CGU_REG_UHCCDR		0x6c
327a01c190SPaul Cercueil #define CGU_REG_SSICDR		0x74
337a01c190SPaul Cercueil #define CGU_REG_CIMCDR		0x7c
347a01c190SPaul Cercueil #define CGU_REG_GPSCDR		0x80
357a01c190SPaul Cercueil #define CGU_REG_PCMCDR		0x84
367a01c190SPaul Cercueil #define CGU_REG_GPUCDR		0x88
377a01c190SPaul Cercueil #define CGU_REG_MSC1CDR		0xA4
387a01c190SPaul Cercueil #define CGU_REG_MSC2CDR		0xA8
397a01c190SPaul Cercueil #define CGU_REG_BCHCDR		0xAC
407a01c190SPaul Cercueil 
417a01c190SPaul Cercueil /* bits within the OPCR register */
427a01c190SPaul Cercueil #define OPCR_SPENDH		BIT(5)		/* UHC PHY suspend */
437a01c190SPaul Cercueil 
447a01c190SPaul Cercueil /* bits within the USBPCR1 register */
457a01c190SPaul Cercueil #define USBPCR1_UHC_POWER	BIT(5)		/* UHC PHY power down */
467a01c190SPaul Cercueil 
477a01c190SPaul Cercueil static struct ingenic_cgu *cgu;
487a01c190SPaul Cercueil 
497a01c190SPaul Cercueil static int jz4770_uhc_phy_enable(struct clk_hw *hw)
507a01c190SPaul Cercueil {
517a01c190SPaul Cercueil 	void __iomem *reg_opcr		= cgu->base + CGU_REG_OPCR;
527a01c190SPaul Cercueil 	void __iomem *reg_usbpcr1	= cgu->base + CGU_REG_USBPCR1;
537a01c190SPaul Cercueil 
547a01c190SPaul Cercueil 	writel(readl(reg_opcr) & ~OPCR_SPENDH, reg_opcr);
557a01c190SPaul Cercueil 	writel(readl(reg_usbpcr1) | USBPCR1_UHC_POWER, reg_usbpcr1);
567a01c190SPaul Cercueil 	return 0;
577a01c190SPaul Cercueil }
587a01c190SPaul Cercueil 
597a01c190SPaul Cercueil static void jz4770_uhc_phy_disable(struct clk_hw *hw)
607a01c190SPaul Cercueil {
617a01c190SPaul Cercueil 	void __iomem *reg_opcr		= cgu->base + CGU_REG_OPCR;
627a01c190SPaul Cercueil 	void __iomem *reg_usbpcr1	= cgu->base + CGU_REG_USBPCR1;
637a01c190SPaul Cercueil 
647a01c190SPaul Cercueil 	writel(readl(reg_usbpcr1) & ~USBPCR1_UHC_POWER, reg_usbpcr1);
657a01c190SPaul Cercueil 	writel(readl(reg_opcr) | OPCR_SPENDH, reg_opcr);
667a01c190SPaul Cercueil }
677a01c190SPaul Cercueil 
687a01c190SPaul Cercueil static int jz4770_uhc_phy_is_enabled(struct clk_hw *hw)
697a01c190SPaul Cercueil {
707a01c190SPaul Cercueil 	void __iomem *reg_opcr		= cgu->base + CGU_REG_OPCR;
717a01c190SPaul Cercueil 	void __iomem *reg_usbpcr1	= cgu->base + CGU_REG_USBPCR1;
727a01c190SPaul Cercueil 
737a01c190SPaul Cercueil 	return !(readl(reg_opcr) & OPCR_SPENDH) &&
747a01c190SPaul Cercueil 		(readl(reg_usbpcr1) & USBPCR1_UHC_POWER);
757a01c190SPaul Cercueil }
767a01c190SPaul Cercueil 
777a01c190SPaul Cercueil static const struct clk_ops jz4770_uhc_phy_ops = {
787a01c190SPaul Cercueil 	.enable = jz4770_uhc_phy_enable,
797a01c190SPaul Cercueil 	.disable = jz4770_uhc_phy_disable,
807a01c190SPaul Cercueil 	.is_enabled = jz4770_uhc_phy_is_enabled,
817a01c190SPaul Cercueil };
827a01c190SPaul Cercueil 
837a01c190SPaul Cercueil static const s8 pll_od_encoding[8] = {
847a01c190SPaul Cercueil 	0x0, 0x1, -1, 0x2, -1, -1, -1, 0x3,
857a01c190SPaul Cercueil };
867a01c190SPaul Cercueil 
8744b06a76SPaul Cercueil static const u8 jz4770_cgu_cpccr_div_table[] = {
8844b06a76SPaul Cercueil 	1, 2, 3, 4, 6, 8, 12,
8944b06a76SPaul Cercueil };
9044b06a76SPaul Cercueil 
917a01c190SPaul Cercueil static const struct ingenic_cgu_clk_info jz4770_cgu_clocks[] = {
927a01c190SPaul Cercueil 
937a01c190SPaul Cercueil 	/* External clocks */
947a01c190SPaul Cercueil 
957a01c190SPaul Cercueil 	[JZ4770_CLK_EXT] = { "ext", CGU_CLK_EXT },
967a01c190SPaul Cercueil 	[JZ4770_CLK_OSC32K] = { "osc32k", CGU_CLK_EXT },
977a01c190SPaul Cercueil 
987a01c190SPaul Cercueil 	/* PLLs */
997a01c190SPaul Cercueil 
1007a01c190SPaul Cercueil 	[JZ4770_CLK_PLL0] = {
1017a01c190SPaul Cercueil 		"pll0", CGU_CLK_PLL,
1027a01c190SPaul Cercueil 		.parents = { JZ4770_CLK_EXT },
1037a01c190SPaul Cercueil 		.pll = {
1047a01c190SPaul Cercueil 			.reg = CGU_REG_CPPCR0,
1057a01c190SPaul Cercueil 			.m_shift = 24,
1067a01c190SPaul Cercueil 			.m_bits = 7,
1077a01c190SPaul Cercueil 			.m_offset = 1,
1087a01c190SPaul Cercueil 			.n_shift = 18,
1097a01c190SPaul Cercueil 			.n_bits = 5,
1107a01c190SPaul Cercueil 			.n_offset = 1,
1117a01c190SPaul Cercueil 			.od_shift = 16,
1127a01c190SPaul Cercueil 			.od_bits = 2,
1137a01c190SPaul Cercueil 			.od_max = 8,
1147a01c190SPaul Cercueil 			.od_encoding = pll_od_encoding,
1157a01c190SPaul Cercueil 			.bypass_bit = 9,
1167a01c190SPaul Cercueil 			.enable_bit = 8,
1177a01c190SPaul Cercueil 			.stable_bit = 10,
1187a01c190SPaul Cercueil 		},
1197a01c190SPaul Cercueil 	},
1207a01c190SPaul Cercueil 
1217a01c190SPaul Cercueil 	[JZ4770_CLK_PLL1] = {
1227a01c190SPaul Cercueil 		/* TODO: PLL1 can depend on PLL0 */
1237a01c190SPaul Cercueil 		"pll1", CGU_CLK_PLL,
1247a01c190SPaul Cercueil 		.parents = { JZ4770_CLK_EXT },
1257a01c190SPaul Cercueil 		.pll = {
1267a01c190SPaul Cercueil 			.reg = CGU_REG_CPPCR1,
1277a01c190SPaul Cercueil 			.m_shift = 24,
1287a01c190SPaul Cercueil 			.m_bits = 7,
1297a01c190SPaul Cercueil 			.m_offset = 1,
1307a01c190SPaul Cercueil 			.n_shift = 18,
1317a01c190SPaul Cercueil 			.n_bits = 5,
1327a01c190SPaul Cercueil 			.n_offset = 1,
1337a01c190SPaul Cercueil 			.od_shift = 16,
1347a01c190SPaul Cercueil 			.od_bits = 2,
1357a01c190SPaul Cercueil 			.od_max = 8,
1367a01c190SPaul Cercueil 			.od_encoding = pll_od_encoding,
1377a01c190SPaul Cercueil 			.enable_bit = 7,
1387a01c190SPaul Cercueil 			.stable_bit = 6,
1397a01c190SPaul Cercueil 			.no_bypass_bit = true,
1407a01c190SPaul Cercueil 		},
1417a01c190SPaul Cercueil 	},
1427a01c190SPaul Cercueil 
1437a01c190SPaul Cercueil 	/* Main clocks */
1447a01c190SPaul Cercueil 
1457a01c190SPaul Cercueil 	[JZ4770_CLK_CCLK] = {
1467a01c190SPaul Cercueil 		"cclk", CGU_CLK_DIV,
1477a01c190SPaul Cercueil 		.parents = { JZ4770_CLK_PLL0, },
14844b06a76SPaul Cercueil 		.div = {
14944b06a76SPaul Cercueil 			CGU_REG_CPCCR, 0, 1, 4, 22, -1, -1,
15044b06a76SPaul Cercueil 			jz4770_cgu_cpccr_div_table,
15144b06a76SPaul Cercueil 		},
1527a01c190SPaul Cercueil 	},
1537a01c190SPaul Cercueil 	[JZ4770_CLK_H0CLK] = {
1547a01c190SPaul Cercueil 		"h0clk", CGU_CLK_DIV,
1557a01c190SPaul Cercueil 		.parents = { JZ4770_CLK_PLL0, },
15644b06a76SPaul Cercueil 		.div = {
15744b06a76SPaul Cercueil 			CGU_REG_CPCCR, 4, 1, 4, 22, -1, -1,
15844b06a76SPaul Cercueil 			jz4770_cgu_cpccr_div_table,
15944b06a76SPaul Cercueil 		},
1607a01c190SPaul Cercueil 	},
1617a01c190SPaul Cercueil 	[JZ4770_CLK_H1CLK] = {
1627a01c190SPaul Cercueil 		"h1clk", CGU_CLK_DIV | CGU_CLK_GATE,
1637a01c190SPaul Cercueil 		.parents = { JZ4770_CLK_PLL0, },
16444b06a76SPaul Cercueil 		.div = {
16544b06a76SPaul Cercueil 			CGU_REG_CPCCR, 24, 1, 4, 22, -1, -1,
16644b06a76SPaul Cercueil 			jz4770_cgu_cpccr_div_table,
16744b06a76SPaul Cercueil 		},
168a6523b6fSPaul Cercueil 		.gate = { CGU_REG_CLKGR1, 7 },
1697a01c190SPaul Cercueil 	},
1707a01c190SPaul Cercueil 	[JZ4770_CLK_H2CLK] = {
1717a01c190SPaul Cercueil 		"h2clk", CGU_CLK_DIV,
1727a01c190SPaul Cercueil 		.parents = { JZ4770_CLK_PLL0, },
17344b06a76SPaul Cercueil 		.div = {
17444b06a76SPaul Cercueil 			CGU_REG_CPCCR, 16, 1, 4, 22, -1, -1,
17544b06a76SPaul Cercueil 			jz4770_cgu_cpccr_div_table,
17644b06a76SPaul Cercueil 		},
1777a01c190SPaul Cercueil 	},
1787a01c190SPaul Cercueil 	[JZ4770_CLK_C1CLK] = {
17945ba63a2SPaul Cercueil 		"c1clk", CGU_CLK_DIV | CGU_CLK_GATE,
1807a01c190SPaul Cercueil 		.parents = { JZ4770_CLK_PLL0, },
18144b06a76SPaul Cercueil 		.div = {
18244b06a76SPaul Cercueil 			CGU_REG_CPCCR, 12, 1, 4, 22, -1, -1,
18344b06a76SPaul Cercueil 			jz4770_cgu_cpccr_div_table,
18444b06a76SPaul Cercueil 		},
18545ba63a2SPaul Cercueil 		.gate = { CGU_REG_OPCR, 31, true }, // disable CCLK stop on idle
1867a01c190SPaul Cercueil 	},
1877a01c190SPaul Cercueil 	[JZ4770_CLK_PCLK] = {
1887a01c190SPaul Cercueil 		"pclk", CGU_CLK_DIV,
1897a01c190SPaul Cercueil 		.parents = { JZ4770_CLK_PLL0, },
19044b06a76SPaul Cercueil 		.div = {
19144b06a76SPaul Cercueil 			CGU_REG_CPCCR, 8, 1, 4, 22, -1, -1,
19244b06a76SPaul Cercueil 			jz4770_cgu_cpccr_div_table,
19344b06a76SPaul Cercueil 		},
1947a01c190SPaul Cercueil 	},
1957a01c190SPaul Cercueil 
1967a01c190SPaul Cercueil 	/* Those divided clocks can connect to PLL0 or PLL1 */
1977a01c190SPaul Cercueil 
1987a01c190SPaul Cercueil 	[JZ4770_CLK_MMC0_MUX] = {
1997a01c190SPaul Cercueil 		"mmc0_mux", CGU_CLK_DIV | CGU_CLK_GATE | CGU_CLK_MUX,
2007a01c190SPaul Cercueil 		.parents = { JZ4770_CLK_PLL0, JZ4770_CLK_PLL1, },
2017a01c190SPaul Cercueil 		.mux = { CGU_REG_MSC0CDR, 30, 1 },
2027a01c190SPaul Cercueil 		.div = { CGU_REG_MSC0CDR, 0, 1, 7, -1, -1, 31 },
2037a01c190SPaul Cercueil 		.gate = { CGU_REG_MSC0CDR, 31 },
2047a01c190SPaul Cercueil 	},
2057a01c190SPaul Cercueil 	[JZ4770_CLK_MMC1_MUX] = {
2067a01c190SPaul Cercueil 		"mmc1_mux", CGU_CLK_DIV | CGU_CLK_GATE | CGU_CLK_MUX,
2077a01c190SPaul Cercueil 		.parents = { JZ4770_CLK_PLL0, JZ4770_CLK_PLL1, },
2087a01c190SPaul Cercueil 		.mux = { CGU_REG_MSC1CDR, 30, 1 },
2097a01c190SPaul Cercueil 		.div = { CGU_REG_MSC1CDR, 0, 1, 7, -1, -1, 31 },
2107a01c190SPaul Cercueil 		.gate = { CGU_REG_MSC1CDR, 31 },
2117a01c190SPaul Cercueil 	},
2127a01c190SPaul Cercueil 	[JZ4770_CLK_MMC2_MUX] = {
2137a01c190SPaul Cercueil 		"mmc2_mux", CGU_CLK_DIV | CGU_CLK_GATE | CGU_CLK_MUX,
2147a01c190SPaul Cercueil 		.parents = { JZ4770_CLK_PLL0, JZ4770_CLK_PLL1, },
2157a01c190SPaul Cercueil 		.mux = { CGU_REG_MSC2CDR, 30, 1 },
2167a01c190SPaul Cercueil 		.div = { CGU_REG_MSC2CDR, 0, 1, 7, -1, -1, 31 },
2177a01c190SPaul Cercueil 		.gate = { CGU_REG_MSC2CDR, 31 },
2187a01c190SPaul Cercueil 	},
2197a01c190SPaul Cercueil 	[JZ4770_CLK_CIM] = {
2207a01c190SPaul Cercueil 		"cim", CGU_CLK_DIV | CGU_CLK_GATE | CGU_CLK_MUX,
2217a01c190SPaul Cercueil 		.parents = { JZ4770_CLK_PLL0, JZ4770_CLK_PLL1, },
2227a01c190SPaul Cercueil 		.mux = { CGU_REG_CIMCDR, 31, 1 },
2237a01c190SPaul Cercueil 		.div = { CGU_REG_CIMCDR, 0, 1, 8, -1, -1, -1 },
2247a01c190SPaul Cercueil 		.gate = { CGU_REG_CLKGR0, 26 },
2257a01c190SPaul Cercueil 	},
2267a01c190SPaul Cercueil 	[JZ4770_CLK_UHC] = {
2277a01c190SPaul Cercueil 		"uhc", CGU_CLK_DIV | CGU_CLK_GATE | CGU_CLK_MUX,
2287a01c190SPaul Cercueil 		.parents = { JZ4770_CLK_PLL0, JZ4770_CLK_PLL1, },
2297a01c190SPaul Cercueil 		.mux = { CGU_REG_UHCCDR, 29, 1 },
2307a01c190SPaul Cercueil 		.div = { CGU_REG_UHCCDR, 0, 1, 4, -1, -1, -1 },
2317a01c190SPaul Cercueil 		.gate = { CGU_REG_CLKGR0, 24 },
2327a01c190SPaul Cercueil 	},
2337a01c190SPaul Cercueil 	[JZ4770_CLK_GPU] = {
2347a01c190SPaul Cercueil 		"gpu", CGU_CLK_DIV | CGU_CLK_GATE | CGU_CLK_MUX,
2357a01c190SPaul Cercueil 		.parents = { JZ4770_CLK_PLL0, JZ4770_CLK_PLL1, -1 },
2367a01c190SPaul Cercueil 		.mux = { CGU_REG_GPUCDR, 31, 1 },
2377a01c190SPaul Cercueil 		.div = { CGU_REG_GPUCDR, 0, 1, 3, -1, -1, -1 },
2387a01c190SPaul Cercueil 		.gate = { CGU_REG_CLKGR1, 9 },
2397a01c190SPaul Cercueil 	},
2407a01c190SPaul Cercueil 	[JZ4770_CLK_BCH] = {
2417a01c190SPaul Cercueil 		"bch", CGU_CLK_DIV | CGU_CLK_GATE | CGU_CLK_MUX,
2427a01c190SPaul Cercueil 		.parents = { JZ4770_CLK_PLL0, JZ4770_CLK_PLL1, },
2437a01c190SPaul Cercueil 		.mux = { CGU_REG_BCHCDR, 31, 1 },
2447a01c190SPaul Cercueil 		.div = { CGU_REG_BCHCDR, 0, 1, 3, -1, -1, -1 },
2457a01c190SPaul Cercueil 		.gate = { CGU_REG_CLKGR0, 1 },
2467a01c190SPaul Cercueil 	},
2477a01c190SPaul Cercueil 	[JZ4770_CLK_LPCLK_MUX] = {
2487a01c190SPaul Cercueil 		"lpclk", CGU_CLK_DIV | CGU_CLK_GATE | CGU_CLK_MUX,
2497a01c190SPaul Cercueil 		.parents = { JZ4770_CLK_PLL0, JZ4770_CLK_PLL1, },
2507a01c190SPaul Cercueil 		.mux = { CGU_REG_LPCDR, 29, 1 },
2517a01c190SPaul Cercueil 		.div = { CGU_REG_LPCDR, 0, 1, 11, -1, -1, -1 },
2527a01c190SPaul Cercueil 		.gate = { CGU_REG_CLKGR0, 28 },
2537a01c190SPaul Cercueil 	},
2547a01c190SPaul Cercueil 	[JZ4770_CLK_GPS] = {
2557a01c190SPaul Cercueil 		"gps", CGU_CLK_DIV | CGU_CLK_GATE | CGU_CLK_MUX,
2567a01c190SPaul Cercueil 		.parents = { JZ4770_CLK_PLL0, JZ4770_CLK_PLL1, },
2577a01c190SPaul Cercueil 		.mux = { CGU_REG_GPSCDR, 31, 1 },
2587a01c190SPaul Cercueil 		.div = { CGU_REG_GPSCDR, 0, 1, 4, -1, -1, -1 },
2597a01c190SPaul Cercueil 		.gate = { CGU_REG_CLKGR0, 22 },
2607a01c190SPaul Cercueil 	},
2617a01c190SPaul Cercueil 
2627a01c190SPaul Cercueil 	/* Those divided clocks can connect to EXT, PLL0 or PLL1 */
2637a01c190SPaul Cercueil 
2647a01c190SPaul Cercueil 	[JZ4770_CLK_SSI_MUX] = {
2657a01c190SPaul Cercueil 		"ssi_mux", CGU_CLK_DIV | CGU_CLK_MUX,
2667a01c190SPaul Cercueil 		.parents = { JZ4770_CLK_EXT, -1,
2677a01c190SPaul Cercueil 			JZ4770_CLK_PLL0, JZ4770_CLK_PLL1 },
2687a01c190SPaul Cercueil 		.mux = { CGU_REG_SSICDR, 30, 2 },
2697a01c190SPaul Cercueil 		.div = { CGU_REG_SSICDR, 0, 1, 6, -1, -1, -1 },
2707a01c190SPaul Cercueil 	},
2717a01c190SPaul Cercueil 	[JZ4770_CLK_PCM_MUX] = {
2727a01c190SPaul Cercueil 		"pcm_mux", CGU_CLK_DIV | CGU_CLK_MUX,
2737a01c190SPaul Cercueil 		.parents = { JZ4770_CLK_EXT, -1,
2747a01c190SPaul Cercueil 			JZ4770_CLK_PLL0, JZ4770_CLK_PLL1 },
2757a01c190SPaul Cercueil 		.mux = { CGU_REG_PCMCDR, 30, 2 },
2767a01c190SPaul Cercueil 		.div = { CGU_REG_PCMCDR, 0, 1, 9, -1, -1, -1 },
2777a01c190SPaul Cercueil 	},
2787a01c190SPaul Cercueil 	[JZ4770_CLK_I2S] = {
2797a01c190SPaul Cercueil 		"i2s", CGU_CLK_DIV | CGU_CLK_GATE | CGU_CLK_MUX,
2807a01c190SPaul Cercueil 		.parents = { JZ4770_CLK_EXT, -1,
2817a01c190SPaul Cercueil 			JZ4770_CLK_PLL0, JZ4770_CLK_PLL1 },
2827a01c190SPaul Cercueil 		.mux = { CGU_REG_I2SCDR, 30, 2 },
2837a01c190SPaul Cercueil 		.div = { CGU_REG_I2SCDR, 0, 1, 9, -1, -1, -1 },
2847a01c190SPaul Cercueil 		.gate = { CGU_REG_CLKGR1, 13 },
2857a01c190SPaul Cercueil 	},
2867a01c190SPaul Cercueil 	[JZ4770_CLK_OTG] = {
2877a01c190SPaul Cercueil 		"usb", CGU_CLK_DIV | CGU_CLK_GATE | CGU_CLK_MUX,
2887a01c190SPaul Cercueil 		.parents = { JZ4770_CLK_EXT, -1,
2897a01c190SPaul Cercueil 			JZ4770_CLK_PLL0, JZ4770_CLK_PLL1 },
2907a01c190SPaul Cercueil 		.mux = { CGU_REG_USBCDR, 30, 2 },
2917a01c190SPaul Cercueil 		.div = { CGU_REG_USBCDR, 0, 1, 8, -1, -1, -1 },
2927a01c190SPaul Cercueil 		.gate = { CGU_REG_CLKGR0, 2 },
2937a01c190SPaul Cercueil 	},
2947a01c190SPaul Cercueil 
2957a01c190SPaul Cercueil 	/* Gate-only clocks */
2967a01c190SPaul Cercueil 
2977a01c190SPaul Cercueil 	[JZ4770_CLK_SSI0] = {
2987a01c190SPaul Cercueil 		"ssi0", CGU_CLK_GATE,
2997a01c190SPaul Cercueil 		.parents = { JZ4770_CLK_SSI_MUX, },
3007a01c190SPaul Cercueil 		.gate = { CGU_REG_CLKGR0, 4 },
3017a01c190SPaul Cercueil 	},
3027a01c190SPaul Cercueil 	[JZ4770_CLK_SSI1] = {
3037a01c190SPaul Cercueil 		"ssi1", CGU_CLK_GATE,
3047a01c190SPaul Cercueil 		.parents = { JZ4770_CLK_SSI_MUX, },
3057a01c190SPaul Cercueil 		.gate = { CGU_REG_CLKGR0, 19 },
3067a01c190SPaul Cercueil 	},
3077a01c190SPaul Cercueil 	[JZ4770_CLK_SSI2] = {
3087a01c190SPaul Cercueil 		"ssi2", CGU_CLK_GATE,
3097a01c190SPaul Cercueil 		.parents = { JZ4770_CLK_SSI_MUX, },
3107a01c190SPaul Cercueil 		.gate = { CGU_REG_CLKGR0, 20 },
3117a01c190SPaul Cercueil 	},
3127a01c190SPaul Cercueil 	[JZ4770_CLK_PCM0] = {
3137a01c190SPaul Cercueil 		"pcm0", CGU_CLK_GATE,
3147a01c190SPaul Cercueil 		.parents = { JZ4770_CLK_PCM_MUX, },
3157a01c190SPaul Cercueil 		.gate = { CGU_REG_CLKGR1, 8 },
3167a01c190SPaul Cercueil 	},
3177a01c190SPaul Cercueil 	[JZ4770_CLK_PCM1] = {
3187a01c190SPaul Cercueil 		"pcm1", CGU_CLK_GATE,
3197a01c190SPaul Cercueil 		.parents = { JZ4770_CLK_PCM_MUX, },
3207a01c190SPaul Cercueil 		.gate = { CGU_REG_CLKGR1, 10 },
3217a01c190SPaul Cercueil 	},
3227a01c190SPaul Cercueil 	[JZ4770_CLK_DMA] = {
3237a01c190SPaul Cercueil 		"dma", CGU_CLK_GATE,
3247a01c190SPaul Cercueil 		.parents = { JZ4770_CLK_H2CLK, },
3257a01c190SPaul Cercueil 		.gate = { CGU_REG_CLKGR0, 21 },
3267a01c190SPaul Cercueil 	},
3277a01c190SPaul Cercueil 	[JZ4770_CLK_I2C0] = {
3287a01c190SPaul Cercueil 		"i2c0", CGU_CLK_GATE,
3297a01c190SPaul Cercueil 		.parents = { JZ4770_CLK_EXT, },
3307a01c190SPaul Cercueil 		.gate = { CGU_REG_CLKGR0, 5 },
3317a01c190SPaul Cercueil 	},
3327a01c190SPaul Cercueil 	[JZ4770_CLK_I2C1] = {
3337a01c190SPaul Cercueil 		"i2c1", CGU_CLK_GATE,
3347a01c190SPaul Cercueil 		.parents = { JZ4770_CLK_EXT, },
3357a01c190SPaul Cercueil 		.gate = { CGU_REG_CLKGR0, 6 },
3367a01c190SPaul Cercueil 	},
3377a01c190SPaul Cercueil 	[JZ4770_CLK_I2C2] = {
3387a01c190SPaul Cercueil 		"i2c2", CGU_CLK_GATE,
3397a01c190SPaul Cercueil 		.parents = { JZ4770_CLK_EXT, },
3407a01c190SPaul Cercueil 		.gate = { CGU_REG_CLKGR1, 15 },
3417a01c190SPaul Cercueil 	},
3427a01c190SPaul Cercueil 	[JZ4770_CLK_UART0] = {
3437a01c190SPaul Cercueil 		"uart0", CGU_CLK_GATE,
3447a01c190SPaul Cercueil 		.parents = { JZ4770_CLK_EXT, },
3457a01c190SPaul Cercueil 		.gate = { CGU_REG_CLKGR0, 15 },
3467a01c190SPaul Cercueil 	},
3477a01c190SPaul Cercueil 	[JZ4770_CLK_UART1] = {
3487a01c190SPaul Cercueil 		"uart1", CGU_CLK_GATE,
3497a01c190SPaul Cercueil 		.parents = { JZ4770_CLK_EXT, },
3507a01c190SPaul Cercueil 		.gate = { CGU_REG_CLKGR0, 16 },
3517a01c190SPaul Cercueil 	},
3527a01c190SPaul Cercueil 	[JZ4770_CLK_UART2] = {
3537a01c190SPaul Cercueil 		"uart2", CGU_CLK_GATE,
3547a01c190SPaul Cercueil 		.parents = { JZ4770_CLK_EXT, },
3557a01c190SPaul Cercueil 		.gate = { CGU_REG_CLKGR0, 17 },
3567a01c190SPaul Cercueil 	},
3577a01c190SPaul Cercueil 	[JZ4770_CLK_UART3] = {
3587a01c190SPaul Cercueil 		"uart3", CGU_CLK_GATE,
3597a01c190SPaul Cercueil 		.parents = { JZ4770_CLK_EXT, },
3607a01c190SPaul Cercueil 		.gate = { CGU_REG_CLKGR0, 18 },
3617a01c190SPaul Cercueil 	},
3627a01c190SPaul Cercueil 	[JZ4770_CLK_IPU] = {
3637a01c190SPaul Cercueil 		"ipu", CGU_CLK_GATE,
3647a01c190SPaul Cercueil 		.parents = { JZ4770_CLK_H0CLK, },
3657a01c190SPaul Cercueil 		.gate = { CGU_REG_CLKGR0, 29 },
3667a01c190SPaul Cercueil 	},
3677a01c190SPaul Cercueil 	[JZ4770_CLK_ADC] = {
3687a01c190SPaul Cercueil 		"adc", CGU_CLK_GATE,
3697a01c190SPaul Cercueil 		.parents = { JZ4770_CLK_EXT, },
3707a01c190SPaul Cercueil 		.gate = { CGU_REG_CLKGR0, 14 },
3717a01c190SPaul Cercueil 	},
3727a01c190SPaul Cercueil 	[JZ4770_CLK_AIC] = {
3737a01c190SPaul Cercueil 		"aic", CGU_CLK_GATE,
3747a01c190SPaul Cercueil 		.parents = { JZ4770_CLK_EXT, },
3757a01c190SPaul Cercueil 		.gate = { CGU_REG_CLKGR0, 8 },
3767a01c190SPaul Cercueil 	},
3777a01c190SPaul Cercueil 	[JZ4770_CLK_AUX] = {
3787a01c190SPaul Cercueil 		"aux", CGU_CLK_GATE,
3797a01c190SPaul Cercueil 		.parents = { JZ4770_CLK_C1CLK, },
3807a01c190SPaul Cercueil 		.gate = { CGU_REG_CLKGR1, 14 },
3817a01c190SPaul Cercueil 	},
3827a01c190SPaul Cercueil 	[JZ4770_CLK_VPU] = {
3837a01c190SPaul Cercueil 		"vpu", CGU_CLK_GATE,
3847a01c190SPaul Cercueil 		.parents = { JZ4770_CLK_H1CLK, },
3856ee3d385SPaul Cercueil 		.gate = { CGU_REG_LCR, 30, false, 150 },
3867a01c190SPaul Cercueil 	},
3877a01c190SPaul Cercueil 	[JZ4770_CLK_MMC0] = {
3887a01c190SPaul Cercueil 		"mmc0", CGU_CLK_GATE,
3897a01c190SPaul Cercueil 		.parents = { JZ4770_CLK_MMC0_MUX, },
3907a01c190SPaul Cercueil 		.gate = { CGU_REG_CLKGR0, 3 },
3917a01c190SPaul Cercueil 	},
3927a01c190SPaul Cercueil 	[JZ4770_CLK_MMC1] = {
3937a01c190SPaul Cercueil 		"mmc1", CGU_CLK_GATE,
3947a01c190SPaul Cercueil 		.parents = { JZ4770_CLK_MMC1_MUX, },
3957a01c190SPaul Cercueil 		.gate = { CGU_REG_CLKGR0, 11 },
3967a01c190SPaul Cercueil 	},
3977a01c190SPaul Cercueil 	[JZ4770_CLK_MMC2] = {
3987a01c190SPaul Cercueil 		"mmc2", CGU_CLK_GATE,
3997a01c190SPaul Cercueil 		.parents = { JZ4770_CLK_MMC2_MUX, },
4007a01c190SPaul Cercueil 		.gate = { CGU_REG_CLKGR0, 12 },
4017a01c190SPaul Cercueil 	},
40211b689a3SPaul Cercueil 	[JZ4770_CLK_OTG_PHY] = {
40311b689a3SPaul Cercueil 		"usb_phy", CGU_CLK_GATE,
40411b689a3SPaul Cercueil 		.parents = { JZ4770_CLK_OTG },
40511b689a3SPaul Cercueil 		.gate = { CGU_REG_OPCR, 7, true, 50 },
40611b689a3SPaul Cercueil 	},
4077a01c190SPaul Cercueil 
4087a01c190SPaul Cercueil 	/* Custom clocks */
4097a01c190SPaul Cercueil 
4107a01c190SPaul Cercueil 	[JZ4770_CLK_UHC_PHY] = {
4117a01c190SPaul Cercueil 		"uhc_phy", CGU_CLK_CUSTOM,
4127a01c190SPaul Cercueil 		.parents = { JZ4770_CLK_UHC, -1, -1, -1 },
4137a01c190SPaul Cercueil 		.custom = { &jz4770_uhc_phy_ops },
4147a01c190SPaul Cercueil 	},
4157a01c190SPaul Cercueil 
4167a01c190SPaul Cercueil 	[JZ4770_CLK_EXT512] = {
4177a01c190SPaul Cercueil 		"ext/512", CGU_CLK_FIXDIV,
4187a01c190SPaul Cercueil 		.parents = { JZ4770_CLK_EXT },
4197a01c190SPaul Cercueil 		.fixdiv = { 512 },
4207a01c190SPaul Cercueil 	},
4217a01c190SPaul Cercueil 
4227a01c190SPaul Cercueil 	[JZ4770_CLK_RTC] = {
4237a01c190SPaul Cercueil 		"rtc", CGU_CLK_MUX,
4247a01c190SPaul Cercueil 		.parents = { JZ4770_CLK_EXT512, JZ4770_CLK_OSC32K, },
4257a01c190SPaul Cercueil 		.mux = { CGU_REG_OPCR, 2, 1},
4267a01c190SPaul Cercueil 	},
4277a01c190SPaul Cercueil };
4287a01c190SPaul Cercueil 
4297a01c190SPaul Cercueil static void __init jz4770_cgu_init(struct device_node *np)
4307a01c190SPaul Cercueil {
4317a01c190SPaul Cercueil 	int retval;
4327a01c190SPaul Cercueil 
4337a01c190SPaul Cercueil 	cgu = ingenic_cgu_new(jz4770_cgu_clocks,
4347a01c190SPaul Cercueil 			      ARRAY_SIZE(jz4770_cgu_clocks), np);
435*c067b46dSPaul Cercueil 	if (!cgu) {
4367a01c190SPaul Cercueil 		pr_err("%s: failed to initialise CGU\n", __func__);
437*c067b46dSPaul Cercueil 		return;
438*c067b46dSPaul Cercueil 	}
4397a01c190SPaul Cercueil 
4407a01c190SPaul Cercueil 	retval = ingenic_cgu_register_clocks(cgu);
4417a01c190SPaul Cercueil 	if (retval)
4427a01c190SPaul Cercueil 		pr_err("%s: failed to register CGU Clocks\n", __func__);
4437a01c190SPaul Cercueil 
4442ee93e3cSPaul Cercueil 	ingenic_cgu_register_syscore_ops(cgu);
4457a01c190SPaul Cercueil }
4467a01c190SPaul Cercueil 
4477a01c190SPaul Cercueil /* We only probe via devicetree, no need for a platform driver */
44803d570e1SPaul Cercueil CLK_OF_DECLARE_DRIVER(jz4770_cgu, "ingenic,jz4770-cgu", jz4770_cgu_init);
449