xref: /openbmc/linux/drivers/clk/ingenic/jz4740-cgu.c (revision c4a11bf423ec84a16f7df0773041c29f2f305cc1)
1c942fddfSThomas Gleixner // SPDX-License-Identifier: GPL-2.0-or-later
2ff1930c6SPaul Burton /*
3ff1930c6SPaul Burton  * Ingenic JZ4740 SoC CGU driver
4ff1930c6SPaul Burton  *
5ff1930c6SPaul Burton  * Copyright (c) 2015 Imagination Technologies
6fb615d61SPaul Burton  * Author: Paul Burton <paul.burton@mips.com>
7ff1930c6SPaul Burton  */
8ff1930c6SPaul Burton 
9ff1930c6SPaul Burton #include <linux/clk-provider.h>
10ff1930c6SPaul Burton #include <linux/delay.h>
1162e59c4eSStephen Boyd #include <linux/io.h>
12ff1930c6SPaul Burton #include <linux/of.h>
139d9cc58aS周琰杰 (Zhou Yanjie) 
14*c4a11bf4SPaul Cercueil #include <dt-bindings/clock/ingenic,jz4740-cgu.h>
159d9cc58aS周琰杰 (Zhou Yanjie) 
16ff1930c6SPaul Burton #include "cgu.h"
172ee93e3cSPaul Cercueil #include "pm.h"
18ff1930c6SPaul Burton 
19ff1930c6SPaul Burton /* CGU register offsets */
20ff1930c6SPaul Burton #define CGU_REG_CPCCR		0x00
2141dd641eSPaul Burton #define CGU_REG_LCR		0x04
22ff1930c6SPaul Burton #define CGU_REG_CPPCR		0x10
23ed286ca5SPaul Burton #define CGU_REG_CLKGR		0x20
24ff1930c6SPaul Burton #define CGU_REG_SCR		0x24
25ff1930c6SPaul Burton #define CGU_REG_I2SCDR		0x60
26ff1930c6SPaul Burton #define CGU_REG_LPCDR		0x64
27ff1930c6SPaul Burton #define CGU_REG_MSCCDR		0x68
28ff1930c6SPaul Burton #define CGU_REG_UHCCDR		0x6c
29ff1930c6SPaul Burton #define CGU_REG_SSICDR		0x74
30ff1930c6SPaul Burton 
31ff1930c6SPaul Burton /* bits within a PLL control register */
32ff1930c6SPaul Burton #define PLLCTL_M_SHIFT		23
33ff1930c6SPaul Burton #define PLLCTL_M_MASK		(0x1ff << PLLCTL_M_SHIFT)
34ff1930c6SPaul Burton #define PLLCTL_N_SHIFT		18
35ff1930c6SPaul Burton #define PLLCTL_N_MASK		(0x1f << PLLCTL_N_SHIFT)
36ff1930c6SPaul Burton #define PLLCTL_OD_SHIFT		16
37ff1930c6SPaul Burton #define PLLCTL_OD_MASK		(0x3 << PLLCTL_OD_SHIFT)
38ff1930c6SPaul Burton #define PLLCTL_STABLE		(1 << 10)
39ff1930c6SPaul Burton #define PLLCTL_BYPASS		(1 << 9)
40ff1930c6SPaul Burton #define PLLCTL_ENABLE		(1 << 8)
41ff1930c6SPaul Burton 
4241dd641eSPaul Burton /* bits within the LCR register */
4341dd641eSPaul Burton #define LCR_SLEEP		(1 << 0)
4441dd641eSPaul Burton 
45ed286ca5SPaul Burton /* bits within the CLKGR register */
46ed286ca5SPaul Burton #define CLKGR_UDC		(1 << 11)
47ed286ca5SPaul Burton 
48ff1930c6SPaul Burton static struct ingenic_cgu *cgu;
49ff1930c6SPaul Burton 
50ff1930c6SPaul Burton static const s8 pll_od_encoding[4] = {
51ff1930c6SPaul Burton 	0x0, 0x1, -1, 0x3,
52ff1930c6SPaul Burton };
53ff1930c6SPaul Burton 
542a1a7036SPaul Cercueil static const u8 jz4740_cgu_cpccr_div_table[] = {
552a1a7036SPaul Cercueil 	1, 2, 3, 4, 6, 8, 12, 16, 24, 32,
562a1a7036SPaul Cercueil };
572a1a7036SPaul Cercueil 
58568b9de4SPaul Cercueil static const u8 jz4740_cgu_pll_half_div_table[] = {
59568b9de4SPaul Cercueil 	2, 1,
60568b9de4SPaul Cercueil };
61568b9de4SPaul Cercueil 
62ff1930c6SPaul Burton static const struct ingenic_cgu_clk_info jz4740_cgu_clocks[] = {
63ff1930c6SPaul Burton 
64ff1930c6SPaul Burton 	/* External clocks */
65ff1930c6SPaul Burton 
66ff1930c6SPaul Burton 	[JZ4740_CLK_EXT] = { "ext", CGU_CLK_EXT },
67ff1930c6SPaul Burton 	[JZ4740_CLK_RTC] = { "rtc", CGU_CLK_EXT },
68ff1930c6SPaul Burton 
69ff1930c6SPaul Burton 	[JZ4740_CLK_PLL] = {
70ff1930c6SPaul Burton 		"pll", CGU_CLK_PLL,
71ff1930c6SPaul Burton 		.parents = { JZ4740_CLK_EXT, -1, -1, -1 },
72ff1930c6SPaul Burton 		.pll = {
73ff1930c6SPaul Burton 			.reg = CGU_REG_CPPCR,
749d9cc58aS周琰杰 (Zhou Yanjie) 			.rate_multiplier = 1,
75ff1930c6SPaul Burton 			.m_shift = 23,
76ff1930c6SPaul Burton 			.m_bits = 9,
77ff1930c6SPaul Burton 			.m_offset = 2,
78ff1930c6SPaul Burton 			.n_shift = 18,
79ff1930c6SPaul Burton 			.n_bits = 5,
80ff1930c6SPaul Burton 			.n_offset = 2,
81ff1930c6SPaul Burton 			.od_shift = 16,
82ff1930c6SPaul Burton 			.od_bits = 2,
83ff1930c6SPaul Burton 			.od_max = 4,
84ff1930c6SPaul Burton 			.od_encoding = pll_od_encoding,
85ff1930c6SPaul Burton 			.stable_bit = 10,
869d9cc58aS周琰杰 (Zhou Yanjie) 			.bypass_reg = CGU_REG_CPPCR,
87ff1930c6SPaul Burton 			.bypass_bit = 9,
88ff1930c6SPaul Burton 			.enable_bit = 8,
89ff1930c6SPaul Burton 		},
90ff1930c6SPaul Burton 	},
91ff1930c6SPaul Burton 
92ff1930c6SPaul Burton 	/* Muxes & dividers */
93ff1930c6SPaul Burton 
94ff1930c6SPaul Burton 	[JZ4740_CLK_PLL_HALF] = {
95ff1930c6SPaul Burton 		"pll half", CGU_CLK_DIV,
96ff1930c6SPaul Burton 		.parents = { JZ4740_CLK_PLL, -1, -1, -1 },
97568b9de4SPaul Cercueil 		.div = {
98249592bfSPaul Cercueil 			CGU_REG_CPCCR, 21, 1, 1, -1, -1, -1, 0,
99568b9de4SPaul Cercueil 			jz4740_cgu_pll_half_div_table,
100568b9de4SPaul Cercueil 		},
101ff1930c6SPaul Burton 	},
102ff1930c6SPaul Burton 
103ff1930c6SPaul Burton 	[JZ4740_CLK_CCLK] = {
104ff1930c6SPaul Burton 		"cclk", CGU_CLK_DIV,
105ff1930c6SPaul Burton 		.parents = { JZ4740_CLK_PLL, -1, -1, -1 },
1062a1a7036SPaul Cercueil 		.div = {
107249592bfSPaul Cercueil 			CGU_REG_CPCCR, 0, 1, 4, 22, -1, -1, 0,
1082a1a7036SPaul Cercueil 			jz4740_cgu_cpccr_div_table,
1092a1a7036SPaul Cercueil 		},
110ff1930c6SPaul Burton 	},
111ff1930c6SPaul Burton 
112ff1930c6SPaul Burton 	[JZ4740_CLK_HCLK] = {
113ff1930c6SPaul Burton 		"hclk", CGU_CLK_DIV,
114ff1930c6SPaul Burton 		.parents = { JZ4740_CLK_PLL, -1, -1, -1 },
1152a1a7036SPaul Cercueil 		.div = {
116249592bfSPaul Cercueil 			CGU_REG_CPCCR, 4, 1, 4, 22, -1, -1, 0,
1172a1a7036SPaul Cercueil 			jz4740_cgu_cpccr_div_table,
1182a1a7036SPaul Cercueil 		},
119ff1930c6SPaul Burton 	},
120ff1930c6SPaul Burton 
121ff1930c6SPaul Burton 	[JZ4740_CLK_PCLK] = {
122ff1930c6SPaul Burton 		"pclk", CGU_CLK_DIV,
123ff1930c6SPaul Burton 		.parents = { JZ4740_CLK_PLL, -1, -1, -1 },
1242a1a7036SPaul Cercueil 		.div = {
125249592bfSPaul Cercueil 			CGU_REG_CPCCR, 8, 1, 4, 22, -1, -1, 0,
1262a1a7036SPaul Cercueil 			jz4740_cgu_cpccr_div_table,
1272a1a7036SPaul Cercueil 		},
128ff1930c6SPaul Burton 	},
129ff1930c6SPaul Burton 
130ff1930c6SPaul Burton 	[JZ4740_CLK_MCLK] = {
131ff1930c6SPaul Burton 		"mclk", CGU_CLK_DIV,
132ff1930c6SPaul Burton 		.parents = { JZ4740_CLK_PLL, -1, -1, -1 },
1332a1a7036SPaul Cercueil 		.div = {
134249592bfSPaul Cercueil 			CGU_REG_CPCCR, 12, 1, 4, 22, -1, -1, 0,
1352a1a7036SPaul Cercueil 			jz4740_cgu_cpccr_div_table,
1362a1a7036SPaul Cercueil 		},
137ff1930c6SPaul Burton 	},
138ff1930c6SPaul Burton 
139ff1930c6SPaul Burton 	[JZ4740_CLK_LCD] = {
140ff1930c6SPaul Burton 		"lcd", CGU_CLK_DIV | CGU_CLK_GATE,
141ff1930c6SPaul Burton 		.parents = { JZ4740_CLK_PLL_HALF, -1, -1, -1 },
1422a1a7036SPaul Cercueil 		.div = {
143249592bfSPaul Cercueil 			CGU_REG_CPCCR, 16, 1, 5, 22, -1, -1, 0,
1442a1a7036SPaul Cercueil 			jz4740_cgu_cpccr_div_table,
1452a1a7036SPaul Cercueil 		},
146ff1930c6SPaul Burton 		.gate = { CGU_REG_CLKGR, 10 },
147ff1930c6SPaul Burton 	},
148ff1930c6SPaul Burton 
149ff1930c6SPaul Burton 	[JZ4740_CLK_LCD_PCLK] = {
150ff1930c6SPaul Burton 		"lcd_pclk", CGU_CLK_DIV,
151ff1930c6SPaul Burton 		.parents = { JZ4740_CLK_PLL_HALF, -1, -1, -1 },
1524afe2d1aSHarvey Hunt 		.div = { CGU_REG_LPCDR, 0, 1, 11, -1, -1, -1 },
153ff1930c6SPaul Burton 	},
154ff1930c6SPaul Burton 
155ff1930c6SPaul Burton 	[JZ4740_CLK_I2S] = {
156ff1930c6SPaul Burton 		"i2s", CGU_CLK_MUX | CGU_CLK_DIV | CGU_CLK_GATE,
157ff1930c6SPaul Burton 		.parents = { JZ4740_CLK_EXT, JZ4740_CLK_PLL_HALF, -1, -1 },
158ff1930c6SPaul Burton 		.mux = { CGU_REG_CPCCR, 31, 1 },
159574f4e80SPaul Cercueil 		.div = { CGU_REG_I2SCDR, 0, 1, 9, -1, -1, -1 },
160ff1930c6SPaul Burton 		.gate = { CGU_REG_CLKGR, 6 },
161ff1930c6SPaul Burton 	},
162ff1930c6SPaul Burton 
163ff1930c6SPaul Burton 	[JZ4740_CLK_SPI] = {
164ff1930c6SPaul Burton 		"spi", CGU_CLK_MUX | CGU_CLK_DIV | CGU_CLK_GATE,
165ff1930c6SPaul Burton 		.parents = { JZ4740_CLK_EXT, JZ4740_CLK_PLL, -1, -1 },
166ff1930c6SPaul Burton 		.mux = { CGU_REG_SSICDR, 31, 1 },
1674afe2d1aSHarvey Hunt 		.div = { CGU_REG_SSICDR, 0, 1, 4, -1, -1, -1 },
168ff1930c6SPaul Burton 		.gate = { CGU_REG_CLKGR, 4 },
169ff1930c6SPaul Burton 	},
170ff1930c6SPaul Burton 
171ff1930c6SPaul Burton 	[JZ4740_CLK_MMC] = {
172ff1930c6SPaul Burton 		"mmc", CGU_CLK_DIV | CGU_CLK_GATE,
173ff1930c6SPaul Burton 		.parents = { JZ4740_CLK_PLL_HALF, -1, -1, -1 },
1744afe2d1aSHarvey Hunt 		.div = { CGU_REG_MSCCDR, 0, 1, 5, -1, -1, -1 },
175ff1930c6SPaul Burton 		.gate = { CGU_REG_CLKGR, 7 },
176ff1930c6SPaul Burton 	},
177ff1930c6SPaul Burton 
178ff1930c6SPaul Burton 	[JZ4740_CLK_UHC] = {
179ff1930c6SPaul Burton 		"uhc", CGU_CLK_DIV | CGU_CLK_GATE,
180ff1930c6SPaul Burton 		.parents = { JZ4740_CLK_PLL_HALF, -1, -1, -1 },
1814afe2d1aSHarvey Hunt 		.div = { CGU_REG_UHCCDR, 0, 1, 4, -1, -1, -1 },
182ff1930c6SPaul Burton 		.gate = { CGU_REG_CLKGR, 14 },
183ff1930c6SPaul Burton 	},
184ff1930c6SPaul Burton 
185ff1930c6SPaul Burton 	[JZ4740_CLK_UDC] = {
1862b555a4bSPaul Cercueil 		"udc", CGU_CLK_MUX | CGU_CLK_DIV | CGU_CLK_GATE,
187ff1930c6SPaul Burton 		.parents = { JZ4740_CLK_EXT, JZ4740_CLK_PLL_HALF, -1, -1 },
188ff1930c6SPaul Burton 		.mux = { CGU_REG_CPCCR, 29, 1 },
1894afe2d1aSHarvey Hunt 		.div = { CGU_REG_CPCCR, 23, 1, 6, -1, -1, -1 },
190b7e29924SPaul Cercueil 		.gate = { CGU_REG_SCR, 6, true },
191ff1930c6SPaul Burton 	},
192ff1930c6SPaul Burton 
193ff1930c6SPaul Burton 	/* Gate-only clocks */
194ff1930c6SPaul Burton 
195ff1930c6SPaul Burton 	[JZ4740_CLK_UART0] = {
196ff1930c6SPaul Burton 		"uart0", CGU_CLK_GATE,
197ff1930c6SPaul Burton 		.parents = { JZ4740_CLK_EXT, -1, -1, -1 },
198ff1930c6SPaul Burton 		.gate = { CGU_REG_CLKGR, 0 },
199ff1930c6SPaul Burton 	},
200ff1930c6SPaul Burton 
201ff1930c6SPaul Burton 	[JZ4740_CLK_UART1] = {
202ff1930c6SPaul Burton 		"uart1", CGU_CLK_GATE,
203ff1930c6SPaul Burton 		.parents = { JZ4740_CLK_EXT, -1, -1, -1 },
204ff1930c6SPaul Burton 		.gate = { CGU_REG_CLKGR, 15 },
205ff1930c6SPaul Burton 	},
206ff1930c6SPaul Burton 
207ff1930c6SPaul Burton 	[JZ4740_CLK_DMA] = {
208ff1930c6SPaul Burton 		"dma", CGU_CLK_GATE,
209ff1930c6SPaul Burton 		.parents = { JZ4740_CLK_PCLK, -1, -1, -1 },
210ff1930c6SPaul Burton 		.gate = { CGU_REG_CLKGR, 12 },
211ff1930c6SPaul Burton 	},
212ff1930c6SPaul Burton 
213ff1930c6SPaul Burton 	[JZ4740_CLK_IPU] = {
214ff1930c6SPaul Burton 		"ipu", CGU_CLK_GATE,
215ff1930c6SPaul Burton 		.parents = { JZ4740_CLK_PCLK, -1, -1, -1 },
216ff1930c6SPaul Burton 		.gate = { CGU_REG_CLKGR, 13 },
217ff1930c6SPaul Burton 	},
218ff1930c6SPaul Burton 
219ff1930c6SPaul Burton 	[JZ4740_CLK_ADC] = {
220ff1930c6SPaul Burton 		"adc", CGU_CLK_GATE,
221ff1930c6SPaul Burton 		.parents = { JZ4740_CLK_EXT, -1, -1, -1 },
222ff1930c6SPaul Burton 		.gate = { CGU_REG_CLKGR, 8 },
223ff1930c6SPaul Burton 	},
224ff1930c6SPaul Burton 
225ff1930c6SPaul Burton 	[JZ4740_CLK_I2C] = {
226ff1930c6SPaul Burton 		"i2c", CGU_CLK_GATE,
227ff1930c6SPaul Burton 		.parents = { JZ4740_CLK_EXT, -1, -1, -1 },
228ff1930c6SPaul Burton 		.gate = { CGU_REG_CLKGR, 3 },
229ff1930c6SPaul Burton 	},
230ff1930c6SPaul Burton 
231ff1930c6SPaul Burton 	[JZ4740_CLK_AIC] = {
232ff1930c6SPaul Burton 		"aic", CGU_CLK_GATE,
233ff1930c6SPaul Burton 		.parents = { JZ4740_CLK_EXT, -1, -1, -1 },
234ff1930c6SPaul Burton 		.gate = { CGU_REG_CLKGR, 5 },
235ff1930c6SPaul Burton 	},
23673dd11dcSPaul Cercueil 
23773dd11dcSPaul Cercueil 	[JZ4740_CLK_TCU] = {
23873dd11dcSPaul Cercueil 		"tcu", CGU_CLK_GATE,
23973dd11dcSPaul Cercueil 		.parents = { JZ4740_CLK_EXT, -1, -1, -1 },
24073dd11dcSPaul Cercueil 		.gate = { CGU_REG_CLKGR, 1 },
24173dd11dcSPaul Cercueil 	},
242ff1930c6SPaul Burton };
243ff1930c6SPaul Burton 
244ff1930c6SPaul Burton static void __init jz4740_cgu_init(struct device_node *np)
245ff1930c6SPaul Burton {
246ff1930c6SPaul Burton 	int retval;
247ff1930c6SPaul Burton 
248ff1930c6SPaul Burton 	cgu = ingenic_cgu_new(jz4740_cgu_clocks,
249ff1930c6SPaul Burton 			      ARRAY_SIZE(jz4740_cgu_clocks), np);
250ff1930c6SPaul Burton 	if (!cgu) {
251ff1930c6SPaul Burton 		pr_err("%s: failed to initialise CGU\n", __func__);
252ff1930c6SPaul Burton 		return;
253ff1930c6SPaul Burton 	}
254ff1930c6SPaul Burton 
255ff1930c6SPaul Burton 	retval = ingenic_cgu_register_clocks(cgu);
256ff1930c6SPaul Burton 	if (retval)
257ff1930c6SPaul Burton 		pr_err("%s: failed to register CGU Clocks\n", __func__);
2582ee93e3cSPaul Cercueil 
2592ee93e3cSPaul Cercueil 	ingenic_cgu_register_syscore_ops(cgu);
260ff1930c6SPaul Burton }
26103d570e1SPaul Cercueil CLK_OF_DECLARE_DRIVER(jz4740_cgu, "ingenic,jz4740-cgu", jz4740_cgu_init);
262