18646d4dcSBai Ping // SPDX-License-Identifier: GPL-2.0 28646d4dcSBai Ping /* 38646d4dcSBai Ping * Copyright 2017-2018 NXP. 48646d4dcSBai Ping */ 58646d4dcSBai Ping 68646d4dcSBai Ping #include <linux/bitops.h> 78646d4dcSBai Ping #include <linux/clk-provider.h> 88646d4dcSBai Ping #include <linux/err.h> 98646d4dcSBai Ping #include <linux/io.h> 108646d4dcSBai Ping #include <linux/iopoll.h> 118646d4dcSBai Ping #include <linux/slab.h> 128646d4dcSBai Ping #include <linux/jiffies.h> 138646d4dcSBai Ping 148646d4dcSBai Ping #include "clk.h" 158646d4dcSBai Ping 168646d4dcSBai Ping #define GNRL_CTL 0x0 178646d4dcSBai Ping #define DIV_CTL 0x4 188646d4dcSBai Ping #define LOCK_STATUS BIT(31) 198646d4dcSBai Ping #define LOCK_SEL_MASK BIT(29) 208646d4dcSBai Ping #define CLKE_MASK BIT(11) 218646d4dcSBai Ping #define RST_MASK BIT(9) 228646d4dcSBai Ping #define BYPASS_MASK BIT(4) 238646d4dcSBai Ping #define MDIV_SHIFT 12 248646d4dcSBai Ping #define MDIV_MASK GENMASK(21, 12) 258646d4dcSBai Ping #define PDIV_SHIFT 4 268646d4dcSBai Ping #define PDIV_MASK GENMASK(9, 4) 278646d4dcSBai Ping #define SDIV_SHIFT 0 288646d4dcSBai Ping #define SDIV_MASK GENMASK(2, 0) 298646d4dcSBai Ping #define KDIV_SHIFT 0 308646d4dcSBai Ping #define KDIV_MASK GENMASK(15, 0) 318646d4dcSBai Ping 328646d4dcSBai Ping #define LOCK_TIMEOUT_US 10000 338646d4dcSBai Ping 348646d4dcSBai Ping struct clk_pll14xx { 358646d4dcSBai Ping struct clk_hw hw; 368646d4dcSBai Ping void __iomem *base; 378646d4dcSBai Ping enum imx_pll14xx_type type; 388646d4dcSBai Ping const struct imx_pll14xx_rate_table *rate_table; 398646d4dcSBai Ping int rate_count; 408646d4dcSBai Ping }; 418646d4dcSBai Ping 428646d4dcSBai Ping #define to_clk_pll14xx(_hw) container_of(_hw, struct clk_pll14xx, hw) 438646d4dcSBai Ping 448f2d3c17SYueHaibing static const struct imx_pll14xx_rate_table imx_pll1416x_tbl[] = { 4543cdaa15SAnson Huang PLL_1416X_RATE(1800000000U, 225, 3, 0), 4643cdaa15SAnson Huang PLL_1416X_RATE(1600000000U, 200, 3, 0), 470ae4fbc6SAnson Huang PLL_1416X_RATE(1500000000U, 375, 3, 1), 480ae4fbc6SAnson Huang PLL_1416X_RATE(1400000000U, 350, 3, 1), 4943cdaa15SAnson Huang PLL_1416X_RATE(1200000000U, 300, 3, 1), 5043cdaa15SAnson Huang PLL_1416X_RATE(1000000000U, 250, 3, 1), 5143cdaa15SAnson Huang PLL_1416X_RATE(800000000U, 200, 3, 1), 5243cdaa15SAnson Huang PLL_1416X_RATE(750000000U, 250, 2, 2), 5343cdaa15SAnson Huang PLL_1416X_RATE(700000000U, 350, 3, 2), 5443cdaa15SAnson Huang PLL_1416X_RATE(600000000U, 300, 3, 2), 5543cdaa15SAnson Huang }; 5643cdaa15SAnson Huang 578f2d3c17SYueHaibing static const struct imx_pll14xx_rate_table imx_pll1443x_tbl[] = { 5843cdaa15SAnson Huang PLL_1443X_RATE(650000000U, 325, 3, 2, 0), 5943cdaa15SAnson Huang PLL_1443X_RATE(594000000U, 198, 2, 2, 0), 6043cdaa15SAnson Huang PLL_1443X_RATE(393216000U, 262, 2, 3, 9437), 6143cdaa15SAnson Huang PLL_1443X_RATE(361267200U, 361, 3, 3, 17511), 6243cdaa15SAnson Huang }; 6343cdaa15SAnson Huang 6443cdaa15SAnson Huang struct imx_pll14xx_clk imx_1443x_pll = { 6543cdaa15SAnson Huang .type = PLL_1443X, 6643cdaa15SAnson Huang .rate_table = imx_pll1443x_tbl, 6743cdaa15SAnson Huang .rate_count = ARRAY_SIZE(imx_pll1443x_tbl), 6843cdaa15SAnson Huang }; 6943cdaa15SAnson Huang 70*e18f6471SLeonard Crestez struct imx_pll14xx_clk imx_1443x_dram_pll = { 71*e18f6471SLeonard Crestez .type = PLL_1443X, 72*e18f6471SLeonard Crestez .rate_table = imx_pll1443x_tbl, 73*e18f6471SLeonard Crestez .rate_count = ARRAY_SIZE(imx_pll1443x_tbl), 74*e18f6471SLeonard Crestez .flags = CLK_GET_RATE_NOCACHE, 75*e18f6471SLeonard Crestez }; 76*e18f6471SLeonard Crestez 7743cdaa15SAnson Huang struct imx_pll14xx_clk imx_1416x_pll = { 7843cdaa15SAnson Huang .type = PLL_1416X, 7943cdaa15SAnson Huang .rate_table = imx_pll1416x_tbl, 8043cdaa15SAnson Huang .rate_count = ARRAY_SIZE(imx_pll1416x_tbl), 8143cdaa15SAnson Huang }; 8243cdaa15SAnson Huang 838646d4dcSBai Ping static const struct imx_pll14xx_rate_table *imx_get_pll_settings( 848646d4dcSBai Ping struct clk_pll14xx *pll, unsigned long rate) 858646d4dcSBai Ping { 868646d4dcSBai Ping const struct imx_pll14xx_rate_table *rate_table = pll->rate_table; 878646d4dcSBai Ping int i; 888646d4dcSBai Ping 898646d4dcSBai Ping for (i = 0; i < pll->rate_count; i++) 908646d4dcSBai Ping if (rate == rate_table[i].rate) 918646d4dcSBai Ping return &rate_table[i]; 928646d4dcSBai Ping 938646d4dcSBai Ping return NULL; 948646d4dcSBai Ping } 958646d4dcSBai Ping 968646d4dcSBai Ping static long clk_pll14xx_round_rate(struct clk_hw *hw, unsigned long rate, 978646d4dcSBai Ping unsigned long *prate) 988646d4dcSBai Ping { 998646d4dcSBai Ping struct clk_pll14xx *pll = to_clk_pll14xx(hw); 1008646d4dcSBai Ping const struct imx_pll14xx_rate_table *rate_table = pll->rate_table; 1018646d4dcSBai Ping int i; 1028646d4dcSBai Ping 1038646d4dcSBai Ping /* Assumming rate_table is in descending order */ 1048646d4dcSBai Ping for (i = 0; i < pll->rate_count; i++) 1058646d4dcSBai Ping if (rate >= rate_table[i].rate) 1068646d4dcSBai Ping return rate_table[i].rate; 1078646d4dcSBai Ping 1088646d4dcSBai Ping /* return minimum supported value */ 1098646d4dcSBai Ping return rate_table[i - 1].rate; 1108646d4dcSBai Ping } 1118646d4dcSBai Ping 1128646d4dcSBai Ping static unsigned long clk_pll1416x_recalc_rate(struct clk_hw *hw, 1138646d4dcSBai Ping unsigned long parent_rate) 1148646d4dcSBai Ping { 1158646d4dcSBai Ping struct clk_pll14xx *pll = to_clk_pll14xx(hw); 116a3c9e13fSPeng Fan u32 mdiv, pdiv, sdiv, pll_div; 1178646d4dcSBai Ping u64 fvco = parent_rate; 1188646d4dcSBai Ping 1198646d4dcSBai Ping pll_div = readl_relaxed(pll->base + 4); 1208646d4dcSBai Ping mdiv = (pll_div & MDIV_MASK) >> MDIV_SHIFT; 1218646d4dcSBai Ping pdiv = (pll_div & PDIV_MASK) >> PDIV_SHIFT; 1228646d4dcSBai Ping sdiv = (pll_div & SDIV_MASK) >> SDIV_SHIFT; 1238646d4dcSBai Ping 1248646d4dcSBai Ping fvco *= mdiv; 1258646d4dcSBai Ping do_div(fvco, pdiv << sdiv); 1268646d4dcSBai Ping 1278646d4dcSBai Ping return fvco; 1288646d4dcSBai Ping } 1298646d4dcSBai Ping 1308646d4dcSBai Ping static unsigned long clk_pll1443x_recalc_rate(struct clk_hw *hw, 1318646d4dcSBai Ping unsigned long parent_rate) 1328646d4dcSBai Ping { 1338646d4dcSBai Ping struct clk_pll14xx *pll = to_clk_pll14xx(hw); 134a3c9e13fSPeng Fan u32 mdiv, pdiv, sdiv, pll_div_ctl0, pll_div_ctl1; 1358646d4dcSBai Ping short int kdiv; 1368646d4dcSBai Ping u64 fvco = parent_rate; 1378646d4dcSBai Ping 1388646d4dcSBai Ping pll_div_ctl0 = readl_relaxed(pll->base + 4); 1398646d4dcSBai Ping pll_div_ctl1 = readl_relaxed(pll->base + 8); 1408646d4dcSBai Ping mdiv = (pll_div_ctl0 & MDIV_MASK) >> MDIV_SHIFT; 1418646d4dcSBai Ping pdiv = (pll_div_ctl0 & PDIV_MASK) >> PDIV_SHIFT; 1428646d4dcSBai Ping sdiv = (pll_div_ctl0 & SDIV_MASK) >> SDIV_SHIFT; 1438646d4dcSBai Ping kdiv = pll_div_ctl1 & KDIV_MASK; 1448646d4dcSBai Ping 1458646d4dcSBai Ping /* fvco = (m * 65536 + k) * Fin / (p * 65536) */ 1468646d4dcSBai Ping fvco *= (mdiv * 65536 + kdiv); 1478646d4dcSBai Ping pdiv *= 65536; 1488646d4dcSBai Ping 1498646d4dcSBai Ping do_div(fvco, pdiv << sdiv); 1508646d4dcSBai Ping 1518646d4dcSBai Ping return fvco; 1528646d4dcSBai Ping } 1538646d4dcSBai Ping 154094234fcSLeonard Crestez static inline bool clk_pll14xx_mp_change(const struct imx_pll14xx_rate_table *rate, 1558646d4dcSBai Ping u32 pll_div) 1568646d4dcSBai Ping { 1578646d4dcSBai Ping u32 old_mdiv, old_pdiv; 1588646d4dcSBai Ping 159094234fcSLeonard Crestez old_mdiv = (pll_div & MDIV_MASK) >> MDIV_SHIFT; 160094234fcSLeonard Crestez old_pdiv = (pll_div & PDIV_MASK) >> PDIV_SHIFT; 1618646d4dcSBai Ping 1628646d4dcSBai Ping return rate->mdiv != old_mdiv || rate->pdiv != old_pdiv; 1638646d4dcSBai Ping } 1648646d4dcSBai Ping 1658646d4dcSBai Ping static int clk_pll14xx_wait_lock(struct clk_pll14xx *pll) 1668646d4dcSBai Ping { 1678646d4dcSBai Ping u32 val; 1688646d4dcSBai Ping 1698646d4dcSBai Ping return readl_poll_timeout(pll->base, val, val & LOCK_TIMEOUT_US, 0, 1708646d4dcSBai Ping LOCK_TIMEOUT_US); 1718646d4dcSBai Ping } 1728646d4dcSBai Ping 1738646d4dcSBai Ping static int clk_pll1416x_set_rate(struct clk_hw *hw, unsigned long drate, 1748646d4dcSBai Ping unsigned long prate) 1758646d4dcSBai Ping { 1768646d4dcSBai Ping struct clk_pll14xx *pll = to_clk_pll14xx(hw); 1778646d4dcSBai Ping const struct imx_pll14xx_rate_table *rate; 1788646d4dcSBai Ping u32 tmp, div_val; 1798646d4dcSBai Ping int ret; 1808646d4dcSBai Ping 1818646d4dcSBai Ping rate = imx_get_pll_settings(pll, drate); 1828646d4dcSBai Ping if (!rate) { 1838646d4dcSBai Ping pr_err("%s: Invalid rate : %lu for pll clk %s\n", __func__, 1848646d4dcSBai Ping drate, clk_hw_get_name(hw)); 1858646d4dcSBai Ping return -EINVAL; 1868646d4dcSBai Ping } 1878646d4dcSBai Ping 1888646d4dcSBai Ping tmp = readl_relaxed(pll->base + 4); 1898646d4dcSBai Ping 190094234fcSLeonard Crestez if (!clk_pll14xx_mp_change(rate, tmp)) { 1918646d4dcSBai Ping tmp &= ~(SDIV_MASK) << SDIV_SHIFT; 1928646d4dcSBai Ping tmp |= rate->sdiv << SDIV_SHIFT; 1938646d4dcSBai Ping writel_relaxed(tmp, pll->base + 4); 1948646d4dcSBai Ping 1958646d4dcSBai Ping return 0; 1968646d4dcSBai Ping } 1978646d4dcSBai Ping 1988646d4dcSBai Ping /* Bypass clock and set lock to pll output lock */ 1998646d4dcSBai Ping tmp = readl_relaxed(pll->base); 2008646d4dcSBai Ping tmp |= LOCK_SEL_MASK; 2018646d4dcSBai Ping writel_relaxed(tmp, pll->base); 2028646d4dcSBai Ping 2038646d4dcSBai Ping /* Enable RST */ 2048646d4dcSBai Ping tmp &= ~RST_MASK; 2058646d4dcSBai Ping writel_relaxed(tmp, pll->base); 2068646d4dcSBai Ping 207dee1bc9cSPeng Fan /* Enable BYPASS */ 208dee1bc9cSPeng Fan tmp |= BYPASS_MASK; 209dee1bc9cSPeng Fan writel(tmp, pll->base); 210dee1bc9cSPeng Fan 2118646d4dcSBai Ping div_val = (rate->mdiv << MDIV_SHIFT) | (rate->pdiv << PDIV_SHIFT) | 2128646d4dcSBai Ping (rate->sdiv << SDIV_SHIFT); 2138646d4dcSBai Ping writel_relaxed(div_val, pll->base + 0x4); 2148646d4dcSBai Ping 2158646d4dcSBai Ping /* 2168646d4dcSBai Ping * According to SPEC, t3 - t2 need to be greater than 2178646d4dcSBai Ping * 1us and 1/FREF, respectively. 2188646d4dcSBai Ping * FREF is FIN / Prediv, the prediv is [1, 63], so choose 2198646d4dcSBai Ping * 3us. 2208646d4dcSBai Ping */ 2218646d4dcSBai Ping udelay(3); 2228646d4dcSBai Ping 2238646d4dcSBai Ping /* Disable RST */ 2248646d4dcSBai Ping tmp |= RST_MASK; 2258646d4dcSBai Ping writel_relaxed(tmp, pll->base); 2268646d4dcSBai Ping 2278646d4dcSBai Ping /* Wait Lock */ 2288646d4dcSBai Ping ret = clk_pll14xx_wait_lock(pll); 2298646d4dcSBai Ping if (ret) 2308646d4dcSBai Ping return ret; 2318646d4dcSBai Ping 2328646d4dcSBai Ping /* Bypass */ 2338646d4dcSBai Ping tmp &= ~BYPASS_MASK; 2348646d4dcSBai Ping writel_relaxed(tmp, pll->base); 2358646d4dcSBai Ping 2368646d4dcSBai Ping return 0; 2378646d4dcSBai Ping } 2388646d4dcSBai Ping 2398646d4dcSBai Ping static int clk_pll1443x_set_rate(struct clk_hw *hw, unsigned long drate, 2408646d4dcSBai Ping unsigned long prate) 2418646d4dcSBai Ping { 2428646d4dcSBai Ping struct clk_pll14xx *pll = to_clk_pll14xx(hw); 2438646d4dcSBai Ping const struct imx_pll14xx_rate_table *rate; 2448646d4dcSBai Ping u32 tmp, div_val; 2458646d4dcSBai Ping int ret; 2468646d4dcSBai Ping 2478646d4dcSBai Ping rate = imx_get_pll_settings(pll, drate); 2488646d4dcSBai Ping if (!rate) { 2498646d4dcSBai Ping pr_err("%s: Invalid rate : %lu for pll clk %s\n", __func__, 2508646d4dcSBai Ping drate, clk_hw_get_name(hw)); 2518646d4dcSBai Ping return -EINVAL; 2528646d4dcSBai Ping } 2538646d4dcSBai Ping 2548646d4dcSBai Ping tmp = readl_relaxed(pll->base + 4); 2558646d4dcSBai Ping 256094234fcSLeonard Crestez if (!clk_pll14xx_mp_change(rate, tmp)) { 2578646d4dcSBai Ping tmp &= ~(SDIV_MASK) << SDIV_SHIFT; 2588646d4dcSBai Ping tmp |= rate->sdiv << SDIV_SHIFT; 2598646d4dcSBai Ping writel_relaxed(tmp, pll->base + 4); 2608646d4dcSBai Ping 261094234fcSLeonard Crestez tmp = rate->kdiv << KDIV_SHIFT; 262094234fcSLeonard Crestez writel_relaxed(tmp, pll->base + 8); 263094234fcSLeonard Crestez 2648646d4dcSBai Ping return 0; 2658646d4dcSBai Ping } 2668646d4dcSBai Ping 2678646d4dcSBai Ping /* Enable RST */ 2688646d4dcSBai Ping tmp = readl_relaxed(pll->base); 2698646d4dcSBai Ping tmp &= ~RST_MASK; 2708646d4dcSBai Ping writel_relaxed(tmp, pll->base); 2718646d4dcSBai Ping 272dee1bc9cSPeng Fan /* Enable BYPASS */ 273dee1bc9cSPeng Fan tmp |= BYPASS_MASK; 274dee1bc9cSPeng Fan writel_relaxed(tmp, pll->base); 275dee1bc9cSPeng Fan 2768646d4dcSBai Ping div_val = (rate->mdiv << MDIV_SHIFT) | (rate->pdiv << PDIV_SHIFT) | 2778646d4dcSBai Ping (rate->sdiv << SDIV_SHIFT); 2788646d4dcSBai Ping writel_relaxed(div_val, pll->base + 0x4); 2798646d4dcSBai Ping writel_relaxed(rate->kdiv << KDIV_SHIFT, pll->base + 0x8); 2808646d4dcSBai Ping 2818646d4dcSBai Ping /* 2828646d4dcSBai Ping * According to SPEC, t3 - t2 need to be greater than 2838646d4dcSBai Ping * 1us and 1/FREF, respectively. 2848646d4dcSBai Ping * FREF is FIN / Prediv, the prediv is [1, 63], so choose 2858646d4dcSBai Ping * 3us. 2868646d4dcSBai Ping */ 2878646d4dcSBai Ping udelay(3); 2888646d4dcSBai Ping 2898646d4dcSBai Ping /* Disable RST */ 2908646d4dcSBai Ping tmp |= RST_MASK; 2918646d4dcSBai Ping writel_relaxed(tmp, pll->base); 2928646d4dcSBai Ping 2938646d4dcSBai Ping /* Wait Lock*/ 2948646d4dcSBai Ping ret = clk_pll14xx_wait_lock(pll); 2958646d4dcSBai Ping if (ret) 2968646d4dcSBai Ping return ret; 2978646d4dcSBai Ping 2988646d4dcSBai Ping /* Bypass */ 2998646d4dcSBai Ping tmp &= ~BYPASS_MASK; 3008646d4dcSBai Ping writel_relaxed(tmp, pll->base); 3018646d4dcSBai Ping 3028646d4dcSBai Ping return 0; 3038646d4dcSBai Ping } 3048646d4dcSBai Ping 3058646d4dcSBai Ping static int clk_pll14xx_prepare(struct clk_hw *hw) 3068646d4dcSBai Ping { 3078646d4dcSBai Ping struct clk_pll14xx *pll = to_clk_pll14xx(hw); 3088646d4dcSBai Ping u32 val; 309dee1bc9cSPeng Fan int ret; 3108646d4dcSBai Ping 3118646d4dcSBai Ping /* 3128646d4dcSBai Ping * RESETB = 1 from 0, PLL starts its normal 3138646d4dcSBai Ping * operation after lock time 3148646d4dcSBai Ping */ 3158646d4dcSBai Ping val = readl_relaxed(pll->base + GNRL_CTL); 316dee1bc9cSPeng Fan if (val & RST_MASK) 317dee1bc9cSPeng Fan return 0; 318dee1bc9cSPeng Fan val |= BYPASS_MASK; 319dee1bc9cSPeng Fan writel_relaxed(val, pll->base + GNRL_CTL); 3208646d4dcSBai Ping val |= RST_MASK; 3218646d4dcSBai Ping writel_relaxed(val, pll->base + GNRL_CTL); 3228646d4dcSBai Ping 323dee1bc9cSPeng Fan ret = clk_pll14xx_wait_lock(pll); 324dee1bc9cSPeng Fan if (ret) 325dee1bc9cSPeng Fan return ret; 326dee1bc9cSPeng Fan 327dee1bc9cSPeng Fan val &= ~BYPASS_MASK; 328dee1bc9cSPeng Fan writel_relaxed(val, pll->base + GNRL_CTL); 329dee1bc9cSPeng Fan 330dee1bc9cSPeng Fan return 0; 3318646d4dcSBai Ping } 3328646d4dcSBai Ping 3338646d4dcSBai Ping static int clk_pll14xx_is_prepared(struct clk_hw *hw) 3348646d4dcSBai Ping { 3358646d4dcSBai Ping struct clk_pll14xx *pll = to_clk_pll14xx(hw); 3368646d4dcSBai Ping u32 val; 3378646d4dcSBai Ping 3388646d4dcSBai Ping val = readl_relaxed(pll->base + GNRL_CTL); 3398646d4dcSBai Ping 3408646d4dcSBai Ping return (val & RST_MASK) ? 1 : 0; 3418646d4dcSBai Ping } 3428646d4dcSBai Ping 3438646d4dcSBai Ping static void clk_pll14xx_unprepare(struct clk_hw *hw) 3448646d4dcSBai Ping { 3458646d4dcSBai Ping struct clk_pll14xx *pll = to_clk_pll14xx(hw); 3468646d4dcSBai Ping u32 val; 3478646d4dcSBai Ping 3488646d4dcSBai Ping /* 3498646d4dcSBai Ping * Set RST to 0, power down mode is enabled and 3508646d4dcSBai Ping * every digital block is reset 3518646d4dcSBai Ping */ 3528646d4dcSBai Ping val = readl_relaxed(pll->base + GNRL_CTL); 3538646d4dcSBai Ping val &= ~RST_MASK; 3548646d4dcSBai Ping writel_relaxed(val, pll->base + GNRL_CTL); 3558646d4dcSBai Ping } 3568646d4dcSBai Ping 3578646d4dcSBai Ping static const struct clk_ops clk_pll1416x_ops = { 3588646d4dcSBai Ping .prepare = clk_pll14xx_prepare, 3598646d4dcSBai Ping .unprepare = clk_pll14xx_unprepare, 3608646d4dcSBai Ping .is_prepared = clk_pll14xx_is_prepared, 3618646d4dcSBai Ping .recalc_rate = clk_pll1416x_recalc_rate, 3628646d4dcSBai Ping .round_rate = clk_pll14xx_round_rate, 3638646d4dcSBai Ping .set_rate = clk_pll1416x_set_rate, 3648646d4dcSBai Ping }; 3658646d4dcSBai Ping 3668646d4dcSBai Ping static const struct clk_ops clk_pll1416x_min_ops = { 3678646d4dcSBai Ping .recalc_rate = clk_pll1416x_recalc_rate, 3688646d4dcSBai Ping }; 3698646d4dcSBai Ping 3708646d4dcSBai Ping static const struct clk_ops clk_pll1443x_ops = { 3718646d4dcSBai Ping .prepare = clk_pll14xx_prepare, 3728646d4dcSBai Ping .unprepare = clk_pll14xx_unprepare, 3738646d4dcSBai Ping .is_prepared = clk_pll14xx_is_prepared, 3748646d4dcSBai Ping .recalc_rate = clk_pll1443x_recalc_rate, 3758646d4dcSBai Ping .round_rate = clk_pll14xx_round_rate, 3768646d4dcSBai Ping .set_rate = clk_pll1443x_set_rate, 3778646d4dcSBai Ping }; 3788646d4dcSBai Ping 3798646d4dcSBai Ping struct clk *imx_clk_pll14xx(const char *name, const char *parent_name, 3808646d4dcSBai Ping void __iomem *base, 3818646d4dcSBai Ping const struct imx_pll14xx_clk *pll_clk) 3828646d4dcSBai Ping { 3838646d4dcSBai Ping struct clk_pll14xx *pll; 3848646d4dcSBai Ping struct clk *clk; 3858646d4dcSBai Ping struct clk_init_data init; 386a9aa8306SPeng Fan u32 val; 3878646d4dcSBai Ping 3888646d4dcSBai Ping pll = kzalloc(sizeof(*pll), GFP_KERNEL); 3898646d4dcSBai Ping if (!pll) 3908646d4dcSBai Ping return ERR_PTR(-ENOMEM); 3918646d4dcSBai Ping 3928646d4dcSBai Ping init.name = name; 3938646d4dcSBai Ping init.flags = pll_clk->flags; 3948646d4dcSBai Ping init.parent_names = &parent_name; 3958646d4dcSBai Ping init.num_parents = 1; 3968646d4dcSBai Ping 3978646d4dcSBai Ping switch (pll_clk->type) { 3988646d4dcSBai Ping case PLL_1416X: 399f89b9e1bSLeonard Crestez if (!pll_clk->rate_table) 4008646d4dcSBai Ping init.ops = &clk_pll1416x_min_ops; 4018646d4dcSBai Ping else 4028646d4dcSBai Ping init.ops = &clk_pll1416x_ops; 4038646d4dcSBai Ping break; 4048646d4dcSBai Ping case PLL_1443X: 4058646d4dcSBai Ping init.ops = &clk_pll1443x_ops; 4068646d4dcSBai Ping break; 4078646d4dcSBai Ping default: 4088646d4dcSBai Ping pr_err("%s: Unknown pll type for pll clk %s\n", 4098646d4dcSBai Ping __func__, name); 4108646d4dcSBai Ping }; 4118646d4dcSBai Ping 4128646d4dcSBai Ping pll->base = base; 4138646d4dcSBai Ping pll->hw.init = &init; 4148646d4dcSBai Ping pll->type = pll_clk->type; 4158646d4dcSBai Ping pll->rate_table = pll_clk->rate_table; 4168646d4dcSBai Ping pll->rate_count = pll_clk->rate_count; 4178646d4dcSBai Ping 418a9aa8306SPeng Fan val = readl_relaxed(pll->base + GNRL_CTL); 419a9aa8306SPeng Fan val &= ~BYPASS_MASK; 420a9aa8306SPeng Fan writel_relaxed(val, pll->base + GNRL_CTL); 421a9aa8306SPeng Fan 4228646d4dcSBai Ping clk = clk_register(NULL, &pll->hw); 4238646d4dcSBai Ping if (IS_ERR(clk)) { 4248646d4dcSBai Ping pr_err("%s: failed to register pll %s %lu\n", 4258646d4dcSBai Ping __func__, name, PTR_ERR(clk)); 4268646d4dcSBai Ping kfree(pll); 4278646d4dcSBai Ping } 4288646d4dcSBai Ping 4298646d4dcSBai Ping return clk; 4308646d4dcSBai Ping } 431