18646d4dcSBai Ping // SPDX-License-Identifier: GPL-2.0 28646d4dcSBai Ping /* 38646d4dcSBai Ping * Copyright 2017-2018 NXP. 48646d4dcSBai Ping */ 58646d4dcSBai Ping 6*80cbc806SSascha Hauer #define pr_fmt(fmt) "pll14xx: " fmt 7*80cbc806SSascha Hauer 858f4980cSSascha Hauer #include <linux/bitfield.h> 97d6b5e4fSAnson Huang #include <linux/bits.h> 108646d4dcSBai Ping #include <linux/clk-provider.h> 118646d4dcSBai Ping #include <linux/err.h> 12870ed5e2SAnson Huang #include <linux/export.h> 138646d4dcSBai Ping #include <linux/io.h> 148646d4dcSBai Ping #include <linux/iopoll.h> 158646d4dcSBai Ping #include <linux/slab.h> 168646d4dcSBai Ping #include <linux/jiffies.h> 178646d4dcSBai Ping 188646d4dcSBai Ping #include "clk.h" 198646d4dcSBai Ping 208646d4dcSBai Ping #define GNRL_CTL 0x0 21485b4ff5SSascha Hauer #define DIV_CTL0 0x4 22485b4ff5SSascha Hauer #define DIV_CTL1 0x8 238646d4dcSBai Ping #define LOCK_STATUS BIT(31) 248646d4dcSBai Ping #define LOCK_SEL_MASK BIT(29) 258646d4dcSBai Ping #define CLKE_MASK BIT(11) 268646d4dcSBai Ping #define RST_MASK BIT(9) 278646d4dcSBai Ping #define BYPASS_MASK BIT(4) 288646d4dcSBai Ping #define MDIV_MASK GENMASK(21, 12) 298646d4dcSBai Ping #define PDIV_MASK GENMASK(9, 4) 308646d4dcSBai Ping #define SDIV_MASK GENMASK(2, 0) 318646d4dcSBai Ping #define KDIV_MASK GENMASK(15, 0) 328646d4dcSBai Ping 338646d4dcSBai Ping #define LOCK_TIMEOUT_US 10000 348646d4dcSBai Ping 358646d4dcSBai Ping struct clk_pll14xx { 368646d4dcSBai Ping struct clk_hw hw; 378646d4dcSBai Ping void __iomem *base; 388646d4dcSBai Ping enum imx_pll14xx_type type; 398646d4dcSBai Ping const struct imx_pll14xx_rate_table *rate_table; 408646d4dcSBai Ping int rate_count; 418646d4dcSBai Ping }; 428646d4dcSBai Ping 438646d4dcSBai Ping #define to_clk_pll14xx(_hw) container_of(_hw, struct clk_pll14xx, hw) 448646d4dcSBai Ping 458f2d3c17SYueHaibing static const struct imx_pll14xx_rate_table imx_pll1416x_tbl[] = { 4643cdaa15SAnson Huang PLL_1416X_RATE(1800000000U, 225, 3, 0), 4743cdaa15SAnson Huang PLL_1416X_RATE(1600000000U, 200, 3, 0), 480ae4fbc6SAnson Huang PLL_1416X_RATE(1500000000U, 375, 3, 1), 490ae4fbc6SAnson Huang PLL_1416X_RATE(1400000000U, 350, 3, 1), 5043cdaa15SAnson Huang PLL_1416X_RATE(1200000000U, 300, 3, 1), 5143cdaa15SAnson Huang PLL_1416X_RATE(1000000000U, 250, 3, 1), 5243cdaa15SAnson Huang PLL_1416X_RATE(800000000U, 200, 3, 1), 5343cdaa15SAnson Huang PLL_1416X_RATE(750000000U, 250, 2, 2), 5443cdaa15SAnson Huang PLL_1416X_RATE(700000000U, 350, 3, 2), 5543cdaa15SAnson Huang PLL_1416X_RATE(600000000U, 300, 3, 2), 5643cdaa15SAnson Huang }; 5743cdaa15SAnson Huang 588f2d3c17SYueHaibing static const struct imx_pll14xx_rate_table imx_pll1443x_tbl[] = { 5957795654SAnson Huang PLL_1443X_RATE(1039500000U, 173, 2, 1, 16384), 6043cdaa15SAnson Huang PLL_1443X_RATE(650000000U, 325, 3, 2, 0), 6143cdaa15SAnson Huang PLL_1443X_RATE(594000000U, 198, 2, 2, 0), 6257795654SAnson Huang PLL_1443X_RATE(519750000U, 173, 2, 2, 16384), 6343cdaa15SAnson Huang PLL_1443X_RATE(393216000U, 262, 2, 3, 9437), 6443cdaa15SAnson Huang PLL_1443X_RATE(361267200U, 361, 3, 3, 17511), 6543cdaa15SAnson Huang }; 6643cdaa15SAnson Huang 6743cdaa15SAnson Huang struct imx_pll14xx_clk imx_1443x_pll = { 6843cdaa15SAnson Huang .type = PLL_1443X, 6943cdaa15SAnson Huang .rate_table = imx_pll1443x_tbl, 7043cdaa15SAnson Huang .rate_count = ARRAY_SIZE(imx_pll1443x_tbl), 7143cdaa15SAnson Huang }; 72870ed5e2SAnson Huang EXPORT_SYMBOL_GPL(imx_1443x_pll); 7343cdaa15SAnson Huang 74e18f6471SLeonard Crestez struct imx_pll14xx_clk imx_1443x_dram_pll = { 75e18f6471SLeonard Crestez .type = PLL_1443X, 76e18f6471SLeonard Crestez .rate_table = imx_pll1443x_tbl, 77e18f6471SLeonard Crestez .rate_count = ARRAY_SIZE(imx_pll1443x_tbl), 78e18f6471SLeonard Crestez .flags = CLK_GET_RATE_NOCACHE, 79e18f6471SLeonard Crestez }; 80870ed5e2SAnson Huang EXPORT_SYMBOL_GPL(imx_1443x_dram_pll); 81e18f6471SLeonard Crestez 8243cdaa15SAnson Huang struct imx_pll14xx_clk imx_1416x_pll = { 8343cdaa15SAnson Huang .type = PLL_1416X, 8443cdaa15SAnson Huang .rate_table = imx_pll1416x_tbl, 8543cdaa15SAnson Huang .rate_count = ARRAY_SIZE(imx_pll1416x_tbl), 8643cdaa15SAnson Huang }; 87870ed5e2SAnson Huang EXPORT_SYMBOL_GPL(imx_1416x_pll); 8843cdaa15SAnson Huang 898646d4dcSBai Ping static const struct imx_pll14xx_rate_table *imx_get_pll_settings( 908646d4dcSBai Ping struct clk_pll14xx *pll, unsigned long rate) 918646d4dcSBai Ping { 928646d4dcSBai Ping const struct imx_pll14xx_rate_table *rate_table = pll->rate_table; 938646d4dcSBai Ping int i; 948646d4dcSBai Ping 958646d4dcSBai Ping for (i = 0; i < pll->rate_count; i++) 968646d4dcSBai Ping if (rate == rate_table[i].rate) 978646d4dcSBai Ping return &rate_table[i]; 988646d4dcSBai Ping 998646d4dcSBai Ping return NULL; 1008646d4dcSBai Ping } 1018646d4dcSBai Ping 10253990cf9SSascha Hauer static long pll14xx_calc_rate(struct clk_pll14xx *pll, int mdiv, int pdiv, 10353990cf9SSascha Hauer int sdiv, int kdiv, unsigned long prate) 10453990cf9SSascha Hauer { 10553990cf9SSascha Hauer u64 fvco = prate; 10653990cf9SSascha Hauer 10753990cf9SSascha Hauer /* fvco = (m * 65536 + k) * Fin / (p * 65536) */ 10853990cf9SSascha Hauer fvco *= (mdiv * 65536 + kdiv); 10953990cf9SSascha Hauer pdiv *= 65536; 11053990cf9SSascha Hauer 11153990cf9SSascha Hauer do_div(fvco, pdiv << sdiv); 11253990cf9SSascha Hauer 11353990cf9SSascha Hauer return fvco; 11453990cf9SSascha Hauer } 11553990cf9SSascha Hauer 1168646d4dcSBai Ping static long clk_pll14xx_round_rate(struct clk_hw *hw, unsigned long rate, 1178646d4dcSBai Ping unsigned long *prate) 1188646d4dcSBai Ping { 1198646d4dcSBai Ping struct clk_pll14xx *pll = to_clk_pll14xx(hw); 1208646d4dcSBai Ping const struct imx_pll14xx_rate_table *rate_table = pll->rate_table; 1218646d4dcSBai Ping int i; 1228646d4dcSBai Ping 1235ff50031SSascha Hauer /* Assuming rate_table is in descending order */ 1248646d4dcSBai Ping for (i = 0; i < pll->rate_count; i++) 1258646d4dcSBai Ping if (rate >= rate_table[i].rate) 1268646d4dcSBai Ping return rate_table[i].rate; 1278646d4dcSBai Ping 1288646d4dcSBai Ping /* return minimum supported value */ 1295ff50031SSascha Hauer return rate_table[pll->rate_count - 1].rate; 1308646d4dcSBai Ping } 1318646d4dcSBai Ping 13253990cf9SSascha Hauer static unsigned long clk_pll14xx_recalc_rate(struct clk_hw *hw, 1338646d4dcSBai Ping unsigned long parent_rate) 1348646d4dcSBai Ping { 1358646d4dcSBai Ping struct clk_pll14xx *pll = to_clk_pll14xx(hw); 13653990cf9SSascha Hauer u32 mdiv, pdiv, sdiv, kdiv, pll_div_ctl0, pll_div_ctl1; 1378646d4dcSBai Ping 138485b4ff5SSascha Hauer pll_div_ctl0 = readl_relaxed(pll->base + DIV_CTL0); 13958f4980cSSascha Hauer mdiv = FIELD_GET(MDIV_MASK, pll_div_ctl0); 14058f4980cSSascha Hauer pdiv = FIELD_GET(PDIV_MASK, pll_div_ctl0); 14158f4980cSSascha Hauer sdiv = FIELD_GET(SDIV_MASK, pll_div_ctl0); 14253990cf9SSascha Hauer 14353990cf9SSascha Hauer if (pll->type == PLL_1443X) { 14453990cf9SSascha Hauer pll_div_ctl1 = readl_relaxed(pll->base + DIV_CTL1); 14558f4980cSSascha Hauer kdiv = FIELD_GET(KDIV_MASK, pll_div_ctl1); 14653990cf9SSascha Hauer } else { 14753990cf9SSascha Hauer kdiv = 0; 14853990cf9SSascha Hauer } 1498646d4dcSBai Ping 15053990cf9SSascha Hauer return pll14xx_calc_rate(pll, mdiv, pdiv, sdiv, kdiv, parent_rate); 1518646d4dcSBai Ping } 1528646d4dcSBai Ping 153094234fcSLeonard Crestez static inline bool clk_pll14xx_mp_change(const struct imx_pll14xx_rate_table *rate, 1548646d4dcSBai Ping u32 pll_div) 1558646d4dcSBai Ping { 1568646d4dcSBai Ping u32 old_mdiv, old_pdiv; 1578646d4dcSBai Ping 15858f4980cSSascha Hauer old_mdiv = FIELD_GET(MDIV_MASK, pll_div); 15958f4980cSSascha Hauer old_pdiv = FIELD_GET(PDIV_MASK, pll_div); 1608646d4dcSBai Ping 1618646d4dcSBai Ping return rate->mdiv != old_mdiv || rate->pdiv != old_pdiv; 1628646d4dcSBai Ping } 1638646d4dcSBai Ping 1648646d4dcSBai Ping static int clk_pll14xx_wait_lock(struct clk_pll14xx *pll) 1658646d4dcSBai Ping { 1668646d4dcSBai Ping u32 val; 1678646d4dcSBai Ping 168485b4ff5SSascha Hauer return readl_poll_timeout(pll->base + GNRL_CTL, val, val & LOCK_STATUS, 0, 1698646d4dcSBai Ping LOCK_TIMEOUT_US); 1708646d4dcSBai Ping } 1718646d4dcSBai Ping 1728646d4dcSBai Ping static int clk_pll1416x_set_rate(struct clk_hw *hw, unsigned long drate, 1738646d4dcSBai Ping unsigned long prate) 1748646d4dcSBai Ping { 1758646d4dcSBai Ping struct clk_pll14xx *pll = to_clk_pll14xx(hw); 1768646d4dcSBai Ping const struct imx_pll14xx_rate_table *rate; 1778646d4dcSBai Ping u32 tmp, div_val; 1788646d4dcSBai Ping int ret; 1798646d4dcSBai Ping 1808646d4dcSBai Ping rate = imx_get_pll_settings(pll, drate); 1818646d4dcSBai Ping if (!rate) { 182*80cbc806SSascha Hauer pr_err("Invalid rate %lu for pll clk %s\n", drate, 183*80cbc806SSascha Hauer clk_hw_get_name(hw)); 1848646d4dcSBai Ping return -EINVAL; 1858646d4dcSBai Ping } 1868646d4dcSBai Ping 187485b4ff5SSascha Hauer tmp = readl_relaxed(pll->base + DIV_CTL0); 1888646d4dcSBai Ping 189094234fcSLeonard Crestez if (!clk_pll14xx_mp_change(rate, tmp)) { 190d77461a6SSascha Hauer tmp &= ~SDIV_MASK; 19158f4980cSSascha Hauer tmp |= FIELD_PREP(SDIV_MASK, rate->sdiv); 192485b4ff5SSascha Hauer writel_relaxed(tmp, pll->base + DIV_CTL0); 1938646d4dcSBai Ping 1948646d4dcSBai Ping return 0; 1958646d4dcSBai Ping } 1968646d4dcSBai Ping 1978646d4dcSBai Ping /* Bypass clock and set lock to pll output lock */ 198485b4ff5SSascha Hauer tmp = readl_relaxed(pll->base + GNRL_CTL); 1998646d4dcSBai Ping tmp |= LOCK_SEL_MASK; 200485b4ff5SSascha Hauer writel_relaxed(tmp, pll->base + GNRL_CTL); 2018646d4dcSBai Ping 2028646d4dcSBai Ping /* Enable RST */ 2038646d4dcSBai Ping tmp &= ~RST_MASK; 204485b4ff5SSascha Hauer writel_relaxed(tmp, pll->base + GNRL_CTL); 2058646d4dcSBai Ping 206dee1bc9cSPeng Fan /* Enable BYPASS */ 207dee1bc9cSPeng Fan tmp |= BYPASS_MASK; 208485b4ff5SSascha Hauer writel(tmp, pll->base + GNRL_CTL); 209dee1bc9cSPeng Fan 21058f4980cSSascha Hauer div_val = FIELD_PREP(MDIV_MASK, rate->mdiv) | FIELD_PREP(PDIV_MASK, rate->pdiv) | 21158f4980cSSascha Hauer FIELD_PREP(SDIV_MASK, rate->sdiv); 212485b4ff5SSascha Hauer writel_relaxed(div_val, pll->base + DIV_CTL0); 2138646d4dcSBai Ping 2148646d4dcSBai Ping /* 2158646d4dcSBai Ping * According to SPEC, t3 - t2 need to be greater than 2168646d4dcSBai Ping * 1us and 1/FREF, respectively. 2178646d4dcSBai Ping * FREF is FIN / Prediv, the prediv is [1, 63], so choose 2188646d4dcSBai Ping * 3us. 2198646d4dcSBai Ping */ 2208646d4dcSBai Ping udelay(3); 2218646d4dcSBai Ping 2228646d4dcSBai Ping /* Disable RST */ 2238646d4dcSBai Ping tmp |= RST_MASK; 224485b4ff5SSascha Hauer writel_relaxed(tmp, pll->base + GNRL_CTL); 2258646d4dcSBai Ping 2268646d4dcSBai Ping /* Wait Lock */ 2278646d4dcSBai Ping ret = clk_pll14xx_wait_lock(pll); 2288646d4dcSBai Ping if (ret) 2298646d4dcSBai Ping return ret; 2308646d4dcSBai Ping 2318646d4dcSBai Ping /* Bypass */ 2328646d4dcSBai Ping tmp &= ~BYPASS_MASK; 233485b4ff5SSascha Hauer writel_relaxed(tmp, pll->base + GNRL_CTL); 2348646d4dcSBai Ping 2358646d4dcSBai Ping return 0; 2368646d4dcSBai Ping } 2378646d4dcSBai Ping 2388646d4dcSBai Ping static int clk_pll1443x_set_rate(struct clk_hw *hw, unsigned long drate, 2398646d4dcSBai Ping unsigned long prate) 2408646d4dcSBai Ping { 2418646d4dcSBai Ping struct clk_pll14xx *pll = to_clk_pll14xx(hw); 2428646d4dcSBai Ping const struct imx_pll14xx_rate_table *rate; 243052d03a0SSascha Hauer u32 gnrl_ctl, div_ctl0; 2448646d4dcSBai Ping int ret; 2458646d4dcSBai Ping 2468646d4dcSBai Ping rate = imx_get_pll_settings(pll, drate); 2478646d4dcSBai Ping if (!rate) { 2488646d4dcSBai Ping pr_err("%s: Invalid rate : %lu for pll clk %s\n", __func__, 2498646d4dcSBai Ping drate, clk_hw_get_name(hw)); 2508646d4dcSBai Ping return -EINVAL; 2518646d4dcSBai Ping } 2528646d4dcSBai Ping 253052d03a0SSascha Hauer div_ctl0 = readl_relaxed(pll->base + DIV_CTL0); 2548646d4dcSBai Ping 255052d03a0SSascha Hauer if (!clk_pll14xx_mp_change(rate, div_ctl0)) { 256052d03a0SSascha Hauer div_ctl0 &= ~SDIV_MASK; 257052d03a0SSascha Hauer div_ctl0 |= FIELD_PREP(SDIV_MASK, rate->sdiv); 258052d03a0SSascha Hauer writel_relaxed(div_ctl0, pll->base + DIV_CTL0); 2598646d4dcSBai Ping 260052d03a0SSascha Hauer writel_relaxed(FIELD_PREP(KDIV_MASK, rate->kdiv), 261052d03a0SSascha Hauer pll->base + DIV_CTL1); 262094234fcSLeonard Crestez 2638646d4dcSBai Ping return 0; 2648646d4dcSBai Ping } 2658646d4dcSBai Ping 2668646d4dcSBai Ping /* Enable RST */ 267052d03a0SSascha Hauer gnrl_ctl = readl_relaxed(pll->base + GNRL_CTL); 268052d03a0SSascha Hauer gnrl_ctl &= ~RST_MASK; 269052d03a0SSascha Hauer writel_relaxed(gnrl_ctl, pll->base + GNRL_CTL); 2708646d4dcSBai Ping 271dee1bc9cSPeng Fan /* Enable BYPASS */ 272052d03a0SSascha Hauer gnrl_ctl |= BYPASS_MASK; 273052d03a0SSascha Hauer writel_relaxed(gnrl_ctl, pll->base + GNRL_CTL); 274dee1bc9cSPeng Fan 275052d03a0SSascha Hauer div_ctl0 = FIELD_PREP(MDIV_MASK, rate->mdiv) | 27658f4980cSSascha Hauer FIELD_PREP(PDIV_MASK, rate->pdiv) | 27758f4980cSSascha Hauer FIELD_PREP(SDIV_MASK, rate->sdiv); 278052d03a0SSascha Hauer writel_relaxed(div_ctl0, pll->base + DIV_CTL0); 27958f4980cSSascha Hauer writel_relaxed(FIELD_PREP(KDIV_MASK, rate->kdiv), pll->base + DIV_CTL1); 2808646d4dcSBai Ping 2818646d4dcSBai Ping /* 2828646d4dcSBai Ping * According to SPEC, t3 - t2 need to be greater than 2838646d4dcSBai Ping * 1us and 1/FREF, respectively. 2848646d4dcSBai Ping * FREF is FIN / Prediv, the prediv is [1, 63], so choose 2858646d4dcSBai Ping * 3us. 2868646d4dcSBai Ping */ 2878646d4dcSBai Ping udelay(3); 2888646d4dcSBai Ping 2898646d4dcSBai Ping /* Disable RST */ 290052d03a0SSascha Hauer gnrl_ctl |= RST_MASK; 291052d03a0SSascha Hauer writel_relaxed(gnrl_ctl, pll->base + GNRL_CTL); 2928646d4dcSBai Ping 2938646d4dcSBai Ping /* Wait Lock*/ 2948646d4dcSBai Ping ret = clk_pll14xx_wait_lock(pll); 2958646d4dcSBai Ping if (ret) 2968646d4dcSBai Ping return ret; 2978646d4dcSBai Ping 2988646d4dcSBai Ping /* Bypass */ 299052d03a0SSascha Hauer gnrl_ctl &= ~BYPASS_MASK; 300052d03a0SSascha Hauer writel_relaxed(gnrl_ctl, pll->base + GNRL_CTL); 3018646d4dcSBai Ping 3028646d4dcSBai Ping return 0; 3038646d4dcSBai Ping } 3048646d4dcSBai Ping 3058646d4dcSBai Ping static int clk_pll14xx_prepare(struct clk_hw *hw) 3068646d4dcSBai Ping { 3078646d4dcSBai Ping struct clk_pll14xx *pll = to_clk_pll14xx(hw); 3088646d4dcSBai Ping u32 val; 309dee1bc9cSPeng Fan int ret; 3108646d4dcSBai Ping 3118646d4dcSBai Ping /* 3128646d4dcSBai Ping * RESETB = 1 from 0, PLL starts its normal 3138646d4dcSBai Ping * operation after lock time 3148646d4dcSBai Ping */ 3158646d4dcSBai Ping val = readl_relaxed(pll->base + GNRL_CTL); 316dee1bc9cSPeng Fan if (val & RST_MASK) 317dee1bc9cSPeng Fan return 0; 318dee1bc9cSPeng Fan val |= BYPASS_MASK; 319dee1bc9cSPeng Fan writel_relaxed(val, pll->base + GNRL_CTL); 3208646d4dcSBai Ping val |= RST_MASK; 3218646d4dcSBai Ping writel_relaxed(val, pll->base + GNRL_CTL); 3228646d4dcSBai Ping 323dee1bc9cSPeng Fan ret = clk_pll14xx_wait_lock(pll); 324dee1bc9cSPeng Fan if (ret) 325dee1bc9cSPeng Fan return ret; 326dee1bc9cSPeng Fan 327dee1bc9cSPeng Fan val &= ~BYPASS_MASK; 328dee1bc9cSPeng Fan writel_relaxed(val, pll->base + GNRL_CTL); 329dee1bc9cSPeng Fan 330dee1bc9cSPeng Fan return 0; 3318646d4dcSBai Ping } 3328646d4dcSBai Ping 3338646d4dcSBai Ping static int clk_pll14xx_is_prepared(struct clk_hw *hw) 3348646d4dcSBai Ping { 3358646d4dcSBai Ping struct clk_pll14xx *pll = to_clk_pll14xx(hw); 3368646d4dcSBai Ping u32 val; 3378646d4dcSBai Ping 3388646d4dcSBai Ping val = readl_relaxed(pll->base + GNRL_CTL); 3398646d4dcSBai Ping 3408646d4dcSBai Ping return (val & RST_MASK) ? 1 : 0; 3418646d4dcSBai Ping } 3428646d4dcSBai Ping 3438646d4dcSBai Ping static void clk_pll14xx_unprepare(struct clk_hw *hw) 3448646d4dcSBai Ping { 3458646d4dcSBai Ping struct clk_pll14xx *pll = to_clk_pll14xx(hw); 3468646d4dcSBai Ping u32 val; 3478646d4dcSBai Ping 3488646d4dcSBai Ping /* 3498646d4dcSBai Ping * Set RST to 0, power down mode is enabled and 3508646d4dcSBai Ping * every digital block is reset 3518646d4dcSBai Ping */ 3528646d4dcSBai Ping val = readl_relaxed(pll->base + GNRL_CTL); 3538646d4dcSBai Ping val &= ~RST_MASK; 3548646d4dcSBai Ping writel_relaxed(val, pll->base + GNRL_CTL); 3558646d4dcSBai Ping } 3568646d4dcSBai Ping 3578646d4dcSBai Ping static const struct clk_ops clk_pll1416x_ops = { 3588646d4dcSBai Ping .prepare = clk_pll14xx_prepare, 3598646d4dcSBai Ping .unprepare = clk_pll14xx_unprepare, 3608646d4dcSBai Ping .is_prepared = clk_pll14xx_is_prepared, 36153990cf9SSascha Hauer .recalc_rate = clk_pll14xx_recalc_rate, 3628646d4dcSBai Ping .round_rate = clk_pll14xx_round_rate, 3638646d4dcSBai Ping .set_rate = clk_pll1416x_set_rate, 3648646d4dcSBai Ping }; 3658646d4dcSBai Ping 3668646d4dcSBai Ping static const struct clk_ops clk_pll1416x_min_ops = { 36753990cf9SSascha Hauer .recalc_rate = clk_pll14xx_recalc_rate, 3688646d4dcSBai Ping }; 3698646d4dcSBai Ping 3708646d4dcSBai Ping static const struct clk_ops clk_pll1443x_ops = { 3718646d4dcSBai Ping .prepare = clk_pll14xx_prepare, 3728646d4dcSBai Ping .unprepare = clk_pll14xx_unprepare, 3738646d4dcSBai Ping .is_prepared = clk_pll14xx_is_prepared, 37453990cf9SSascha Hauer .recalc_rate = clk_pll14xx_recalc_rate, 3758646d4dcSBai Ping .round_rate = clk_pll14xx_round_rate, 3768646d4dcSBai Ping .set_rate = clk_pll1443x_set_rate, 3778646d4dcSBai Ping }; 3788646d4dcSBai Ping 37955a8b3cdSAbel Vesa struct clk_hw *imx_dev_clk_hw_pll14xx(struct device *dev, const char *name, 38055a8b3cdSAbel Vesa const char *parent_name, void __iomem *base, 3818646d4dcSBai Ping const struct imx_pll14xx_clk *pll_clk) 3828646d4dcSBai Ping { 3838646d4dcSBai Ping struct clk_pll14xx *pll; 38410c34b50SPeng Fan struct clk_hw *hw; 3858646d4dcSBai Ping struct clk_init_data init; 38610c34b50SPeng Fan int ret; 387a9aa8306SPeng Fan u32 val; 3888646d4dcSBai Ping 3898646d4dcSBai Ping pll = kzalloc(sizeof(*pll), GFP_KERNEL); 3908646d4dcSBai Ping if (!pll) 3918646d4dcSBai Ping return ERR_PTR(-ENOMEM); 3928646d4dcSBai Ping 3938646d4dcSBai Ping init.name = name; 3948646d4dcSBai Ping init.flags = pll_clk->flags; 3958646d4dcSBai Ping init.parent_names = &parent_name; 3968646d4dcSBai Ping init.num_parents = 1; 3978646d4dcSBai Ping 3988646d4dcSBai Ping switch (pll_clk->type) { 3998646d4dcSBai Ping case PLL_1416X: 400f89b9e1bSLeonard Crestez if (!pll_clk->rate_table) 4018646d4dcSBai Ping init.ops = &clk_pll1416x_min_ops; 4028646d4dcSBai Ping else 4038646d4dcSBai Ping init.ops = &clk_pll1416x_ops; 4048646d4dcSBai Ping break; 4058646d4dcSBai Ping case PLL_1443X: 4068646d4dcSBai Ping init.ops = &clk_pll1443x_ops; 4078646d4dcSBai Ping break; 4088646d4dcSBai Ping default: 409*80cbc806SSascha Hauer pr_err("Unknown pll type for pll clk %s\n", name); 410530cf8d4SAnson Huang kfree(pll); 411530cf8d4SAnson Huang return ERR_PTR(-EINVAL); 4128404c661STom Rix } 4138646d4dcSBai Ping 4148646d4dcSBai Ping pll->base = base; 4158646d4dcSBai Ping pll->hw.init = &init; 4168646d4dcSBai Ping pll->type = pll_clk->type; 4178646d4dcSBai Ping pll->rate_table = pll_clk->rate_table; 4188646d4dcSBai Ping pll->rate_count = pll_clk->rate_count; 4198646d4dcSBai Ping 420a9aa8306SPeng Fan val = readl_relaxed(pll->base + GNRL_CTL); 421a9aa8306SPeng Fan val &= ~BYPASS_MASK; 422a9aa8306SPeng Fan writel_relaxed(val, pll->base + GNRL_CTL); 423a9aa8306SPeng Fan 42410c34b50SPeng Fan hw = &pll->hw; 42510c34b50SPeng Fan 42655a8b3cdSAbel Vesa ret = clk_hw_register(dev, hw); 42710c34b50SPeng Fan if (ret) { 428*80cbc806SSascha Hauer pr_err("failed to register pll %s %d\n", name, ret); 4298646d4dcSBai Ping kfree(pll); 43010c34b50SPeng Fan return ERR_PTR(ret); 4318646d4dcSBai Ping } 4328646d4dcSBai Ping 43310c34b50SPeng Fan return hw; 4348646d4dcSBai Ping } 435870ed5e2SAnson Huang EXPORT_SYMBOL_GPL(imx_dev_clk_hw_pll14xx); 436