xref: /openbmc/linux/drivers/clk/imx/clk-pll14xx.c (revision 43cdaa1567ad3931fbde438853947d45238cc040)
18646d4dcSBai Ping // SPDX-License-Identifier: GPL-2.0
28646d4dcSBai Ping /*
38646d4dcSBai Ping  * Copyright 2017-2018 NXP.
48646d4dcSBai Ping  */
58646d4dcSBai Ping 
68646d4dcSBai Ping #include <linux/bitops.h>
78646d4dcSBai Ping #include <linux/clk-provider.h>
88646d4dcSBai Ping #include <linux/err.h>
98646d4dcSBai Ping #include <linux/io.h>
108646d4dcSBai Ping #include <linux/iopoll.h>
118646d4dcSBai Ping #include <linux/slab.h>
128646d4dcSBai Ping #include <linux/jiffies.h>
138646d4dcSBai Ping 
148646d4dcSBai Ping #include "clk.h"
158646d4dcSBai Ping 
168646d4dcSBai Ping #define GNRL_CTL	0x0
178646d4dcSBai Ping #define DIV_CTL		0x4
188646d4dcSBai Ping #define LOCK_STATUS	BIT(31)
198646d4dcSBai Ping #define LOCK_SEL_MASK	BIT(29)
208646d4dcSBai Ping #define CLKE_MASK	BIT(11)
218646d4dcSBai Ping #define RST_MASK	BIT(9)
228646d4dcSBai Ping #define BYPASS_MASK	BIT(4)
238646d4dcSBai Ping #define MDIV_SHIFT	12
248646d4dcSBai Ping #define MDIV_MASK	GENMASK(21, 12)
258646d4dcSBai Ping #define PDIV_SHIFT	4
268646d4dcSBai Ping #define PDIV_MASK	GENMASK(9, 4)
278646d4dcSBai Ping #define SDIV_SHIFT	0
288646d4dcSBai Ping #define SDIV_MASK	GENMASK(2, 0)
298646d4dcSBai Ping #define KDIV_SHIFT	0
308646d4dcSBai Ping #define KDIV_MASK	GENMASK(15, 0)
318646d4dcSBai Ping 
328646d4dcSBai Ping #define LOCK_TIMEOUT_US		10000
338646d4dcSBai Ping 
348646d4dcSBai Ping struct clk_pll14xx {
358646d4dcSBai Ping 	struct clk_hw			hw;
368646d4dcSBai Ping 	void __iomem			*base;
378646d4dcSBai Ping 	enum imx_pll14xx_type		type;
388646d4dcSBai Ping 	const struct imx_pll14xx_rate_table *rate_table;
398646d4dcSBai Ping 	int rate_count;
408646d4dcSBai Ping };
418646d4dcSBai Ping 
428646d4dcSBai Ping #define to_clk_pll14xx(_hw) container_of(_hw, struct clk_pll14xx, hw)
438646d4dcSBai Ping 
44*43cdaa15SAnson Huang const struct imx_pll14xx_rate_table imx_pll1416x_tbl[] = {
45*43cdaa15SAnson Huang 	PLL_1416X_RATE(1800000000U, 225, 3, 0),
46*43cdaa15SAnson Huang 	PLL_1416X_RATE(1600000000U, 200, 3, 0),
47*43cdaa15SAnson Huang 	PLL_1416X_RATE(1200000000U, 300, 3, 1),
48*43cdaa15SAnson Huang 	PLL_1416X_RATE(1000000000U, 250, 3, 1),
49*43cdaa15SAnson Huang 	PLL_1416X_RATE(800000000U,  200, 3, 1),
50*43cdaa15SAnson Huang 	PLL_1416X_RATE(750000000U,  250, 2, 2),
51*43cdaa15SAnson Huang 	PLL_1416X_RATE(700000000U,  350, 3, 2),
52*43cdaa15SAnson Huang 	PLL_1416X_RATE(600000000U,  300, 3, 2),
53*43cdaa15SAnson Huang };
54*43cdaa15SAnson Huang 
55*43cdaa15SAnson Huang const struct imx_pll14xx_rate_table imx_pll1443x_tbl[] = {
56*43cdaa15SAnson Huang 	PLL_1443X_RATE(650000000U, 325, 3, 2, 0),
57*43cdaa15SAnson Huang 	PLL_1443X_RATE(594000000U, 198, 2, 2, 0),
58*43cdaa15SAnson Huang 	PLL_1443X_RATE(393216000U, 262, 2, 3, 9437),
59*43cdaa15SAnson Huang 	PLL_1443X_RATE(361267200U, 361, 3, 3, 17511),
60*43cdaa15SAnson Huang };
61*43cdaa15SAnson Huang 
62*43cdaa15SAnson Huang struct imx_pll14xx_clk imx_1443x_pll = {
63*43cdaa15SAnson Huang 	.type = PLL_1443X,
64*43cdaa15SAnson Huang 	.rate_table = imx_pll1443x_tbl,
65*43cdaa15SAnson Huang 	.rate_count = ARRAY_SIZE(imx_pll1443x_tbl),
66*43cdaa15SAnson Huang };
67*43cdaa15SAnson Huang 
68*43cdaa15SAnson Huang struct imx_pll14xx_clk imx_1416x_pll = {
69*43cdaa15SAnson Huang 	.type = PLL_1416X,
70*43cdaa15SAnson Huang 	.rate_table = imx_pll1416x_tbl,
71*43cdaa15SAnson Huang 	.rate_count = ARRAY_SIZE(imx_pll1416x_tbl),
72*43cdaa15SAnson Huang };
73*43cdaa15SAnson Huang 
748646d4dcSBai Ping static const struct imx_pll14xx_rate_table *imx_get_pll_settings(
758646d4dcSBai Ping 		struct clk_pll14xx *pll, unsigned long rate)
768646d4dcSBai Ping {
778646d4dcSBai Ping 	const struct imx_pll14xx_rate_table *rate_table = pll->rate_table;
788646d4dcSBai Ping 	int i;
798646d4dcSBai Ping 
808646d4dcSBai Ping 	for (i = 0; i < pll->rate_count; i++)
818646d4dcSBai Ping 		if (rate == rate_table[i].rate)
828646d4dcSBai Ping 			return &rate_table[i];
838646d4dcSBai Ping 
848646d4dcSBai Ping 	return NULL;
858646d4dcSBai Ping }
868646d4dcSBai Ping 
878646d4dcSBai Ping static long clk_pll14xx_round_rate(struct clk_hw *hw, unsigned long rate,
888646d4dcSBai Ping 			unsigned long *prate)
898646d4dcSBai Ping {
908646d4dcSBai Ping 	struct clk_pll14xx *pll = to_clk_pll14xx(hw);
918646d4dcSBai Ping 	const struct imx_pll14xx_rate_table *rate_table = pll->rate_table;
928646d4dcSBai Ping 	int i;
938646d4dcSBai Ping 
948646d4dcSBai Ping 	/* Assumming rate_table is in descending order */
958646d4dcSBai Ping 	for (i = 0; i < pll->rate_count; i++)
968646d4dcSBai Ping 		if (rate >= rate_table[i].rate)
978646d4dcSBai Ping 			return rate_table[i].rate;
988646d4dcSBai Ping 
998646d4dcSBai Ping 	/* return minimum supported value */
1008646d4dcSBai Ping 	return rate_table[i - 1].rate;
1018646d4dcSBai Ping }
1028646d4dcSBai Ping 
1038646d4dcSBai Ping static unsigned long clk_pll1416x_recalc_rate(struct clk_hw *hw,
1048646d4dcSBai Ping 						  unsigned long parent_rate)
1058646d4dcSBai Ping {
1068646d4dcSBai Ping 	struct clk_pll14xx *pll = to_clk_pll14xx(hw);
107a3c9e13fSPeng Fan 	u32 mdiv, pdiv, sdiv, pll_div;
1088646d4dcSBai Ping 	u64 fvco = parent_rate;
1098646d4dcSBai Ping 
1108646d4dcSBai Ping 	pll_div = readl_relaxed(pll->base + 4);
1118646d4dcSBai Ping 	mdiv = (pll_div & MDIV_MASK) >> MDIV_SHIFT;
1128646d4dcSBai Ping 	pdiv = (pll_div & PDIV_MASK) >> PDIV_SHIFT;
1138646d4dcSBai Ping 	sdiv = (pll_div & SDIV_MASK) >> SDIV_SHIFT;
1148646d4dcSBai Ping 
1158646d4dcSBai Ping 	fvco *= mdiv;
1168646d4dcSBai Ping 	do_div(fvco, pdiv << sdiv);
1178646d4dcSBai Ping 
1188646d4dcSBai Ping 	return fvco;
1198646d4dcSBai Ping }
1208646d4dcSBai Ping 
1218646d4dcSBai Ping static unsigned long clk_pll1443x_recalc_rate(struct clk_hw *hw,
1228646d4dcSBai Ping 						  unsigned long parent_rate)
1238646d4dcSBai Ping {
1248646d4dcSBai Ping 	struct clk_pll14xx *pll = to_clk_pll14xx(hw);
125a3c9e13fSPeng Fan 	u32 mdiv, pdiv, sdiv, pll_div_ctl0, pll_div_ctl1;
1268646d4dcSBai Ping 	short int kdiv;
1278646d4dcSBai Ping 	u64 fvco = parent_rate;
1288646d4dcSBai Ping 
1298646d4dcSBai Ping 	pll_div_ctl0 = readl_relaxed(pll->base + 4);
1308646d4dcSBai Ping 	pll_div_ctl1 = readl_relaxed(pll->base + 8);
1318646d4dcSBai Ping 	mdiv = (pll_div_ctl0 & MDIV_MASK) >> MDIV_SHIFT;
1328646d4dcSBai Ping 	pdiv = (pll_div_ctl0 & PDIV_MASK) >> PDIV_SHIFT;
1338646d4dcSBai Ping 	sdiv = (pll_div_ctl0 & SDIV_MASK) >> SDIV_SHIFT;
1348646d4dcSBai Ping 	kdiv = pll_div_ctl1 & KDIV_MASK;
1358646d4dcSBai Ping 
1368646d4dcSBai Ping 	/* fvco = (m * 65536 + k) * Fin / (p * 65536) */
1378646d4dcSBai Ping 	fvco *= (mdiv * 65536 + kdiv);
1388646d4dcSBai Ping 	pdiv *= 65536;
1398646d4dcSBai Ping 
1408646d4dcSBai Ping 	do_div(fvco, pdiv << sdiv);
1418646d4dcSBai Ping 
1428646d4dcSBai Ping 	return fvco;
1438646d4dcSBai Ping }
1448646d4dcSBai Ping 
145094234fcSLeonard Crestez static inline bool clk_pll14xx_mp_change(const struct imx_pll14xx_rate_table *rate,
1468646d4dcSBai Ping 					  u32 pll_div)
1478646d4dcSBai Ping {
1488646d4dcSBai Ping 	u32 old_mdiv, old_pdiv;
1498646d4dcSBai Ping 
150094234fcSLeonard Crestez 	old_mdiv = (pll_div & MDIV_MASK) >> MDIV_SHIFT;
151094234fcSLeonard Crestez 	old_pdiv = (pll_div & PDIV_MASK) >> PDIV_SHIFT;
1528646d4dcSBai Ping 
1538646d4dcSBai Ping 	return rate->mdiv != old_mdiv || rate->pdiv != old_pdiv;
1548646d4dcSBai Ping }
1558646d4dcSBai Ping 
1568646d4dcSBai Ping static int clk_pll14xx_wait_lock(struct clk_pll14xx *pll)
1578646d4dcSBai Ping {
1588646d4dcSBai Ping 	u32 val;
1598646d4dcSBai Ping 
1608646d4dcSBai Ping 	return readl_poll_timeout(pll->base, val, val & LOCK_TIMEOUT_US, 0,
1618646d4dcSBai Ping 			LOCK_TIMEOUT_US);
1628646d4dcSBai Ping }
1638646d4dcSBai Ping 
1648646d4dcSBai Ping static int clk_pll1416x_set_rate(struct clk_hw *hw, unsigned long drate,
1658646d4dcSBai Ping 				 unsigned long prate)
1668646d4dcSBai Ping {
1678646d4dcSBai Ping 	struct clk_pll14xx *pll = to_clk_pll14xx(hw);
1688646d4dcSBai Ping 	const struct imx_pll14xx_rate_table *rate;
1698646d4dcSBai Ping 	u32 tmp, div_val;
1708646d4dcSBai Ping 	int ret;
1718646d4dcSBai Ping 
1728646d4dcSBai Ping 	rate = imx_get_pll_settings(pll, drate);
1738646d4dcSBai Ping 	if (!rate) {
1748646d4dcSBai Ping 		pr_err("%s: Invalid rate : %lu for pll clk %s\n", __func__,
1758646d4dcSBai Ping 		       drate, clk_hw_get_name(hw));
1768646d4dcSBai Ping 		return -EINVAL;
1778646d4dcSBai Ping 	}
1788646d4dcSBai Ping 
1798646d4dcSBai Ping 	tmp = readl_relaxed(pll->base + 4);
1808646d4dcSBai Ping 
181094234fcSLeonard Crestez 	if (!clk_pll14xx_mp_change(rate, tmp)) {
1828646d4dcSBai Ping 		tmp &= ~(SDIV_MASK) << SDIV_SHIFT;
1838646d4dcSBai Ping 		tmp |= rate->sdiv << SDIV_SHIFT;
1848646d4dcSBai Ping 		writel_relaxed(tmp, pll->base + 4);
1858646d4dcSBai Ping 
1868646d4dcSBai Ping 		return 0;
1878646d4dcSBai Ping 	}
1888646d4dcSBai Ping 
1898646d4dcSBai Ping 	/* Bypass clock and set lock to pll output lock */
1908646d4dcSBai Ping 	tmp = readl_relaxed(pll->base);
1918646d4dcSBai Ping 	tmp |= LOCK_SEL_MASK;
1928646d4dcSBai Ping 	writel_relaxed(tmp, pll->base);
1938646d4dcSBai Ping 
1948646d4dcSBai Ping 	/* Enable RST */
1958646d4dcSBai Ping 	tmp &= ~RST_MASK;
1968646d4dcSBai Ping 	writel_relaxed(tmp, pll->base);
1978646d4dcSBai Ping 
198dee1bc9cSPeng Fan 	/* Enable BYPASS */
199dee1bc9cSPeng Fan 	tmp |= BYPASS_MASK;
200dee1bc9cSPeng Fan 	writel(tmp, pll->base);
201dee1bc9cSPeng Fan 
2028646d4dcSBai Ping 	div_val = (rate->mdiv << MDIV_SHIFT) | (rate->pdiv << PDIV_SHIFT) |
2038646d4dcSBai Ping 		(rate->sdiv << SDIV_SHIFT);
2048646d4dcSBai Ping 	writel_relaxed(div_val, pll->base + 0x4);
2058646d4dcSBai Ping 
2068646d4dcSBai Ping 	/*
2078646d4dcSBai Ping 	 * According to SPEC, t3 - t2 need to be greater than
2088646d4dcSBai Ping 	 * 1us and 1/FREF, respectively.
2098646d4dcSBai Ping 	 * FREF is FIN / Prediv, the prediv is [1, 63], so choose
2108646d4dcSBai Ping 	 * 3us.
2118646d4dcSBai Ping 	 */
2128646d4dcSBai Ping 	udelay(3);
2138646d4dcSBai Ping 
2148646d4dcSBai Ping 	/* Disable RST */
2158646d4dcSBai Ping 	tmp |= RST_MASK;
2168646d4dcSBai Ping 	writel_relaxed(tmp, pll->base);
2178646d4dcSBai Ping 
2188646d4dcSBai Ping 	/* Wait Lock */
2198646d4dcSBai Ping 	ret = clk_pll14xx_wait_lock(pll);
2208646d4dcSBai Ping 	if (ret)
2218646d4dcSBai Ping 		return ret;
2228646d4dcSBai Ping 
2238646d4dcSBai Ping 	/* Bypass */
2248646d4dcSBai Ping 	tmp &= ~BYPASS_MASK;
2258646d4dcSBai Ping 	writel_relaxed(tmp, pll->base);
2268646d4dcSBai Ping 
2278646d4dcSBai Ping 	return 0;
2288646d4dcSBai Ping }
2298646d4dcSBai Ping 
2308646d4dcSBai Ping static int clk_pll1443x_set_rate(struct clk_hw *hw, unsigned long drate,
2318646d4dcSBai Ping 				 unsigned long prate)
2328646d4dcSBai Ping {
2338646d4dcSBai Ping 	struct clk_pll14xx *pll = to_clk_pll14xx(hw);
2348646d4dcSBai Ping 	const struct imx_pll14xx_rate_table *rate;
2358646d4dcSBai Ping 	u32 tmp, div_val;
2368646d4dcSBai Ping 	int ret;
2378646d4dcSBai Ping 
2388646d4dcSBai Ping 	rate = imx_get_pll_settings(pll, drate);
2398646d4dcSBai Ping 	if (!rate) {
2408646d4dcSBai Ping 		pr_err("%s: Invalid rate : %lu for pll clk %s\n", __func__,
2418646d4dcSBai Ping 			drate, clk_hw_get_name(hw));
2428646d4dcSBai Ping 		return -EINVAL;
2438646d4dcSBai Ping 	}
2448646d4dcSBai Ping 
2458646d4dcSBai Ping 	tmp = readl_relaxed(pll->base + 4);
2468646d4dcSBai Ping 
247094234fcSLeonard Crestez 	if (!clk_pll14xx_mp_change(rate, tmp)) {
2488646d4dcSBai Ping 		tmp &= ~(SDIV_MASK) << SDIV_SHIFT;
2498646d4dcSBai Ping 		tmp |= rate->sdiv << SDIV_SHIFT;
2508646d4dcSBai Ping 		writel_relaxed(tmp, pll->base + 4);
2518646d4dcSBai Ping 
252094234fcSLeonard Crestez 		tmp = rate->kdiv << KDIV_SHIFT;
253094234fcSLeonard Crestez 		writel_relaxed(tmp, pll->base + 8);
254094234fcSLeonard Crestez 
2558646d4dcSBai Ping 		return 0;
2568646d4dcSBai Ping 	}
2578646d4dcSBai Ping 
2588646d4dcSBai Ping 	/* Enable RST */
2598646d4dcSBai Ping 	tmp = readl_relaxed(pll->base);
2608646d4dcSBai Ping 	tmp &= ~RST_MASK;
2618646d4dcSBai Ping 	writel_relaxed(tmp, pll->base);
2628646d4dcSBai Ping 
263dee1bc9cSPeng Fan 	/* Enable BYPASS */
264dee1bc9cSPeng Fan 	tmp |= BYPASS_MASK;
265dee1bc9cSPeng Fan 	writel_relaxed(tmp, pll->base);
266dee1bc9cSPeng Fan 
2678646d4dcSBai Ping 	div_val = (rate->mdiv << MDIV_SHIFT) | (rate->pdiv << PDIV_SHIFT) |
2688646d4dcSBai Ping 		(rate->sdiv << SDIV_SHIFT);
2698646d4dcSBai Ping 	writel_relaxed(div_val, pll->base + 0x4);
2708646d4dcSBai Ping 	writel_relaxed(rate->kdiv << KDIV_SHIFT, pll->base + 0x8);
2718646d4dcSBai Ping 
2728646d4dcSBai Ping 	/*
2738646d4dcSBai Ping 	 * According to SPEC, t3 - t2 need to be greater than
2748646d4dcSBai Ping 	 * 1us and 1/FREF, respectively.
2758646d4dcSBai Ping 	 * FREF is FIN / Prediv, the prediv is [1, 63], so choose
2768646d4dcSBai Ping 	 * 3us.
2778646d4dcSBai Ping 	 */
2788646d4dcSBai Ping 	udelay(3);
2798646d4dcSBai Ping 
2808646d4dcSBai Ping 	/* Disable RST */
2818646d4dcSBai Ping 	tmp |= RST_MASK;
2828646d4dcSBai Ping 	writel_relaxed(tmp, pll->base);
2838646d4dcSBai Ping 
2848646d4dcSBai Ping 	/* Wait Lock*/
2858646d4dcSBai Ping 	ret = clk_pll14xx_wait_lock(pll);
2868646d4dcSBai Ping 	if (ret)
2878646d4dcSBai Ping 		return ret;
2888646d4dcSBai Ping 
2898646d4dcSBai Ping 	/* Bypass */
2908646d4dcSBai Ping 	tmp &= ~BYPASS_MASK;
2918646d4dcSBai Ping 	writel_relaxed(tmp, pll->base);
2928646d4dcSBai Ping 
2938646d4dcSBai Ping 	return 0;
2948646d4dcSBai Ping }
2958646d4dcSBai Ping 
2968646d4dcSBai Ping static int clk_pll14xx_prepare(struct clk_hw *hw)
2978646d4dcSBai Ping {
2988646d4dcSBai Ping 	struct clk_pll14xx *pll = to_clk_pll14xx(hw);
2998646d4dcSBai Ping 	u32 val;
300dee1bc9cSPeng Fan 	int ret;
3018646d4dcSBai Ping 
3028646d4dcSBai Ping 	/*
3038646d4dcSBai Ping 	 * RESETB = 1 from 0, PLL starts its normal
3048646d4dcSBai Ping 	 * operation after lock time
3058646d4dcSBai Ping 	 */
3068646d4dcSBai Ping 	val = readl_relaxed(pll->base + GNRL_CTL);
307dee1bc9cSPeng Fan 	if (val & RST_MASK)
308dee1bc9cSPeng Fan 		return 0;
309dee1bc9cSPeng Fan 	val |= BYPASS_MASK;
310dee1bc9cSPeng Fan 	writel_relaxed(val, pll->base + GNRL_CTL);
3118646d4dcSBai Ping 	val |= RST_MASK;
3128646d4dcSBai Ping 	writel_relaxed(val, pll->base + GNRL_CTL);
3138646d4dcSBai Ping 
314dee1bc9cSPeng Fan 	ret = clk_pll14xx_wait_lock(pll);
315dee1bc9cSPeng Fan 	if (ret)
316dee1bc9cSPeng Fan 		return ret;
317dee1bc9cSPeng Fan 
318dee1bc9cSPeng Fan 	val &= ~BYPASS_MASK;
319dee1bc9cSPeng Fan 	writel_relaxed(val, pll->base + GNRL_CTL);
320dee1bc9cSPeng Fan 
321dee1bc9cSPeng Fan 	return 0;
3228646d4dcSBai Ping }
3238646d4dcSBai Ping 
3248646d4dcSBai Ping static int clk_pll14xx_is_prepared(struct clk_hw *hw)
3258646d4dcSBai Ping {
3268646d4dcSBai Ping 	struct clk_pll14xx *pll = to_clk_pll14xx(hw);
3278646d4dcSBai Ping 	u32 val;
3288646d4dcSBai Ping 
3298646d4dcSBai Ping 	val = readl_relaxed(pll->base + GNRL_CTL);
3308646d4dcSBai Ping 
3318646d4dcSBai Ping 	return (val & RST_MASK) ? 1 : 0;
3328646d4dcSBai Ping }
3338646d4dcSBai Ping 
3348646d4dcSBai Ping static void clk_pll14xx_unprepare(struct clk_hw *hw)
3358646d4dcSBai Ping {
3368646d4dcSBai Ping 	struct clk_pll14xx *pll = to_clk_pll14xx(hw);
3378646d4dcSBai Ping 	u32 val;
3388646d4dcSBai Ping 
3398646d4dcSBai Ping 	/*
3408646d4dcSBai Ping 	 * Set RST to 0, power down mode is enabled and
3418646d4dcSBai Ping 	 * every digital block is reset
3428646d4dcSBai Ping 	 */
3438646d4dcSBai Ping 	val = readl_relaxed(pll->base + GNRL_CTL);
3448646d4dcSBai Ping 	val &= ~RST_MASK;
3458646d4dcSBai Ping 	writel_relaxed(val, pll->base + GNRL_CTL);
3468646d4dcSBai Ping }
3478646d4dcSBai Ping 
3488646d4dcSBai Ping static const struct clk_ops clk_pll1416x_ops = {
3498646d4dcSBai Ping 	.prepare	= clk_pll14xx_prepare,
3508646d4dcSBai Ping 	.unprepare	= clk_pll14xx_unprepare,
3518646d4dcSBai Ping 	.is_prepared	= clk_pll14xx_is_prepared,
3528646d4dcSBai Ping 	.recalc_rate	= clk_pll1416x_recalc_rate,
3538646d4dcSBai Ping 	.round_rate	= clk_pll14xx_round_rate,
3548646d4dcSBai Ping 	.set_rate	= clk_pll1416x_set_rate,
3558646d4dcSBai Ping };
3568646d4dcSBai Ping 
3578646d4dcSBai Ping static const struct clk_ops clk_pll1416x_min_ops = {
3588646d4dcSBai Ping 	.recalc_rate	= clk_pll1416x_recalc_rate,
3598646d4dcSBai Ping };
3608646d4dcSBai Ping 
3618646d4dcSBai Ping static const struct clk_ops clk_pll1443x_ops = {
3628646d4dcSBai Ping 	.prepare	= clk_pll14xx_prepare,
3638646d4dcSBai Ping 	.unprepare	= clk_pll14xx_unprepare,
3648646d4dcSBai Ping 	.is_prepared	= clk_pll14xx_is_prepared,
3658646d4dcSBai Ping 	.recalc_rate	= clk_pll1443x_recalc_rate,
3668646d4dcSBai Ping 	.round_rate	= clk_pll14xx_round_rate,
3678646d4dcSBai Ping 	.set_rate	= clk_pll1443x_set_rate,
3688646d4dcSBai Ping };
3698646d4dcSBai Ping 
3708646d4dcSBai Ping struct clk *imx_clk_pll14xx(const char *name, const char *parent_name,
3718646d4dcSBai Ping 			    void __iomem *base,
3728646d4dcSBai Ping 			    const struct imx_pll14xx_clk *pll_clk)
3738646d4dcSBai Ping {
3748646d4dcSBai Ping 	struct clk_pll14xx *pll;
3758646d4dcSBai Ping 	struct clk *clk;
3768646d4dcSBai Ping 	struct clk_init_data init;
377a9aa8306SPeng Fan 	u32 val;
3788646d4dcSBai Ping 
3798646d4dcSBai Ping 	pll = kzalloc(sizeof(*pll), GFP_KERNEL);
3808646d4dcSBai Ping 	if (!pll)
3818646d4dcSBai Ping 		return ERR_PTR(-ENOMEM);
3828646d4dcSBai Ping 
3838646d4dcSBai Ping 	init.name = name;
3848646d4dcSBai Ping 	init.flags = pll_clk->flags;
3858646d4dcSBai Ping 	init.parent_names = &parent_name;
3868646d4dcSBai Ping 	init.num_parents = 1;
3878646d4dcSBai Ping 
3888646d4dcSBai Ping 	switch (pll_clk->type) {
3898646d4dcSBai Ping 	case PLL_1416X:
390f89b9e1bSLeonard Crestez 		if (!pll_clk->rate_table)
3918646d4dcSBai Ping 			init.ops = &clk_pll1416x_min_ops;
3928646d4dcSBai Ping 		else
3938646d4dcSBai Ping 			init.ops = &clk_pll1416x_ops;
3948646d4dcSBai Ping 		break;
3958646d4dcSBai Ping 	case PLL_1443X:
3968646d4dcSBai Ping 		init.ops = &clk_pll1443x_ops;
3978646d4dcSBai Ping 		break;
3988646d4dcSBai Ping 	default:
3998646d4dcSBai Ping 		pr_err("%s: Unknown pll type for pll clk %s\n",
4008646d4dcSBai Ping 		       __func__, name);
4018646d4dcSBai Ping 	};
4028646d4dcSBai Ping 
4038646d4dcSBai Ping 	pll->base = base;
4048646d4dcSBai Ping 	pll->hw.init = &init;
4058646d4dcSBai Ping 	pll->type = pll_clk->type;
4068646d4dcSBai Ping 	pll->rate_table = pll_clk->rate_table;
4078646d4dcSBai Ping 	pll->rate_count = pll_clk->rate_count;
4088646d4dcSBai Ping 
409a9aa8306SPeng Fan 	val = readl_relaxed(pll->base + GNRL_CTL);
410a9aa8306SPeng Fan 	val &= ~BYPASS_MASK;
411a9aa8306SPeng Fan 	writel_relaxed(val, pll->base + GNRL_CTL);
412a9aa8306SPeng Fan 
4138646d4dcSBai Ping 	clk = clk_register(NULL, &pll->hw);
4148646d4dcSBai Ping 	if (IS_ERR(clk)) {
4158646d4dcSBai Ping 		pr_err("%s: failed to register pll %s %lu\n",
4168646d4dcSBai Ping 			__func__, name, PTR_ERR(clk));
4178646d4dcSBai Ping 		kfree(pll);
4188646d4dcSBai Ping 	}
4198646d4dcSBai Ping 
4208646d4dcSBai Ping 	return clk;
4218646d4dcSBai Ping }
422