1c2cccb6dSAisheng Dong // SPDX-License-Identifier: GPL-2.0+ 2c2cccb6dSAisheng Dong /* 3c2cccb6dSAisheng Dong * Copyright 2018 NXP 4c2cccb6dSAisheng Dong * Dong Aisheng <aisheng.dong@nxp.com> 5c2cccb6dSAisheng Dong */ 6c2cccb6dSAisheng Dong 7c2cccb6dSAisheng Dong #include <linux/clk-provider.h> 8c2cccb6dSAisheng Dong #include <linux/err.h> 9c2cccb6dSAisheng Dong #include <linux/io.h> 10c2cccb6dSAisheng Dong #include <linux/module.h> 11c2cccb6dSAisheng Dong #include <linux/of.h> 12c2cccb6dSAisheng Dong #include <linux/platform_device.h> 13c2cccb6dSAisheng Dong #include <linux/slab.h> 14c2cccb6dSAisheng Dong 15c2cccb6dSAisheng Dong #include "clk-scu.h" 16c2cccb6dSAisheng Dong 1708972760SAisheng Dong #include <dt-bindings/clock/imx8-clock.h> 18c2cccb6dSAisheng Dong #include <dt-bindings/firmware/imx/rsrc.h> 19c2cccb6dSAisheng Dong 20*e4c0ca78SLiu Ying static const char *dc0_sels[] = { 21*e4c0ca78SLiu Ying "clk_dummy", 22*e4c0ca78SLiu Ying "clk_dummy", 23*e4c0ca78SLiu Ying "dc0_pll0_clk", 24*e4c0ca78SLiu Ying "dc0_pll1_clk", 25*e4c0ca78SLiu Ying "dc0_bypass0_clk", 26*e4c0ca78SLiu Ying }; 27*e4c0ca78SLiu Ying 28c2cccb6dSAisheng Dong static int imx8qxp_clk_probe(struct platform_device *pdev) 29c2cccb6dSAisheng Dong { 30c2cccb6dSAisheng Dong struct device_node *ccm_node = pdev->dev.of_node; 31c2cccb6dSAisheng Dong struct clk_hw_onecell_data *clk_data; 32c2cccb6dSAisheng Dong struct clk_hw **clks; 3377d8f306SDong Aisheng u32 clk_cells; 34c2cccb6dSAisheng Dong int ret, i; 35c2cccb6dSAisheng Dong 3677d8f306SDong Aisheng ret = imx_clk_scu_init(ccm_node); 37c2cccb6dSAisheng Dong if (ret) 38c2cccb6dSAisheng Dong return ret; 39c2cccb6dSAisheng Dong 40c2cccb6dSAisheng Dong clk_data = devm_kzalloc(&pdev->dev, struct_size(clk_data, hws, 4108972760SAisheng Dong IMX_SCU_CLK_END), GFP_KERNEL); 42c2cccb6dSAisheng Dong if (!clk_data) 43c2cccb6dSAisheng Dong return -ENOMEM; 44c2cccb6dSAisheng Dong 4577d8f306SDong Aisheng if (of_property_read_u32(ccm_node, "#clock-cells", &clk_cells)) 4677d8f306SDong Aisheng return -EINVAL; 4777d8f306SDong Aisheng 4808972760SAisheng Dong clk_data->num = IMX_SCU_CLK_END; 49c2cccb6dSAisheng Dong clks = clk_data->hws; 50c2cccb6dSAisheng Dong 51c2cccb6dSAisheng Dong /* Fixed clocks */ 5208972760SAisheng Dong clks[IMX_CLK_DUMMY] = clk_hw_register_fixed_rate(NULL, "dummy", NULL, 0, 0); 5308972760SAisheng Dong clks[IMX_ADMA_IPG_CLK_ROOT] = clk_hw_register_fixed_rate(NULL, "dma_ipg_clk_root", NULL, 0, 120000000); 5408972760SAisheng Dong clks[IMX_CONN_AXI_CLK_ROOT] = clk_hw_register_fixed_rate(NULL, "conn_axi_clk_root", NULL, 0, 333333333); 5508972760SAisheng Dong clks[IMX_CONN_AHB_CLK_ROOT] = clk_hw_register_fixed_rate(NULL, "conn_ahb_clk_root", NULL, 0, 166666666); 5608972760SAisheng Dong clks[IMX_CONN_IPG_CLK_ROOT] = clk_hw_register_fixed_rate(NULL, "conn_ipg_clk_root", NULL, 0, 83333333); 5708972760SAisheng Dong clks[IMX_DC_AXI_EXT_CLK] = clk_hw_register_fixed_rate(NULL, "dc_axi_ext_clk_root", NULL, 0, 800000000); 5808972760SAisheng Dong clks[IMX_DC_AXI_INT_CLK] = clk_hw_register_fixed_rate(NULL, "dc_axi_int_clk_root", NULL, 0, 400000000); 5908972760SAisheng Dong clks[IMX_DC_CFG_CLK] = clk_hw_register_fixed_rate(NULL, "dc_cfg_clk_root", NULL, 0, 100000000); 6008972760SAisheng Dong clks[IMX_MIPI_IPG_CLK] = clk_hw_register_fixed_rate(NULL, "mipi_ipg_clk_root", NULL, 0, 120000000); 6108972760SAisheng Dong clks[IMX_IMG_AXI_CLK] = clk_hw_register_fixed_rate(NULL, "img_axi_clk_root", NULL, 0, 400000000); 6208972760SAisheng Dong clks[IMX_IMG_IPG_CLK] = clk_hw_register_fixed_rate(NULL, "img_ipg_clk_root", NULL, 0, 200000000); 6308972760SAisheng Dong clks[IMX_IMG_PXL_CLK] = clk_hw_register_fixed_rate(NULL, "img_pxl_clk_root", NULL, 0, 600000000); 6408972760SAisheng Dong clks[IMX_HSIO_AXI_CLK] = clk_hw_register_fixed_rate(NULL, "hsio_axi_clk_root", NULL, 0, 400000000); 6508972760SAisheng Dong clks[IMX_HSIO_PER_CLK] = clk_hw_register_fixed_rate(NULL, "hsio_per_clk_root", NULL, 0, 133333333); 6608972760SAisheng Dong clks[IMX_LSIO_MEM_CLK] = clk_hw_register_fixed_rate(NULL, "lsio_mem_clk_root", NULL, 0, 200000000); 6708972760SAisheng Dong clks[IMX_LSIO_BUS_CLK] = clk_hw_register_fixed_rate(NULL, "lsio_bus_clk_root", NULL, 0, 100000000); 68c2cccb6dSAisheng Dong 69c2cccb6dSAisheng Dong /* ARM core */ 7077d8f306SDong Aisheng clks[IMX_A35_CLK] = imx_clk_scu("a35_clk", IMX_SC_R_A35, IMX_SC_PM_CLK_CPU, clk_cells); 71c2cccb6dSAisheng Dong 72c2cccb6dSAisheng Dong /* LSIO SS */ 7377d8f306SDong Aisheng clks[IMX_LSIO_PWM0_CLK] = imx_clk_scu("pwm0_clk", IMX_SC_R_PWM_0, IMX_SC_PM_CLK_PER, clk_cells); 7477d8f306SDong Aisheng clks[IMX_LSIO_PWM1_CLK] = imx_clk_scu("pwm1_clk", IMX_SC_R_PWM_1, IMX_SC_PM_CLK_PER, clk_cells); 7577d8f306SDong Aisheng clks[IMX_LSIO_PWM2_CLK] = imx_clk_scu("pwm2_clk", IMX_SC_R_PWM_2, IMX_SC_PM_CLK_PER, clk_cells); 7677d8f306SDong Aisheng clks[IMX_LSIO_PWM3_CLK] = imx_clk_scu("pwm3_clk", IMX_SC_R_PWM_3, IMX_SC_PM_CLK_PER, clk_cells); 7777d8f306SDong Aisheng clks[IMX_LSIO_PWM4_CLK] = imx_clk_scu("pwm4_clk", IMX_SC_R_PWM_4, IMX_SC_PM_CLK_PER, clk_cells); 7877d8f306SDong Aisheng clks[IMX_LSIO_PWM5_CLK] = imx_clk_scu("pwm5_clk", IMX_SC_R_PWM_5, IMX_SC_PM_CLK_PER, clk_cells); 7977d8f306SDong Aisheng clks[IMX_LSIO_PWM6_CLK] = imx_clk_scu("pwm6_clk", IMX_SC_R_PWM_6, IMX_SC_PM_CLK_PER, clk_cells); 8077d8f306SDong Aisheng clks[IMX_LSIO_PWM7_CLK] = imx_clk_scu("pwm7_clk", IMX_SC_R_PWM_7, IMX_SC_PM_CLK_PER, clk_cells); 8177d8f306SDong Aisheng clks[IMX_LSIO_GPT0_CLK] = imx_clk_scu("gpt0_clk", IMX_SC_R_GPT_0, IMX_SC_PM_CLK_PER, clk_cells); 8277d8f306SDong Aisheng clks[IMX_LSIO_GPT1_CLK] = imx_clk_scu("gpt1_clk", IMX_SC_R_GPT_1, IMX_SC_PM_CLK_PER, clk_cells); 8377d8f306SDong Aisheng clks[IMX_LSIO_GPT2_CLK] = imx_clk_scu("gpt2_clk", IMX_SC_R_GPT_2, IMX_SC_PM_CLK_PER, clk_cells); 8477d8f306SDong Aisheng clks[IMX_LSIO_GPT3_CLK] = imx_clk_scu("gpt3_clk", IMX_SC_R_GPT_3, IMX_SC_PM_CLK_PER, clk_cells); 8577d8f306SDong Aisheng clks[IMX_LSIO_GPT4_CLK] = imx_clk_scu("gpt4_clk", IMX_SC_R_GPT_4, IMX_SC_PM_CLK_PER, clk_cells); 8677d8f306SDong Aisheng clks[IMX_LSIO_FSPI0_CLK] = imx_clk_scu("fspi0_clk", IMX_SC_R_FSPI_0, IMX_SC_PM_CLK_PER, clk_cells); 8777d8f306SDong Aisheng clks[IMX_LSIO_FSPI1_CLK] = imx_clk_scu("fspi1_clk", IMX_SC_R_FSPI_1, IMX_SC_PM_CLK_PER, clk_cells); 88c2cccb6dSAisheng Dong 89c2cccb6dSAisheng Dong /* ADMA SS */ 9077d8f306SDong Aisheng clks[IMX_ADMA_UART0_CLK] = imx_clk_scu("uart0_clk", IMX_SC_R_UART_0, IMX_SC_PM_CLK_PER, clk_cells); 9177d8f306SDong Aisheng clks[IMX_ADMA_UART1_CLK] = imx_clk_scu("uart1_clk", IMX_SC_R_UART_1, IMX_SC_PM_CLK_PER, clk_cells); 9277d8f306SDong Aisheng clks[IMX_ADMA_UART2_CLK] = imx_clk_scu("uart2_clk", IMX_SC_R_UART_2, IMX_SC_PM_CLK_PER, clk_cells); 9377d8f306SDong Aisheng clks[IMX_ADMA_UART3_CLK] = imx_clk_scu("uart3_clk", IMX_SC_R_UART_3, IMX_SC_PM_CLK_PER, clk_cells); 9477d8f306SDong Aisheng clks[IMX_ADMA_SPI0_CLK] = imx_clk_scu("spi0_clk", IMX_SC_R_SPI_0, IMX_SC_PM_CLK_PER, clk_cells); 9577d8f306SDong Aisheng clks[IMX_ADMA_SPI1_CLK] = imx_clk_scu("spi1_clk", IMX_SC_R_SPI_1, IMX_SC_PM_CLK_PER, clk_cells); 9677d8f306SDong Aisheng clks[IMX_ADMA_SPI2_CLK] = imx_clk_scu("spi2_clk", IMX_SC_R_SPI_2, IMX_SC_PM_CLK_PER, clk_cells); 9777d8f306SDong Aisheng clks[IMX_ADMA_SPI3_CLK] = imx_clk_scu("spi3_clk", IMX_SC_R_SPI_3, IMX_SC_PM_CLK_PER, clk_cells); 9877d8f306SDong Aisheng clks[IMX_ADMA_CAN0_CLK] = imx_clk_scu("can0_clk", IMX_SC_R_CAN_0, IMX_SC_PM_CLK_PER, clk_cells); 9977d8f306SDong Aisheng clks[IMX_ADMA_I2C0_CLK] = imx_clk_scu("i2c0_clk", IMX_SC_R_I2C_0, IMX_SC_PM_CLK_PER, clk_cells); 10077d8f306SDong Aisheng clks[IMX_ADMA_I2C1_CLK] = imx_clk_scu("i2c1_clk", IMX_SC_R_I2C_1, IMX_SC_PM_CLK_PER, clk_cells); 10177d8f306SDong Aisheng clks[IMX_ADMA_I2C2_CLK] = imx_clk_scu("i2c2_clk", IMX_SC_R_I2C_2, IMX_SC_PM_CLK_PER, clk_cells); 10277d8f306SDong Aisheng clks[IMX_ADMA_I2C3_CLK] = imx_clk_scu("i2c3_clk", IMX_SC_R_I2C_3, IMX_SC_PM_CLK_PER, clk_cells); 10377d8f306SDong Aisheng clks[IMX_ADMA_FTM0_CLK] = imx_clk_scu("ftm0_clk", IMX_SC_R_FTM_0, IMX_SC_PM_CLK_PER, clk_cells); 10477d8f306SDong Aisheng clks[IMX_ADMA_FTM1_CLK] = imx_clk_scu("ftm1_clk", IMX_SC_R_FTM_1, IMX_SC_PM_CLK_PER, clk_cells); 10577d8f306SDong Aisheng clks[IMX_ADMA_ADC0_CLK] = imx_clk_scu("adc0_clk", IMX_SC_R_ADC_0, IMX_SC_PM_CLK_PER, clk_cells); 10677d8f306SDong Aisheng clks[IMX_ADMA_PWM_CLK] = imx_clk_scu("pwm_clk", IMX_SC_R_LCD_0_PWM_0, IMX_SC_PM_CLK_PER, clk_cells); 10777d8f306SDong Aisheng clks[IMX_ADMA_LCD_CLK] = imx_clk_scu("lcd_clk", IMX_SC_R_LCD_0, IMX_SC_PM_CLK_PER, clk_cells); 108c2cccb6dSAisheng Dong 109c2cccb6dSAisheng Dong /* Connectivity */ 11077d8f306SDong Aisheng clks[IMX_CONN_SDHC0_CLK] = imx_clk_scu("sdhc0_clk", IMX_SC_R_SDHC_0, IMX_SC_PM_CLK_PER, clk_cells); 11177d8f306SDong Aisheng clks[IMX_CONN_SDHC1_CLK] = imx_clk_scu("sdhc1_clk", IMX_SC_R_SDHC_1, IMX_SC_PM_CLK_PER, clk_cells); 11277d8f306SDong Aisheng clks[IMX_CONN_SDHC2_CLK] = imx_clk_scu("sdhc2_clk", IMX_SC_R_SDHC_2, IMX_SC_PM_CLK_PER, clk_cells); 11377d8f306SDong Aisheng clks[IMX_CONN_ENET0_ROOT_CLK] = imx_clk_scu("enet0_clk", IMX_SC_R_ENET_0, IMX_SC_PM_CLK_PER, clk_cells); 11477d8f306SDong Aisheng clks[IMX_CONN_ENET0_BYPASS_CLK] = imx_clk_scu("enet0_bypass_clk", IMX_SC_R_ENET_0, IMX_SC_PM_CLK_BYPASS, clk_cells); 11577d8f306SDong Aisheng clks[IMX_CONN_ENET0_RGMII_CLK] = imx_clk_scu("enet0_rgmii_clk", IMX_SC_R_ENET_0, IMX_SC_PM_CLK_MISC0, clk_cells); 11677d8f306SDong Aisheng clks[IMX_CONN_ENET1_ROOT_CLK] = imx_clk_scu("enet1_clk", IMX_SC_R_ENET_1, IMX_SC_PM_CLK_PER, clk_cells); 11777d8f306SDong Aisheng clks[IMX_CONN_ENET1_BYPASS_CLK] = imx_clk_scu("enet1_bypass_clk", IMX_SC_R_ENET_1, IMX_SC_PM_CLK_BYPASS, clk_cells); 11877d8f306SDong Aisheng clks[IMX_CONN_ENET1_RGMII_CLK] = imx_clk_scu("enet1_rgmii_clk", IMX_SC_R_ENET_1, IMX_SC_PM_CLK_MISC0, clk_cells); 11977d8f306SDong Aisheng clks[IMX_CONN_GPMI_BCH_IO_CLK] = imx_clk_scu("gpmi_io_clk", IMX_SC_R_NAND, IMX_SC_PM_CLK_MST_BUS, clk_cells); 12077d8f306SDong Aisheng clks[IMX_CONN_GPMI_BCH_CLK] = imx_clk_scu("gpmi_bch_clk", IMX_SC_R_NAND, IMX_SC_PM_CLK_PER, clk_cells); 12177d8f306SDong Aisheng clks[IMX_CONN_USB2_ACLK] = imx_clk_scu("usb3_aclk_div", IMX_SC_R_USB_2, IMX_SC_PM_CLK_PER, clk_cells); 12277d8f306SDong Aisheng clks[IMX_CONN_USB2_BUS_CLK] = imx_clk_scu("usb3_bus_div", IMX_SC_R_USB_2, IMX_SC_PM_CLK_MST_BUS, clk_cells); 12377d8f306SDong Aisheng clks[IMX_CONN_USB2_LPM_CLK] = imx_clk_scu("usb3_lpm_div", IMX_SC_R_USB_2, IMX_SC_PM_CLK_MISC, clk_cells); 124c2cccb6dSAisheng Dong 125c2cccb6dSAisheng Dong /* Display controller SS */ 126*e4c0ca78SLiu Ying clks[IMX_DC0_DISP0_CLK] = imx_clk_scu2("dc0_disp0_clk", dc0_sels, ARRAY_SIZE(dc0_sels), IMX_SC_R_DC_0, IMX_SC_PM_CLK_MISC0, clk_cells); 127*e4c0ca78SLiu Ying clks[IMX_DC0_DISP1_CLK] = imx_clk_scu2("dc0_disp1_clk", dc0_sels, ARRAY_SIZE(dc0_sels), IMX_SC_R_DC_0, IMX_SC_PM_CLK_MISC1, clk_cells); 12895741fdbSLiu Ying clks[IMX_DC0_PLL0_CLK] = imx_clk_scu("dc0_pll0_clk", IMX_SC_R_DC_0_PLL_0, IMX_SC_PM_CLK_PLL, clk_cells); 12995741fdbSLiu Ying clks[IMX_DC0_PLL1_CLK] = imx_clk_scu("dc0_pll1_clk", IMX_SC_R_DC_0_PLL_1, IMX_SC_PM_CLK_PLL, clk_cells); 130de332bf2SLiu Ying clks[IMX_DC0_BYPASS0_CLK] = imx_clk_scu("dc0_bypass0_clk", IMX_SC_R_DC_0_VIDEO0, IMX_SC_PM_CLK_BYPASS, clk_cells); 131de332bf2SLiu Ying clks[IMX_DC0_BYPASS1_CLK] = imx_clk_scu("dc0_bypass1_clk", IMX_SC_R_DC_0_VIDEO1, IMX_SC_PM_CLK_BYPASS, clk_cells); 132c2cccb6dSAisheng Dong 133c2cccb6dSAisheng Dong /* MIPI-LVDS SS */ 13477d8f306SDong Aisheng clks[IMX_MIPI0_I2C0_CLK] = imx_clk_scu("mipi0_i2c0_clk", IMX_SC_R_MIPI_0_I2C_0, IMX_SC_PM_CLK_MISC2, clk_cells); 13577d8f306SDong Aisheng clks[IMX_MIPI0_I2C1_CLK] = imx_clk_scu("mipi0_i2c1_clk", IMX_SC_R_MIPI_0_I2C_1, IMX_SC_PM_CLK_MISC2, clk_cells); 136c2cccb6dSAisheng Dong 137c2cccb6dSAisheng Dong /* MIPI CSI SS */ 13877d8f306SDong Aisheng clks[IMX_CSI0_CORE_CLK] = imx_clk_scu("mipi_csi0_core_clk", IMX_SC_R_CSI_0, IMX_SC_PM_CLK_PER, clk_cells); 13977d8f306SDong Aisheng clks[IMX_CSI0_ESC_CLK] = imx_clk_scu("mipi_csi0_esc_clk", IMX_SC_R_CSI_0, IMX_SC_PM_CLK_MISC, clk_cells); 14077d8f306SDong Aisheng clks[IMX_CSI0_I2C0_CLK] = imx_clk_scu("mipi_csi0_i2c0_clk", IMX_SC_R_CSI_0_I2C_0, IMX_SC_PM_CLK_PER, clk_cells); 14177d8f306SDong Aisheng clks[IMX_CSI0_PWM0_CLK] = imx_clk_scu("mipi_csi0_pwm0_clk", IMX_SC_R_CSI_0_PWM_0, IMX_SC_PM_CLK_PER, clk_cells); 142c2cccb6dSAisheng Dong 143c2cccb6dSAisheng Dong /* GPU SS */ 14477d8f306SDong Aisheng clks[IMX_GPU0_CORE_CLK] = imx_clk_scu("gpu_core0_clk", IMX_SC_R_GPU_0_PID0, IMX_SC_PM_CLK_PER, clk_cells); 14577d8f306SDong Aisheng clks[IMX_GPU0_SHADER_CLK] = imx_clk_scu("gpu_shader0_clk", IMX_SC_R_GPU_0_PID0, IMX_SC_PM_CLK_MISC, clk_cells); 146c2cccb6dSAisheng Dong 147c2cccb6dSAisheng Dong for (i = 0; i < clk_data->num; i++) { 148c2cccb6dSAisheng Dong if (IS_ERR(clks[i])) 149c2cccb6dSAisheng Dong pr_warn("i.MX clk %u: register failed with %ld\n", 150c2cccb6dSAisheng Dong i, PTR_ERR(clks[i])); 151c2cccb6dSAisheng Dong } 152c2cccb6dSAisheng Dong 15377d8f306SDong Aisheng if (clk_cells == 2) { 15477d8f306SDong Aisheng ret = of_clk_add_hw_provider(ccm_node, imx_scu_of_clk_src_get, imx_scu_clks); 15577d8f306SDong Aisheng if (ret) 15677d8f306SDong Aisheng imx_clk_scu_unregister(); 15777d8f306SDong Aisheng } else { 15877d8f306SDong Aisheng /* 15977d8f306SDong Aisheng * legacy binding code path doesn't unregister here because 16077d8f306SDong Aisheng * it will be removed later. 16177d8f306SDong Aisheng */ 16277d8f306SDong Aisheng ret = of_clk_add_hw_provider(ccm_node, of_clk_hw_onecell_get, clk_data); 16377d8f306SDong Aisheng } 16477d8f306SDong Aisheng 16577d8f306SDong Aisheng return ret; 166c2cccb6dSAisheng Dong } 167c2cccb6dSAisheng Dong 168c2cccb6dSAisheng Dong static const struct of_device_id imx8qxp_match[] = { 169cd67d327SAisheng Dong { .compatible = "fsl,scu-clk", }, 170c2cccb6dSAisheng Dong { .compatible = "fsl,imx8qxp-clk", }, 171c2cccb6dSAisheng Dong { /* sentinel */ } 172c2cccb6dSAisheng Dong }; 173c2cccb6dSAisheng Dong 174c2cccb6dSAisheng Dong static struct platform_driver imx8qxp_clk_driver = { 175c2cccb6dSAisheng Dong .driver = { 176c2cccb6dSAisheng Dong .name = "imx8qxp-clk", 177c2cccb6dSAisheng Dong .of_match_table = imx8qxp_match, 178c2cccb6dSAisheng Dong .suppress_bind_attrs = true, 179c2cccb6dSAisheng Dong }, 180c2cccb6dSAisheng Dong .probe = imx8qxp_clk_probe, 181c2cccb6dSAisheng Dong }; 182c2cccb6dSAisheng Dong builtin_platform_driver(imx8qxp_clk_driver); 183e0d0d4d8SAnson Huang 184e0d0d4d8SAnson Huang MODULE_AUTHOR("Aisheng Dong <aisheng.dong@nxp.com>"); 185e0d0d4d8SAnson Huang MODULE_DESCRIPTION("NXP i.MX8QXP clock driver"); 186e0d0d4d8SAnson Huang MODULE_LICENSE("GPL v2"); 187