1*c2cccb6dSAisheng Dong // SPDX-License-Identifier: GPL-2.0+ 2*c2cccb6dSAisheng Dong /* 3*c2cccb6dSAisheng Dong * Copyright 2018 NXP 4*c2cccb6dSAisheng Dong * Dong Aisheng <aisheng.dong@nxp.com> 5*c2cccb6dSAisheng Dong */ 6*c2cccb6dSAisheng Dong 7*c2cccb6dSAisheng Dong #include <linux/clk-provider.h> 8*c2cccb6dSAisheng Dong #include <linux/err.h> 9*c2cccb6dSAisheng Dong #include <linux/io.h> 10*c2cccb6dSAisheng Dong #include <linux/module.h> 11*c2cccb6dSAisheng Dong #include <linux/of.h> 12*c2cccb6dSAisheng Dong #include <linux/platform_device.h> 13*c2cccb6dSAisheng Dong #include <linux/slab.h> 14*c2cccb6dSAisheng Dong 15*c2cccb6dSAisheng Dong #include "clk-scu.h" 16*c2cccb6dSAisheng Dong 17*c2cccb6dSAisheng Dong #include <dt-bindings/clock/imx8qxp-clock.h> 18*c2cccb6dSAisheng Dong #include <dt-bindings/firmware/imx/rsrc.h> 19*c2cccb6dSAisheng Dong 20*c2cccb6dSAisheng Dong static int imx8qxp_clk_probe(struct platform_device *pdev) 21*c2cccb6dSAisheng Dong { 22*c2cccb6dSAisheng Dong struct device_node *ccm_node = pdev->dev.of_node; 23*c2cccb6dSAisheng Dong struct clk_hw_onecell_data *clk_data; 24*c2cccb6dSAisheng Dong struct clk_hw **clks; 25*c2cccb6dSAisheng Dong int ret, i; 26*c2cccb6dSAisheng Dong 27*c2cccb6dSAisheng Dong ret = imx_clk_scu_init(); 28*c2cccb6dSAisheng Dong if (ret) 29*c2cccb6dSAisheng Dong return ret; 30*c2cccb6dSAisheng Dong 31*c2cccb6dSAisheng Dong clk_data = devm_kzalloc(&pdev->dev, struct_size(clk_data, hws, 32*c2cccb6dSAisheng Dong IMX8QXP_SCU_CLK_END), GFP_KERNEL); 33*c2cccb6dSAisheng Dong if (!clk_data) 34*c2cccb6dSAisheng Dong return -ENOMEM; 35*c2cccb6dSAisheng Dong 36*c2cccb6dSAisheng Dong clk_data->num = IMX8QXP_SCU_CLK_END; 37*c2cccb6dSAisheng Dong clks = clk_data->hws; 38*c2cccb6dSAisheng Dong 39*c2cccb6dSAisheng Dong /* Fixed clocks */ 40*c2cccb6dSAisheng Dong clks[IMX8QXP_CLK_DUMMY] = clk_hw_register_fixed_rate(NULL, "dummy", NULL, 0, 0); 41*c2cccb6dSAisheng Dong clks[IMX8QXP_ADMA_IPG_CLK_ROOT] = clk_hw_register_fixed_rate(NULL, "dma_ipg_clk_root", NULL, 0, 120000000); 42*c2cccb6dSAisheng Dong clks[IMX8QXP_CONN_AXI_CLK_ROOT] = clk_hw_register_fixed_rate(NULL, "conn_axi_clk_root", NULL, 0, 333333333); 43*c2cccb6dSAisheng Dong clks[IMX8QXP_CONN_AHB_CLK_ROOT] = clk_hw_register_fixed_rate(NULL, "conn_ahb_clk_root", NULL, 0, 166666666); 44*c2cccb6dSAisheng Dong clks[IMX8QXP_CONN_IPG_CLK_ROOT] = clk_hw_register_fixed_rate(NULL, "conn_ipg_clk_root", NULL, 0, 83333333); 45*c2cccb6dSAisheng Dong clks[IMX8QXP_DC_AXI_EXT_CLK] = clk_hw_register_fixed_rate(NULL, "dc_axi_ext_clk_root", NULL, 0, 800000000); 46*c2cccb6dSAisheng Dong clks[IMX8QXP_DC_AXI_INT_CLK] = clk_hw_register_fixed_rate(NULL, "dc_axi_int_clk_root", NULL, 0, 400000000); 47*c2cccb6dSAisheng Dong clks[IMX8QXP_DC_CFG_CLK] = clk_hw_register_fixed_rate(NULL, "dc_cfg_clk_root", NULL, 0, 100000000); 48*c2cccb6dSAisheng Dong clks[IMX8QXP_MIPI_IPG_CLK] = clk_hw_register_fixed_rate(NULL, "mipi_ipg_clk_root", NULL, 0, 120000000); 49*c2cccb6dSAisheng Dong clks[IMX8QXP_IMG_AXI_CLK] = clk_hw_register_fixed_rate(NULL, "img_axi_clk_root", NULL, 0, 400000000); 50*c2cccb6dSAisheng Dong clks[IMX8QXP_IMG_IPG_CLK] = clk_hw_register_fixed_rate(NULL, "img_ipg_clk_root", NULL, 0, 200000000); 51*c2cccb6dSAisheng Dong clks[IMX8QXP_IMG_PXL_CLK] = clk_hw_register_fixed_rate(NULL, "img_pxl_clk_root", NULL, 0, 600000000); 52*c2cccb6dSAisheng Dong clks[IMX8QXP_HSIO_AXI_CLK] = clk_hw_register_fixed_rate(NULL, "hsio_axi_clk_root", NULL, 0, 400000000); 53*c2cccb6dSAisheng Dong clks[IMX8QXP_HSIO_PER_CLK] = clk_hw_register_fixed_rate(NULL, "hsio_per_clk_root", NULL, 0, 133333333); 54*c2cccb6dSAisheng Dong clks[IMX8QXP_LSIO_MEM_CLK] = clk_hw_register_fixed_rate(NULL, "lsio_mem_clk_root", NULL, 0, 200000000); 55*c2cccb6dSAisheng Dong clks[IMX8QXP_LSIO_BUS_CLK] = clk_hw_register_fixed_rate(NULL, "lsio_bus_clk_root", NULL, 0, 100000000); 56*c2cccb6dSAisheng Dong 57*c2cccb6dSAisheng Dong /* ARM core */ 58*c2cccb6dSAisheng Dong clks[IMX8QXP_A35_CLK] = imx_clk_scu("a35_clk", IMX_SC_R_A35, IMX_SC_PM_CLK_CPU); 59*c2cccb6dSAisheng Dong 60*c2cccb6dSAisheng Dong /* LSIO SS */ 61*c2cccb6dSAisheng Dong clks[IMX8QXP_LSIO_PWM0_CLK] = imx_clk_scu("pwm0_clk", IMX_SC_R_PWM_0, IMX_SC_PM_CLK_PER); 62*c2cccb6dSAisheng Dong clks[IMX8QXP_LSIO_PWM1_CLK] = imx_clk_scu("pwm1_clk", IMX_SC_R_PWM_1, IMX_SC_PM_CLK_PER); 63*c2cccb6dSAisheng Dong clks[IMX8QXP_LSIO_PWM2_CLK] = imx_clk_scu("pwm2_clk", IMX_SC_R_PWM_2, IMX_SC_PM_CLK_PER); 64*c2cccb6dSAisheng Dong clks[IMX8QXP_LSIO_PWM3_CLK] = imx_clk_scu("pwm3_clk", IMX_SC_R_PWM_3, IMX_SC_PM_CLK_PER); 65*c2cccb6dSAisheng Dong clks[IMX8QXP_LSIO_PWM4_CLK] = imx_clk_scu("pwm4_clk", IMX_SC_R_PWM_4, IMX_SC_PM_CLK_PER); 66*c2cccb6dSAisheng Dong clks[IMX8QXP_LSIO_PWM5_CLK] = imx_clk_scu("pwm5_clk", IMX_SC_R_PWM_5, IMX_SC_PM_CLK_PER); 67*c2cccb6dSAisheng Dong clks[IMX8QXP_LSIO_PWM6_CLK] = imx_clk_scu("pwm6_clk", IMX_SC_R_PWM_6, IMX_SC_PM_CLK_PER); 68*c2cccb6dSAisheng Dong clks[IMX8QXP_LSIO_PWM7_CLK] = imx_clk_scu("pwm7_clk", IMX_SC_R_PWM_7, IMX_SC_PM_CLK_PER); 69*c2cccb6dSAisheng Dong clks[IMX8QXP_LSIO_GPT0_CLK] = imx_clk_scu("gpt0_clk", IMX_SC_R_GPT_0, IMX_SC_PM_CLK_PER); 70*c2cccb6dSAisheng Dong clks[IMX8QXP_LSIO_GPT1_CLK] = imx_clk_scu("gpt1_clk", IMX_SC_R_GPT_1, IMX_SC_PM_CLK_PER); 71*c2cccb6dSAisheng Dong clks[IMX8QXP_LSIO_GPT2_CLK] = imx_clk_scu("gpt2_clk", IMX_SC_R_GPT_2, IMX_SC_PM_CLK_PER); 72*c2cccb6dSAisheng Dong clks[IMX8QXP_LSIO_GPT3_CLK] = imx_clk_scu("gpt3_clk", IMX_SC_R_GPT_3, IMX_SC_PM_CLK_PER); 73*c2cccb6dSAisheng Dong clks[IMX8QXP_LSIO_GPT4_CLK] = imx_clk_scu("gpt4_clk", IMX_SC_R_GPT_4, IMX_SC_PM_CLK_PER); 74*c2cccb6dSAisheng Dong clks[IMX8QXP_LSIO_FSPI0_CLK] = imx_clk_scu("fspi0_clk", IMX_SC_R_FSPI_0, IMX_SC_PM_CLK_PER); 75*c2cccb6dSAisheng Dong clks[IMX8QXP_LSIO_FSPI1_CLK] = imx_clk_scu("fspi1_clk", IMX_SC_R_FSPI_1, IMX_SC_PM_CLK_PER); 76*c2cccb6dSAisheng Dong 77*c2cccb6dSAisheng Dong /* ADMA SS */ 78*c2cccb6dSAisheng Dong clks[IMX8QXP_ADMA_UART0_CLK] = imx_clk_scu("uart0_clk", IMX_SC_R_UART_0, IMX_SC_PM_CLK_PER); 79*c2cccb6dSAisheng Dong clks[IMX8QXP_ADMA_UART1_CLK] = imx_clk_scu("uart1_clk", IMX_SC_R_UART_1, IMX_SC_PM_CLK_PER); 80*c2cccb6dSAisheng Dong clks[IMX8QXP_ADMA_UART2_CLK] = imx_clk_scu("uart2_clk", IMX_SC_R_UART_2, IMX_SC_PM_CLK_PER); 81*c2cccb6dSAisheng Dong clks[IMX8QXP_ADMA_UART3_CLK] = imx_clk_scu("uart3_clk", IMX_SC_R_UART_3, IMX_SC_PM_CLK_PER); 82*c2cccb6dSAisheng Dong clks[IMX8QXP_ADMA_SPI0_CLK] = imx_clk_scu("spi0_clk", IMX_SC_R_SPI_0, IMX_SC_PM_CLK_PER); 83*c2cccb6dSAisheng Dong clks[IMX8QXP_ADMA_SPI1_CLK] = imx_clk_scu("spi1_clk", IMX_SC_R_SPI_1, IMX_SC_PM_CLK_PER); 84*c2cccb6dSAisheng Dong clks[IMX8QXP_ADMA_SPI2_CLK] = imx_clk_scu("spi2_clk", IMX_SC_R_SPI_2, IMX_SC_PM_CLK_PER); 85*c2cccb6dSAisheng Dong clks[IMX8QXP_ADMA_SPI3_CLK] = imx_clk_scu("spi3_clk", IMX_SC_R_SPI_3, IMX_SC_PM_CLK_PER); 86*c2cccb6dSAisheng Dong clks[IMX8QXP_ADMA_CAN0_CLK] = imx_clk_scu("can0_clk", IMX_SC_R_CAN_0, IMX_SC_PM_CLK_PER); 87*c2cccb6dSAisheng Dong clks[IMX8QXP_ADMA_I2C0_CLK] = imx_clk_scu("i2c0_clk", IMX_SC_R_I2C_0, IMX_SC_PM_CLK_PER); 88*c2cccb6dSAisheng Dong clks[IMX8QXP_ADMA_I2C1_CLK] = imx_clk_scu("i2c1_clk", IMX_SC_R_I2C_1, IMX_SC_PM_CLK_PER); 89*c2cccb6dSAisheng Dong clks[IMX8QXP_ADMA_I2C2_CLK] = imx_clk_scu("i2c2_clk", IMX_SC_R_I2C_2, IMX_SC_PM_CLK_PER); 90*c2cccb6dSAisheng Dong clks[IMX8QXP_ADMA_I2C3_CLK] = imx_clk_scu("i2c3_clk", IMX_SC_R_I2C_3, IMX_SC_PM_CLK_PER); 91*c2cccb6dSAisheng Dong clks[IMX8QXP_ADMA_FTM0_CLK] = imx_clk_scu("ftm0_clk", IMX_SC_R_FTM_0, IMX_SC_PM_CLK_PER); 92*c2cccb6dSAisheng Dong clks[IMX8QXP_ADMA_FTM1_CLK] = imx_clk_scu("ftm1_clk", IMX_SC_R_FTM_1, IMX_SC_PM_CLK_PER); 93*c2cccb6dSAisheng Dong clks[IMX8QXP_ADMA_ADC0_CLK] = imx_clk_scu("adc0_clk", IMX_SC_R_ADC_0, IMX_SC_PM_CLK_PER); 94*c2cccb6dSAisheng Dong clks[IMX8QXP_ADMA_PWM_CLK] = imx_clk_scu("pwm_clk", IMX_SC_R_LCD_0_PWM_0, IMX_SC_PM_CLK_PER); 95*c2cccb6dSAisheng Dong clks[IMX8QXP_ADMA_LCD_CLK] = imx_clk_scu("lcd_clk", IMX_SC_R_LCD_0, IMX_SC_PM_CLK_PER); 96*c2cccb6dSAisheng Dong 97*c2cccb6dSAisheng Dong /* Connectivity */ 98*c2cccb6dSAisheng Dong clks[IMX8QXP_CONN_SDHC0_CLK] = imx_clk_scu("sdhc0_clk", IMX_SC_R_SDHC_0, IMX_SC_PM_CLK_PER); 99*c2cccb6dSAisheng Dong clks[IMX8QXP_CONN_SDHC1_CLK] = imx_clk_scu("sdhc1_clk", IMX_SC_R_SDHC_1, IMX_SC_PM_CLK_PER); 100*c2cccb6dSAisheng Dong clks[IMX8QXP_CONN_SDHC2_CLK] = imx_clk_scu("sdhc2_clk", IMX_SC_R_SDHC_2, IMX_SC_PM_CLK_PER); 101*c2cccb6dSAisheng Dong clks[IMX8QXP_CONN_ENET0_ROOT_CLK] = imx_clk_scu("enet0_clk", IMX_SC_R_ENET_0, IMX_SC_PM_CLK_PER); 102*c2cccb6dSAisheng Dong clks[IMX8QXP_CONN_ENET0_BYPASS_CLK] = imx_clk_scu("enet0_bypass_clk", IMX_SC_R_ENET_0, IMX_SC_PM_CLK_BYPASS); 103*c2cccb6dSAisheng Dong clks[IMX8QXP_CONN_ENET0_RGMII_CLK] = imx_clk_scu("enet0_rgmii_clk", IMX_SC_R_ENET_0, IMX_SC_PM_CLK_MISC0); 104*c2cccb6dSAisheng Dong clks[IMX8QXP_CONN_ENET1_ROOT_CLK] = imx_clk_scu("enet1_clk", IMX_SC_R_ENET_1, IMX_SC_PM_CLK_PER); 105*c2cccb6dSAisheng Dong clks[IMX8QXP_CONN_ENET1_BYPASS_CLK] = imx_clk_scu("enet1_bypass_clk", IMX_SC_R_ENET_1, IMX_SC_PM_CLK_BYPASS); 106*c2cccb6dSAisheng Dong clks[IMX8QXP_CONN_ENET1_RGMII_CLK] = imx_clk_scu("enet1_rgmii_clk", IMX_SC_R_ENET_1, IMX_SC_PM_CLK_MISC0); 107*c2cccb6dSAisheng Dong clks[IMX8QXP_CONN_GPMI_BCH_IO_CLK] = imx_clk_scu("gpmi_io_clk", IMX_SC_R_NAND, IMX_SC_PM_CLK_MST_BUS); 108*c2cccb6dSAisheng Dong clks[IMX8QXP_CONN_GPMI_BCH_CLK] = imx_clk_scu("gpmi_bch_clk", IMX_SC_R_NAND, IMX_SC_PM_CLK_PER); 109*c2cccb6dSAisheng Dong clks[IMX8QXP_CONN_USB2_ACLK] = imx_clk_scu("usb3_aclk_div", IMX_SC_R_USB_2, IMX_SC_PM_CLK_PER); 110*c2cccb6dSAisheng Dong clks[IMX8QXP_CONN_USB2_BUS_CLK] = imx_clk_scu("usb3_bus_div", IMX_SC_R_USB_2, IMX_SC_PM_CLK_MST_BUS); 111*c2cccb6dSAisheng Dong clks[IMX8QXP_CONN_USB2_LPM_CLK] = imx_clk_scu("usb3_lpm_div", IMX_SC_R_USB_2, IMX_SC_PM_CLK_MISC); 112*c2cccb6dSAisheng Dong 113*c2cccb6dSAisheng Dong /* Display controller SS */ 114*c2cccb6dSAisheng Dong clks[IMX8QXP_DC0_DISP0_CLK] = imx_clk_scu("dc0_disp0_clk", IMX_SC_R_DC_0, IMX_SC_PM_CLK_MISC0); 115*c2cccb6dSAisheng Dong clks[IMX8QXP_DC0_DISP1_CLK] = imx_clk_scu("dc0_disp1_clk", IMX_SC_R_DC_0, IMX_SC_PM_CLK_MISC1); 116*c2cccb6dSAisheng Dong 117*c2cccb6dSAisheng Dong /* MIPI-LVDS SS */ 118*c2cccb6dSAisheng Dong clks[IMX8QXP_MIPI0_I2C0_CLK] = imx_clk_scu("mipi0_i2c0_clk", IMX_SC_R_MIPI_0_I2C_0, IMX_SC_PM_CLK_MISC2); 119*c2cccb6dSAisheng Dong clks[IMX8QXP_MIPI0_I2C1_CLK] = imx_clk_scu("mipi0_i2c1_clk", IMX_SC_R_MIPI_0_I2C_1, IMX_SC_PM_CLK_MISC2); 120*c2cccb6dSAisheng Dong 121*c2cccb6dSAisheng Dong /* MIPI CSI SS */ 122*c2cccb6dSAisheng Dong clks[IMX8QXP_CSI0_CORE_CLK] = imx_clk_scu("mipi_csi0_core_clk", IMX_SC_R_CSI_0, IMX_SC_PM_CLK_PER); 123*c2cccb6dSAisheng Dong clks[IMX8QXP_CSI0_ESC_CLK] = imx_clk_scu("mipi_csi0_esc_clk", IMX_SC_R_CSI_0, IMX_SC_PM_CLK_MISC); 124*c2cccb6dSAisheng Dong clks[IMX8QXP_CSI0_I2C0_CLK] = imx_clk_scu("mipi_csi0_i2c0_clk", IMX_SC_R_CSI_0_I2C_0, IMX_SC_PM_CLK_PER); 125*c2cccb6dSAisheng Dong clks[IMX8QXP_CSI0_PWM0_CLK] = imx_clk_scu("mipi_csi0_pwm0_clk", IMX_SC_R_CSI_0_PWM_0, IMX_SC_PM_CLK_PER); 126*c2cccb6dSAisheng Dong 127*c2cccb6dSAisheng Dong /* GPU SS */ 128*c2cccb6dSAisheng Dong clks[IMX8QXP_GPU0_CORE_CLK] = imx_clk_scu("gpu_core0_clk", IMX_SC_R_GPU_0_PID0, IMX_SC_PM_CLK_PER); 129*c2cccb6dSAisheng Dong clks[IMX8QXP_GPU0_SHADER_CLK] = imx_clk_scu("gpu_shader0_clk", IMX_SC_R_GPU_0_PID0, IMX_SC_PM_CLK_MISC); 130*c2cccb6dSAisheng Dong 131*c2cccb6dSAisheng Dong for (i = 0; i < clk_data->num; i++) { 132*c2cccb6dSAisheng Dong if (IS_ERR(clks[i])) 133*c2cccb6dSAisheng Dong pr_warn("i.MX clk %u: register failed with %ld\n", 134*c2cccb6dSAisheng Dong i, PTR_ERR(clks[i])); 135*c2cccb6dSAisheng Dong } 136*c2cccb6dSAisheng Dong 137*c2cccb6dSAisheng Dong return of_clk_add_hw_provider(ccm_node, of_clk_hw_onecell_get, clk_data); 138*c2cccb6dSAisheng Dong } 139*c2cccb6dSAisheng Dong 140*c2cccb6dSAisheng Dong static const struct of_device_id imx8qxp_match[] = { 141*c2cccb6dSAisheng Dong { .compatible = "fsl,imx8qxp-clk", }, 142*c2cccb6dSAisheng Dong { /* sentinel */ } 143*c2cccb6dSAisheng Dong }; 144*c2cccb6dSAisheng Dong 145*c2cccb6dSAisheng Dong static struct platform_driver imx8qxp_clk_driver = { 146*c2cccb6dSAisheng Dong .driver = { 147*c2cccb6dSAisheng Dong .name = "imx8qxp-clk", 148*c2cccb6dSAisheng Dong .of_match_table = imx8qxp_match, 149*c2cccb6dSAisheng Dong .suppress_bind_attrs = true, 150*c2cccb6dSAisheng Dong }, 151*c2cccb6dSAisheng Dong .probe = imx8qxp_clk_probe, 152*c2cccb6dSAisheng Dong }; 153*c2cccb6dSAisheng Dong builtin_platform_driver(imx8qxp_clk_driver); 154