1c2cccb6dSAisheng Dong // SPDX-License-Identifier: GPL-2.0+ 2c2cccb6dSAisheng Dong /* 35964012cSDong Aisheng * Copyright 2018-2021 NXP 4c2cccb6dSAisheng Dong * Dong Aisheng <aisheng.dong@nxp.com> 5c2cccb6dSAisheng Dong */ 6c2cccb6dSAisheng Dong 7c2cccb6dSAisheng Dong #include <linux/clk-provider.h> 8c2cccb6dSAisheng Dong #include <linux/err.h> 9c2cccb6dSAisheng Dong #include <linux/io.h> 10c2cccb6dSAisheng Dong #include <linux/module.h> 11c2cccb6dSAisheng Dong #include <linux/of.h> 12c2cccb6dSAisheng Dong #include <linux/platform_device.h> 13c2cccb6dSAisheng Dong #include <linux/slab.h> 14c2cccb6dSAisheng Dong 15c2cccb6dSAisheng Dong #include "clk-scu.h" 16c2cccb6dSAisheng Dong 17c2cccb6dSAisheng Dong #include <dt-bindings/firmware/imx/rsrc.h> 18c2cccb6dSAisheng Dong 19e4c0ca78SLiu Ying static const char *dc0_sels[] = { 20e4c0ca78SLiu Ying "clk_dummy", 21e4c0ca78SLiu Ying "clk_dummy", 22e4c0ca78SLiu Ying "dc0_pll0_clk", 23e4c0ca78SLiu Ying "dc0_pll1_clk", 24e4c0ca78SLiu Ying "dc0_bypass0_clk", 25e4c0ca78SLiu Ying }; 26e4c0ca78SLiu Ying 27babfaa95SDong Aisheng static const char * const dc1_sels[] = { 28babfaa95SDong Aisheng "clk_dummy", 29babfaa95SDong Aisheng "clk_dummy", 30babfaa95SDong Aisheng "dc1_pll0_clk", 31babfaa95SDong Aisheng "dc1_pll1_clk", 32babfaa95SDong Aisheng "dc1_bypass0_clk", 33babfaa95SDong Aisheng }; 34babfaa95SDong Aisheng 352924b0b0SDong Aisheng static const char * const enet0_rgmii_txc_sels[] = { 362924b0b0SDong Aisheng "enet0_ref_div", 372924b0b0SDong Aisheng "clk_dummy", 382924b0b0SDong Aisheng }; 392924b0b0SDong Aisheng 402924b0b0SDong Aisheng static const char * const enet1_rgmii_txc_sels[] = { 412924b0b0SDong Aisheng "enet1_ref_div", 422924b0b0SDong Aisheng "clk_dummy", 432924b0b0SDong Aisheng }; 442924b0b0SDong Aisheng 45babfaa95SDong Aisheng static const char * const hdmi_sels[] = { 46babfaa95SDong Aisheng "clk_dummy", 47babfaa95SDong Aisheng "hdmi_dig_pll_clk", 48babfaa95SDong Aisheng "clk_dummy", 49babfaa95SDong Aisheng "clk_dummy", 50babfaa95SDong Aisheng "hdmi_av_pll_clk", 51babfaa95SDong Aisheng }; 52babfaa95SDong Aisheng 53babfaa95SDong Aisheng static const char * const hdmi_rx_sels[] = { 54babfaa95SDong Aisheng "clk_dummy", 55babfaa95SDong Aisheng "hdmi_rx_dig_pll_clk", 56babfaa95SDong Aisheng "clk_dummy", 57babfaa95SDong Aisheng "clk_dummy", 58babfaa95SDong Aisheng "hdmi_rx_bypass_clk", 59babfaa95SDong Aisheng }; 60babfaa95SDong Aisheng 61babfaa95SDong Aisheng static const char * const lcd_pxl_sels[] = { 62babfaa95SDong Aisheng "clk_dummy", 63babfaa95SDong Aisheng "clk_dummy", 64babfaa95SDong Aisheng "clk_dummy", 65babfaa95SDong Aisheng "clk_dummy", 66babfaa95SDong Aisheng "lcd_pxl_bypass_div_clk", 67babfaa95SDong Aisheng }; 68babfaa95SDong Aisheng 69b9ecbaa6SAlexander Stein static const char *const lvds0_sels[] = { 70b9ecbaa6SAlexander Stein "clk_dummy", 71b9ecbaa6SAlexander Stein "clk_dummy", 72b9ecbaa6SAlexander Stein "clk_dummy", 73b9ecbaa6SAlexander Stein "clk_dummy", 74b9ecbaa6SAlexander Stein "mipi0_lvds_bypass_clk", 75b9ecbaa6SAlexander Stein }; 76b9ecbaa6SAlexander Stein 77b9ecbaa6SAlexander Stein static const char *const lvds1_sels[] = { 78b9ecbaa6SAlexander Stein "clk_dummy", 79b9ecbaa6SAlexander Stein "clk_dummy", 80b9ecbaa6SAlexander Stein "clk_dummy", 81b9ecbaa6SAlexander Stein "clk_dummy", 82b9ecbaa6SAlexander Stein "mipi1_lvds_bypass_clk", 83b9ecbaa6SAlexander Stein }; 84b9ecbaa6SAlexander Stein 85babfaa95SDong Aisheng static const char * const mipi_sels[] = { 86babfaa95SDong Aisheng "clk_dummy", 87babfaa95SDong Aisheng "clk_dummy", 88babfaa95SDong Aisheng "mipi_pll_div2_clk", 89babfaa95SDong Aisheng "clk_dummy", 90babfaa95SDong Aisheng "clk_dummy", 91babfaa95SDong Aisheng }; 92babfaa95SDong Aisheng 93babfaa95SDong Aisheng static const char * const lcd_sels[] = { 94babfaa95SDong Aisheng "clk_dummy", 95babfaa95SDong Aisheng "clk_dummy", 96babfaa95SDong Aisheng "clk_dummy", 97babfaa95SDong Aisheng "clk_dummy", 98babfaa95SDong Aisheng "elcdif_pll", 99babfaa95SDong Aisheng }; 100babfaa95SDong Aisheng 101babfaa95SDong Aisheng static const char * const pi_pll0_sels[] = { 102babfaa95SDong Aisheng "clk_dummy", 103babfaa95SDong Aisheng "pi_dpll_clk", 104babfaa95SDong Aisheng "clk_dummy", 105babfaa95SDong Aisheng "clk_dummy", 106babfaa95SDong Aisheng "clk_dummy", 107babfaa95SDong Aisheng }; 108babfaa95SDong Aisheng 109c2cccb6dSAisheng Dong static int imx8qxp_clk_probe(struct platform_device *pdev) 110c2cccb6dSAisheng Dong { 111c2cccb6dSAisheng Dong struct device_node *ccm_node = pdev->dev.of_node; 1125964012cSDong Aisheng const struct imx_clk_scu_rsrc_table *rsrc_table; 11391e91677SDong Aisheng int ret; 114c2cccb6dSAisheng Dong 1155964012cSDong Aisheng rsrc_table = of_device_get_match_data(&pdev->dev); 1165964012cSDong Aisheng ret = imx_clk_scu_init(ccm_node, rsrc_table); 117c2cccb6dSAisheng Dong if (ret) 118c2cccb6dSAisheng Dong return ret; 119c2cccb6dSAisheng Dong 120c2cccb6dSAisheng Dong /* ARM core */ 12191e91677SDong Aisheng imx_clk_scu("a35_clk", IMX_SC_R_A35, IMX_SC_PM_CLK_CPU); 122babfaa95SDong Aisheng imx_clk_scu("a53_clk", IMX_SC_R_A53, IMX_SC_PM_CLK_CPU); 123babfaa95SDong Aisheng imx_clk_scu("a72_clk", IMX_SC_R_A72, IMX_SC_PM_CLK_CPU); 124c2cccb6dSAisheng Dong 125c2cccb6dSAisheng Dong /* LSIO SS */ 12691e91677SDong Aisheng imx_clk_scu("pwm0_clk", IMX_SC_R_PWM_0, IMX_SC_PM_CLK_PER); 12791e91677SDong Aisheng imx_clk_scu("pwm1_clk", IMX_SC_R_PWM_1, IMX_SC_PM_CLK_PER); 12891e91677SDong Aisheng imx_clk_scu("pwm2_clk", IMX_SC_R_PWM_2, IMX_SC_PM_CLK_PER); 12991e91677SDong Aisheng imx_clk_scu("pwm3_clk", IMX_SC_R_PWM_3, IMX_SC_PM_CLK_PER); 13091e91677SDong Aisheng imx_clk_scu("pwm4_clk", IMX_SC_R_PWM_4, IMX_SC_PM_CLK_PER); 13191e91677SDong Aisheng imx_clk_scu("pwm5_clk", IMX_SC_R_PWM_5, IMX_SC_PM_CLK_PER); 13291e91677SDong Aisheng imx_clk_scu("pwm6_clk", IMX_SC_R_PWM_6, IMX_SC_PM_CLK_PER); 13391e91677SDong Aisheng imx_clk_scu("pwm7_clk", IMX_SC_R_PWM_7, IMX_SC_PM_CLK_PER); 13491e91677SDong Aisheng imx_clk_scu("gpt0_clk", IMX_SC_R_GPT_0, IMX_SC_PM_CLK_PER); 13591e91677SDong Aisheng imx_clk_scu("gpt1_clk", IMX_SC_R_GPT_1, IMX_SC_PM_CLK_PER); 13691e91677SDong Aisheng imx_clk_scu("gpt2_clk", IMX_SC_R_GPT_2, IMX_SC_PM_CLK_PER); 13791e91677SDong Aisheng imx_clk_scu("gpt3_clk", IMX_SC_R_GPT_3, IMX_SC_PM_CLK_PER); 13891e91677SDong Aisheng imx_clk_scu("gpt4_clk", IMX_SC_R_GPT_4, IMX_SC_PM_CLK_PER); 13991e91677SDong Aisheng imx_clk_scu("fspi0_clk", IMX_SC_R_FSPI_0, IMX_SC_PM_CLK_PER); 14091e91677SDong Aisheng imx_clk_scu("fspi1_clk", IMX_SC_R_FSPI_1, IMX_SC_PM_CLK_PER); 141c2cccb6dSAisheng Dong 142babfaa95SDong Aisheng /* DMA SS */ 14391e91677SDong Aisheng imx_clk_scu("uart0_clk", IMX_SC_R_UART_0, IMX_SC_PM_CLK_PER); 14491e91677SDong Aisheng imx_clk_scu("uart1_clk", IMX_SC_R_UART_1, IMX_SC_PM_CLK_PER); 14591e91677SDong Aisheng imx_clk_scu("uart2_clk", IMX_SC_R_UART_2, IMX_SC_PM_CLK_PER); 14691e91677SDong Aisheng imx_clk_scu("uart3_clk", IMX_SC_R_UART_3, IMX_SC_PM_CLK_PER); 147babfaa95SDong Aisheng imx_clk_scu("uart4_clk", IMX_SC_R_UART_4, IMX_SC_PM_CLK_PER); 148babfaa95SDong Aisheng imx_clk_scu("sim0_clk", IMX_SC_R_EMVSIM_0, IMX_SC_PM_CLK_PER); 14991e91677SDong Aisheng imx_clk_scu("spi0_clk", IMX_SC_R_SPI_0, IMX_SC_PM_CLK_PER); 15091e91677SDong Aisheng imx_clk_scu("spi1_clk", IMX_SC_R_SPI_1, IMX_SC_PM_CLK_PER); 15191e91677SDong Aisheng imx_clk_scu("spi2_clk", IMX_SC_R_SPI_2, IMX_SC_PM_CLK_PER); 15291e91677SDong Aisheng imx_clk_scu("spi3_clk", IMX_SC_R_SPI_3, IMX_SC_PM_CLK_PER); 15391e91677SDong Aisheng imx_clk_scu("can0_clk", IMX_SC_R_CAN_0, IMX_SC_PM_CLK_PER); 154babfaa95SDong Aisheng imx_clk_scu("can1_clk", IMX_SC_R_CAN_1, IMX_SC_PM_CLK_PER); 155babfaa95SDong Aisheng imx_clk_scu("can2_clk", IMX_SC_R_CAN_2, IMX_SC_PM_CLK_PER); 15691e91677SDong Aisheng imx_clk_scu("i2c0_clk", IMX_SC_R_I2C_0, IMX_SC_PM_CLK_PER); 15791e91677SDong Aisheng imx_clk_scu("i2c1_clk", IMX_SC_R_I2C_1, IMX_SC_PM_CLK_PER); 15891e91677SDong Aisheng imx_clk_scu("i2c2_clk", IMX_SC_R_I2C_2, IMX_SC_PM_CLK_PER); 15991e91677SDong Aisheng imx_clk_scu("i2c3_clk", IMX_SC_R_I2C_3, IMX_SC_PM_CLK_PER); 160babfaa95SDong Aisheng imx_clk_scu("i2c4_clk", IMX_SC_R_I2C_4, IMX_SC_PM_CLK_PER); 16191e91677SDong Aisheng imx_clk_scu("ftm0_clk", IMX_SC_R_FTM_0, IMX_SC_PM_CLK_PER); 16291e91677SDong Aisheng imx_clk_scu("ftm1_clk", IMX_SC_R_FTM_1, IMX_SC_PM_CLK_PER); 16391e91677SDong Aisheng imx_clk_scu("adc0_clk", IMX_SC_R_ADC_0, IMX_SC_PM_CLK_PER); 164babfaa95SDong Aisheng imx_clk_scu("adc1_clk", IMX_SC_R_ADC_1, IMX_SC_PM_CLK_PER); 16591e91677SDong Aisheng imx_clk_scu("pwm_clk", IMX_SC_R_LCD_0_PWM_0, IMX_SC_PM_CLK_PER); 1667ebc604eSRobert Chiras imx_clk_scu("elcdif_pll", IMX_SC_R_ELCDIF_PLL, IMX_SC_PM_CLK_PLL); 167babfaa95SDong Aisheng imx_clk_scu2("lcd_clk", lcd_sels, ARRAY_SIZE(lcd_sels), IMX_SC_R_LCD_0, IMX_SC_PM_CLK_PER); 168babfaa95SDong Aisheng imx_clk_scu("lcd_pxl_bypass_div_clk", IMX_SC_R_LCD_0, IMX_SC_PM_CLK_BYPASS); 169*af70d939SPeng Fan imx_clk_scu2("lcd_pxl_clk", lcd_pxl_sels, ARRAY_SIZE(lcd_pxl_sels), IMX_SC_R_LCD_0, IMX_SC_PM_CLK_MISC0); 170babfaa95SDong Aisheng 171babfaa95SDong Aisheng /* Audio SS */ 172babfaa95SDong Aisheng imx_clk_scu("audio_pll0_clk", IMX_SC_R_AUDIO_PLL_0, IMX_SC_PM_CLK_PLL); 173babfaa95SDong Aisheng imx_clk_scu("audio_pll1_clk", IMX_SC_R_AUDIO_PLL_1, IMX_SC_PM_CLK_PLL); 174babfaa95SDong Aisheng imx_clk_scu("audio_pll_div_clk0_clk", IMX_SC_R_AUDIO_PLL_0, IMX_SC_PM_CLK_MISC0); 175babfaa95SDong Aisheng imx_clk_scu("audio_pll_div_clk1_clk", IMX_SC_R_AUDIO_PLL_1, IMX_SC_PM_CLK_MISC0); 176babfaa95SDong Aisheng imx_clk_scu("audio_rec_clk0_clk", IMX_SC_R_AUDIO_PLL_0, IMX_SC_PM_CLK_MISC1); 177babfaa95SDong Aisheng imx_clk_scu("audio_rec_clk1_clk", IMX_SC_R_AUDIO_PLL_1, IMX_SC_PM_CLK_MISC1); 178c2cccb6dSAisheng Dong 179c2cccb6dSAisheng Dong /* Connectivity */ 18091e91677SDong Aisheng imx_clk_scu("sdhc0_clk", IMX_SC_R_SDHC_0, IMX_SC_PM_CLK_PER); 18191e91677SDong Aisheng imx_clk_scu("sdhc1_clk", IMX_SC_R_SDHC_1, IMX_SC_PM_CLK_PER); 18291e91677SDong Aisheng imx_clk_scu("sdhc2_clk", IMX_SC_R_SDHC_2, IMX_SC_PM_CLK_PER); 1832924b0b0SDong Aisheng imx_clk_scu("enet0_root_clk", IMX_SC_R_ENET_0, IMX_SC_PM_CLK_PER); 1842924b0b0SDong Aisheng imx_clk_divider_gpr_scu("enet0_ref_div", "enet0_root_clk", IMX_SC_R_ENET_0, IMX_SC_C_CLKDIV); 1852924b0b0SDong Aisheng imx_clk_mux_gpr_scu("enet0_rgmii_txc_sel", enet0_rgmii_txc_sels, ARRAY_SIZE(enet0_rgmii_txc_sels), IMX_SC_R_ENET_0, IMX_SC_C_TXCLK); 18691e91677SDong Aisheng imx_clk_scu("enet0_bypass_clk", IMX_SC_R_ENET_0, IMX_SC_PM_CLK_BYPASS); 187babfaa95SDong Aisheng imx_clk_gate_gpr_scu("enet0_ref_50_clk", "clk_dummy", IMX_SC_R_ENET_0, IMX_SC_C_DISABLE_50, true); 1882924b0b0SDong Aisheng imx_clk_scu("enet0_rgmii_rx_clk", IMX_SC_R_ENET_0, IMX_SC_PM_CLK_MISC0); 1892924b0b0SDong Aisheng imx_clk_scu("enet1_root_clk", IMX_SC_R_ENET_1, IMX_SC_PM_CLK_PER); 1902924b0b0SDong Aisheng imx_clk_divider_gpr_scu("enet1_ref_div", "enet1_root_clk", IMX_SC_R_ENET_1, IMX_SC_C_CLKDIV); 1912924b0b0SDong Aisheng imx_clk_mux_gpr_scu("enet1_rgmii_txc_sel", enet1_rgmii_txc_sels, ARRAY_SIZE(enet1_rgmii_txc_sels), IMX_SC_R_ENET_1, IMX_SC_C_TXCLK); 19291e91677SDong Aisheng imx_clk_scu("enet1_bypass_clk", IMX_SC_R_ENET_1, IMX_SC_PM_CLK_BYPASS); 193babfaa95SDong Aisheng imx_clk_gate_gpr_scu("enet1_ref_50_clk", "clk_dummy", IMX_SC_R_ENET_1, IMX_SC_C_DISABLE_50, true); 1942924b0b0SDong Aisheng imx_clk_scu("enet1_rgmii_rx_clk", IMX_SC_R_ENET_1, IMX_SC_PM_CLK_MISC0); 19591e91677SDong Aisheng imx_clk_scu("gpmi_io_clk", IMX_SC_R_NAND, IMX_SC_PM_CLK_MST_BUS); 19691e91677SDong Aisheng imx_clk_scu("gpmi_bch_clk", IMX_SC_R_NAND, IMX_SC_PM_CLK_PER); 19791e91677SDong Aisheng imx_clk_scu("usb3_aclk_div", IMX_SC_R_USB_2, IMX_SC_PM_CLK_PER); 19891e91677SDong Aisheng imx_clk_scu("usb3_bus_div", IMX_SC_R_USB_2, IMX_SC_PM_CLK_MST_BUS); 19991e91677SDong Aisheng imx_clk_scu("usb3_lpm_div", IMX_SC_R_USB_2, IMX_SC_PM_CLK_MISC); 200c2cccb6dSAisheng Dong 201c2cccb6dSAisheng Dong /* Display controller SS */ 20291e91677SDong Aisheng imx_clk_scu("dc0_pll0_clk", IMX_SC_R_DC_0_PLL_0, IMX_SC_PM_CLK_PLL); 20391e91677SDong Aisheng imx_clk_scu("dc0_pll1_clk", IMX_SC_R_DC_0_PLL_1, IMX_SC_PM_CLK_PLL); 20491e91677SDong Aisheng imx_clk_scu("dc0_bypass0_clk", IMX_SC_R_DC_0_VIDEO0, IMX_SC_PM_CLK_BYPASS); 205d64513b2SPeng Fan imx_clk_scu2("dc0_disp0_clk", dc0_sels, ARRAY_SIZE(dc0_sels), IMX_SC_R_DC_0, IMX_SC_PM_CLK_MISC0); 206d64513b2SPeng Fan imx_clk_scu2("dc0_disp1_clk", dc0_sels, ARRAY_SIZE(dc0_sels), IMX_SC_R_DC_0, IMX_SC_PM_CLK_MISC1); 20791e91677SDong Aisheng imx_clk_scu("dc0_bypass1_clk", IMX_SC_R_DC_0_VIDEO1, IMX_SC_PM_CLK_BYPASS); 208c2cccb6dSAisheng Dong 209babfaa95SDong Aisheng imx_clk_scu("dc1_pll0_clk", IMX_SC_R_DC_1_PLL_0, IMX_SC_PM_CLK_PLL); 210babfaa95SDong Aisheng imx_clk_scu("dc1_pll1_clk", IMX_SC_R_DC_1_PLL_1, IMX_SC_PM_CLK_PLL); 211babfaa95SDong Aisheng imx_clk_scu("dc1_bypass0_clk", IMX_SC_R_DC_1_VIDEO0, IMX_SC_PM_CLK_BYPASS); 212*af70d939SPeng Fan imx_clk_scu2("dc1_disp0_clk", dc1_sels, ARRAY_SIZE(dc1_sels), IMX_SC_R_DC_1, IMX_SC_PM_CLK_MISC0); 213*af70d939SPeng Fan imx_clk_scu2("dc1_disp1_clk", dc1_sels, ARRAY_SIZE(dc1_sels), IMX_SC_R_DC_1, IMX_SC_PM_CLK_MISC1); 214babfaa95SDong Aisheng imx_clk_scu("dc1_bypass1_clk", IMX_SC_R_DC_1_VIDEO1, IMX_SC_PM_CLK_BYPASS); 215babfaa95SDong Aisheng 216c2cccb6dSAisheng Dong /* MIPI-LVDS SS */ 217babfaa95SDong Aisheng imx_clk_scu("mipi0_bypass_clk", IMX_SC_R_MIPI_0, IMX_SC_PM_CLK_BYPASS); 218babfaa95SDong Aisheng imx_clk_scu("mipi0_pixel_clk", IMX_SC_R_MIPI_0, IMX_SC_PM_CLK_PER); 21991e91677SDong Aisheng imx_clk_scu("mipi0_lvds_bypass_clk", IMX_SC_R_LVDS_0, IMX_SC_PM_CLK_BYPASS); 220b9ecbaa6SAlexander Stein imx_clk_scu2("mipi0_lvds_pixel_clk", lvds0_sels, ARRAY_SIZE(lvds0_sels), IMX_SC_R_LVDS_0, IMX_SC_PM_CLK_MISC2); 221b9ecbaa6SAlexander Stein imx_clk_scu2("mipi0_lvds_phy_clk", lvds0_sels, ARRAY_SIZE(lvds0_sels), IMX_SC_R_LVDS_0, IMX_SC_PM_CLK_MISC3); 222babfaa95SDong Aisheng imx_clk_scu2("mipi0_dsi_tx_esc_clk", mipi_sels, ARRAY_SIZE(mipi_sels), IMX_SC_R_MIPI_0, IMX_SC_PM_CLK_MST_BUS); 223babfaa95SDong Aisheng imx_clk_scu2("mipi0_dsi_rx_esc_clk", mipi_sels, ARRAY_SIZE(mipi_sels), IMX_SC_R_MIPI_0, IMX_SC_PM_CLK_SLV_BUS); 224babfaa95SDong Aisheng imx_clk_scu2("mipi0_dsi_phy_clk", mipi_sels, ARRAY_SIZE(mipi_sels), IMX_SC_R_MIPI_0, IMX_SC_PM_CLK_PHY); 22591e91677SDong Aisheng imx_clk_scu("mipi0_i2c0_clk", IMX_SC_R_MIPI_0_I2C_0, IMX_SC_PM_CLK_MISC2); 22691e91677SDong Aisheng imx_clk_scu("mipi0_i2c1_clk", IMX_SC_R_MIPI_0_I2C_1, IMX_SC_PM_CLK_MISC2); 22791e91677SDong Aisheng imx_clk_scu("mipi0_pwm0_clk", IMX_SC_R_MIPI_0_PWM_0, IMX_SC_PM_CLK_PER); 228babfaa95SDong Aisheng 229babfaa95SDong Aisheng imx_clk_scu("mipi1_bypass_clk", IMX_SC_R_MIPI_1, IMX_SC_PM_CLK_BYPASS); 230babfaa95SDong Aisheng imx_clk_scu("mipi1_pixel_clk", IMX_SC_R_MIPI_1, IMX_SC_PM_CLK_PER); 23191e91677SDong Aisheng imx_clk_scu("mipi1_lvds_bypass_clk", IMX_SC_R_LVDS_1, IMX_SC_PM_CLK_BYPASS); 232b9ecbaa6SAlexander Stein imx_clk_scu2("mipi1_lvds_pixel_clk", lvds1_sels, ARRAY_SIZE(lvds1_sels), IMX_SC_R_LVDS_1, IMX_SC_PM_CLK_MISC2); 233b9ecbaa6SAlexander Stein imx_clk_scu2("mipi1_lvds_phy_clk", lvds1_sels, ARRAY_SIZE(lvds1_sels), IMX_SC_R_LVDS_1, IMX_SC_PM_CLK_MISC3); 234babfaa95SDong Aisheng 235babfaa95SDong Aisheng imx_clk_scu2("mipi1_dsi_tx_esc_clk", mipi_sels, ARRAY_SIZE(mipi_sels), IMX_SC_R_MIPI_1, IMX_SC_PM_CLK_MST_BUS); 236babfaa95SDong Aisheng imx_clk_scu2("mipi1_dsi_rx_esc_clk", mipi_sels, ARRAY_SIZE(mipi_sels), IMX_SC_R_MIPI_1, IMX_SC_PM_CLK_SLV_BUS); 237babfaa95SDong Aisheng imx_clk_scu2("mipi1_dsi_phy_clk", mipi_sels, ARRAY_SIZE(mipi_sels), IMX_SC_R_MIPI_1, IMX_SC_PM_CLK_PHY); 23891e91677SDong Aisheng imx_clk_scu("mipi1_i2c0_clk", IMX_SC_R_MIPI_1_I2C_0, IMX_SC_PM_CLK_MISC2); 23991e91677SDong Aisheng imx_clk_scu("mipi1_i2c1_clk", IMX_SC_R_MIPI_1_I2C_1, IMX_SC_PM_CLK_MISC2); 24091e91677SDong Aisheng imx_clk_scu("mipi1_pwm0_clk", IMX_SC_R_MIPI_1_PWM_0, IMX_SC_PM_CLK_PER); 241c2cccb6dSAisheng Dong 242babfaa95SDong Aisheng imx_clk_scu("lvds0_i2c0_clk", IMX_SC_R_LVDS_0_I2C_0, IMX_SC_PM_CLK_PER); 243babfaa95SDong Aisheng imx_clk_scu("lvds0_i2c1_clk", IMX_SC_R_LVDS_0_I2C_1, IMX_SC_PM_CLK_PER); 244babfaa95SDong Aisheng imx_clk_scu("lvds0_pwm0_clk", IMX_SC_R_LVDS_0_PWM_0, IMX_SC_PM_CLK_PER); 245babfaa95SDong Aisheng 246babfaa95SDong Aisheng imx_clk_scu("lvds1_i2c0_clk", IMX_SC_R_LVDS_1_I2C_0, IMX_SC_PM_CLK_PER); 247babfaa95SDong Aisheng imx_clk_scu("lvds1_i2c1_clk", IMX_SC_R_LVDS_1_I2C_1, IMX_SC_PM_CLK_PER); 248babfaa95SDong Aisheng imx_clk_scu("lvds1_pwm0_clk", IMX_SC_R_LVDS_1_PWM_0, IMX_SC_PM_CLK_PER); 249babfaa95SDong Aisheng 250c2cccb6dSAisheng Dong /* MIPI CSI SS */ 25191e91677SDong Aisheng imx_clk_scu("mipi_csi0_core_clk", IMX_SC_R_CSI_0, IMX_SC_PM_CLK_PER); 25291e91677SDong Aisheng imx_clk_scu("mipi_csi0_esc_clk", IMX_SC_R_CSI_0, IMX_SC_PM_CLK_MISC); 25391e91677SDong Aisheng imx_clk_scu("mipi_csi0_i2c0_clk", IMX_SC_R_CSI_0_I2C_0, IMX_SC_PM_CLK_PER); 25491e91677SDong Aisheng imx_clk_scu("mipi_csi0_pwm0_clk", IMX_SC_R_CSI_0_PWM_0, IMX_SC_PM_CLK_PER); 255babfaa95SDong Aisheng imx_clk_scu("mipi_csi1_core_clk", IMX_SC_R_CSI_1, IMX_SC_PM_CLK_PER); 256babfaa95SDong Aisheng imx_clk_scu("mipi_csi1_esc_clk", IMX_SC_R_CSI_1, IMX_SC_PM_CLK_MISC); 257babfaa95SDong Aisheng imx_clk_scu("mipi_csi1_i2c0_clk", IMX_SC_R_CSI_1_I2C_0, IMX_SC_PM_CLK_PER); 258babfaa95SDong Aisheng imx_clk_scu("mipi_csi1_pwm0_clk", IMX_SC_R_CSI_1_PWM_0, IMX_SC_PM_CLK_PER); 259babfaa95SDong Aisheng 260babfaa95SDong Aisheng /* Parallel Interface SS */ 261babfaa95SDong Aisheng imx_clk_scu("pi_dpll_clk", IMX_SC_R_PI_0_PLL, IMX_SC_PM_CLK_PLL); 262babfaa95SDong Aisheng imx_clk_scu2("pi_per_div_clk", pi_pll0_sels, ARRAY_SIZE(pi_pll0_sels), IMX_SC_R_PI_0, IMX_SC_PM_CLK_PER); 263babfaa95SDong Aisheng imx_clk_scu("pi_mclk_div_clk", IMX_SC_R_PI_0, IMX_SC_PM_CLK_MISC0); 264babfaa95SDong Aisheng imx_clk_scu("pi_i2c0_div_clk", IMX_SC_R_PI_0_I2C_0, IMX_SC_PM_CLK_PER); 265c2cccb6dSAisheng Dong 266c2cccb6dSAisheng Dong /* GPU SS */ 26791e91677SDong Aisheng imx_clk_scu("gpu_core0_clk", IMX_SC_R_GPU_0_PID0, IMX_SC_PM_CLK_PER); 26891e91677SDong Aisheng imx_clk_scu("gpu_shader0_clk", IMX_SC_R_GPU_0_PID0, IMX_SC_PM_CLK_MISC); 269c2cccb6dSAisheng Dong 270babfaa95SDong Aisheng imx_clk_scu("gpu_core1_clk", IMX_SC_R_GPU_1_PID0, IMX_SC_PM_CLK_PER); 271babfaa95SDong Aisheng imx_clk_scu("gpu_shader1_clk", IMX_SC_R_GPU_1_PID0, IMX_SC_PM_CLK_MISC); 272babfaa95SDong Aisheng 273babfaa95SDong Aisheng /* CM40 SS */ 274babfaa95SDong Aisheng imx_clk_scu("cm40_i2c_div", IMX_SC_R_M4_0_I2C, IMX_SC_PM_CLK_PER); 275babfaa95SDong Aisheng imx_clk_scu("cm40_lpuart_div", IMX_SC_R_M4_0_UART, IMX_SC_PM_CLK_PER); 276babfaa95SDong Aisheng 277babfaa95SDong Aisheng /* CM41 SS */ 278babfaa95SDong Aisheng imx_clk_scu("cm41_i2c_div", IMX_SC_R_M4_1_I2C, IMX_SC_PM_CLK_PER); 279babfaa95SDong Aisheng 280babfaa95SDong Aisheng /* HDMI TX SS */ 281babfaa95SDong Aisheng imx_clk_scu("hdmi_dig_pll_clk", IMX_SC_R_HDMI_PLL_0, IMX_SC_PM_CLK_PLL); 282babfaa95SDong Aisheng imx_clk_scu("hdmi_av_pll_clk", IMX_SC_R_HDMI_PLL_1, IMX_SC_PM_CLK_PLL); 283babfaa95SDong Aisheng imx_clk_scu2("hdmi_pixel_mux_clk", hdmi_sels, ARRAY_SIZE(hdmi_sels), IMX_SC_R_HDMI, IMX_SC_PM_CLK_MISC0); 284babfaa95SDong Aisheng imx_clk_scu2("hdmi_pixel_link_clk", hdmi_sels, ARRAY_SIZE(hdmi_sels), IMX_SC_R_HDMI, IMX_SC_PM_CLK_MISC1); 285babfaa95SDong Aisheng imx_clk_scu("hdmi_ipg_clk", IMX_SC_R_HDMI, IMX_SC_PM_CLK_MISC4); 286babfaa95SDong Aisheng imx_clk_scu("hdmi_i2c0_clk", IMX_SC_R_HDMI_I2C_0, IMX_SC_PM_CLK_MISC2); 287babfaa95SDong Aisheng imx_clk_scu("hdmi_hdp_core_clk", IMX_SC_R_HDMI, IMX_SC_PM_CLK_MISC2); 288babfaa95SDong Aisheng imx_clk_scu2("hdmi_pxl_clk", hdmi_sels, ARRAY_SIZE(hdmi_sels), IMX_SC_R_HDMI, IMX_SC_PM_CLK_MISC3); 289babfaa95SDong Aisheng imx_clk_scu("hdmi_i2s_bypass_clk", IMX_SC_R_HDMI_I2S, IMX_SC_PM_CLK_BYPASS); 290babfaa95SDong Aisheng imx_clk_scu("hdmi_i2s_clk", IMX_SC_R_HDMI_I2S, IMX_SC_PM_CLK_MISC0); 291babfaa95SDong Aisheng 292babfaa95SDong Aisheng /* HDMI RX SS */ 293babfaa95SDong Aisheng imx_clk_scu("hdmi_rx_i2s_bypass_clk", IMX_SC_R_HDMI_RX_BYPASS, IMX_SC_PM_CLK_MISC0); 294babfaa95SDong Aisheng imx_clk_scu("hdmi_rx_spdif_bypass_clk", IMX_SC_R_HDMI_RX_BYPASS, IMX_SC_PM_CLK_MISC1); 295babfaa95SDong Aisheng imx_clk_scu("hdmi_rx_bypass_clk", IMX_SC_R_HDMI_RX_BYPASS, IMX_SC_PM_CLK_MISC2); 296babfaa95SDong Aisheng imx_clk_scu("hdmi_rx_i2c0_clk", IMX_SC_R_HDMI_RX_I2C_0, IMX_SC_PM_CLK_MISC2); 297babfaa95SDong Aisheng imx_clk_scu("hdmi_rx_pwm_clk", IMX_SC_R_HDMI_RX_PWM_0, IMX_SC_PM_CLK_MISC2); 298babfaa95SDong Aisheng imx_clk_scu("hdmi_rx_spdif_clk", IMX_SC_R_HDMI_RX, IMX_SC_PM_CLK_MISC0); 299babfaa95SDong Aisheng imx_clk_scu2("hdmi_rx_hd_ref_clk", hdmi_rx_sels, ARRAY_SIZE(hdmi_rx_sels), IMX_SC_R_HDMI_RX, IMX_SC_PM_CLK_MISC1); 300babfaa95SDong Aisheng imx_clk_scu2("hdmi_rx_hd_core_clk", hdmi_rx_sels, ARRAY_SIZE(hdmi_rx_sels), IMX_SC_R_HDMI_RX, IMX_SC_PM_CLK_MISC2); 301babfaa95SDong Aisheng imx_clk_scu2("hdmi_rx_pxl_clk", hdmi_rx_sels, ARRAY_SIZE(hdmi_rx_sels), IMX_SC_R_HDMI_RX, IMX_SC_PM_CLK_MISC3); 302babfaa95SDong Aisheng imx_clk_scu("hdmi_rx_i2s_clk", IMX_SC_R_HDMI_RX, IMX_SC_PM_CLK_MISC4); 303babfaa95SDong Aisheng 30477d8f306SDong Aisheng ret = of_clk_add_hw_provider(ccm_node, imx_scu_of_clk_src_get, imx_scu_clks); 30577d8f306SDong Aisheng if (ret) 30677d8f306SDong Aisheng imx_clk_scu_unregister(); 30777d8f306SDong Aisheng 30877d8f306SDong Aisheng return ret; 309c2cccb6dSAisheng Dong } 310c2cccb6dSAisheng Dong 311c2cccb6dSAisheng Dong static const struct of_device_id imx8qxp_match[] = { 312cd67d327SAisheng Dong { .compatible = "fsl,scu-clk", }, 313036a4b4bSJacky Bai { .compatible = "fsl,imx8dxl-clk", &imx_clk_scu_rsrc_imx8dxl, }, 3145964012cSDong Aisheng { .compatible = "fsl,imx8qxp-clk", &imx_clk_scu_rsrc_imx8qxp, }, 315afd0406bSDong Aisheng { .compatible = "fsl,imx8qm-clk", &imx_clk_scu_rsrc_imx8qm, }, 316c2cccb6dSAisheng Dong { /* sentinel */ } 317c2cccb6dSAisheng Dong }; 318c2cccb6dSAisheng Dong 319c2cccb6dSAisheng Dong static struct platform_driver imx8qxp_clk_driver = { 320c2cccb6dSAisheng Dong .driver = { 321c2cccb6dSAisheng Dong .name = "imx8qxp-clk", 322c2cccb6dSAisheng Dong .of_match_table = imx8qxp_match, 323c2cccb6dSAisheng Dong .suppress_bind_attrs = true, 324c2cccb6dSAisheng Dong }, 325c2cccb6dSAisheng Dong .probe = imx8qxp_clk_probe, 326c2cccb6dSAisheng Dong }; 327eee377b8SMiles Chen module_platform_driver(imx8qxp_clk_driver); 328e0d0d4d8SAnson Huang 329e0d0d4d8SAnson Huang MODULE_AUTHOR("Aisheng Dong <aisheng.dong@nxp.com>"); 330e0d0d4d8SAnson Huang MODULE_DESCRIPTION("NXP i.MX8QXP clock driver"); 331e0d0d4d8SAnson Huang MODULE_LICENSE("GPL v2"); 332