xref: /openbmc/linux/drivers/clk/imx/clk-imx8qxp.c (revision 91e916771de0abaf58094aa9375cd0227eca102a)
1c2cccb6dSAisheng Dong // SPDX-License-Identifier: GPL-2.0+
2c2cccb6dSAisheng Dong /*
3c2cccb6dSAisheng Dong  * Copyright 2018 NXP
4c2cccb6dSAisheng Dong  *	Dong Aisheng <aisheng.dong@nxp.com>
5c2cccb6dSAisheng Dong  */
6c2cccb6dSAisheng Dong 
7c2cccb6dSAisheng Dong #include <linux/clk-provider.h>
8c2cccb6dSAisheng Dong #include <linux/err.h>
9c2cccb6dSAisheng Dong #include <linux/io.h>
10c2cccb6dSAisheng Dong #include <linux/module.h>
11c2cccb6dSAisheng Dong #include <linux/of.h>
12c2cccb6dSAisheng Dong #include <linux/platform_device.h>
13c2cccb6dSAisheng Dong #include <linux/slab.h>
14c2cccb6dSAisheng Dong 
15c2cccb6dSAisheng Dong #include "clk-scu.h"
16c2cccb6dSAisheng Dong 
17c2cccb6dSAisheng Dong #include <dt-bindings/firmware/imx/rsrc.h>
18c2cccb6dSAisheng Dong 
19e4c0ca78SLiu Ying static const char *dc0_sels[] = {
20e4c0ca78SLiu Ying 	"clk_dummy",
21e4c0ca78SLiu Ying 	"clk_dummy",
22e4c0ca78SLiu Ying 	"dc0_pll0_clk",
23e4c0ca78SLiu Ying 	"dc0_pll1_clk",
24e4c0ca78SLiu Ying 	"dc0_bypass0_clk",
25e4c0ca78SLiu Ying };
26e4c0ca78SLiu Ying 
27c2cccb6dSAisheng Dong static int imx8qxp_clk_probe(struct platform_device *pdev)
28c2cccb6dSAisheng Dong {
29c2cccb6dSAisheng Dong 	struct device_node *ccm_node = pdev->dev.of_node;
30*91e91677SDong Aisheng 	int ret;
31c2cccb6dSAisheng Dong 
3277d8f306SDong Aisheng 	ret = imx_clk_scu_init(ccm_node);
33c2cccb6dSAisheng Dong 	if (ret)
34c2cccb6dSAisheng Dong 		return ret;
35c2cccb6dSAisheng Dong 
36c2cccb6dSAisheng Dong 	/* ARM core */
37*91e91677SDong Aisheng 	imx_clk_scu("a35_clk", IMX_SC_R_A35, IMX_SC_PM_CLK_CPU);
38c2cccb6dSAisheng Dong 
39c2cccb6dSAisheng Dong 	/* LSIO SS */
40*91e91677SDong Aisheng 	imx_clk_scu("pwm0_clk", IMX_SC_R_PWM_0, IMX_SC_PM_CLK_PER);
41*91e91677SDong Aisheng 	imx_clk_scu("pwm1_clk", IMX_SC_R_PWM_1, IMX_SC_PM_CLK_PER);
42*91e91677SDong Aisheng 	imx_clk_scu("pwm2_clk", IMX_SC_R_PWM_2, IMX_SC_PM_CLK_PER);
43*91e91677SDong Aisheng 	imx_clk_scu("pwm3_clk", IMX_SC_R_PWM_3, IMX_SC_PM_CLK_PER);
44*91e91677SDong Aisheng 	imx_clk_scu("pwm4_clk", IMX_SC_R_PWM_4, IMX_SC_PM_CLK_PER);
45*91e91677SDong Aisheng 	imx_clk_scu("pwm5_clk", IMX_SC_R_PWM_5, IMX_SC_PM_CLK_PER);
46*91e91677SDong Aisheng 	imx_clk_scu("pwm6_clk", IMX_SC_R_PWM_6, IMX_SC_PM_CLK_PER);
47*91e91677SDong Aisheng 	imx_clk_scu("pwm7_clk", IMX_SC_R_PWM_7, IMX_SC_PM_CLK_PER);
48*91e91677SDong Aisheng 	imx_clk_scu("gpt0_clk", IMX_SC_R_GPT_0, IMX_SC_PM_CLK_PER);
49*91e91677SDong Aisheng 	imx_clk_scu("gpt1_clk", IMX_SC_R_GPT_1, IMX_SC_PM_CLK_PER);
50*91e91677SDong Aisheng 	imx_clk_scu("gpt2_clk", IMX_SC_R_GPT_2, IMX_SC_PM_CLK_PER);
51*91e91677SDong Aisheng 	imx_clk_scu("gpt3_clk", IMX_SC_R_GPT_3, IMX_SC_PM_CLK_PER);
52*91e91677SDong Aisheng 	imx_clk_scu("gpt4_clk", IMX_SC_R_GPT_4, IMX_SC_PM_CLK_PER);
53*91e91677SDong Aisheng 	imx_clk_scu("fspi0_clk", IMX_SC_R_FSPI_0, IMX_SC_PM_CLK_PER);
54*91e91677SDong Aisheng 	imx_clk_scu("fspi1_clk", IMX_SC_R_FSPI_1, IMX_SC_PM_CLK_PER);
55c2cccb6dSAisheng Dong 
56c2cccb6dSAisheng Dong 	/* ADMA SS */
57*91e91677SDong Aisheng 	imx_clk_scu("uart0_clk", IMX_SC_R_UART_0, IMX_SC_PM_CLK_PER);
58*91e91677SDong Aisheng 	imx_clk_scu("uart1_clk", IMX_SC_R_UART_1, IMX_SC_PM_CLK_PER);
59*91e91677SDong Aisheng 	imx_clk_scu("uart2_clk", IMX_SC_R_UART_2, IMX_SC_PM_CLK_PER);
60*91e91677SDong Aisheng 	imx_clk_scu("uart3_clk", IMX_SC_R_UART_3, IMX_SC_PM_CLK_PER);
61*91e91677SDong Aisheng 	imx_clk_scu("spi0_clk",  IMX_SC_R_SPI_0, IMX_SC_PM_CLK_PER);
62*91e91677SDong Aisheng 	imx_clk_scu("spi1_clk",  IMX_SC_R_SPI_1, IMX_SC_PM_CLK_PER);
63*91e91677SDong Aisheng 	imx_clk_scu("spi2_clk",  IMX_SC_R_SPI_2, IMX_SC_PM_CLK_PER);
64*91e91677SDong Aisheng 	imx_clk_scu("spi3_clk",  IMX_SC_R_SPI_3, IMX_SC_PM_CLK_PER);
65*91e91677SDong Aisheng 	imx_clk_scu("can0_clk",  IMX_SC_R_CAN_0, IMX_SC_PM_CLK_PER);
66*91e91677SDong Aisheng 	imx_clk_scu("i2c0_clk",  IMX_SC_R_I2C_0, IMX_SC_PM_CLK_PER);
67*91e91677SDong Aisheng 	imx_clk_scu("i2c1_clk",  IMX_SC_R_I2C_1, IMX_SC_PM_CLK_PER);
68*91e91677SDong Aisheng 	imx_clk_scu("i2c2_clk",  IMX_SC_R_I2C_2, IMX_SC_PM_CLK_PER);
69*91e91677SDong Aisheng 	imx_clk_scu("i2c3_clk",  IMX_SC_R_I2C_3, IMX_SC_PM_CLK_PER);
70*91e91677SDong Aisheng 	imx_clk_scu("ftm0_clk",  IMX_SC_R_FTM_0, IMX_SC_PM_CLK_PER);
71*91e91677SDong Aisheng 	imx_clk_scu("ftm1_clk",  IMX_SC_R_FTM_1, IMX_SC_PM_CLK_PER);
72*91e91677SDong Aisheng 	imx_clk_scu("adc0_clk",  IMX_SC_R_ADC_0, IMX_SC_PM_CLK_PER);
73*91e91677SDong Aisheng 	imx_clk_scu("pwm_clk",   IMX_SC_R_LCD_0_PWM_0, IMX_SC_PM_CLK_PER);
74*91e91677SDong Aisheng 	imx_clk_scu("lcd_clk",   IMX_SC_R_LCD_0, IMX_SC_PM_CLK_PER);
75c2cccb6dSAisheng Dong 
76c2cccb6dSAisheng Dong 	/* Connectivity */
77*91e91677SDong Aisheng 	imx_clk_scu("sdhc0_clk", IMX_SC_R_SDHC_0, IMX_SC_PM_CLK_PER);
78*91e91677SDong Aisheng 	imx_clk_scu("sdhc1_clk", IMX_SC_R_SDHC_1, IMX_SC_PM_CLK_PER);
79*91e91677SDong Aisheng 	imx_clk_scu("sdhc2_clk", IMX_SC_R_SDHC_2, IMX_SC_PM_CLK_PER);
80*91e91677SDong Aisheng 	imx_clk_scu("enet0_clk", IMX_SC_R_ENET_0, IMX_SC_PM_CLK_PER);
81*91e91677SDong Aisheng 	imx_clk_scu("enet0_bypass_clk", IMX_SC_R_ENET_0, IMX_SC_PM_CLK_BYPASS);
82*91e91677SDong Aisheng 	imx_clk_scu("enet0_rgmii_clk", IMX_SC_R_ENET_0, IMX_SC_PM_CLK_MISC0);
83*91e91677SDong Aisheng 	imx_clk_scu("enet1_clk", IMX_SC_R_ENET_1, IMX_SC_PM_CLK_PER);
84*91e91677SDong Aisheng 	imx_clk_scu("enet1_bypass_clk", IMX_SC_R_ENET_1, IMX_SC_PM_CLK_BYPASS);
85*91e91677SDong Aisheng 	imx_clk_scu("enet1_rgmii_clk", IMX_SC_R_ENET_1, IMX_SC_PM_CLK_MISC0);
86*91e91677SDong Aisheng 	imx_clk_scu("gpmi_io_clk", IMX_SC_R_NAND, IMX_SC_PM_CLK_MST_BUS);
87*91e91677SDong Aisheng 	imx_clk_scu("gpmi_bch_clk", IMX_SC_R_NAND, IMX_SC_PM_CLK_PER);
88*91e91677SDong Aisheng 	imx_clk_scu("usb3_aclk_div", IMX_SC_R_USB_2, IMX_SC_PM_CLK_PER);
89*91e91677SDong Aisheng 	imx_clk_scu("usb3_bus_div", IMX_SC_R_USB_2, IMX_SC_PM_CLK_MST_BUS);
90*91e91677SDong Aisheng 	imx_clk_scu("usb3_lpm_div", IMX_SC_R_USB_2, IMX_SC_PM_CLK_MISC);
91c2cccb6dSAisheng Dong 
92c2cccb6dSAisheng Dong 	/* Display controller SS */
93*91e91677SDong Aisheng 	imx_clk_scu2("dc0_disp0_clk", dc0_sels, ARRAY_SIZE(dc0_sels), IMX_SC_R_DC_0, IMX_SC_PM_CLK_MISC0);
94*91e91677SDong Aisheng 	imx_clk_scu2("dc0_disp1_clk", dc0_sels, ARRAY_SIZE(dc0_sels), IMX_SC_R_DC_0, IMX_SC_PM_CLK_MISC1);
95*91e91677SDong Aisheng 	imx_clk_scu("dc0_pll0_clk", IMX_SC_R_DC_0_PLL_0, IMX_SC_PM_CLK_PLL);
96*91e91677SDong Aisheng 	imx_clk_scu("dc0_pll1_clk", IMX_SC_R_DC_0_PLL_1, IMX_SC_PM_CLK_PLL);
97*91e91677SDong Aisheng 	imx_clk_scu("dc0_bypass0_clk", IMX_SC_R_DC_0_VIDEO0, IMX_SC_PM_CLK_BYPASS);
98*91e91677SDong Aisheng 	imx_clk_scu("dc0_bypass1_clk", IMX_SC_R_DC_0_VIDEO1, IMX_SC_PM_CLK_BYPASS);
99c2cccb6dSAisheng Dong 
100c2cccb6dSAisheng Dong 	/* MIPI-LVDS SS */
101*91e91677SDong Aisheng 	imx_clk_scu("mipi0_lvds_pixel_clk", IMX_SC_R_LVDS_0, IMX_SC_PM_CLK_MISC2);
102*91e91677SDong Aisheng 	imx_clk_scu("mipi0_lvds_bypass_clk", IMX_SC_R_LVDS_0, IMX_SC_PM_CLK_BYPASS);
103*91e91677SDong Aisheng 	imx_clk_scu("mipi0_lvds_phy_clk", IMX_SC_R_LVDS_0, IMX_SC_PM_CLK_MISC3);
104*91e91677SDong Aisheng 	imx_clk_scu("mipi0_i2c0_clk", IMX_SC_R_MIPI_0_I2C_0, IMX_SC_PM_CLK_MISC2);
105*91e91677SDong Aisheng 	imx_clk_scu("mipi0_i2c1_clk", IMX_SC_R_MIPI_0_I2C_1, IMX_SC_PM_CLK_MISC2);
106*91e91677SDong Aisheng 	imx_clk_scu("mipi0_pwm0_clk", IMX_SC_R_MIPI_0_PWM_0, IMX_SC_PM_CLK_PER);
107*91e91677SDong Aisheng 	imx_clk_scu("mipi1_lvds_pixel_clk", IMX_SC_R_LVDS_1, IMX_SC_PM_CLK_MISC2);
108*91e91677SDong Aisheng 	imx_clk_scu("mipi1_lvds_bypass_clk", IMX_SC_R_LVDS_1, IMX_SC_PM_CLK_BYPASS);
109*91e91677SDong Aisheng 	imx_clk_scu("mipi1_lvds_phy_clk", IMX_SC_R_LVDS_1, IMX_SC_PM_CLK_MISC3);
110*91e91677SDong Aisheng 	imx_clk_scu("mipi1_i2c0_clk", IMX_SC_R_MIPI_1_I2C_0, IMX_SC_PM_CLK_MISC2);
111*91e91677SDong Aisheng 	imx_clk_scu("mipi1_i2c1_clk", IMX_SC_R_MIPI_1_I2C_1, IMX_SC_PM_CLK_MISC2);
112*91e91677SDong Aisheng 	imx_clk_scu("mipi1_pwm0_clk", IMX_SC_R_MIPI_1_PWM_0, IMX_SC_PM_CLK_PER);
113c2cccb6dSAisheng Dong 
114c2cccb6dSAisheng Dong 	/* MIPI CSI SS */
115*91e91677SDong Aisheng 	imx_clk_scu("mipi_csi0_core_clk", IMX_SC_R_CSI_0, IMX_SC_PM_CLK_PER);
116*91e91677SDong Aisheng 	imx_clk_scu("mipi_csi0_esc_clk",  IMX_SC_R_CSI_0, IMX_SC_PM_CLK_MISC);
117*91e91677SDong Aisheng 	imx_clk_scu("mipi_csi0_i2c0_clk", IMX_SC_R_CSI_0_I2C_0, IMX_SC_PM_CLK_PER);
118*91e91677SDong Aisheng 	imx_clk_scu("mipi_csi0_pwm0_clk", IMX_SC_R_CSI_0_PWM_0, IMX_SC_PM_CLK_PER);
119c2cccb6dSAisheng Dong 
120c2cccb6dSAisheng Dong 	/* GPU SS */
121*91e91677SDong Aisheng 	imx_clk_scu("gpu_core0_clk",	 IMX_SC_R_GPU_0_PID0, IMX_SC_PM_CLK_PER);
122*91e91677SDong Aisheng 	imx_clk_scu("gpu_shader0_clk", IMX_SC_R_GPU_0_PID0, IMX_SC_PM_CLK_MISC);
123c2cccb6dSAisheng Dong 
12477d8f306SDong Aisheng 	ret = of_clk_add_hw_provider(ccm_node, imx_scu_of_clk_src_get, imx_scu_clks);
12577d8f306SDong Aisheng 	if (ret)
12677d8f306SDong Aisheng 		imx_clk_scu_unregister();
12777d8f306SDong Aisheng 
12877d8f306SDong Aisheng 	return ret;
129c2cccb6dSAisheng Dong }
130c2cccb6dSAisheng Dong 
131c2cccb6dSAisheng Dong static const struct of_device_id imx8qxp_match[] = {
132cd67d327SAisheng Dong 	{ .compatible = "fsl,scu-clk", },
133c2cccb6dSAisheng Dong 	{ .compatible = "fsl,imx8qxp-clk", },
134c2cccb6dSAisheng Dong 	{ /* sentinel */ }
135c2cccb6dSAisheng Dong };
136c2cccb6dSAisheng Dong 
137c2cccb6dSAisheng Dong static struct platform_driver imx8qxp_clk_driver = {
138c2cccb6dSAisheng Dong 	.driver = {
139c2cccb6dSAisheng Dong 		.name = "imx8qxp-clk",
140c2cccb6dSAisheng Dong 		.of_match_table = imx8qxp_match,
141c2cccb6dSAisheng Dong 		.suppress_bind_attrs = true,
142c2cccb6dSAisheng Dong 	},
143c2cccb6dSAisheng Dong 	.probe = imx8qxp_clk_probe,
144c2cccb6dSAisheng Dong };
145c2cccb6dSAisheng Dong builtin_platform_driver(imx8qxp_clk_driver);
146e0d0d4d8SAnson Huang 
147e0d0d4d8SAnson Huang MODULE_AUTHOR("Aisheng Dong <aisheng.dong@nxp.com>");
148e0d0d4d8SAnson Huang MODULE_DESCRIPTION("NXP i.MX8QXP clock driver");
149e0d0d4d8SAnson Huang MODULE_LICENSE("GPL v2");
150