1c2cccb6dSAisheng Dong // SPDX-License-Identifier: GPL-2.0+ 2c2cccb6dSAisheng Dong /* 3*5964012cSDong Aisheng * Copyright 2018-2021 NXP 4c2cccb6dSAisheng Dong * Dong Aisheng <aisheng.dong@nxp.com> 5c2cccb6dSAisheng Dong */ 6c2cccb6dSAisheng Dong 7c2cccb6dSAisheng Dong #include <linux/clk-provider.h> 8c2cccb6dSAisheng Dong #include <linux/err.h> 9c2cccb6dSAisheng Dong #include <linux/io.h> 10c2cccb6dSAisheng Dong #include <linux/module.h> 11c2cccb6dSAisheng Dong #include <linux/of.h> 12*5964012cSDong Aisheng #include <linux/of_device.h> 13c2cccb6dSAisheng Dong #include <linux/platform_device.h> 14c2cccb6dSAisheng Dong #include <linux/slab.h> 15c2cccb6dSAisheng Dong 16c2cccb6dSAisheng Dong #include "clk-scu.h" 17c2cccb6dSAisheng Dong 18c2cccb6dSAisheng Dong #include <dt-bindings/firmware/imx/rsrc.h> 19c2cccb6dSAisheng Dong 20e4c0ca78SLiu Ying static const char *dc0_sels[] = { 21e4c0ca78SLiu Ying "clk_dummy", 22e4c0ca78SLiu Ying "clk_dummy", 23e4c0ca78SLiu Ying "dc0_pll0_clk", 24e4c0ca78SLiu Ying "dc0_pll1_clk", 25e4c0ca78SLiu Ying "dc0_bypass0_clk", 26e4c0ca78SLiu Ying }; 27e4c0ca78SLiu Ying 28c2cccb6dSAisheng Dong static int imx8qxp_clk_probe(struct platform_device *pdev) 29c2cccb6dSAisheng Dong { 30c2cccb6dSAisheng Dong struct device_node *ccm_node = pdev->dev.of_node; 31*5964012cSDong Aisheng const struct imx_clk_scu_rsrc_table *rsrc_table; 3291e91677SDong Aisheng int ret; 33c2cccb6dSAisheng Dong 34*5964012cSDong Aisheng rsrc_table = of_device_get_match_data(&pdev->dev); 35*5964012cSDong Aisheng ret = imx_clk_scu_init(ccm_node, rsrc_table); 36c2cccb6dSAisheng Dong if (ret) 37c2cccb6dSAisheng Dong return ret; 38c2cccb6dSAisheng Dong 39c2cccb6dSAisheng Dong /* ARM core */ 4091e91677SDong Aisheng imx_clk_scu("a35_clk", IMX_SC_R_A35, IMX_SC_PM_CLK_CPU); 41c2cccb6dSAisheng Dong 42c2cccb6dSAisheng Dong /* LSIO SS */ 4391e91677SDong Aisheng imx_clk_scu("pwm0_clk", IMX_SC_R_PWM_0, IMX_SC_PM_CLK_PER); 4491e91677SDong Aisheng imx_clk_scu("pwm1_clk", IMX_SC_R_PWM_1, IMX_SC_PM_CLK_PER); 4591e91677SDong Aisheng imx_clk_scu("pwm2_clk", IMX_SC_R_PWM_2, IMX_SC_PM_CLK_PER); 4691e91677SDong Aisheng imx_clk_scu("pwm3_clk", IMX_SC_R_PWM_3, IMX_SC_PM_CLK_PER); 4791e91677SDong Aisheng imx_clk_scu("pwm4_clk", IMX_SC_R_PWM_4, IMX_SC_PM_CLK_PER); 4891e91677SDong Aisheng imx_clk_scu("pwm5_clk", IMX_SC_R_PWM_5, IMX_SC_PM_CLK_PER); 4991e91677SDong Aisheng imx_clk_scu("pwm6_clk", IMX_SC_R_PWM_6, IMX_SC_PM_CLK_PER); 5091e91677SDong Aisheng imx_clk_scu("pwm7_clk", IMX_SC_R_PWM_7, IMX_SC_PM_CLK_PER); 5191e91677SDong Aisheng imx_clk_scu("gpt0_clk", IMX_SC_R_GPT_0, IMX_SC_PM_CLK_PER); 5291e91677SDong Aisheng imx_clk_scu("gpt1_clk", IMX_SC_R_GPT_1, IMX_SC_PM_CLK_PER); 5391e91677SDong Aisheng imx_clk_scu("gpt2_clk", IMX_SC_R_GPT_2, IMX_SC_PM_CLK_PER); 5491e91677SDong Aisheng imx_clk_scu("gpt3_clk", IMX_SC_R_GPT_3, IMX_SC_PM_CLK_PER); 5591e91677SDong Aisheng imx_clk_scu("gpt4_clk", IMX_SC_R_GPT_4, IMX_SC_PM_CLK_PER); 5691e91677SDong Aisheng imx_clk_scu("fspi0_clk", IMX_SC_R_FSPI_0, IMX_SC_PM_CLK_PER); 5791e91677SDong Aisheng imx_clk_scu("fspi1_clk", IMX_SC_R_FSPI_1, IMX_SC_PM_CLK_PER); 58c2cccb6dSAisheng Dong 59c2cccb6dSAisheng Dong /* ADMA SS */ 6091e91677SDong Aisheng imx_clk_scu("uart0_clk", IMX_SC_R_UART_0, IMX_SC_PM_CLK_PER); 6191e91677SDong Aisheng imx_clk_scu("uart1_clk", IMX_SC_R_UART_1, IMX_SC_PM_CLK_PER); 6291e91677SDong Aisheng imx_clk_scu("uart2_clk", IMX_SC_R_UART_2, IMX_SC_PM_CLK_PER); 6391e91677SDong Aisheng imx_clk_scu("uart3_clk", IMX_SC_R_UART_3, IMX_SC_PM_CLK_PER); 6491e91677SDong Aisheng imx_clk_scu("spi0_clk", IMX_SC_R_SPI_0, IMX_SC_PM_CLK_PER); 6591e91677SDong Aisheng imx_clk_scu("spi1_clk", IMX_SC_R_SPI_1, IMX_SC_PM_CLK_PER); 6691e91677SDong Aisheng imx_clk_scu("spi2_clk", IMX_SC_R_SPI_2, IMX_SC_PM_CLK_PER); 6791e91677SDong Aisheng imx_clk_scu("spi3_clk", IMX_SC_R_SPI_3, IMX_SC_PM_CLK_PER); 6891e91677SDong Aisheng imx_clk_scu("can0_clk", IMX_SC_R_CAN_0, IMX_SC_PM_CLK_PER); 6991e91677SDong Aisheng imx_clk_scu("i2c0_clk", IMX_SC_R_I2C_0, IMX_SC_PM_CLK_PER); 7091e91677SDong Aisheng imx_clk_scu("i2c1_clk", IMX_SC_R_I2C_1, IMX_SC_PM_CLK_PER); 7191e91677SDong Aisheng imx_clk_scu("i2c2_clk", IMX_SC_R_I2C_2, IMX_SC_PM_CLK_PER); 7291e91677SDong Aisheng imx_clk_scu("i2c3_clk", IMX_SC_R_I2C_3, IMX_SC_PM_CLK_PER); 7391e91677SDong Aisheng imx_clk_scu("ftm0_clk", IMX_SC_R_FTM_0, IMX_SC_PM_CLK_PER); 7491e91677SDong Aisheng imx_clk_scu("ftm1_clk", IMX_SC_R_FTM_1, IMX_SC_PM_CLK_PER); 7591e91677SDong Aisheng imx_clk_scu("adc0_clk", IMX_SC_R_ADC_0, IMX_SC_PM_CLK_PER); 7691e91677SDong Aisheng imx_clk_scu("pwm_clk", IMX_SC_R_LCD_0_PWM_0, IMX_SC_PM_CLK_PER); 7791e91677SDong Aisheng imx_clk_scu("lcd_clk", IMX_SC_R_LCD_0, IMX_SC_PM_CLK_PER); 78c2cccb6dSAisheng Dong 79c2cccb6dSAisheng Dong /* Connectivity */ 8091e91677SDong Aisheng imx_clk_scu("sdhc0_clk", IMX_SC_R_SDHC_0, IMX_SC_PM_CLK_PER); 8191e91677SDong Aisheng imx_clk_scu("sdhc1_clk", IMX_SC_R_SDHC_1, IMX_SC_PM_CLK_PER); 8291e91677SDong Aisheng imx_clk_scu("sdhc2_clk", IMX_SC_R_SDHC_2, IMX_SC_PM_CLK_PER); 8391e91677SDong Aisheng imx_clk_scu("enet0_clk", IMX_SC_R_ENET_0, IMX_SC_PM_CLK_PER); 8491e91677SDong Aisheng imx_clk_scu("enet0_bypass_clk", IMX_SC_R_ENET_0, IMX_SC_PM_CLK_BYPASS); 8591e91677SDong Aisheng imx_clk_scu("enet0_rgmii_clk", IMX_SC_R_ENET_0, IMX_SC_PM_CLK_MISC0); 8691e91677SDong Aisheng imx_clk_scu("enet1_clk", IMX_SC_R_ENET_1, IMX_SC_PM_CLK_PER); 8791e91677SDong Aisheng imx_clk_scu("enet1_bypass_clk", IMX_SC_R_ENET_1, IMX_SC_PM_CLK_BYPASS); 8891e91677SDong Aisheng imx_clk_scu("enet1_rgmii_clk", IMX_SC_R_ENET_1, IMX_SC_PM_CLK_MISC0); 8991e91677SDong Aisheng imx_clk_scu("gpmi_io_clk", IMX_SC_R_NAND, IMX_SC_PM_CLK_MST_BUS); 9091e91677SDong Aisheng imx_clk_scu("gpmi_bch_clk", IMX_SC_R_NAND, IMX_SC_PM_CLK_PER); 9191e91677SDong Aisheng imx_clk_scu("usb3_aclk_div", IMX_SC_R_USB_2, IMX_SC_PM_CLK_PER); 9291e91677SDong Aisheng imx_clk_scu("usb3_bus_div", IMX_SC_R_USB_2, IMX_SC_PM_CLK_MST_BUS); 9391e91677SDong Aisheng imx_clk_scu("usb3_lpm_div", IMX_SC_R_USB_2, IMX_SC_PM_CLK_MISC); 94c2cccb6dSAisheng Dong 95c2cccb6dSAisheng Dong /* Display controller SS */ 9691e91677SDong Aisheng imx_clk_scu2("dc0_disp0_clk", dc0_sels, ARRAY_SIZE(dc0_sels), IMX_SC_R_DC_0, IMX_SC_PM_CLK_MISC0); 9791e91677SDong Aisheng imx_clk_scu2("dc0_disp1_clk", dc0_sels, ARRAY_SIZE(dc0_sels), IMX_SC_R_DC_0, IMX_SC_PM_CLK_MISC1); 9891e91677SDong Aisheng imx_clk_scu("dc0_pll0_clk", IMX_SC_R_DC_0_PLL_0, IMX_SC_PM_CLK_PLL); 9991e91677SDong Aisheng imx_clk_scu("dc0_pll1_clk", IMX_SC_R_DC_0_PLL_1, IMX_SC_PM_CLK_PLL); 10091e91677SDong Aisheng imx_clk_scu("dc0_bypass0_clk", IMX_SC_R_DC_0_VIDEO0, IMX_SC_PM_CLK_BYPASS); 10191e91677SDong Aisheng imx_clk_scu("dc0_bypass1_clk", IMX_SC_R_DC_0_VIDEO1, IMX_SC_PM_CLK_BYPASS); 102c2cccb6dSAisheng Dong 103c2cccb6dSAisheng Dong /* MIPI-LVDS SS */ 10491e91677SDong Aisheng imx_clk_scu("mipi0_lvds_pixel_clk", IMX_SC_R_LVDS_0, IMX_SC_PM_CLK_MISC2); 10591e91677SDong Aisheng imx_clk_scu("mipi0_lvds_bypass_clk", IMX_SC_R_LVDS_0, IMX_SC_PM_CLK_BYPASS); 10691e91677SDong Aisheng imx_clk_scu("mipi0_lvds_phy_clk", IMX_SC_R_LVDS_0, IMX_SC_PM_CLK_MISC3); 10791e91677SDong Aisheng imx_clk_scu("mipi0_i2c0_clk", IMX_SC_R_MIPI_0_I2C_0, IMX_SC_PM_CLK_MISC2); 10891e91677SDong Aisheng imx_clk_scu("mipi0_i2c1_clk", IMX_SC_R_MIPI_0_I2C_1, IMX_SC_PM_CLK_MISC2); 10991e91677SDong Aisheng imx_clk_scu("mipi0_pwm0_clk", IMX_SC_R_MIPI_0_PWM_0, IMX_SC_PM_CLK_PER); 11091e91677SDong Aisheng imx_clk_scu("mipi1_lvds_pixel_clk", IMX_SC_R_LVDS_1, IMX_SC_PM_CLK_MISC2); 11191e91677SDong Aisheng imx_clk_scu("mipi1_lvds_bypass_clk", IMX_SC_R_LVDS_1, IMX_SC_PM_CLK_BYPASS); 11291e91677SDong Aisheng imx_clk_scu("mipi1_lvds_phy_clk", IMX_SC_R_LVDS_1, IMX_SC_PM_CLK_MISC3); 11391e91677SDong Aisheng imx_clk_scu("mipi1_i2c0_clk", IMX_SC_R_MIPI_1_I2C_0, IMX_SC_PM_CLK_MISC2); 11491e91677SDong Aisheng imx_clk_scu("mipi1_i2c1_clk", IMX_SC_R_MIPI_1_I2C_1, IMX_SC_PM_CLK_MISC2); 11591e91677SDong Aisheng imx_clk_scu("mipi1_pwm0_clk", IMX_SC_R_MIPI_1_PWM_0, IMX_SC_PM_CLK_PER); 116c2cccb6dSAisheng Dong 117c2cccb6dSAisheng Dong /* MIPI CSI SS */ 11891e91677SDong Aisheng imx_clk_scu("mipi_csi0_core_clk", IMX_SC_R_CSI_0, IMX_SC_PM_CLK_PER); 11991e91677SDong Aisheng imx_clk_scu("mipi_csi0_esc_clk", IMX_SC_R_CSI_0, IMX_SC_PM_CLK_MISC); 12091e91677SDong Aisheng imx_clk_scu("mipi_csi0_i2c0_clk", IMX_SC_R_CSI_0_I2C_0, IMX_SC_PM_CLK_PER); 12191e91677SDong Aisheng imx_clk_scu("mipi_csi0_pwm0_clk", IMX_SC_R_CSI_0_PWM_0, IMX_SC_PM_CLK_PER); 122c2cccb6dSAisheng Dong 123c2cccb6dSAisheng Dong /* GPU SS */ 12491e91677SDong Aisheng imx_clk_scu("gpu_core0_clk", IMX_SC_R_GPU_0_PID0, IMX_SC_PM_CLK_PER); 12591e91677SDong Aisheng imx_clk_scu("gpu_shader0_clk", IMX_SC_R_GPU_0_PID0, IMX_SC_PM_CLK_MISC); 126c2cccb6dSAisheng Dong 12777d8f306SDong Aisheng ret = of_clk_add_hw_provider(ccm_node, imx_scu_of_clk_src_get, imx_scu_clks); 12877d8f306SDong Aisheng if (ret) 12977d8f306SDong Aisheng imx_clk_scu_unregister(); 13077d8f306SDong Aisheng 13177d8f306SDong Aisheng return ret; 132c2cccb6dSAisheng Dong } 133c2cccb6dSAisheng Dong 134c2cccb6dSAisheng Dong static const struct of_device_id imx8qxp_match[] = { 135cd67d327SAisheng Dong { .compatible = "fsl,scu-clk", }, 136*5964012cSDong Aisheng { .compatible = "fsl,imx8qxp-clk", &imx_clk_scu_rsrc_imx8qxp, }, 137c2cccb6dSAisheng Dong { /* sentinel */ } 138c2cccb6dSAisheng Dong }; 139c2cccb6dSAisheng Dong 140c2cccb6dSAisheng Dong static struct platform_driver imx8qxp_clk_driver = { 141c2cccb6dSAisheng Dong .driver = { 142c2cccb6dSAisheng Dong .name = "imx8qxp-clk", 143c2cccb6dSAisheng Dong .of_match_table = imx8qxp_match, 144c2cccb6dSAisheng Dong .suppress_bind_attrs = true, 145c2cccb6dSAisheng Dong }, 146c2cccb6dSAisheng Dong .probe = imx8qxp_clk_probe, 147c2cccb6dSAisheng Dong }; 148c2cccb6dSAisheng Dong builtin_platform_driver(imx8qxp_clk_driver); 149e0d0d4d8SAnson Huang 150e0d0d4d8SAnson Huang MODULE_AUTHOR("Aisheng Dong <aisheng.dong@nxp.com>"); 151e0d0d4d8SAnson Huang MODULE_DESCRIPTION("NXP i.MX8QXP clock driver"); 152e0d0d4d8SAnson Huang MODULE_LICENSE("GPL v2"); 153