xref: /openbmc/linux/drivers/clk/imx/clk-imx8-acm.c (revision d3a0946d7ac9ad844a196f0f2af696fde6b0728d)
1*d3a0946dSShengjiu Wang // SPDX-License-Identifier: GPL-2.0+
2*d3a0946dSShengjiu Wang //
3*d3a0946dSShengjiu Wang // Copyright 2023 NXP
4*d3a0946dSShengjiu Wang //
5*d3a0946dSShengjiu Wang 
6*d3a0946dSShengjiu Wang #include <dt-bindings/clock/imx8-clock.h>
7*d3a0946dSShengjiu Wang #include <linux/clk-provider.h>
8*d3a0946dSShengjiu Wang #include <linux/device.h>
9*d3a0946dSShengjiu Wang #include <linux/err.h>
10*d3a0946dSShengjiu Wang #include <linux/io.h>
11*d3a0946dSShengjiu Wang #include <linux/module.h>
12*d3a0946dSShengjiu Wang #include <linux/of.h>
13*d3a0946dSShengjiu Wang #include <linux/of_device.h>
14*d3a0946dSShengjiu Wang #include <linux/platform_device.h>
15*d3a0946dSShengjiu Wang #include <linux/pm_domain.h>
16*d3a0946dSShengjiu Wang #include <linux/pm_runtime.h>
17*d3a0946dSShengjiu Wang #include <linux/slab.h>
18*d3a0946dSShengjiu Wang 
19*d3a0946dSShengjiu Wang #include "clk.h"
20*d3a0946dSShengjiu Wang 
21*d3a0946dSShengjiu Wang /**
22*d3a0946dSShengjiu Wang  * struct clk_imx_acm_pm_domains - structure for multi power domain
23*d3a0946dSShengjiu Wang  * @pd_dev: power domain device
24*d3a0946dSShengjiu Wang  * @pd_dev_link: power domain device link
25*d3a0946dSShengjiu Wang  * @num_domains: power domain nummber
26*d3a0946dSShengjiu Wang  */
27*d3a0946dSShengjiu Wang struct clk_imx_acm_pm_domains {
28*d3a0946dSShengjiu Wang 	struct device **pd_dev;
29*d3a0946dSShengjiu Wang 	struct device_link **pd_dev_link;
30*d3a0946dSShengjiu Wang 	int    num_domains;
31*d3a0946dSShengjiu Wang };
32*d3a0946dSShengjiu Wang 
33*d3a0946dSShengjiu Wang /**
34*d3a0946dSShengjiu Wang  * struct clk_imx8_acm_sel - for clock mux
35*d3a0946dSShengjiu Wang  * @name: clock name
36*d3a0946dSShengjiu Wang  * @clkid: clock id
37*d3a0946dSShengjiu Wang  * @parents: clock parents
38*d3a0946dSShengjiu Wang  * @num_parents: clock parents number
39*d3a0946dSShengjiu Wang  * @reg: register offset
40*d3a0946dSShengjiu Wang  * @shift: bit shift in register
41*d3a0946dSShengjiu Wang  * @width: bits width
42*d3a0946dSShengjiu Wang  */
43*d3a0946dSShengjiu Wang struct clk_imx8_acm_sel {
44*d3a0946dSShengjiu Wang 	const char			*name;
45*d3a0946dSShengjiu Wang 	int				clkid;
46*d3a0946dSShengjiu Wang 	const struct clk_parent_data	*parents;	/* For mux */
47*d3a0946dSShengjiu Wang 	int				num_parents;
48*d3a0946dSShengjiu Wang 	u32				reg;
49*d3a0946dSShengjiu Wang 	u8				shift;
50*d3a0946dSShengjiu Wang 	u8				width;
51*d3a0946dSShengjiu Wang };
52*d3a0946dSShengjiu Wang 
53*d3a0946dSShengjiu Wang /**
54*d3a0946dSShengjiu Wang  * struct imx8_acm_soc_data - soc specific data
55*d3a0946dSShengjiu Wang  * @sels: pointer to struct clk_imx8_acm_sel
56*d3a0946dSShengjiu Wang  * @num_sels: numbers of items
57*d3a0946dSShengjiu Wang  */
58*d3a0946dSShengjiu Wang struct imx8_acm_soc_data {
59*d3a0946dSShengjiu Wang 	struct clk_imx8_acm_sel *sels;
60*d3a0946dSShengjiu Wang 	unsigned int num_sels;
61*d3a0946dSShengjiu Wang };
62*d3a0946dSShengjiu Wang 
63*d3a0946dSShengjiu Wang /**
64*d3a0946dSShengjiu Wang  * struct imx8_acm_priv - private structure
65*d3a0946dSShengjiu Wang  * @dev_pm: multi power domain
66*d3a0946dSShengjiu Wang  * @soc_data: pointer to soc data
67*d3a0946dSShengjiu Wang  * @reg: base address of registers
68*d3a0946dSShengjiu Wang  * @regs: save registers for suspend
69*d3a0946dSShengjiu Wang  */
70*d3a0946dSShengjiu Wang struct imx8_acm_priv {
71*d3a0946dSShengjiu Wang 	struct clk_imx_acm_pm_domains dev_pm;
72*d3a0946dSShengjiu Wang 	const struct imx8_acm_soc_data *soc_data;
73*d3a0946dSShengjiu Wang 	void __iomem *reg;
74*d3a0946dSShengjiu Wang 	u32 regs[IMX_ADMA_ACM_CLK_END];
75*d3a0946dSShengjiu Wang };
76*d3a0946dSShengjiu Wang 
77*d3a0946dSShengjiu Wang static const struct clk_parent_data imx8qm_aud_clk_sels[] = {
78*d3a0946dSShengjiu Wang 	{ .fw_name = "aud_rec_clk0_lpcg_clk" },
79*d3a0946dSShengjiu Wang 	{ .fw_name = "aud_rec_clk1_lpcg_clk" },
80*d3a0946dSShengjiu Wang 	{ .fw_name = "mlb_clk" },
81*d3a0946dSShengjiu Wang 	{ .fw_name = "hdmi_rx_mclk" },
82*d3a0946dSShengjiu Wang 	{ .fw_name = "ext_aud_mclk0" },
83*d3a0946dSShengjiu Wang 	{ .fw_name = "ext_aud_mclk1" },
84*d3a0946dSShengjiu Wang 	{ .fw_name = "esai0_rx_clk" },
85*d3a0946dSShengjiu Wang 	{ .fw_name = "esai0_rx_hf_clk" },
86*d3a0946dSShengjiu Wang 	{ .fw_name = "esai0_tx_clk" },
87*d3a0946dSShengjiu Wang 	{ .fw_name = "esai0_tx_hf_clk" },
88*d3a0946dSShengjiu Wang 	{ .fw_name = "esai1_rx_clk" },
89*d3a0946dSShengjiu Wang 	{ .fw_name = "esai1_rx_hf_clk" },
90*d3a0946dSShengjiu Wang 	{ .fw_name = "esai1_tx_clk" },
91*d3a0946dSShengjiu Wang 	{ .fw_name = "esai1_tx_hf_clk" },
92*d3a0946dSShengjiu Wang 	{ .fw_name = "spdif0_rx" },
93*d3a0946dSShengjiu Wang 	{ .fw_name = "spdif1_rx" },
94*d3a0946dSShengjiu Wang 	{ .fw_name = "sai0_rx_bclk" },
95*d3a0946dSShengjiu Wang 	{ .fw_name = "sai0_tx_bclk" },
96*d3a0946dSShengjiu Wang 	{ .fw_name = "sai1_rx_bclk" },
97*d3a0946dSShengjiu Wang 	{ .fw_name = "sai1_tx_bclk" },
98*d3a0946dSShengjiu Wang 	{ .fw_name = "sai2_rx_bclk" },
99*d3a0946dSShengjiu Wang 	{ .fw_name = "sai3_rx_bclk" },
100*d3a0946dSShengjiu Wang 	{ .fw_name = "sai4_rx_bclk" },
101*d3a0946dSShengjiu Wang };
102*d3a0946dSShengjiu Wang 
103*d3a0946dSShengjiu Wang static const struct clk_parent_data imx8qm_mclk_out_sels[] = {
104*d3a0946dSShengjiu Wang 	{ .fw_name = "aud_rec_clk0_lpcg_clk" },
105*d3a0946dSShengjiu Wang 	{ .fw_name = "aud_rec_clk1_lpcg_clk" },
106*d3a0946dSShengjiu Wang 	{ .fw_name = "mlb_clk" },
107*d3a0946dSShengjiu Wang 	{ .fw_name = "hdmi_rx_mclk" },
108*d3a0946dSShengjiu Wang 	{ .fw_name = "spdif0_rx" },
109*d3a0946dSShengjiu Wang 	{ .fw_name = "spdif1_rx" },
110*d3a0946dSShengjiu Wang 	{ .fw_name = "sai4_rx_bclk" },
111*d3a0946dSShengjiu Wang 	{ .fw_name = "sai6_rx_bclk" },
112*d3a0946dSShengjiu Wang };
113*d3a0946dSShengjiu Wang 
114*d3a0946dSShengjiu Wang static const struct clk_parent_data imx8qm_mclk_sels[] = {
115*d3a0946dSShengjiu Wang 	{ .fw_name = "aud_pll_div_clk0_lpcg_clk" },
116*d3a0946dSShengjiu Wang 	{ .fw_name = "aud_pll_div_clk1_lpcg_clk" },
117*d3a0946dSShengjiu Wang 	{ .fw_name = "acm_aud_clk0_sel" },
118*d3a0946dSShengjiu Wang 	{ .fw_name = "acm_aud_clk1_sel" },
119*d3a0946dSShengjiu Wang };
120*d3a0946dSShengjiu Wang 
121*d3a0946dSShengjiu Wang static const struct clk_parent_data imx8qm_asrc_mux_clk_sels[] = {
122*d3a0946dSShengjiu Wang 	{ .fw_name = "sai4_rx_bclk" },
123*d3a0946dSShengjiu Wang 	{ .fw_name = "sai5_tx_bclk" },
124*d3a0946dSShengjiu Wang 	{ .index = -1 },
125*d3a0946dSShengjiu Wang 	{ .fw_name = "mlb_clk" },
126*d3a0946dSShengjiu Wang 
127*d3a0946dSShengjiu Wang };
128*d3a0946dSShengjiu Wang 
129*d3a0946dSShengjiu Wang static struct clk_imx8_acm_sel imx8qm_sels[] = {
130*d3a0946dSShengjiu Wang 	{ "acm_aud_clk0_sel", IMX_ADMA_ACM_AUD_CLK0_SEL, imx8qm_aud_clk_sels, ARRAY_SIZE(imx8qm_aud_clk_sels), 0x000000, 0, 5 },
131*d3a0946dSShengjiu Wang 	{ "acm_aud_clk1_sel", IMX_ADMA_ACM_AUD_CLK1_SEL, imx8qm_aud_clk_sels, ARRAY_SIZE(imx8qm_aud_clk_sels), 0x010000, 0, 5 },
132*d3a0946dSShengjiu Wang 	{ "acm_mclkout0_sel", IMX_ADMA_ACM_MCLKOUT0_SEL, imx8qm_mclk_out_sels, ARRAY_SIZE(imx8qm_mclk_out_sels), 0x020000, 0, 3 },
133*d3a0946dSShengjiu Wang 	{ "acm_mclkout1_sel", IMX_ADMA_ACM_MCLKOUT1_SEL, imx8qm_mclk_out_sels, ARRAY_SIZE(imx8qm_mclk_out_sels), 0x030000, 0, 3 },
134*d3a0946dSShengjiu Wang 	{ "acm_asrc0_mclk_sel", IMX_ADMA_ACM_ASRC0_MUX_CLK_SEL, imx8qm_asrc_mux_clk_sels, ARRAY_SIZE(imx8qm_asrc_mux_clk_sels), 0x040000, 0, 2 },
135*d3a0946dSShengjiu Wang 	{ "acm_esai0_mclk_sel", IMX_ADMA_ACM_ESAI0_MCLK_SEL, imx8qm_mclk_sels, ARRAY_SIZE(imx8qm_mclk_sels), 0x060000, 0, 2 },
136*d3a0946dSShengjiu Wang 	{ "acm_esai1_mclk_sel", IMX_ADMA_ACM_ESAI1_MCLK_SEL, imx8qm_mclk_sels, ARRAY_SIZE(imx8qm_mclk_sels), 0x070000, 0, 2 },
137*d3a0946dSShengjiu Wang 	{ "acm_sai0_mclk_sel", IMX_ADMA_ACM_SAI0_MCLK_SEL, imx8qm_mclk_sels, ARRAY_SIZE(imx8qm_mclk_sels), 0x0E0000, 0, 2 },
138*d3a0946dSShengjiu Wang 	{ "acm_sai1_mclk_sel", IMX_ADMA_ACM_SAI1_MCLK_SEL, imx8qm_mclk_sels, ARRAY_SIZE(imx8qm_mclk_sels), 0x0F0000, 0, 2 },
139*d3a0946dSShengjiu Wang 	{ "acm_sai2_mclk_sel", IMX_ADMA_ACM_SAI2_MCLK_SEL, imx8qm_mclk_sels, ARRAY_SIZE(imx8qm_mclk_sels), 0x100000, 0, 2 },
140*d3a0946dSShengjiu Wang 	{ "acm_sai3_mclk_sel", IMX_ADMA_ACM_SAI3_MCLK_SEL, imx8qm_mclk_sels, ARRAY_SIZE(imx8qm_mclk_sels), 0x110000, 0, 2 },
141*d3a0946dSShengjiu Wang 	{ "acm_sai4_mclk_sel", IMX_ADMA_ACM_SAI4_MCLK_SEL, imx8qm_mclk_sels, ARRAY_SIZE(imx8qm_mclk_sels), 0x120000, 0, 2 },
142*d3a0946dSShengjiu Wang 	{ "acm_sai5_mclk_sel", IMX_ADMA_ACM_SAI5_MCLK_SEL, imx8qm_mclk_sels, ARRAY_SIZE(imx8qm_mclk_sels), 0x130000, 0, 2 },
143*d3a0946dSShengjiu Wang 	{ "acm_sai6_mclk_sel", IMX_ADMA_ACM_SAI6_MCLK_SEL, imx8qm_mclk_sels, ARRAY_SIZE(imx8qm_mclk_sels), 0x140000, 0, 2 },
144*d3a0946dSShengjiu Wang 	{ "acm_sai7_mclk_sel", IMX_ADMA_ACM_SAI7_MCLK_SEL, imx8qm_mclk_sels, ARRAY_SIZE(imx8qm_mclk_sels), 0x150000, 0, 2 },
145*d3a0946dSShengjiu Wang 	{ "acm_spdif0_mclk_sel", IMX_ADMA_ACM_SPDIF0_TX_CLK_SEL, imx8qm_mclk_sels, ARRAY_SIZE(imx8qm_mclk_sels), 0x1A0000, 0, 2 },
146*d3a0946dSShengjiu Wang 	{ "acm_spdif1_mclk_sel", IMX_ADMA_ACM_SPDIF1_TX_CLK_SEL, imx8qm_mclk_sels, ARRAY_SIZE(imx8qm_mclk_sels), 0x1B0000, 0, 2 },
147*d3a0946dSShengjiu Wang 	{ "acm_mqs_mclk_sel", IMX_ADMA_ACM_MQS_TX_CLK_SEL, imx8qm_mclk_sels, ARRAY_SIZE(imx8qm_mclk_sels), 0x1C0000, 0, 2 },
148*d3a0946dSShengjiu Wang };
149*d3a0946dSShengjiu Wang 
150*d3a0946dSShengjiu Wang static const struct clk_parent_data imx8qxp_aud_clk_sels[] = {
151*d3a0946dSShengjiu Wang 	{ .fw_name = "aud_rec_clk0_lpcg_clk" },
152*d3a0946dSShengjiu Wang 	{ .fw_name = "aud_rec_clk1_lpcg_clk" },
153*d3a0946dSShengjiu Wang 	{ .fw_name = "ext_aud_mclk0" },
154*d3a0946dSShengjiu Wang 	{ .fw_name = "ext_aud_mclk1" },
155*d3a0946dSShengjiu Wang 	{ .fw_name = "esai0_rx_clk" },
156*d3a0946dSShengjiu Wang 	{ .fw_name = "esai0_rx_hf_clk" },
157*d3a0946dSShengjiu Wang 	{ .fw_name = "esai0_tx_clk" },
158*d3a0946dSShengjiu Wang 	{ .fw_name = "esai0_tx_hf_clk" },
159*d3a0946dSShengjiu Wang 	{ .fw_name = "spdif0_rx" },
160*d3a0946dSShengjiu Wang 	{ .fw_name = "sai0_rx_bclk" },
161*d3a0946dSShengjiu Wang 	{ .fw_name = "sai0_tx_bclk" },
162*d3a0946dSShengjiu Wang 	{ .fw_name = "sai1_rx_bclk" },
163*d3a0946dSShengjiu Wang 	{ .fw_name = "sai1_tx_bclk" },
164*d3a0946dSShengjiu Wang 	{ .fw_name = "sai2_rx_bclk" },
165*d3a0946dSShengjiu Wang 	{ .fw_name = "sai3_rx_bclk" },
166*d3a0946dSShengjiu Wang };
167*d3a0946dSShengjiu Wang 
168*d3a0946dSShengjiu Wang static const struct clk_parent_data imx8qxp_mclk_out_sels[] = {
169*d3a0946dSShengjiu Wang 	{ .fw_name = "aud_rec_clk0_lpcg_clk" },
170*d3a0946dSShengjiu Wang 	{ .fw_name = "aud_rec_clk1_lpcg_clk" },
171*d3a0946dSShengjiu Wang 	{ .index = -1 },
172*d3a0946dSShengjiu Wang 	{ .index = -1 },
173*d3a0946dSShengjiu Wang 	{ .fw_name = "spdif0_rx" },
174*d3a0946dSShengjiu Wang 	{ .index = -1 },
175*d3a0946dSShengjiu Wang 	{ .index = -1 },
176*d3a0946dSShengjiu Wang 	{ .fw_name = "sai4_rx_bclk" },
177*d3a0946dSShengjiu Wang };
178*d3a0946dSShengjiu Wang 
179*d3a0946dSShengjiu Wang static const struct clk_parent_data imx8qxp_mclk_sels[] = {
180*d3a0946dSShengjiu Wang 	{ .fw_name = "aud_pll_div_clk0_lpcg_clk" },
181*d3a0946dSShengjiu Wang 	{ .fw_name = "aud_pll_div_clk1_lpcg_clk" },
182*d3a0946dSShengjiu Wang 	{ .fw_name = "acm_aud_clk0_sel" },
183*d3a0946dSShengjiu Wang 	{ .fw_name = "acm_aud_clk1_sel" },
184*d3a0946dSShengjiu Wang };
185*d3a0946dSShengjiu Wang 
186*d3a0946dSShengjiu Wang static struct clk_imx8_acm_sel imx8qxp_sels[] = {
187*d3a0946dSShengjiu Wang 	{ "acm_aud_clk0_sel", IMX_ADMA_ACM_AUD_CLK0_SEL, imx8qxp_aud_clk_sels, ARRAY_SIZE(imx8qxp_aud_clk_sels), 0x000000, 0, 5 },
188*d3a0946dSShengjiu Wang 	{ "acm_aud_clk1_sel", IMX_ADMA_ACM_AUD_CLK1_SEL, imx8qxp_aud_clk_sels, ARRAY_SIZE(imx8qxp_aud_clk_sels), 0x010000, 0, 5 },
189*d3a0946dSShengjiu Wang 	{ "acm_mclkout0_sel", IMX_ADMA_ACM_MCLKOUT0_SEL, imx8qxp_mclk_out_sels, ARRAY_SIZE(imx8qxp_mclk_out_sels), 0x020000, 0, 3 },
190*d3a0946dSShengjiu Wang 	{ "acm_mclkout1_sel", IMX_ADMA_ACM_MCLKOUT1_SEL, imx8qxp_mclk_out_sels, ARRAY_SIZE(imx8qxp_mclk_out_sels), 0x030000, 0, 3 },
191*d3a0946dSShengjiu Wang 	{ "acm_esai0_mclk_sel", IMX_ADMA_ACM_ESAI0_MCLK_SEL, imx8qxp_mclk_sels, ARRAY_SIZE(imx8qxp_mclk_sels), 0x060000, 0, 2 },
192*d3a0946dSShengjiu Wang 	{ "acm_sai0_mclk_sel", IMX_ADMA_ACM_SAI0_MCLK_SEL, imx8qxp_mclk_sels, ARRAY_SIZE(imx8qxp_mclk_sels), 0x0E0000, 0, 2 },
193*d3a0946dSShengjiu Wang 	{ "acm_sai1_mclk_sel", IMX_ADMA_ACM_SAI1_MCLK_SEL, imx8qxp_mclk_sels, ARRAY_SIZE(imx8qxp_mclk_sels), 0x0F0000, 0, 2 },
194*d3a0946dSShengjiu Wang 	{ "acm_sai2_mclk_sel", IMX_ADMA_ACM_SAI2_MCLK_SEL, imx8qxp_mclk_sels, ARRAY_SIZE(imx8qxp_mclk_sels), 0x100000, 0, 2 },
195*d3a0946dSShengjiu Wang 	{ "acm_sai3_mclk_sel", IMX_ADMA_ACM_SAI3_MCLK_SEL, imx8qxp_mclk_sels, ARRAY_SIZE(imx8qxp_mclk_sels), 0x110000, 0, 2 },
196*d3a0946dSShengjiu Wang 	{ "acm_sai4_mclk_sel", IMX_ADMA_ACM_SAI4_MCLK_SEL, imx8qxp_mclk_sels, ARRAY_SIZE(imx8qxp_mclk_sels), 0x140000, 0, 2 },
197*d3a0946dSShengjiu Wang 	{ "acm_sai5_mclk_sel", IMX_ADMA_ACM_SAI5_MCLK_SEL, imx8qxp_mclk_sels, ARRAY_SIZE(imx8qxp_mclk_sels), 0x150000, 0, 2 },
198*d3a0946dSShengjiu Wang 	{ "acm_spdif0_mclk_sel", IMX_ADMA_ACM_SPDIF0_TX_CLK_SEL, imx8qxp_mclk_sels, ARRAY_SIZE(imx8qxp_mclk_sels), 0x1A0000, 0, 2 },
199*d3a0946dSShengjiu Wang 	{ "acm_mqs_mclk_sel", IMX_ADMA_ACM_MQS_TX_CLK_SEL, imx8qxp_mclk_sels, ARRAY_SIZE(imx8qxp_mclk_sels), 0x1C0000, 0, 2 },
200*d3a0946dSShengjiu Wang };
201*d3a0946dSShengjiu Wang 
202*d3a0946dSShengjiu Wang static const struct clk_parent_data imx8dxl_aud_clk_sels[] = {
203*d3a0946dSShengjiu Wang 	{ .fw_name = "aud_rec_clk0_lpcg_clk" },
204*d3a0946dSShengjiu Wang 	{ .fw_name = "aud_rec_clk1_lpcg_clk" },
205*d3a0946dSShengjiu Wang 	{ .fw_name = "ext_aud_mclk0" },
206*d3a0946dSShengjiu Wang 	{ .fw_name = "ext_aud_mclk1" },
207*d3a0946dSShengjiu Wang 	{ .index = -1 },
208*d3a0946dSShengjiu Wang 	{ .index = -1 },
209*d3a0946dSShengjiu Wang 	{ .index = -1 },
210*d3a0946dSShengjiu Wang 	{ .index = -1 },
211*d3a0946dSShengjiu Wang 	{ .fw_name = "spdif0_rx" },
212*d3a0946dSShengjiu Wang 	{ .fw_name = "sai0_rx_bclk" },
213*d3a0946dSShengjiu Wang 	{ .fw_name = "sai0_tx_bclk" },
214*d3a0946dSShengjiu Wang 	{ .fw_name = "sai1_rx_bclk" },
215*d3a0946dSShengjiu Wang 	{ .fw_name = "sai1_tx_bclk" },
216*d3a0946dSShengjiu Wang 	{ .fw_name = "sai2_rx_bclk" },
217*d3a0946dSShengjiu Wang 	{ .fw_name = "sai3_rx_bclk" },
218*d3a0946dSShengjiu Wang };
219*d3a0946dSShengjiu Wang 
220*d3a0946dSShengjiu Wang static const struct clk_parent_data imx8dxl_mclk_out_sels[] = {
221*d3a0946dSShengjiu Wang 	{ .fw_name = "aud_rec_clk0_lpcg_clk" },
222*d3a0946dSShengjiu Wang 	{ .fw_name = "aud_rec_clk1_lpcg_clk" },
223*d3a0946dSShengjiu Wang 	{ .index = -1 },
224*d3a0946dSShengjiu Wang 	{ .index = -1 },
225*d3a0946dSShengjiu Wang 	{ .fw_name = "spdif0_rx" },
226*d3a0946dSShengjiu Wang 	{ .index = -1 },
227*d3a0946dSShengjiu Wang 	{ .index = -1 },
228*d3a0946dSShengjiu Wang 	{ .index = -1 },
229*d3a0946dSShengjiu Wang };
230*d3a0946dSShengjiu Wang 
231*d3a0946dSShengjiu Wang static const struct clk_parent_data imx8dxl_mclk_sels[] = {
232*d3a0946dSShengjiu Wang 	{ .fw_name = "aud_pll_div_clk0_lpcg_clk" },
233*d3a0946dSShengjiu Wang 	{ .fw_name = "aud_pll_div_clk1_lpcg_clk" },
234*d3a0946dSShengjiu Wang 	{ .fw_name = "acm_aud_clk0_sel" },
235*d3a0946dSShengjiu Wang 	{ .fw_name = "acm_aud_clk1_sel" },
236*d3a0946dSShengjiu Wang };
237*d3a0946dSShengjiu Wang 
238*d3a0946dSShengjiu Wang static struct clk_imx8_acm_sel imx8dxl_sels[] = {
239*d3a0946dSShengjiu Wang 	{ "acm_aud_clk0_sel", IMX_ADMA_ACM_AUD_CLK0_SEL, imx8dxl_aud_clk_sels, ARRAY_SIZE(imx8dxl_aud_clk_sels), 0x000000, 0, 5 },
240*d3a0946dSShengjiu Wang 	{ "acm_aud_clk1_sel", IMX_ADMA_ACM_AUD_CLK1_SEL, imx8dxl_aud_clk_sels, ARRAY_SIZE(imx8dxl_aud_clk_sels), 0x010000, 0, 5 },
241*d3a0946dSShengjiu Wang 	{ "acm_mclkout0_sel", IMX_ADMA_ACM_MCLKOUT0_SEL, imx8dxl_mclk_out_sels, ARRAY_SIZE(imx8dxl_mclk_out_sels), 0x020000, 0, 3 },
242*d3a0946dSShengjiu Wang 	{ "acm_mclkout1_sel", IMX_ADMA_ACM_MCLKOUT1_SEL, imx8dxl_mclk_out_sels, ARRAY_SIZE(imx8dxl_mclk_out_sels), 0x030000, 0, 3 },
243*d3a0946dSShengjiu Wang 	{ "acm_sai0_mclk_sel", IMX_ADMA_ACM_SAI0_MCLK_SEL, imx8dxl_mclk_sels, ARRAY_SIZE(imx8dxl_mclk_sels), 0x0E0000, 0, 2 },
244*d3a0946dSShengjiu Wang 	{ "acm_sai1_mclk_sel", IMX_ADMA_ACM_SAI1_MCLK_SEL, imx8dxl_mclk_sels, ARRAY_SIZE(imx8dxl_mclk_sels), 0x0F0000, 0, 2 },
245*d3a0946dSShengjiu Wang 	{ "acm_sai2_mclk_sel", IMX_ADMA_ACM_SAI2_MCLK_SEL, imx8dxl_mclk_sels, ARRAY_SIZE(imx8dxl_mclk_sels), 0x100000, 0, 2 },
246*d3a0946dSShengjiu Wang 	{ "acm_sai3_mclk_sel", IMX_ADMA_ACM_SAI3_MCLK_SEL, imx8dxl_mclk_sels, ARRAY_SIZE(imx8dxl_mclk_sels), 0x110000, 0, 2 },
247*d3a0946dSShengjiu Wang 	{ "acm_spdif0_mclk_sel", IMX_ADMA_ACM_SPDIF0_TX_CLK_SEL, imx8dxl_mclk_sels, ARRAY_SIZE(imx8dxl_mclk_sels), 0x1A0000, 0, 2 },
248*d3a0946dSShengjiu Wang 	{ "acm_mqs_mclk_sel", IMX_ADMA_ACM_MQS_TX_CLK_SEL, imx8dxl_mclk_sels, ARRAY_SIZE(imx8dxl_mclk_sels), 0x1C0000, 0, 2 },
249*d3a0946dSShengjiu Wang };
250*d3a0946dSShengjiu Wang 
251*d3a0946dSShengjiu Wang /**
252*d3a0946dSShengjiu Wang  * clk_imx_acm_attach_pm_domains: attach multi power domains
253*d3a0946dSShengjiu Wang  * @dev: device pointer
254*d3a0946dSShengjiu Wang  * @dev_pm: power domains for device
255*d3a0946dSShengjiu Wang  */
256*d3a0946dSShengjiu Wang static int clk_imx_acm_attach_pm_domains(struct device *dev,
257*d3a0946dSShengjiu Wang 					 struct clk_imx_acm_pm_domains *dev_pm)
258*d3a0946dSShengjiu Wang {
259*d3a0946dSShengjiu Wang 	int ret;
260*d3a0946dSShengjiu Wang 	int i;
261*d3a0946dSShengjiu Wang 
262*d3a0946dSShengjiu Wang 	dev_pm->num_domains = of_count_phandle_with_args(dev->of_node, "power-domains",
263*d3a0946dSShengjiu Wang 							 "#power-domain-cells");
264*d3a0946dSShengjiu Wang 	if (dev_pm->num_domains <= 1)
265*d3a0946dSShengjiu Wang 		return 0;
266*d3a0946dSShengjiu Wang 
267*d3a0946dSShengjiu Wang 	dev_pm->pd_dev = devm_kmalloc_array(dev, dev_pm->num_domains,
268*d3a0946dSShengjiu Wang 					    sizeof(*dev_pm->pd_dev),
269*d3a0946dSShengjiu Wang 					    GFP_KERNEL);
270*d3a0946dSShengjiu Wang 	if (!dev_pm->pd_dev)
271*d3a0946dSShengjiu Wang 		return -ENOMEM;
272*d3a0946dSShengjiu Wang 
273*d3a0946dSShengjiu Wang 	dev_pm->pd_dev_link = devm_kmalloc_array(dev,
274*d3a0946dSShengjiu Wang 						 dev_pm->num_domains,
275*d3a0946dSShengjiu Wang 						 sizeof(*dev_pm->pd_dev_link),
276*d3a0946dSShengjiu Wang 						 GFP_KERNEL);
277*d3a0946dSShengjiu Wang 	if (!dev_pm->pd_dev_link)
278*d3a0946dSShengjiu Wang 		return -ENOMEM;
279*d3a0946dSShengjiu Wang 
280*d3a0946dSShengjiu Wang 	for (i = 0; i < dev_pm->num_domains; i++) {
281*d3a0946dSShengjiu Wang 		dev_pm->pd_dev[i] = dev_pm_domain_attach_by_id(dev, i);
282*d3a0946dSShengjiu Wang 		if (IS_ERR(dev_pm->pd_dev[i]))
283*d3a0946dSShengjiu Wang 			return PTR_ERR(dev_pm->pd_dev[i]);
284*d3a0946dSShengjiu Wang 
285*d3a0946dSShengjiu Wang 		dev_pm->pd_dev_link[i] = device_link_add(dev,
286*d3a0946dSShengjiu Wang 							 dev_pm->pd_dev[i],
287*d3a0946dSShengjiu Wang 							 DL_FLAG_STATELESS |
288*d3a0946dSShengjiu Wang 							 DL_FLAG_PM_RUNTIME |
289*d3a0946dSShengjiu Wang 							 DL_FLAG_RPM_ACTIVE);
290*d3a0946dSShengjiu Wang 		if (IS_ERR(dev_pm->pd_dev_link[i])) {
291*d3a0946dSShengjiu Wang 			dev_pm_domain_detach(dev_pm->pd_dev[i], false);
292*d3a0946dSShengjiu Wang 			ret = PTR_ERR(dev_pm->pd_dev_link[i]);
293*d3a0946dSShengjiu Wang 			goto detach_pm;
294*d3a0946dSShengjiu Wang 		}
295*d3a0946dSShengjiu Wang 	}
296*d3a0946dSShengjiu Wang 	return 0;
297*d3a0946dSShengjiu Wang 
298*d3a0946dSShengjiu Wang detach_pm:
299*d3a0946dSShengjiu Wang 	while (--i >= 0) {
300*d3a0946dSShengjiu Wang 		device_link_del(dev_pm->pd_dev_link[i]);
301*d3a0946dSShengjiu Wang 		dev_pm_domain_detach(dev_pm->pd_dev[i], false);
302*d3a0946dSShengjiu Wang 	}
303*d3a0946dSShengjiu Wang 	return ret;
304*d3a0946dSShengjiu Wang }
305*d3a0946dSShengjiu Wang 
306*d3a0946dSShengjiu Wang /**
307*d3a0946dSShengjiu Wang  * clk_imx_acm_detach_pm_domains: detach multi power domains
308*d3a0946dSShengjiu Wang  * @dev: deivice pointer
309*d3a0946dSShengjiu Wang  * @dev_pm: multi power domain for device
310*d3a0946dSShengjiu Wang  */
311*d3a0946dSShengjiu Wang static int clk_imx_acm_detach_pm_domains(struct device *dev,
312*d3a0946dSShengjiu Wang 					 struct clk_imx_acm_pm_domains *dev_pm)
313*d3a0946dSShengjiu Wang {
314*d3a0946dSShengjiu Wang 	int i;
315*d3a0946dSShengjiu Wang 
316*d3a0946dSShengjiu Wang 	if (dev_pm->num_domains <= 1)
317*d3a0946dSShengjiu Wang 		return 0;
318*d3a0946dSShengjiu Wang 
319*d3a0946dSShengjiu Wang 	for (i = 0; i < dev_pm->num_domains; i++) {
320*d3a0946dSShengjiu Wang 		device_link_del(dev_pm->pd_dev_link[i]);
321*d3a0946dSShengjiu Wang 		dev_pm_domain_detach(dev_pm->pd_dev[i], false);
322*d3a0946dSShengjiu Wang 	}
323*d3a0946dSShengjiu Wang 
324*d3a0946dSShengjiu Wang 	return 0;
325*d3a0946dSShengjiu Wang }
326*d3a0946dSShengjiu Wang 
327*d3a0946dSShengjiu Wang static int imx8_acm_clk_probe(struct platform_device *pdev)
328*d3a0946dSShengjiu Wang {
329*d3a0946dSShengjiu Wang 	struct clk_hw_onecell_data *clk_hw_data;
330*d3a0946dSShengjiu Wang 	struct device *dev = &pdev->dev;
331*d3a0946dSShengjiu Wang 	struct clk_imx8_acm_sel *sels;
332*d3a0946dSShengjiu Wang 	struct imx8_acm_priv *priv;
333*d3a0946dSShengjiu Wang 	struct clk_hw **hws;
334*d3a0946dSShengjiu Wang 	void __iomem *base;
335*d3a0946dSShengjiu Wang 	int ret;
336*d3a0946dSShengjiu Wang 	int i;
337*d3a0946dSShengjiu Wang 
338*d3a0946dSShengjiu Wang 	base = devm_of_iomap(dev, dev->of_node, 0, NULL);
339*d3a0946dSShengjiu Wang 	if (WARN_ON(IS_ERR(base)))
340*d3a0946dSShengjiu Wang 		return PTR_ERR(base);
341*d3a0946dSShengjiu Wang 
342*d3a0946dSShengjiu Wang 	priv = devm_kzalloc(&pdev->dev, sizeof(*priv), GFP_KERNEL);
343*d3a0946dSShengjiu Wang 	if (!priv)
344*d3a0946dSShengjiu Wang 		return -ENOMEM;
345*d3a0946dSShengjiu Wang 
346*d3a0946dSShengjiu Wang 	priv->reg = base;
347*d3a0946dSShengjiu Wang 	priv->soc_data = of_device_get_match_data(dev);
348*d3a0946dSShengjiu Wang 	platform_set_drvdata(pdev, priv);
349*d3a0946dSShengjiu Wang 
350*d3a0946dSShengjiu Wang 	clk_hw_data = devm_kzalloc(&pdev->dev, struct_size(clk_hw_data, hws, IMX_ADMA_ACM_CLK_END),
351*d3a0946dSShengjiu Wang 				   GFP_KERNEL);
352*d3a0946dSShengjiu Wang 	if (!clk_hw_data)
353*d3a0946dSShengjiu Wang 		return -ENOMEM;
354*d3a0946dSShengjiu Wang 
355*d3a0946dSShengjiu Wang 	clk_hw_data->num = IMX_ADMA_ACM_CLK_END;
356*d3a0946dSShengjiu Wang 	hws = clk_hw_data->hws;
357*d3a0946dSShengjiu Wang 
358*d3a0946dSShengjiu Wang 	ret = clk_imx_acm_attach_pm_domains(&pdev->dev, &priv->dev_pm);
359*d3a0946dSShengjiu Wang 	if (ret)
360*d3a0946dSShengjiu Wang 		return ret;
361*d3a0946dSShengjiu Wang 
362*d3a0946dSShengjiu Wang 	pm_runtime_enable(&pdev->dev);
363*d3a0946dSShengjiu Wang 	pm_runtime_get_sync(&pdev->dev);
364*d3a0946dSShengjiu Wang 
365*d3a0946dSShengjiu Wang 	sels = priv->soc_data->sels;
366*d3a0946dSShengjiu Wang 	for (i = 0; i < priv->soc_data->num_sels; i++) {
367*d3a0946dSShengjiu Wang 		hws[sels[i].clkid] = devm_clk_hw_register_mux_parent_data_table(dev,
368*d3a0946dSShengjiu Wang 										sels[i].name, sels[i].parents,
369*d3a0946dSShengjiu Wang 										sels[i].num_parents, 0,
370*d3a0946dSShengjiu Wang 										base + sels[i].reg,
371*d3a0946dSShengjiu Wang 										sels[i].shift, sels[i].width,
372*d3a0946dSShengjiu Wang 										0, NULL, NULL);
373*d3a0946dSShengjiu Wang 		if (IS_ERR(hws[sels[i].clkid])) {
374*d3a0946dSShengjiu Wang 			pm_runtime_disable(&pdev->dev);
375*d3a0946dSShengjiu Wang 			goto err_clk_register;
376*d3a0946dSShengjiu Wang 		}
377*d3a0946dSShengjiu Wang 	}
378*d3a0946dSShengjiu Wang 
379*d3a0946dSShengjiu Wang 	imx_check_clk_hws(hws, IMX_ADMA_ACM_CLK_END);
380*d3a0946dSShengjiu Wang 
381*d3a0946dSShengjiu Wang 	ret = devm_of_clk_add_hw_provider(dev, of_clk_hw_onecell_get, clk_hw_data);
382*d3a0946dSShengjiu Wang 	if (ret < 0) {
383*d3a0946dSShengjiu Wang 		dev_err(dev, "failed to register hws for ACM\n");
384*d3a0946dSShengjiu Wang 		pm_runtime_disable(&pdev->dev);
385*d3a0946dSShengjiu Wang 	}
386*d3a0946dSShengjiu Wang 
387*d3a0946dSShengjiu Wang err_clk_register:
388*d3a0946dSShengjiu Wang 
389*d3a0946dSShengjiu Wang 	pm_runtime_put_sync(&pdev->dev);
390*d3a0946dSShengjiu Wang 
391*d3a0946dSShengjiu Wang 	return ret;
392*d3a0946dSShengjiu Wang }
393*d3a0946dSShengjiu Wang 
394*d3a0946dSShengjiu Wang static int imx8_acm_clk_remove(struct platform_device *pdev)
395*d3a0946dSShengjiu Wang {
396*d3a0946dSShengjiu Wang 	struct imx8_acm_priv *priv = dev_get_drvdata(&pdev->dev);
397*d3a0946dSShengjiu Wang 
398*d3a0946dSShengjiu Wang 	pm_runtime_disable(&pdev->dev);
399*d3a0946dSShengjiu Wang 
400*d3a0946dSShengjiu Wang 	clk_imx_acm_detach_pm_domains(&pdev->dev, &priv->dev_pm);
401*d3a0946dSShengjiu Wang 
402*d3a0946dSShengjiu Wang 	return 0;
403*d3a0946dSShengjiu Wang }
404*d3a0946dSShengjiu Wang 
405*d3a0946dSShengjiu Wang static const struct imx8_acm_soc_data imx8qm_acm_data = {
406*d3a0946dSShengjiu Wang 	.sels = imx8qm_sels,
407*d3a0946dSShengjiu Wang 	.num_sels = ARRAY_SIZE(imx8qm_sels),
408*d3a0946dSShengjiu Wang };
409*d3a0946dSShengjiu Wang 
410*d3a0946dSShengjiu Wang static const struct imx8_acm_soc_data imx8qxp_acm_data = {
411*d3a0946dSShengjiu Wang 	.sels = imx8qxp_sels,
412*d3a0946dSShengjiu Wang 	.num_sels = ARRAY_SIZE(imx8qxp_sels),
413*d3a0946dSShengjiu Wang };
414*d3a0946dSShengjiu Wang 
415*d3a0946dSShengjiu Wang static const struct imx8_acm_soc_data imx8dxl_acm_data = {
416*d3a0946dSShengjiu Wang 	.sels = imx8dxl_sels,
417*d3a0946dSShengjiu Wang 	.num_sels = ARRAY_SIZE(imx8dxl_sels),
418*d3a0946dSShengjiu Wang };
419*d3a0946dSShengjiu Wang 
420*d3a0946dSShengjiu Wang static const struct of_device_id imx8_acm_match[] = {
421*d3a0946dSShengjiu Wang 	{ .compatible = "fsl,imx8qm-acm", .data = &imx8qm_acm_data },
422*d3a0946dSShengjiu Wang 	{ .compatible = "fsl,imx8qxp-acm", .data = &imx8qxp_acm_data },
423*d3a0946dSShengjiu Wang 	{ .compatible = "fsl,imx8dxl-acm", .data = &imx8dxl_acm_data },
424*d3a0946dSShengjiu Wang 	{ /* sentinel */ }
425*d3a0946dSShengjiu Wang };
426*d3a0946dSShengjiu Wang MODULE_DEVICE_TABLE(of, imx8_acm_match);
427*d3a0946dSShengjiu Wang 
428*d3a0946dSShengjiu Wang static int __maybe_unused imx8_acm_runtime_suspend(struct device *dev)
429*d3a0946dSShengjiu Wang {
430*d3a0946dSShengjiu Wang 	struct imx8_acm_priv *priv = dev_get_drvdata(dev);
431*d3a0946dSShengjiu Wang 	struct clk_imx8_acm_sel *sels;
432*d3a0946dSShengjiu Wang 	int i;
433*d3a0946dSShengjiu Wang 
434*d3a0946dSShengjiu Wang 	sels = priv->soc_data->sels;
435*d3a0946dSShengjiu Wang 
436*d3a0946dSShengjiu Wang 	for (i = 0; i < priv->soc_data->num_sels; i++)
437*d3a0946dSShengjiu Wang 		priv->regs[i] = readl_relaxed(priv->reg + sels[i].reg);
438*d3a0946dSShengjiu Wang 
439*d3a0946dSShengjiu Wang 	return 0;
440*d3a0946dSShengjiu Wang }
441*d3a0946dSShengjiu Wang 
442*d3a0946dSShengjiu Wang static int __maybe_unused imx8_acm_runtime_resume(struct device *dev)
443*d3a0946dSShengjiu Wang {
444*d3a0946dSShengjiu Wang 	struct imx8_acm_priv *priv = dev_get_drvdata(dev);
445*d3a0946dSShengjiu Wang 	struct clk_imx8_acm_sel *sels;
446*d3a0946dSShengjiu Wang 	int i;
447*d3a0946dSShengjiu Wang 
448*d3a0946dSShengjiu Wang 	sels = priv->soc_data->sels;
449*d3a0946dSShengjiu Wang 
450*d3a0946dSShengjiu Wang 	for (i = 0; i < priv->soc_data->num_sels; i++)
451*d3a0946dSShengjiu Wang 		writel_relaxed(priv->regs[i], priv->reg + sels[i].reg);
452*d3a0946dSShengjiu Wang 
453*d3a0946dSShengjiu Wang 	return 0;
454*d3a0946dSShengjiu Wang }
455*d3a0946dSShengjiu Wang 
456*d3a0946dSShengjiu Wang static const struct dev_pm_ops imx8_acm_pm_ops = {
457*d3a0946dSShengjiu Wang 	SET_RUNTIME_PM_OPS(imx8_acm_runtime_suspend,
458*d3a0946dSShengjiu Wang 			   imx8_acm_runtime_resume, NULL)
459*d3a0946dSShengjiu Wang 	SET_NOIRQ_SYSTEM_SLEEP_PM_OPS(pm_runtime_force_suspend,
460*d3a0946dSShengjiu Wang 				      pm_runtime_force_resume)
461*d3a0946dSShengjiu Wang };
462*d3a0946dSShengjiu Wang 
463*d3a0946dSShengjiu Wang static struct platform_driver imx8_acm_clk_driver = {
464*d3a0946dSShengjiu Wang 	.driver = {
465*d3a0946dSShengjiu Wang 		.name = "imx8-acm",
466*d3a0946dSShengjiu Wang 		.of_match_table = imx8_acm_match,
467*d3a0946dSShengjiu Wang 		.pm = &imx8_acm_pm_ops,
468*d3a0946dSShengjiu Wang 	},
469*d3a0946dSShengjiu Wang 	.probe = imx8_acm_clk_probe,
470*d3a0946dSShengjiu Wang 	.remove = imx8_acm_clk_remove,
471*d3a0946dSShengjiu Wang };
472*d3a0946dSShengjiu Wang module_platform_driver(imx8_acm_clk_driver);
473*d3a0946dSShengjiu Wang 
474*d3a0946dSShengjiu Wang MODULE_AUTHOR("Shengjiu Wang <shengjiu.wang@nxp.com>");
475*d3a0946dSShengjiu Wang MODULE_DESCRIPTION("Freescale i.MX8 Audio Clock Mux driver");
476*d3a0946dSShengjiu Wang MODULE_LICENSE("GPL");
477