1fcaf2036SThomas Gleixner // SPDX-License-Identifier: GPL-2.0-or-later
2787b4271SFrank Li /*
3787b4271SFrank Li * Copyright (C) 2015 Freescale Semiconductor, Inc.
4787b4271SFrank Li */
5787b4271SFrank Li
6787b4271SFrank Li #include <dt-bindings/clock/imx6ul-clock.h>
7787b4271SFrank Li #include <linux/clk.h>
8787b4271SFrank Li #include <linux/clkdev.h>
91df37992SStephen Rothwell #include <linux/clk-provider.h>
10787b4271SFrank Li #include <linux/err.h>
11787b4271SFrank Li #include <linux/init.h>
12787b4271SFrank Li #include <linux/io.h>
134e197ee8SOleksij Rempel #include <linux/mfd/syscon/imx6q-iomuxc-gpr.h>
14787b4271SFrank Li #include <linux/of.h>
15787b4271SFrank Li #include <linux/of_address.h>
16787b4271SFrank Li #include <linux/of_irq.h>
17787b4271SFrank Li #include <linux/types.h>
18787b4271SFrank Li
19787b4271SFrank Li #include "clk.h"
20787b4271SFrank Li
21787b4271SFrank Li static const char *pll_bypass_src_sels[] = { "osc", "dummy", };
22787b4271SFrank Li static const char *pll1_bypass_sels[] = { "pll1", "pll1_bypass_src", };
23787b4271SFrank Li static const char *pll2_bypass_sels[] = { "pll2", "pll2_bypass_src", };
24787b4271SFrank Li static const char *pll3_bypass_sels[] = { "pll3", "pll3_bypass_src", };
25787b4271SFrank Li static const char *pll4_bypass_sels[] = { "pll4", "pll4_bypass_src", };
26787b4271SFrank Li static const char *pll5_bypass_sels[] = { "pll5", "pll5_bypass_src", };
27787b4271SFrank Li static const char *pll6_bypass_sels[] = { "pll6", "pll6_bypass_src", };
28787b4271SFrank Li static const char *pll7_bypass_sels[] = { "pll7", "pll7_bypass_src", };
29787b4271SFrank Li static const char *ca7_secondary_sels[] = { "pll2_pfd2_396m", "pll2_bus", };
30787b4271SFrank Li static const char *step_sels[] = { "osc", "ca7_secondary_sel", };
31787b4271SFrank Li static const char *pll1_sw_sels[] = { "pll1_sys", "step", };
32787b4271SFrank Li static const char *axi_alt_sels[] = { "pll2_pfd2_396m", "pll3_pfd1_540m", };
33787b4271SFrank Li static const char *axi_sels[] = {"periph", "axi_alt_sel", };
34787b4271SFrank Li static const char *periph_pre_sels[] = { "pll2_bus", "pll2_pfd2_396m", "pll2_pfd0_352m", "pll2_198m", };
35787b4271SFrank Li static const char *periph2_pre_sels[] = { "pll2_bus", "pll2_pfd2_396m", "pll2_pfd0_352m", "pll4_audio_div", };
36a43e8683SStefan Agner static const char *periph_clk2_sels[] = { "pll3_usb_otg", "osc", "pll2_bypass_src", };
37787b4271SFrank Li static const char *periph2_clk2_sels[] = { "pll3_usb_otg", "osc", };
38787b4271SFrank Li static const char *periph_sels[] = { "periph_pre", "periph_clk2", };
39787b4271SFrank Li static const char *periph2_sels[] = { "periph2_pre", "periph2_clk2", };
40787b4271SFrank Li static const char *usdhc_sels[] = { "pll2_pfd2_396m", "pll2_pfd0_352m", };
41787b4271SFrank Li static const char *bch_sels[] = { "pll2_pfd2_396m", "pll2_pfd0_352m", };
42787b4271SFrank Li static const char *gpmi_sels[] = { "pll2_pfd2_396m", "pll2_pfd0_352m", };
43787b4271SFrank Li static const char *eim_slow_sels[] = { "axi", "pll3_usb_otg", "pll2_pfd2_396m", "pll3_pfd0_720m", };
44787b4271SFrank Li static const char *spdif_sels[] = { "pll4_audio_div", "pll3_pfd2_508m", "pll5_video_div", "pll3_usb_otg", };
45787b4271SFrank Li static const char *sai_sels[] = { "pll3_pfd2_508m", "pll5_video_div", "pll4_audio_div", };
46787b4271SFrank Li static const char *lcdif_pre_sels[] = { "pll2_bus", "pll3_pfd3_454m", "pll5_video_div", "pll2_pfd0_352m", "pll2_pfd1_594m", "pll3_pfd1_540m", };
47787b4271SFrank Li static const char *sim_pre_sels[] = { "pll2_bus", "pll3_usb_otg", "pll5_video_div", "pll2_pfd0_352m", "pll2_pfd2_396m", "pll3_pfd2_508m", };
48787b4271SFrank Li static const char *ldb_di0_sels[] = { "pll5_video_div", "pll2_pfd0_352m", "pll2_pfd2_396m", "pll2_pfd3_594m", "pll2_pfd1_594m", "pll3_pfd3_454m", };
49787b4271SFrank Li static const char *ldb_di0_div_sels[] = { "ldb_di0_div_3_5", "ldb_di0_div_7", };
50787b4271SFrank Li static const char *ldb_di1_div_sels[] = { "ldb_di1_div_3_5", "ldb_di1_div_7", };
51787b4271SFrank Li static const char *qspi1_sels[] = { "pll3_usb_otg", "pll2_pfd0_352m", "pll2_pfd2_396m", "pll2_bus", "pll3_pfd3_454m", "pll3_pfd2_508m", };
52787b4271SFrank Li static const char *enfc_sels[] = { "pll2_pfd0_352m", "pll2_bus", "pll3_usb_otg", "pll2_pfd2_396m", "pll3_pfd3_454m", "dummy", "dummy", "dummy", };
53787b4271SFrank Li static const char *can_sels[] = { "pll3_60m", "osc", "pll3_80m", "dummy", };
54787b4271SFrank Li static const char *ecspi_sels[] = { "pll3_60m", "osc", };
55787b4271SFrank Li static const char *uart_sels[] = { "pll3_80m", "osc", };
56787b4271SFrank Li static const char *perclk_sels[] = { "ipg", "osc", };
57787b4271SFrank Li static const char *lcdif_sels[] = { "lcdif_podf", "ipp_di0", "ipp_di1", "ldb_di0", "ldb_di1", };
58787b4271SFrank Li static const char *csi_sels[] = { "osc", "pll2_pfd2_396m", "pll3_120m", "pll3_pfd1_540m", };
59787b4271SFrank Li static const char *sim_sels[] = { "sim_podf", "ipp_di0", "ipp_di1", "ldb_di0", "ldb_di1", };
6073cd5e53SBai Ping /* epdc_pre_sels, epdc_sels, esai_sels only exists on i.MX6ULL */
6173cd5e53SBai Ping static const char *epdc_pre_sels[] = { "pll2_bus", "pll3_usb_otg", "pll5_video_div", "pll2_pfd0_352m", "pll2_pfd2_396m", "pll3_pfd2_508m", };
6273cd5e53SBai Ping static const char *esai_sels[] = { "pll4_audio_div", "pll3_pfd2_508m", "pll5_video_div", "pll3_usb_otg", };
6373cd5e53SBai Ping static const char *epdc_sels[] = { "epdc_podf", "ipp_di0", "ipp_di1", "ldb_di0", "ldb_di1", };
64f5a4670dSMichael Trimarchi static const char *cko1_sels[] = { "dummy", "dummy", "dummy", "dummy", "dummy", "axi", "enfc", "dummy", "dummy",
65f5a4670dSMichael Trimarchi "dummy", "lcdif_pix", "ahb", "ipg", "ipg_per", "ckil", "pll4_audio_div", };
66f5a4670dSMichael Trimarchi static const char *cko2_sels[] = { "dummy", "dummy", "dummy", "usdhc1", "dummy", "dummy", "ecspi_root", "dummy",
67f5a4670dSMichael Trimarchi "dummy", "dummy", "dummy", "dummy", "dummy", "dummy", "osc", "dummy",
68f5a4670dSMichael Trimarchi "dummy", "usdhc2", "sai1", "sai2", "sai3", "dummy", "dummy", "can_root",
69f5a4670dSMichael Trimarchi "dummy", "dummy", "dummy", "dummy", "uart_serial", "spdif", "dummy", "dummy", };
70f5a4670dSMichael Trimarchi static const char *cko_sels[] = { "cko1", "cko2", };
71787b4271SFrank Li
721487b60dSAbel Vesa static struct clk_hw **hws;
731487b60dSAbel Vesa static struct clk_hw_onecell_data *clk_hw_data;
74787b4271SFrank Li
75fdda6ee9SArvind Yadav static const struct clk_div_table clk_enet_ref_table[] = {
76787b4271SFrank Li { .val = 0, .div = 20, },
77787b4271SFrank Li { .val = 1, .div = 10, },
78787b4271SFrank Li { .val = 2, .div = 5, },
79787b4271SFrank Li { .val = 3, .div = 4, },
80787b4271SFrank Li { }
81787b4271SFrank Li };
82787b4271SFrank Li
83fdda6ee9SArvind Yadav static const struct clk_div_table post_div_table[] = {
84787b4271SFrank Li { .val = 2, .div = 1, },
85787b4271SFrank Li { .val = 1, .div = 2, },
86787b4271SFrank Li { .val = 0, .div = 4, },
87787b4271SFrank Li { }
88787b4271SFrank Li };
89787b4271SFrank Li
90fdda6ee9SArvind Yadav static const struct clk_div_table video_div_table[] = {
91787b4271SFrank Li { .val = 0, .div = 1, },
92787b4271SFrank Li { .val = 1, .div = 2, },
93787b4271SFrank Li { .val = 2, .div = 1, },
94787b4271SFrank Li { .val = 3, .div = 4, },
95787b4271SFrank Li { }
96787b4271SFrank Li };
97787b4271SFrank Li
98f420f47eSOleksij Rempel static const char * enet1_ref_sels[] = { "enet1_ref_125m", "enet1_ref_pad", "dummy", "dummy"};
994e197ee8SOleksij Rempel static const u32 enet1_ref_sels_table[] = { IMX6UL_GPR1_ENET1_TX_CLK_DIR,
100f420f47eSOleksij Rempel IMX6UL_GPR1_ENET1_CLK_SEL, 0,
101f420f47eSOleksij Rempel IMX6UL_GPR1_ENET1_TX_CLK_DIR | IMX6UL_GPR1_ENET1_CLK_SEL };
1024e197ee8SOleksij Rempel static const u32 enet1_ref_sels_table_mask = IMX6UL_GPR1_ENET1_TX_CLK_DIR |
1034e197ee8SOleksij Rempel IMX6UL_GPR1_ENET1_CLK_SEL;
104f420f47eSOleksij Rempel static const char * enet2_ref_sels[] = { "enet2_ref_125m", "enet2_ref_pad", "dummy", "dummy"};
1054e197ee8SOleksij Rempel static const u32 enet2_ref_sels_table[] = { IMX6UL_GPR1_ENET2_TX_CLK_DIR,
106f420f47eSOleksij Rempel IMX6UL_GPR1_ENET2_CLK_SEL, 0,
107f420f47eSOleksij Rempel IMX6UL_GPR1_ENET2_TX_CLK_DIR | IMX6UL_GPR1_ENET2_CLK_SEL };
1084e197ee8SOleksij Rempel static const u32 enet2_ref_sels_table_mask = IMX6UL_GPR1_ENET2_TX_CLK_DIR |
1094e197ee8SOleksij Rempel IMX6UL_GPR1_ENET2_CLK_SEL;
1104e197ee8SOleksij Rempel
111787b4271SFrank Li static u32 share_count_asrc;
112787b4271SFrank Li static u32 share_count_audio;
113787b4271SFrank Li static u32 share_count_sai1;
114787b4271SFrank Li static u32 share_count_sai2;
115787b4271SFrank Li static u32 share_count_sai3;
11673cd5e53SBai Ping static u32 share_count_esai;
11773cd5e53SBai Ping
clk_on_imx6ul(void)11873cd5e53SBai Ping static inline int clk_on_imx6ul(void)
11973cd5e53SBai Ping {
12073cd5e53SBai Ping return of_machine_is_compatible("fsl,imx6ul");
12173cd5e53SBai Ping }
12273cd5e53SBai Ping
clk_on_imx6ull(void)12373cd5e53SBai Ping static inline int clk_on_imx6ull(void)
12473cd5e53SBai Ping {
12573cd5e53SBai Ping return of_machine_is_compatible("fsl,imx6ull");
12673cd5e53SBai Ping }
127787b4271SFrank Li
imx6ul_clocks_init(struct device_node * ccm_node)128787b4271SFrank Li static void __init imx6ul_clocks_init(struct device_node *ccm_node)
129787b4271SFrank Li {
130787b4271SFrank Li struct device_node *np;
131787b4271SFrank Li void __iomem *base;
132787b4271SFrank Li
1331487b60dSAbel Vesa clk_hw_data = kzalloc(struct_size(clk_hw_data, hws,
1341487b60dSAbel Vesa IMX6UL_CLK_END), GFP_KERNEL);
1351487b60dSAbel Vesa if (WARN_ON(!clk_hw_data))
1361487b60dSAbel Vesa return;
137787b4271SFrank Li
1381487b60dSAbel Vesa clk_hw_data->num = IMX6UL_CLK_END;
1391487b60dSAbel Vesa hws = clk_hw_data->hws;
1401487b60dSAbel Vesa
1411487b60dSAbel Vesa hws[IMX6UL_CLK_DUMMY] = imx_clk_hw_fixed("dummy", 0);
1421487b60dSAbel Vesa
1438178e245SDario Binacchi hws[IMX6UL_CLK_CKIL] = imx_get_clk_hw_by_name(ccm_node, "ckil");
1448178e245SDario Binacchi hws[IMX6UL_CLK_OSC] = imx_get_clk_hw_by_name(ccm_node, "osc");
145787b4271SFrank Li
146787b4271SFrank Li /* ipp_di clock is external input */
1478178e245SDario Binacchi hws[IMX6UL_CLK_IPP_DI0] = imx_get_clk_hw_by_name(ccm_node, "ipp_di0");
1488178e245SDario Binacchi hws[IMX6UL_CLK_IPP_DI1] = imx_get_clk_hw_by_name(ccm_node, "ipp_di1");
149787b4271SFrank Li
150787b4271SFrank Li np = of_find_compatible_node(NULL, NULL, "fsl,imx6ul-anatop");
151787b4271SFrank Li base = of_iomap(np, 0);
15211177e7aSNicholas Mc Guire of_node_put(np);
153787b4271SFrank Li WARN_ON(!base);
154787b4271SFrank Li
1551487b60dSAbel Vesa hws[IMX6UL_PLL1_BYPASS_SRC] = imx_clk_hw_mux("pll1_bypass_src", base + 0x00, 14, 1, pll_bypass_src_sels, ARRAY_SIZE(pll_bypass_src_sels));
1561487b60dSAbel Vesa hws[IMX6UL_PLL2_BYPASS_SRC] = imx_clk_hw_mux("pll2_bypass_src", base + 0x30, 14, 1, pll_bypass_src_sels, ARRAY_SIZE(pll_bypass_src_sels));
1571487b60dSAbel Vesa hws[IMX6UL_PLL3_BYPASS_SRC] = imx_clk_hw_mux("pll3_bypass_src", base + 0x10, 14, 1, pll_bypass_src_sels, ARRAY_SIZE(pll_bypass_src_sels));
1581487b60dSAbel Vesa hws[IMX6UL_PLL4_BYPASS_SRC] = imx_clk_hw_mux("pll4_bypass_src", base + 0x70, 14, 1, pll_bypass_src_sels, ARRAY_SIZE(pll_bypass_src_sels));
1591487b60dSAbel Vesa hws[IMX6UL_PLL5_BYPASS_SRC] = imx_clk_hw_mux("pll5_bypass_src", base + 0xa0, 14, 1, pll_bypass_src_sels, ARRAY_SIZE(pll_bypass_src_sels));
1601487b60dSAbel Vesa hws[IMX6UL_PLL6_BYPASS_SRC] = imx_clk_hw_mux("pll6_bypass_src", base + 0xe0, 14, 1, pll_bypass_src_sels, ARRAY_SIZE(pll_bypass_src_sels));
1611487b60dSAbel Vesa hws[IMX6UL_PLL7_BYPASS_SRC] = imx_clk_hw_mux("pll7_bypass_src", base + 0x20, 14, 1, pll_bypass_src_sels, ARRAY_SIZE(pll_bypass_src_sels));
162787b4271SFrank Li
1631487b60dSAbel Vesa hws[IMX6UL_CLK_PLL1] = imx_clk_hw_pllv3(IMX_PLLV3_SYS, "pll1", "osc", base + 0x00, 0x7f);
1641487b60dSAbel Vesa hws[IMX6UL_CLK_PLL2] = imx_clk_hw_pllv3(IMX_PLLV3_GENERIC, "pll2", "osc", base + 0x30, 0x1);
1651487b60dSAbel Vesa hws[IMX6UL_CLK_PLL3] = imx_clk_hw_pllv3(IMX_PLLV3_USB, "pll3", "osc", base + 0x10, 0x3);
1661487b60dSAbel Vesa hws[IMX6UL_CLK_PLL4] = imx_clk_hw_pllv3(IMX_PLLV3_AV, "pll4", "osc", base + 0x70, 0x7f);
1671487b60dSAbel Vesa hws[IMX6UL_CLK_PLL5] = imx_clk_hw_pllv3(IMX_PLLV3_AV, "pll5", "osc", base + 0xa0, 0x7f);
1681487b60dSAbel Vesa hws[IMX6UL_CLK_PLL6] = imx_clk_hw_pllv3(IMX_PLLV3_ENET, "pll6", "osc", base + 0xe0, 0x3);
1691487b60dSAbel Vesa hws[IMX6UL_CLK_PLL7] = imx_clk_hw_pllv3(IMX_PLLV3_USB, "pll7", "osc", base + 0x20, 0x3);
170787b4271SFrank Li
1711487b60dSAbel Vesa hws[IMX6UL_PLL1_BYPASS] = imx_clk_hw_mux_flags("pll1_bypass", base + 0x00, 16, 1, pll1_bypass_sels, ARRAY_SIZE(pll1_bypass_sels), CLK_SET_RATE_PARENT);
1721487b60dSAbel Vesa hws[IMX6UL_PLL2_BYPASS] = imx_clk_hw_mux_flags("pll2_bypass", base + 0x30, 16, 1, pll2_bypass_sels, ARRAY_SIZE(pll2_bypass_sels), CLK_SET_RATE_PARENT);
1731487b60dSAbel Vesa hws[IMX6UL_PLL3_BYPASS] = imx_clk_hw_mux_flags("pll3_bypass", base + 0x10, 16, 1, pll3_bypass_sels, ARRAY_SIZE(pll3_bypass_sels), CLK_SET_RATE_PARENT);
1741487b60dSAbel Vesa hws[IMX6UL_PLL4_BYPASS] = imx_clk_hw_mux_flags("pll4_bypass", base + 0x70, 16, 1, pll4_bypass_sels, ARRAY_SIZE(pll4_bypass_sels), CLK_SET_RATE_PARENT);
1751487b60dSAbel Vesa hws[IMX6UL_PLL5_BYPASS] = imx_clk_hw_mux_flags("pll5_bypass", base + 0xa0, 16, 1, pll5_bypass_sels, ARRAY_SIZE(pll5_bypass_sels), CLK_SET_RATE_PARENT);
1761487b60dSAbel Vesa hws[IMX6UL_PLL6_BYPASS] = imx_clk_hw_mux_flags("pll6_bypass", base + 0xe0, 16, 1, pll6_bypass_sels, ARRAY_SIZE(pll6_bypass_sels), CLK_SET_RATE_PARENT);
1771487b60dSAbel Vesa hws[IMX6UL_PLL7_BYPASS] = imx_clk_hw_mux_flags("pll7_bypass", base + 0x20, 16, 1, pll7_bypass_sels, ARRAY_SIZE(pll7_bypass_sels), CLK_SET_RATE_PARENT);
178787b4271SFrank Li
179787b4271SFrank Li /* Do not bypass PLLs initially */
1801487b60dSAbel Vesa clk_set_parent(hws[IMX6UL_PLL1_BYPASS]->clk, hws[IMX6UL_CLK_PLL1]->clk);
1811487b60dSAbel Vesa clk_set_parent(hws[IMX6UL_PLL2_BYPASS]->clk, hws[IMX6UL_CLK_PLL2]->clk);
1821487b60dSAbel Vesa clk_set_parent(hws[IMX6UL_PLL3_BYPASS]->clk, hws[IMX6UL_CLK_PLL3]->clk);
1831487b60dSAbel Vesa clk_set_parent(hws[IMX6UL_PLL4_BYPASS]->clk, hws[IMX6UL_CLK_PLL4]->clk);
1841487b60dSAbel Vesa clk_set_parent(hws[IMX6UL_PLL5_BYPASS]->clk, hws[IMX6UL_CLK_PLL5]->clk);
1851487b60dSAbel Vesa clk_set_parent(hws[IMX6UL_PLL6_BYPASS]->clk, hws[IMX6UL_CLK_PLL6]->clk);
1861487b60dSAbel Vesa clk_set_parent(hws[IMX6UL_PLL7_BYPASS]->clk, hws[IMX6UL_CLK_PLL7]->clk);
187787b4271SFrank Li
1881487b60dSAbel Vesa hws[IMX6UL_CLK_PLL1_SYS] = imx_clk_hw_fixed_factor("pll1_sys", "pll1_bypass", 1, 1);
1891487b60dSAbel Vesa hws[IMX6UL_CLK_PLL2_BUS] = imx_clk_hw_gate("pll2_bus", "pll2_bypass", base + 0x30, 13);
1901487b60dSAbel Vesa hws[IMX6UL_CLK_PLL3_USB_OTG] = imx_clk_hw_gate("pll3_usb_otg", "pll3_bypass", base + 0x10, 13);
1911487b60dSAbel Vesa hws[IMX6UL_CLK_PLL4_AUDIO] = imx_clk_hw_gate("pll4_audio", "pll4_bypass", base + 0x70, 13);
1921487b60dSAbel Vesa hws[IMX6UL_CLK_PLL5_VIDEO] = imx_clk_hw_gate("pll5_video", "pll5_bypass", base + 0xa0, 13);
1935f82bfceSOleksij Rempel hws[IMX6UL_CLK_PLL6_ENET] = imx_clk_hw_fixed_factor("pll6_enet", "pll6_bypass", 1, 1);
1941487b60dSAbel Vesa hws[IMX6UL_CLK_PLL7_USB_HOST] = imx_clk_hw_gate("pll7_usb_host", "pll7_bypass", base + 0x20, 13);
195787b4271SFrank Li
196787b4271SFrank Li /*
197787b4271SFrank Li * Bit 20 is the reserved and read-only bit, we do this only for:
198787b4271SFrank Li * - Do nothing for usbphy clk_enable/disable
199787b4271SFrank Li * - Keep refcount when do usbphy clk_enable/disable, in that case,
200787b4271SFrank Li * the clk framework many need to enable/disable usbphy's parent
201787b4271SFrank Li */
2021487b60dSAbel Vesa hws[IMX6UL_CLK_USBPHY1] = imx_clk_hw_gate("usbphy1", "pll3_usb_otg", base + 0x10, 20);
2031487b60dSAbel Vesa hws[IMX6UL_CLK_USBPHY2] = imx_clk_hw_gate("usbphy2", "pll7_usb_host", base + 0x20, 20);
204787b4271SFrank Li
205787b4271SFrank Li /*
206787b4271SFrank Li * usbphy*_gate needs to be on after system boots up, and software
207787b4271SFrank Li * never needs to control it anymore.
208787b4271SFrank Li */
2091487b60dSAbel Vesa hws[IMX6UL_CLK_USBPHY1_GATE] = imx_clk_hw_gate("usbphy1_gate", "dummy", base + 0x10, 6);
2101487b60dSAbel Vesa hws[IMX6UL_CLK_USBPHY2_GATE] = imx_clk_hw_gate("usbphy2_gate", "dummy", base + 0x20, 6);
211787b4271SFrank Li
212787b4271SFrank Li /* name parent_name reg idx */
2131487b60dSAbel Vesa hws[IMX6UL_CLK_PLL2_PFD0] = imx_clk_hw_pfd("pll2_pfd0_352m", "pll2_bus", base + 0x100, 0);
2141487b60dSAbel Vesa hws[IMX6UL_CLK_PLL2_PFD1] = imx_clk_hw_pfd("pll2_pfd1_594m", "pll2_bus", base + 0x100, 1);
2151487b60dSAbel Vesa hws[IMX6UL_CLK_PLL2_PFD2] = imx_clk_hw_pfd("pll2_pfd2_396m", "pll2_bus", base + 0x100, 2);
2161487b60dSAbel Vesa hws[IMX6UL_CLK_PLL2_PFD3] = imx_clk_hw_pfd("pll2_pfd3_594m", "pll2_bus", base + 0x100, 3);
2171487b60dSAbel Vesa hws[IMX6UL_CLK_PLL3_PFD0] = imx_clk_hw_pfd("pll3_pfd0_720m", "pll3_usb_otg", base + 0xf0, 0);
2181487b60dSAbel Vesa hws[IMX6UL_CLK_PLL3_PFD1] = imx_clk_hw_pfd("pll3_pfd1_540m", "pll3_usb_otg", base + 0xf0, 1);
2191487b60dSAbel Vesa hws[IMX6UL_CLK_PLL3_PFD2] = imx_clk_hw_pfd("pll3_pfd2_508m", "pll3_usb_otg", base + 0xf0, 2);
2201487b60dSAbel Vesa hws[IMX6UL_CLK_PLL3_PFD3] = imx_clk_hw_pfd("pll3_pfd3_454m", "pll3_usb_otg", base + 0xf0, 3);
221787b4271SFrank Li
2225f82bfceSOleksij Rempel hws[IMX6UL_CLK_ENET_REF] = clk_hw_register_divider_table(NULL, "enet1_ref", "pll6_enet", 0,
223787b4271SFrank Li base + 0xe0, 0, 2, 0, clk_enet_ref_table, &imx_ccm_lock);
2241487b60dSAbel Vesa hws[IMX6UL_CLK_ENET2_REF] = clk_hw_register_divider_table(NULL, "enet2_ref", "pll6_enet", 0,
225787b4271SFrank Li base + 0xe0, 2, 2, 0, clk_enet_ref_table, &imx_ccm_lock);
226787b4271SFrank Li
2275f82bfceSOleksij Rempel hws[IMX6UL_CLK_ENET1_REF_125M] = imx_clk_hw_gate("enet1_ref_125m", "enet1_ref", base + 0xe0, 13);
2285f82bfceSOleksij Rempel hws[IMX6UL_CLK_ENET2_REF_125M] = imx_clk_hw_gate("enet2_ref_125m", "enet2_ref", base + 0xe0, 20);
2291487b60dSAbel Vesa hws[IMX6UL_CLK_ENET_PTP_REF] = imx_clk_hw_fixed_factor("enet_ptp_ref", "pll6_enet", 1, 20);
2301487b60dSAbel Vesa hws[IMX6UL_CLK_ENET_PTP] = imx_clk_hw_gate("enet_ptp", "enet_ptp_ref", base + 0xe0, 21);
231787b4271SFrank Li
2321487b60dSAbel Vesa hws[IMX6UL_CLK_PLL4_POST_DIV] = clk_hw_register_divider_table(NULL, "pll4_post_div", "pll4_audio",
233787b4271SFrank Li CLK_SET_RATE_PARENT | CLK_SET_RATE_GATE, base + 0x70, 19, 2, 0, post_div_table, &imx_ccm_lock);
2341487b60dSAbel Vesa hws[IMX6UL_CLK_PLL4_AUDIO_DIV] = clk_hw_register_divider(NULL, "pll4_audio_div", "pll4_post_div",
235787b4271SFrank Li CLK_SET_RATE_PARENT | CLK_SET_RATE_GATE, base + 0x170, 15, 1, 0, &imx_ccm_lock);
2361487b60dSAbel Vesa hws[IMX6UL_CLK_PLL5_POST_DIV] = clk_hw_register_divider_table(NULL, "pll5_post_div", "pll5_video",
237787b4271SFrank Li CLK_SET_RATE_PARENT | CLK_SET_RATE_GATE, base + 0xa0, 19, 2, 0, post_div_table, &imx_ccm_lock);
2381487b60dSAbel Vesa hws[IMX6UL_CLK_PLL5_VIDEO_DIV] = clk_hw_register_divider_table(NULL, "pll5_video_div", "pll5_post_div",
239787b4271SFrank Li CLK_SET_RATE_PARENT | CLK_SET_RATE_GATE, base + 0x170, 30, 2, 0, video_div_table, &imx_ccm_lock);
240787b4271SFrank Li
241787b4271SFrank Li /* name parent_name mult div */
2421487b60dSAbel Vesa hws[IMX6UL_CLK_PLL2_198M] = imx_clk_hw_fixed_factor("pll2_198m", "pll2_pfd2_396m", 1, 2);
2431487b60dSAbel Vesa hws[IMX6UL_CLK_PLL3_80M] = imx_clk_hw_fixed_factor("pll3_80m", "pll3_usb_otg", 1, 6);
2441487b60dSAbel Vesa hws[IMX6UL_CLK_PLL3_60M] = imx_clk_hw_fixed_factor("pll3_60m", "pll3_usb_otg", 1, 8);
2451487b60dSAbel Vesa hws[IMX6UL_CLK_GPT_3M] = imx_clk_hw_fixed_factor("gpt_3m", "osc", 1, 8);
246787b4271SFrank Li
247787b4271SFrank Li np = ccm_node;
248787b4271SFrank Li base = of_iomap(np, 0);
249787b4271SFrank Li WARN_ON(!base);
250787b4271SFrank Li
2511487b60dSAbel Vesa hws[IMX6UL_CA7_SECONDARY_SEL] = imx_clk_hw_mux("ca7_secondary_sel", base + 0xc, 3, 1, ca7_secondary_sels, ARRAY_SIZE(ca7_secondary_sels));
2521487b60dSAbel Vesa hws[IMX6UL_CLK_STEP] = imx_clk_hw_mux("step", base + 0x0c, 8, 1, step_sels, ARRAY_SIZE(step_sels));
2531487b60dSAbel Vesa hws[IMX6UL_CLK_PLL1_SW] = imx_clk_hw_mux_flags("pll1_sw", base + 0x0c, 2, 1, pll1_sw_sels, ARRAY_SIZE(pll1_sw_sels), 0);
2541487b60dSAbel Vesa hws[IMX6UL_CLK_AXI_ALT_SEL] = imx_clk_hw_mux("axi_alt_sel", base + 0x14, 7, 1, axi_alt_sels, ARRAY_SIZE(axi_alt_sels));
2551487b60dSAbel Vesa hws[IMX6UL_CLK_AXI_SEL] = imx_clk_hw_mux_flags("axi_sel", base + 0x14, 6, 1, axi_sels, ARRAY_SIZE(axi_sels), 0);
2561487b60dSAbel Vesa hws[IMX6UL_CLK_PERIPH_PRE] = imx_clk_hw_mux("periph_pre", base + 0x18, 18, 2, periph_pre_sels, ARRAY_SIZE(periph_pre_sels));
2571487b60dSAbel Vesa hws[IMX6UL_CLK_PERIPH2_PRE] = imx_clk_hw_mux("periph2_pre", base + 0x18, 21, 2, periph2_pre_sels, ARRAY_SIZE(periph2_pre_sels));
2581487b60dSAbel Vesa hws[IMX6UL_CLK_PERIPH_CLK2_SEL] = imx_clk_hw_mux("periph_clk2_sel", base + 0x18, 12, 2, periph_clk2_sels, ARRAY_SIZE(periph_clk2_sels));
2591487b60dSAbel Vesa hws[IMX6UL_CLK_PERIPH2_CLK2_SEL] = imx_clk_hw_mux("periph2_clk2_sel", base + 0x18, 20, 1, periph2_clk2_sels, ARRAY_SIZE(periph2_clk2_sels));
2601487b60dSAbel Vesa hws[IMX6UL_CLK_EIM_SLOW_SEL] = imx_clk_hw_mux("eim_slow_sel", base + 0x1c, 29, 2, eim_slow_sels, ARRAY_SIZE(eim_slow_sels));
2611487b60dSAbel Vesa hws[IMX6UL_CLK_GPMI_SEL] = imx_clk_hw_mux("gpmi_sel", base + 0x1c, 19, 1, gpmi_sels, ARRAY_SIZE(gpmi_sels));
2621487b60dSAbel Vesa hws[IMX6UL_CLK_BCH_SEL] = imx_clk_hw_mux("bch_sel", base + 0x1c, 18, 1, bch_sels, ARRAY_SIZE(bch_sels));
2631487b60dSAbel Vesa hws[IMX6UL_CLK_USDHC2_SEL] = imx_clk_hw_mux("usdhc2_sel", base + 0x1c, 17, 1, usdhc_sels, ARRAY_SIZE(usdhc_sels));
2641487b60dSAbel Vesa hws[IMX6UL_CLK_USDHC1_SEL] = imx_clk_hw_mux("usdhc1_sel", base + 0x1c, 16, 1, usdhc_sels, ARRAY_SIZE(usdhc_sels));
2651487b60dSAbel Vesa hws[IMX6UL_CLK_SAI3_SEL] = imx_clk_hw_mux("sai3_sel", base + 0x1c, 14, 2, sai_sels, ARRAY_SIZE(sai_sels));
2661487b60dSAbel Vesa hws[IMX6UL_CLK_SAI2_SEL] = imx_clk_hw_mux("sai2_sel", base + 0x1c, 12, 2, sai_sels, ARRAY_SIZE(sai_sels));
2671487b60dSAbel Vesa hws[IMX6UL_CLK_SAI1_SEL] = imx_clk_hw_mux("sai1_sel", base + 0x1c, 10, 2, sai_sels, ARRAY_SIZE(sai_sels));
2681487b60dSAbel Vesa hws[IMX6UL_CLK_QSPI1_SEL] = imx_clk_hw_mux("qspi1_sel", base + 0x1c, 7, 3, qspi1_sels, ARRAY_SIZE(qspi1_sels));
2691487b60dSAbel Vesa hws[IMX6UL_CLK_PERCLK_SEL] = imx_clk_hw_mux("perclk_sel", base + 0x1c, 6, 1, perclk_sels, ARRAY_SIZE(perclk_sels));
2701487b60dSAbel Vesa hws[IMX6UL_CLK_CAN_SEL] = imx_clk_hw_mux("can_sel", base + 0x20, 8, 2, can_sels, ARRAY_SIZE(can_sels));
27173cd5e53SBai Ping if (clk_on_imx6ull())
2721487b60dSAbel Vesa hws[IMX6ULL_CLK_ESAI_SEL] = imx_clk_hw_mux("esai_sel", base + 0x20, 19, 2, esai_sels, ARRAY_SIZE(esai_sels));
2731487b60dSAbel Vesa hws[IMX6UL_CLK_UART_SEL] = imx_clk_hw_mux("uart_sel", base + 0x24, 6, 1, uart_sels, ARRAY_SIZE(uart_sels));
2741487b60dSAbel Vesa hws[IMX6UL_CLK_ENFC_SEL] = imx_clk_hw_mux("enfc_sel", base + 0x2c, 15, 3, enfc_sels, ARRAY_SIZE(enfc_sels));
2751487b60dSAbel Vesa hws[IMX6UL_CLK_LDB_DI0_SEL] = imx_clk_hw_mux("ldb_di0_sel", base + 0x2c, 9, 3, ldb_di0_sels, ARRAY_SIZE(ldb_di0_sels));
2761487b60dSAbel Vesa hws[IMX6UL_CLK_SPDIF_SEL] = imx_clk_hw_mux("spdif_sel", base + 0x30, 20, 2, spdif_sels, ARRAY_SIZE(spdif_sels));
27773cd5e53SBai Ping if (clk_on_imx6ul()) {
2781487b60dSAbel Vesa hws[IMX6UL_CLK_SIM_PRE_SEL] = imx_clk_hw_mux("sim_pre_sel", base + 0x34, 15, 3, sim_pre_sels, ARRAY_SIZE(sim_pre_sels));
2791487b60dSAbel Vesa hws[IMX6UL_CLK_SIM_SEL] = imx_clk_hw_mux("sim_sel", base + 0x34, 9, 3, sim_sels, ARRAY_SIZE(sim_sels));
28073cd5e53SBai Ping } else if (clk_on_imx6ull()) {
2811487b60dSAbel Vesa hws[IMX6ULL_CLK_EPDC_PRE_SEL] = imx_clk_hw_mux("epdc_pre_sel", base + 0x34, 15, 3, epdc_pre_sels, ARRAY_SIZE(epdc_pre_sels));
2821487b60dSAbel Vesa hws[IMX6ULL_CLK_EPDC_SEL] = imx_clk_hw_mux("epdc_sel", base + 0x34, 9, 3, epdc_sels, ARRAY_SIZE(epdc_sels));
28373cd5e53SBai Ping }
2841487b60dSAbel Vesa hws[IMX6UL_CLK_ECSPI_SEL] = imx_clk_hw_mux("ecspi_sel", base + 0x38, 18, 1, ecspi_sels, ARRAY_SIZE(ecspi_sels));
2851487b60dSAbel Vesa hws[IMX6UL_CLK_LCDIF_PRE_SEL] = imx_clk_hw_mux_flags("lcdif_pre_sel", base + 0x38, 15, 3, lcdif_pre_sels, ARRAY_SIZE(lcdif_pre_sels), CLK_SET_RATE_PARENT);
2861487b60dSAbel Vesa hws[IMX6UL_CLK_LCDIF_SEL] = imx_clk_hw_mux("lcdif_sel", base + 0x38, 9, 3, lcdif_sels, ARRAY_SIZE(lcdif_sels));
2872f9d6186SStefan Riedmueller hws[IMX6UL_CLK_CSI_SEL] = imx_clk_hw_mux("csi_sel", base + 0x3c, 9, 2, csi_sels, ARRAY_SIZE(csi_sels));
288787b4271SFrank Li
2891487b60dSAbel Vesa hws[IMX6UL_CLK_LDB_DI0_DIV_SEL] = imx_clk_hw_mux("ldb_di0", base + 0x20, 10, 1, ldb_di0_div_sels, ARRAY_SIZE(ldb_di0_div_sels));
2901487b60dSAbel Vesa hws[IMX6UL_CLK_LDB_DI1_DIV_SEL] = imx_clk_hw_mux("ldb_di1", base + 0x20, 11, 1, ldb_di1_div_sels, ARRAY_SIZE(ldb_di1_div_sels));
291787b4271SFrank Li
2921487b60dSAbel Vesa hws[IMX6UL_CLK_CKO1_SEL] = imx_clk_hw_mux("cko1_sel", base + 0x60, 0, 4, cko1_sels, ARRAY_SIZE(cko1_sels));
2931487b60dSAbel Vesa hws[IMX6UL_CLK_CKO2_SEL] = imx_clk_hw_mux("cko2_sel", base + 0x60, 16, 5, cko2_sels, ARRAY_SIZE(cko2_sels));
2941487b60dSAbel Vesa hws[IMX6UL_CLK_CKO] = imx_clk_hw_mux("cko", base + 0x60, 8, 1, cko_sels, ARRAY_SIZE(cko_sels));
295f5a4670dSMichael Trimarchi
2961487b60dSAbel Vesa hws[IMX6UL_CLK_LDB_DI0_DIV_3_5] = imx_clk_hw_fixed_factor("ldb_di0_div_3_5", "ldb_di0_sel", 2, 7);
2971487b60dSAbel Vesa hws[IMX6UL_CLK_LDB_DI0_DIV_7] = imx_clk_hw_fixed_factor("ldb_di0_div_7", "ldb_di0_sel", 1, 7);
2981487b60dSAbel Vesa hws[IMX6UL_CLK_LDB_DI1_DIV_3_5] = imx_clk_hw_fixed_factor("ldb_di1_div_3_5", "qspi1_sel", 2, 7);
2991487b60dSAbel Vesa hws[IMX6UL_CLK_LDB_DI1_DIV_7] = imx_clk_hw_fixed_factor("ldb_di1_div_7", "qspi1_sel", 1, 7);
300787b4271SFrank Li
3011487b60dSAbel Vesa hws[IMX6UL_CLK_PERIPH] = imx_clk_hw_busy_mux("periph", base + 0x14, 25, 1, base + 0x48, 5, periph_sels, ARRAY_SIZE(periph_sels));
3021487b60dSAbel Vesa hws[IMX6UL_CLK_PERIPH2] = imx_clk_hw_busy_mux("periph2", base + 0x14, 26, 1, base + 0x48, 3, periph2_sels, ARRAY_SIZE(periph2_sels));
303787b4271SFrank Li
3041487b60dSAbel Vesa hws[IMX6UL_CLK_PERIPH_CLK2] = imx_clk_hw_divider("periph_clk2", "periph_clk2_sel", base + 0x14, 27, 3);
3051487b60dSAbel Vesa hws[IMX6UL_CLK_PERIPH2_CLK2] = imx_clk_hw_divider("periph2_clk2", "periph2_clk2_sel", base + 0x14, 0, 3);
3061487b60dSAbel Vesa hws[IMX6UL_CLK_IPG] = imx_clk_hw_divider("ipg", "ahb", base + 0x14, 8, 2);
3071487b60dSAbel Vesa hws[IMX6UL_CLK_LCDIF_PODF] = imx_clk_hw_divider("lcdif_podf", "lcdif_pred", base + 0x18, 23, 3);
3081487b60dSAbel Vesa hws[IMX6UL_CLK_QSPI1_PDOF] = imx_clk_hw_divider("qspi1_podf", "qspi1_sel", base + 0x1c, 26, 3);
3091487b60dSAbel Vesa hws[IMX6UL_CLK_EIM_SLOW_PODF] = imx_clk_hw_divider("eim_slow_podf", "eim_slow_sel", base + 0x1c, 23, 3);
3101487b60dSAbel Vesa hws[IMX6UL_CLK_PERCLK] = imx_clk_hw_divider("perclk", "perclk_sel", base + 0x1c, 0, 6);
3111487b60dSAbel Vesa hws[IMX6UL_CLK_CAN_PODF] = imx_clk_hw_divider("can_podf", "can_sel", base + 0x20, 2, 6);
3121487b60dSAbel Vesa hws[IMX6UL_CLK_GPMI_PODF] = imx_clk_hw_divider("gpmi_podf", "gpmi_sel", base + 0x24, 22, 3);
3131487b60dSAbel Vesa hws[IMX6UL_CLK_BCH_PODF] = imx_clk_hw_divider("bch_podf", "bch_sel", base + 0x24, 19, 3);
3141487b60dSAbel Vesa hws[IMX6UL_CLK_USDHC2_PODF] = imx_clk_hw_divider("usdhc2_podf", "usdhc2_sel", base + 0x24, 16, 3);
3151487b60dSAbel Vesa hws[IMX6UL_CLK_USDHC1_PODF] = imx_clk_hw_divider("usdhc1_podf", "usdhc1_sel", base + 0x24, 11, 3);
3161487b60dSAbel Vesa hws[IMX6UL_CLK_UART_PODF] = imx_clk_hw_divider("uart_podf", "uart_sel", base + 0x24, 0, 6);
3171487b60dSAbel Vesa hws[IMX6UL_CLK_SAI3_PRED] = imx_clk_hw_divider("sai3_pred", "sai3_sel", base + 0x28, 22, 3);
3181487b60dSAbel Vesa hws[IMX6UL_CLK_SAI3_PODF] = imx_clk_hw_divider("sai3_podf", "sai3_pred", base + 0x28, 16, 6);
3191487b60dSAbel Vesa hws[IMX6UL_CLK_SAI1_PRED] = imx_clk_hw_divider("sai1_pred", "sai1_sel", base + 0x28, 6, 3);
3201487b60dSAbel Vesa hws[IMX6UL_CLK_SAI1_PODF] = imx_clk_hw_divider("sai1_podf", "sai1_pred", base + 0x28, 0, 6);
32173cd5e53SBai Ping if (clk_on_imx6ull()) {
3221487b60dSAbel Vesa hws[IMX6ULL_CLK_ESAI_PRED] = imx_clk_hw_divider("esai_pred", "esai_sel", base + 0x28, 9, 3);
3231487b60dSAbel Vesa hws[IMX6ULL_CLK_ESAI_PODF] = imx_clk_hw_divider("esai_podf", "esai_pred", base + 0x28, 25, 3);
32473cd5e53SBai Ping }
3251487b60dSAbel Vesa hws[IMX6UL_CLK_ENFC_PRED] = imx_clk_hw_divider("enfc_pred", "enfc_sel", base + 0x2c, 18, 3);
3261487b60dSAbel Vesa hws[IMX6UL_CLK_ENFC_PODF] = imx_clk_hw_divider("enfc_podf", "enfc_pred", base + 0x2c, 21, 6);
3271487b60dSAbel Vesa hws[IMX6UL_CLK_SAI2_PRED] = imx_clk_hw_divider("sai2_pred", "sai2_sel", base + 0x2c, 6, 3);
3281487b60dSAbel Vesa hws[IMX6UL_CLK_SAI2_PODF] = imx_clk_hw_divider("sai2_podf", "sai2_pred", base + 0x2c, 0, 6);
3291487b60dSAbel Vesa hws[IMX6UL_CLK_SPDIF_PRED] = imx_clk_hw_divider("spdif_pred", "spdif_sel", base + 0x30, 25, 3);
3301487b60dSAbel Vesa hws[IMX6UL_CLK_SPDIF_PODF] = imx_clk_hw_divider("spdif_podf", "spdif_pred", base + 0x30, 22, 3);
331a5510399SLeonard Crestez if (clk_on_imx6ul())
3321487b60dSAbel Vesa hws[IMX6UL_CLK_SIM_PODF] = imx_clk_hw_divider("sim_podf", "sim_pre_sel", base + 0x34, 12, 3);
333a5510399SLeonard Crestez else if (clk_on_imx6ull())
3341487b60dSAbel Vesa hws[IMX6ULL_CLK_EPDC_PODF] = imx_clk_hw_divider("epdc_podf", "epdc_pre_sel", base + 0x34, 12, 3);
3351487b60dSAbel Vesa hws[IMX6UL_CLK_ECSPI_PODF] = imx_clk_hw_divider("ecspi_podf", "ecspi_sel", base + 0x38, 19, 6);
3361487b60dSAbel Vesa hws[IMX6UL_CLK_LCDIF_PRED] = imx_clk_hw_divider("lcdif_pred", "lcdif_pre_sel", base + 0x38, 12, 3);
3371487b60dSAbel Vesa hws[IMX6UL_CLK_CSI_PODF] = imx_clk_hw_divider("csi_podf", "csi_sel", base + 0x3c, 11, 3);
338787b4271SFrank Li
3391487b60dSAbel Vesa hws[IMX6UL_CLK_CKO1_PODF] = imx_clk_hw_divider("cko1_podf", "cko1_sel", base + 0x60, 4, 3);
3401487b60dSAbel Vesa hws[IMX6UL_CLK_CKO2_PODF] = imx_clk_hw_divider("cko2_podf", "cko2_sel", base + 0x60, 21, 3);
341f5a4670dSMichael Trimarchi
3421487b60dSAbel Vesa hws[IMX6UL_CLK_ARM] = imx_clk_hw_busy_divider("arm", "pll1_sw", base + 0x10, 0, 3, base + 0x48, 16);
3431487b60dSAbel Vesa hws[IMX6UL_CLK_MMDC_PODF] = imx_clk_hw_busy_divider("mmdc_podf", "periph2", base + 0x14, 3, 3, base + 0x48, 2);
3441487b60dSAbel Vesa hws[IMX6UL_CLK_AXI_PODF] = imx_clk_hw_busy_divider("axi_podf", "axi_sel", base + 0x14, 16, 3, base + 0x48, 0);
3451487b60dSAbel Vesa hws[IMX6UL_CLK_AHB] = imx_clk_hw_busy_divider("ahb", "periph", base + 0x14, 10, 3, base + 0x48, 1);
346787b4271SFrank Li
347787b4271SFrank Li /* CCGR0 */
3481487b60dSAbel Vesa hws[IMX6UL_CLK_AIPSTZ1] = imx_clk_hw_gate2_flags("aips_tz1", "ahb", base + 0x68, 0, CLK_IS_CRITICAL);
3491487b60dSAbel Vesa hws[IMX6UL_CLK_AIPSTZ2] = imx_clk_hw_gate2_flags("aips_tz2", "ahb", base + 0x68, 2, CLK_IS_CRITICAL);
3501487b60dSAbel Vesa hws[IMX6UL_CLK_APBHDMA] = imx_clk_hw_gate2("apbh_dma", "bch_podf", base + 0x68, 4);
3511487b60dSAbel Vesa hws[IMX6UL_CLK_ASRC_IPG] = imx_clk_hw_gate2_shared("asrc_ipg", "ahb", base + 0x68, 6, &share_count_asrc);
3521487b60dSAbel Vesa hws[IMX6UL_CLK_ASRC_MEM] = imx_clk_hw_gate2_shared("asrc_mem", "ahb", base + 0x68, 6, &share_count_asrc);
35373cd5e53SBai Ping if (clk_on_imx6ul()) {
3541487b60dSAbel Vesa hws[IMX6UL_CLK_CAAM_MEM] = imx_clk_hw_gate2("caam_mem", "ahb", base + 0x68, 8);
3551487b60dSAbel Vesa hws[IMX6UL_CLK_CAAM_ACLK] = imx_clk_hw_gate2("caam_aclk", "ahb", base + 0x68, 10);
3561487b60dSAbel Vesa hws[IMX6UL_CLK_CAAM_IPG] = imx_clk_hw_gate2("caam_ipg", "ipg", base + 0x68, 12);
35773cd5e53SBai Ping } else if (clk_on_imx6ull()) {
3581487b60dSAbel Vesa hws[IMX6ULL_CLK_DCP_CLK] = imx_clk_hw_gate2("dcp", "ahb", base + 0x68, 10);
3591487b60dSAbel Vesa hws[IMX6UL_CLK_ENET] = imx_clk_hw_gate2("enet", "ipg", base + 0x68, 12);
3601487b60dSAbel Vesa hws[IMX6UL_CLK_ENET_AHB] = imx_clk_hw_gate2("enet_ahb", "ahb", base + 0x68, 12);
36173cd5e53SBai Ping }
3621487b60dSAbel Vesa hws[IMX6UL_CLK_CAN1_IPG] = imx_clk_hw_gate2("can1_ipg", "ipg", base + 0x68, 14);
3631487b60dSAbel Vesa hws[IMX6UL_CLK_CAN1_SERIAL] = imx_clk_hw_gate2("can1_serial", "can_podf", base + 0x68, 16);
3641487b60dSAbel Vesa hws[IMX6UL_CLK_CAN2_IPG] = imx_clk_hw_gate2("can2_ipg", "ipg", base + 0x68, 18);
3651487b60dSAbel Vesa hws[IMX6UL_CLK_CAN2_SERIAL] = imx_clk_hw_gate2("can2_serial", "can_podf", base + 0x68, 20);
3661487b60dSAbel Vesa hws[IMX6UL_CLK_GPT2_BUS] = imx_clk_hw_gate2("gpt2_bus", "perclk", base + 0x68, 24);
3671487b60dSAbel Vesa hws[IMX6UL_CLK_GPT2_SERIAL] = imx_clk_hw_gate2("gpt2_serial", "perclk", base + 0x68, 26);
3681487b60dSAbel Vesa hws[IMX6UL_CLK_UART2_IPG] = imx_clk_hw_gate2("uart2_ipg", "ipg", base + 0x68, 28);
3691487b60dSAbel Vesa hws[IMX6UL_CLK_UART2_SERIAL] = imx_clk_hw_gate2("uart2_serial", "uart_podf", base + 0x68, 28);
370cf091ee9SRobin van der Gracht if (clk_on_imx6ull())
3711487b60dSAbel Vesa hws[IMX6UL_CLK_AIPSTZ3] = imx_clk_hw_gate2("aips_tz3", "ahb", base + 0x80, 18);
3721487b60dSAbel Vesa hws[IMX6UL_CLK_GPIO2] = imx_clk_hw_gate2("gpio2", "ipg", base + 0x68, 30);
373787b4271SFrank Li
374787b4271SFrank Li /* CCGR1 */
3751487b60dSAbel Vesa hws[IMX6UL_CLK_ECSPI1] = imx_clk_hw_gate2("ecspi1", "ecspi_podf", base + 0x6c, 0);
3761487b60dSAbel Vesa hws[IMX6UL_CLK_ECSPI2] = imx_clk_hw_gate2("ecspi2", "ecspi_podf", base + 0x6c, 2);
3771487b60dSAbel Vesa hws[IMX6UL_CLK_ECSPI3] = imx_clk_hw_gate2("ecspi3", "ecspi_podf", base + 0x6c, 4);
3781487b60dSAbel Vesa hws[IMX6UL_CLK_ECSPI4] = imx_clk_hw_gate2("ecspi4", "ecspi_podf", base + 0x6c, 6);
3791487b60dSAbel Vesa hws[IMX6UL_CLK_ADC2] = imx_clk_hw_gate2("adc2", "ipg", base + 0x6c, 8);
3801487b60dSAbel Vesa hws[IMX6UL_CLK_UART3_IPG] = imx_clk_hw_gate2("uart3_ipg", "ipg", base + 0x6c, 10);
3811487b60dSAbel Vesa hws[IMX6UL_CLK_UART3_SERIAL] = imx_clk_hw_gate2("uart3_serial", "uart_podf", base + 0x6c, 10);
3821487b60dSAbel Vesa hws[IMX6UL_CLK_EPIT1] = imx_clk_hw_gate2("epit1", "perclk", base + 0x6c, 12);
3831487b60dSAbel Vesa hws[IMX6UL_CLK_EPIT2] = imx_clk_hw_gate2("epit2", "perclk", base + 0x6c, 14);
3841487b60dSAbel Vesa hws[IMX6UL_CLK_ADC1] = imx_clk_hw_gate2("adc1", "ipg", base + 0x6c, 16);
3851487b60dSAbel Vesa hws[IMX6UL_CLK_GPT1_BUS] = imx_clk_hw_gate2("gpt1_bus", "perclk", base + 0x6c, 20);
3861487b60dSAbel Vesa hws[IMX6UL_CLK_GPT1_SERIAL] = imx_clk_hw_gate2("gpt1_serial", "perclk", base + 0x6c, 22);
3871487b60dSAbel Vesa hws[IMX6UL_CLK_UART4_IPG] = imx_clk_hw_gate2("uart4_ipg", "ipg", base + 0x6c, 24);
3881487b60dSAbel Vesa hws[IMX6UL_CLK_UART4_SERIAL] = imx_clk_hw_gate2("uart4_serial", "uart_podf", base + 0x6c, 24);
3891487b60dSAbel Vesa hws[IMX6UL_CLK_GPIO1] = imx_clk_hw_gate2("gpio1", "ipg", base + 0x6c, 26);
3901487b60dSAbel Vesa hws[IMX6UL_CLK_GPIO5] = imx_clk_hw_gate2("gpio5", "ipg", base + 0x6c, 30);
391787b4271SFrank Li
392787b4271SFrank Li /* CCGR2 */
39373cd5e53SBai Ping if (clk_on_imx6ull()) {
3941487b60dSAbel Vesa hws[IMX6ULL_CLK_ESAI_EXTAL] = imx_clk_hw_gate2_shared("esai_extal", "esai_podf", base + 0x70, 0, &share_count_esai);
3951487b60dSAbel Vesa hws[IMX6ULL_CLK_ESAI_IPG] = imx_clk_hw_gate2_shared("esai_ipg", "ahb", base + 0x70, 0, &share_count_esai);
3961487b60dSAbel Vesa hws[IMX6ULL_CLK_ESAI_MEM] = imx_clk_hw_gate2_shared("esai_mem", "ahb", base + 0x70, 0, &share_count_esai);
39773cd5e53SBai Ping }
3981487b60dSAbel Vesa hws[IMX6UL_CLK_I2C1] = imx_clk_hw_gate2("i2c1", "perclk", base + 0x70, 6);
3991487b60dSAbel Vesa hws[IMX6UL_CLK_I2C2] = imx_clk_hw_gate2("i2c2", "perclk", base + 0x70, 8);
4001487b60dSAbel Vesa hws[IMX6UL_CLK_I2C3] = imx_clk_hw_gate2("i2c3", "perclk", base + 0x70, 10);
4011487b60dSAbel Vesa hws[IMX6UL_CLK_OCOTP] = imx_clk_hw_gate2("ocotp", "ipg", base + 0x70, 12);
4021487b60dSAbel Vesa hws[IMX6UL_CLK_IOMUXC] = imx_clk_hw_gate2("iomuxc", "lcdif_podf", base + 0x70, 14);
4031487b60dSAbel Vesa hws[IMX6UL_CLK_GPIO3] = imx_clk_hw_gate2("gpio3", "ipg", base + 0x70, 26);
4041487b60dSAbel Vesa hws[IMX6UL_CLK_LCDIF_APB] = imx_clk_hw_gate2("lcdif_apb", "axi", base + 0x70, 28);
4051487b60dSAbel Vesa hws[IMX6UL_CLK_PXP] = imx_clk_hw_gate2("pxp", "axi", base + 0x70, 30);
406787b4271SFrank Li
407787b4271SFrank Li /* CCGR3 */
408d1012253SStefan Riedmueller /*
409d1012253SStefan Riedmueller * Although the imx6ull reference manual lists CCGR2 as the csi clk
410d1012253SStefan Riedmueller * gate register, tests have shown that it is actually the CCGR3
411d1012253SStefan Riedmueller * register bit 0/1, same as for the imx6ul.
412d1012253SStefan Riedmueller */
413d1012253SStefan Riedmueller hws[IMX6UL_CLK_CSI] = imx_clk_hw_gate2("csi", "csi_podf", base + 0x74, 0);
4141487b60dSAbel Vesa hws[IMX6UL_CLK_UART5_IPG] = imx_clk_hw_gate2("uart5_ipg", "ipg", base + 0x74, 2);
4151487b60dSAbel Vesa hws[IMX6UL_CLK_UART5_SERIAL] = imx_clk_hw_gate2("uart5_serial", "uart_podf", base + 0x74, 2);
41673cd5e53SBai Ping if (clk_on_imx6ul()) {
4171487b60dSAbel Vesa hws[IMX6UL_CLK_ENET] = imx_clk_hw_gate2("enet", "ipg", base + 0x74, 4);
4181487b60dSAbel Vesa hws[IMX6UL_CLK_ENET_AHB] = imx_clk_hw_gate2("enet_ahb", "ahb", base + 0x74, 4);
41973cd5e53SBai Ping } else if (clk_on_imx6ull()) {
4201487b60dSAbel Vesa hws[IMX6ULL_CLK_EPDC_ACLK] = imx_clk_hw_gate2("epdc_aclk", "axi", base + 0x74, 4);
4211487b60dSAbel Vesa hws[IMX6ULL_CLK_EPDC_PIX] = imx_clk_hw_gate2("epdc_pix", "epdc_podf", base + 0x74, 4);
42273cd5e53SBai Ping }
4231487b60dSAbel Vesa hws[IMX6UL_CLK_UART6_IPG] = imx_clk_hw_gate2("uart6_ipg", "ipg", base + 0x74, 6);
4241487b60dSAbel Vesa hws[IMX6UL_CLK_UART6_SERIAL] = imx_clk_hw_gate2("uart6_serial", "uart_podf", base + 0x74, 6);
4251487b60dSAbel Vesa hws[IMX6UL_CLK_LCDIF_PIX] = imx_clk_hw_gate2("lcdif_pix", "lcdif_podf", base + 0x74, 10);
4261487b60dSAbel Vesa hws[IMX6UL_CLK_GPIO4] = imx_clk_hw_gate2("gpio4", "ipg", base + 0x74, 12);
4271487b60dSAbel Vesa hws[IMX6UL_CLK_QSPI] = imx_clk_hw_gate2("qspi1", "qspi1_podf", base + 0x74, 14);
4281487b60dSAbel Vesa hws[IMX6UL_CLK_WDOG1] = imx_clk_hw_gate2("wdog1", "ipg", base + 0x74, 16);
4291487b60dSAbel Vesa hws[IMX6UL_CLK_MMDC_P0_FAST] = imx_clk_hw_gate_flags("mmdc_p0_fast", "mmdc_podf", base + 0x74, 20, CLK_IS_CRITICAL);
4301487b60dSAbel Vesa hws[IMX6UL_CLK_MMDC_P0_IPG] = imx_clk_hw_gate2_flags("mmdc_p0_ipg", "ipg", base + 0x74, 24, CLK_IS_CRITICAL);
4311487b60dSAbel Vesa hws[IMX6UL_CLK_MMDC_P1_IPG] = imx_clk_hw_gate2_flags("mmdc_p1_ipg", "ipg", base + 0x74, 26, CLK_IS_CRITICAL);
4321487b60dSAbel Vesa hws[IMX6UL_CLK_AXI] = imx_clk_hw_gate_flags("axi", "axi_podf", base + 0x74, 28, CLK_IS_CRITICAL);
433787b4271SFrank Li
434787b4271SFrank Li /* CCGR4 */
4351487b60dSAbel Vesa hws[IMX6UL_CLK_PER_BCH] = imx_clk_hw_gate2("per_bch", "bch_podf", base + 0x78, 12);
4361487b60dSAbel Vesa hws[IMX6UL_CLK_PWM1] = imx_clk_hw_gate2("pwm1", "perclk", base + 0x78, 16);
4371487b60dSAbel Vesa hws[IMX6UL_CLK_PWM2] = imx_clk_hw_gate2("pwm2", "perclk", base + 0x78, 18);
4381487b60dSAbel Vesa hws[IMX6UL_CLK_PWM3] = imx_clk_hw_gate2("pwm3", "perclk", base + 0x78, 20);
4391487b60dSAbel Vesa hws[IMX6UL_CLK_PWM4] = imx_clk_hw_gate2("pwm4", "perclk", base + 0x78, 22);
4401487b60dSAbel Vesa hws[IMX6UL_CLK_GPMI_BCH_APB] = imx_clk_hw_gate2("gpmi_bch_apb", "bch_podf", base + 0x78, 24);
4411487b60dSAbel Vesa hws[IMX6UL_CLK_GPMI_BCH] = imx_clk_hw_gate2("gpmi_bch", "gpmi_podf", base + 0x78, 26);
4421487b60dSAbel Vesa hws[IMX6UL_CLK_GPMI_IO] = imx_clk_hw_gate2("gpmi_io", "enfc_podf", base + 0x78, 28);
4431487b60dSAbel Vesa hws[IMX6UL_CLK_GPMI_APB] = imx_clk_hw_gate2("gpmi_apb", "bch_podf", base + 0x78, 30);
444787b4271SFrank Li
445787b4271SFrank Li /* CCGR5 */
4461487b60dSAbel Vesa hws[IMX6UL_CLK_ROM] = imx_clk_hw_gate2_flags("rom", "ahb", base + 0x7c, 0, CLK_IS_CRITICAL);
4471487b60dSAbel Vesa hws[IMX6UL_CLK_SDMA] = imx_clk_hw_gate2("sdma", "ahb", base + 0x7c, 6);
4481487b60dSAbel Vesa hws[IMX6UL_CLK_KPP] = imx_clk_hw_gate2("kpp", "ipg", base + 0x7c, 8);
4491487b60dSAbel Vesa hws[IMX6UL_CLK_WDOG2] = imx_clk_hw_gate2("wdog2", "ipg", base + 0x7c, 10);
4501487b60dSAbel Vesa hws[IMX6UL_CLK_SPBA] = imx_clk_hw_gate2("spba", "ipg", base + 0x7c, 12);
4511487b60dSAbel Vesa hws[IMX6UL_CLK_SPDIF] = imx_clk_hw_gate2_shared("spdif", "spdif_podf", base + 0x7c, 14, &share_count_audio);
4521487b60dSAbel Vesa hws[IMX6UL_CLK_SPDIF_GCLK] = imx_clk_hw_gate2_shared("spdif_gclk", "ipg", base + 0x7c, 14, &share_count_audio);
4531487b60dSAbel Vesa hws[IMX6UL_CLK_SAI3] = imx_clk_hw_gate2_shared("sai3", "sai3_podf", base + 0x7c, 22, &share_count_sai3);
4541487b60dSAbel Vesa hws[IMX6UL_CLK_SAI3_IPG] = imx_clk_hw_gate2_shared("sai3_ipg", "ipg", base + 0x7c, 22, &share_count_sai3);
4551487b60dSAbel Vesa hws[IMX6UL_CLK_UART1_IPG] = imx_clk_hw_gate2("uart1_ipg", "ipg", base + 0x7c, 24);
4561487b60dSAbel Vesa hws[IMX6UL_CLK_UART1_SERIAL] = imx_clk_hw_gate2("uart1_serial", "uart_podf", base + 0x7c, 24);
4571487b60dSAbel Vesa hws[IMX6UL_CLK_UART7_IPG] = imx_clk_hw_gate2("uart7_ipg", "ipg", base + 0x7c, 26);
4581487b60dSAbel Vesa hws[IMX6UL_CLK_UART7_SERIAL] = imx_clk_hw_gate2("uart7_serial", "uart_podf", base + 0x7c, 26);
4591487b60dSAbel Vesa hws[IMX6UL_CLK_SAI1] = imx_clk_hw_gate2_shared("sai1", "sai1_podf", base + 0x7c, 28, &share_count_sai1);
4601487b60dSAbel Vesa hws[IMX6UL_CLK_SAI1_IPG] = imx_clk_hw_gate2_shared("sai1_ipg", "ipg", base + 0x7c, 28, &share_count_sai1);
4611487b60dSAbel Vesa hws[IMX6UL_CLK_SAI2] = imx_clk_hw_gate2_shared("sai2", "sai2_podf", base + 0x7c, 30, &share_count_sai2);
4621487b60dSAbel Vesa hws[IMX6UL_CLK_SAI2_IPG] = imx_clk_hw_gate2_shared("sai2_ipg", "ipg", base + 0x7c, 30, &share_count_sai2);
463787b4271SFrank Li
464787b4271SFrank Li /* CCGR6 */
4651487b60dSAbel Vesa hws[IMX6UL_CLK_USBOH3] = imx_clk_hw_gate2("usboh3", "ipg", base + 0x80, 0);
4661487b60dSAbel Vesa hws[IMX6UL_CLK_USDHC1] = imx_clk_hw_gate2("usdhc1", "usdhc1_podf", base + 0x80, 2);
4671487b60dSAbel Vesa hws[IMX6UL_CLK_USDHC2] = imx_clk_hw_gate2("usdhc2", "usdhc2_podf", base + 0x80, 4);
46873cd5e53SBai Ping if (clk_on_imx6ul()) {
4691487b60dSAbel Vesa hws[IMX6UL_CLK_SIM1] = imx_clk_hw_gate2("sim1", "sim_sel", base + 0x80, 6);
4701487b60dSAbel Vesa hws[IMX6UL_CLK_SIM2] = imx_clk_hw_gate2("sim2", "sim_sel", base + 0x80, 8);
47173cd5e53SBai Ping }
4721487b60dSAbel Vesa hws[IMX6UL_CLK_EIM] = imx_clk_hw_gate2("eim", "eim_slow_podf", base + 0x80, 10);
4731487b60dSAbel Vesa hws[IMX6UL_CLK_PWM8] = imx_clk_hw_gate2("pwm8", "perclk", base + 0x80, 16);
4741487b60dSAbel Vesa hws[IMX6UL_CLK_UART8_IPG] = imx_clk_hw_gate2("uart8_ipg", "ipg", base + 0x80, 14);
4751487b60dSAbel Vesa hws[IMX6UL_CLK_UART8_SERIAL] = imx_clk_hw_gate2("uart8_serial", "uart_podf", base + 0x80, 14);
4761487b60dSAbel Vesa hws[IMX6UL_CLK_WDOG3] = imx_clk_hw_gate2("wdog3", "ipg", base + 0x80, 20);
4771487b60dSAbel Vesa hws[IMX6UL_CLK_I2C4] = imx_clk_hw_gate2("i2c4", "perclk", base + 0x80, 24);
4781487b60dSAbel Vesa hws[IMX6UL_CLK_PWM5] = imx_clk_hw_gate2("pwm5", "perclk", base + 0x80, 26);
4791487b60dSAbel Vesa hws[IMX6UL_CLK_PWM6] = imx_clk_hw_gate2("pwm6", "perclk", base + 0x80, 28);
4801487b60dSAbel Vesa hws[IMX6UL_CLK_PWM7] = imx_clk_hw_gate2("pwm7", "perclk", base + 0x80, 30);
481787b4271SFrank Li
482f5a4670dSMichael Trimarchi /* CCOSR */
4831487b60dSAbel Vesa hws[IMX6UL_CLK_CKO1] = imx_clk_hw_gate("cko1", "cko1_podf", base + 0x60, 7);
4841487b60dSAbel Vesa hws[IMX6UL_CLK_CKO2] = imx_clk_hw_gate("cko2", "cko2_podf", base + 0x60, 24);
485f5a4670dSMichael Trimarchi
486787b4271SFrank Li /* mask handshake of mmdc */
487c129b6feSAnson Huang imx_mmdc_mask_handshake(base, 0);
488787b4271SFrank Li
4894e197ee8SOleksij Rempel hws[IMX6UL_CLK_ENET1_REF_PAD] = imx_obtain_fixed_of_clock(ccm_node, "enet1_ref_pad", 0);
4904e197ee8SOleksij Rempel
4914e197ee8SOleksij Rempel hws[IMX6UL_CLK_ENET1_REF_SEL] = imx_clk_gpr_mux("enet1_ref_sel", "fsl,imx6ul-iomuxc-gpr",
4924e197ee8SOleksij Rempel IOMUXC_GPR1, enet1_ref_sels, ARRAY_SIZE(enet1_ref_sels),
4934e197ee8SOleksij Rempel enet1_ref_sels_table, enet1_ref_sels_table_mask);
4944e197ee8SOleksij Rempel hws[IMX6UL_CLK_ENET2_REF_PAD] = imx_obtain_fixed_of_clock(ccm_node, "enet2_ref_pad", 0);
4954e197ee8SOleksij Rempel
4964e197ee8SOleksij Rempel hws[IMX6UL_CLK_ENET2_REF_SEL] = imx_clk_gpr_mux("enet2_ref_sel", "fsl,imx6ul-iomuxc-gpr",
4974e197ee8SOleksij Rempel IOMUXC_GPR1, enet2_ref_sels, ARRAY_SIZE(enet2_ref_sels),
4984e197ee8SOleksij Rempel enet2_ref_sels_table, enet2_ref_sels_table_mask);
4994e197ee8SOleksij Rempel
5001487b60dSAbel Vesa imx_check_clk_hws(hws, IMX6UL_CLK_END);
501787b4271SFrank Li
5021487b60dSAbel Vesa of_clk_add_hw_provider(np, of_clk_hw_onecell_get, clk_hw_data);
503787b4271SFrank Li
5048efaf5edSAnson Huang /*
5058efaf5edSAnson Huang * Lower the AHB clock rate before changing the parent clock source,
5068efaf5edSAnson Huang * as AHB clock rate can NOT be higher than 133MHz, but its parent
5078efaf5edSAnson Huang * will be switched from 396MHz PFD to 528MHz PLL in order to increase
5088efaf5edSAnson Huang * AXI clock rate, so we need to lower AHB rate first to make sure at
5098efaf5edSAnson Huang * any time, AHB rate is <= 133MHz.
5108efaf5edSAnson Huang */
5111487b60dSAbel Vesa clk_set_rate(hws[IMX6UL_CLK_AHB]->clk, 99000000);
5128efaf5edSAnson Huang
5138efaf5edSAnson Huang /* Change periph_pre clock to pll2_bus to adjust AXI rate to 264MHz */
5141487b60dSAbel Vesa clk_set_parent(hws[IMX6UL_CLK_PERIPH_CLK2_SEL]->clk, hws[IMX6UL_CLK_OSC]->clk);
5151487b60dSAbel Vesa clk_set_parent(hws[IMX6UL_CLK_PERIPH]->clk, hws[IMX6UL_CLK_PERIPH_CLK2]->clk);
5161487b60dSAbel Vesa clk_set_parent(hws[IMX6UL_CLK_PERIPH_PRE]->clk, hws[IMX6UL_CLK_PLL2_BUS]->clk);
5171487b60dSAbel Vesa clk_set_parent(hws[IMX6UL_CLK_PERIPH]->clk, hws[IMX6UL_CLK_PERIPH_PRE]->clk);
5188efaf5edSAnson Huang
5198efaf5edSAnson Huang /* Make sure AHB rate is 132MHz */
5201487b60dSAbel Vesa clk_set_rate(hws[IMX6UL_CLK_AHB]->clk, 132000000);
5218efaf5edSAnson Huang
522787b4271SFrank Li /* set perclk to from OSC */
5231487b60dSAbel Vesa clk_set_parent(hws[IMX6UL_CLK_PERCLK_SEL]->clk, hws[IMX6UL_CLK_OSC]->clk);
524787b4271SFrank Li
5251487b60dSAbel Vesa clk_set_rate(hws[IMX6UL_CLK_ENET_REF]->clk, 50000000);
5261487b60dSAbel Vesa clk_set_rate(hws[IMX6UL_CLK_ENET2_REF]->clk, 50000000);
5271487b60dSAbel Vesa clk_set_rate(hws[IMX6UL_CLK_CSI]->clk, 24000000);
528787b4271SFrank Li
529cf091ee9SRobin van der Gracht if (clk_on_imx6ull())
5301487b60dSAbel Vesa clk_prepare_enable(hws[IMX6UL_CLK_AIPSTZ3]->clk);
531cf091ee9SRobin van der Gracht
532787b4271SFrank Li if (IS_ENABLED(CONFIG_USB_MXS_PHY)) {
5331487b60dSAbel Vesa clk_prepare_enable(hws[IMX6UL_CLK_USBPHY1_GATE]->clk);
5341487b60dSAbel Vesa clk_prepare_enable(hws[IMX6UL_CLK_USBPHY2_GATE]->clk);
535787b4271SFrank Li }
536787b4271SFrank Li
537d5b2b225SWaibel Georg clk_set_parent(hws[IMX6UL_CLK_CAN_SEL]->clk, hws[IMX6UL_CLK_PLL3_80M]->clk);
53873cd5e53SBai Ping if (clk_on_imx6ul())
5391487b60dSAbel Vesa clk_set_parent(hws[IMX6UL_CLK_SIM_PRE_SEL]->clk, hws[IMX6UL_CLK_PLL3_USB_OTG]->clk);
54073cd5e53SBai Ping else if (clk_on_imx6ull())
5411487b60dSAbel Vesa clk_set_parent(hws[IMX6ULL_CLK_EPDC_PRE_SEL]->clk, hws[IMX6UL_CLK_PLL3_PFD2]->clk);
542787b4271SFrank Li
5431487b60dSAbel Vesa clk_set_parent(hws[IMX6UL_CLK_ENFC_SEL]->clk, hws[IMX6UL_CLK_PLL2_PFD2]->clk);
5444e197ee8SOleksij Rempel
545*c2ee6de2SSebastien Laveze clk_set_parent(hws[IMX6UL_CLK_ENET1_REF_SEL]->clk, hws[IMX6UL_CLK_ENET1_REF_125M]->clk);
546*c2ee6de2SSebastien Laveze clk_set_parent(hws[IMX6UL_CLK_ENET2_REF_SEL]->clk, hws[IMX6UL_CLK_ENET2_REF_125M]->clk);
547912d7af4SAlexander Stein
548912d7af4SAlexander Stein imx_register_uart_clocks();
549787b4271SFrank Li }
550787b4271SFrank Li
551787b4271SFrank Li CLK_OF_DECLARE(imx6ul, "fsl,imx6ul-ccm", imx6ul_clocks_init);
552