1d2912cb1SThomas Gleixner // SPDX-License-Identifier: GPL-2.0-only
211f68120SShawn Guo /*
311f68120SShawn Guo * Copyright 2013-2014 Freescale Semiconductor, Inc.
411f68120SShawn Guo */
511f68120SShawn Guo
60d03f029SAnson Huang #include <linux/bits.h>
711f68120SShawn Guo #include <linux/clk.h>
811f68120SShawn Guo #include <linux/clkdev.h>
9de5774d1SLee Jones #include <linux/clk/imx.h>
1011f68120SShawn Guo #include <linux/err.h>
1111f68120SShawn Guo #include <linux/of.h>
1211f68120SShawn Guo #include <linux/of_address.h>
1311f68120SShawn Guo #include <linux/of_irq.h>
1411f68120SShawn Guo #include <dt-bindings/clock/imx6sl-clock.h>
1511f68120SShawn Guo
1611f68120SShawn Guo #include "clk.h"
1711f68120SShawn Guo
1811f68120SShawn Guo #define CCSR 0xc
190d03f029SAnson Huang #define BM_CCSR_PLL1_SW_CLK_SEL BIT(2)
2011f68120SShawn Guo #define CACRR 0x10
2111f68120SShawn Guo #define CDHIPR 0x48
220d03f029SAnson Huang #define BM_CDHIPR_ARM_PODF_BUSY BIT(16)
2311f68120SShawn Guo #define ARM_WAIT_DIV_396M 2
2411f68120SShawn Guo #define ARM_WAIT_DIV_792M 4
2511f68120SShawn Guo #define ARM_WAIT_DIV_996M 6
2611f68120SShawn Guo
2711f68120SShawn Guo #define PLL_ARM 0x0
280d03f029SAnson Huang #define BM_PLL_ARM_DIV_SELECT 0x7f
290d03f029SAnson Huang #define BM_PLL_ARM_POWERDOWN BIT(12)
300d03f029SAnson Huang #define BM_PLL_ARM_ENABLE BIT(13)
310d03f029SAnson Huang #define BM_PLL_ARM_LOCK BIT(31)
3211f68120SShawn Guo #define PLL_ARM_DIV_792M 66
3311f68120SShawn Guo
3411f68120SShawn Guo static const char *step_sels[] = { "osc", "pll2_pfd2", };
3511f68120SShawn Guo static const char *pll1_sw_sels[] = { "pll1_sys", "step", };
3611f68120SShawn Guo static const char *ocram_alt_sels[] = { "pll2_pfd2", "pll3_pfd1", };
3711f68120SShawn Guo static const char *ocram_sels[] = { "periph", "ocram_alt_sels", };
3811f68120SShawn Guo static const char *pre_periph_sels[] = { "pll2_bus", "pll2_pfd2", "pll2_pfd0", "pll2_198m", };
3911f68120SShawn Guo static const char *periph_clk2_sels[] = { "pll3_usb_otg", "osc", "osc", "dummy", };
4011f68120SShawn Guo static const char *periph2_clk2_sels[] = { "pll3_usb_otg", "pll2_bus", };
4111f68120SShawn Guo static const char *periph_sels[] = { "pre_periph_sel", "periph_clk2_podf", };
4211f68120SShawn Guo static const char *periph2_sels[] = { "pre_periph2_sel", "periph2_clk2_podf", };
4311f68120SShawn Guo static const char *csi_sels[] = { "osc", "pll2_pfd2", "pll3_120m", "pll3_pfd1", };
4411f68120SShawn Guo static const char *lcdif_axi_sels[] = { "pll2_bus", "pll2_pfd2", "pll3_usb_otg", "pll3_pfd1", };
4511f68120SShawn Guo static const char *usdhc_sels[] = { "pll2_pfd2", "pll2_pfd0", };
4611f68120SShawn Guo static const char *ssi_sels[] = { "pll3_pfd2", "pll3_pfd3", "pll4_audio_div", "dummy", };
4711f68120SShawn Guo static const char *perclk_sels[] = { "ipg", "osc", };
4811f68120SShawn Guo static const char *pxp_axi_sels[] = { "pll2_bus", "pll3_usb_otg", "pll5_video_div", "pll2_pfd0", "pll2_pfd2", "pll3_pfd3", };
4911f68120SShawn Guo static const char *epdc_axi_sels[] = { "pll2_bus", "pll3_usb_otg", "pll5_video_div", "pll2_pfd0", "pll2_pfd2", "pll3_pfd2", };
5011f68120SShawn Guo static const char *gpu2d_ovg_sels[] = { "pll3_pfd1", "pll3_usb_otg", "pll2_bus", "pll2_pfd2", };
5111f68120SShawn Guo static const char *gpu2d_sels[] = { "pll2_pfd2", "pll3_usb_otg", "pll3_pfd1", "pll2_bus", };
5211f68120SShawn Guo static const char *lcdif_pix_sels[] = { "pll2_bus", "pll3_usb_otg", "pll5_video_div", "pll2_pfd0", "pll3_pfd0", "pll3_pfd1", };
5311f68120SShawn Guo static const char *epdc_pix_sels[] = { "pll2_bus", "pll3_usb_otg", "pll5_video_div", "pll2_pfd0", "pll2_pfd1", "pll3_pfd1", };
5411f68120SShawn Guo static const char *audio_sels[] = { "pll4_audio_div", "pll3_pfd2", "pll3_pfd3", "pll3_usb_otg", };
5511f68120SShawn Guo static const char *ecspi_sels[] = { "pll3_60m", "osc", };
5611f68120SShawn Guo static const char *uart_sels[] = { "pll3_80m", "osc", };
5711f68120SShawn Guo static const char *lvds_sels[] = {
5811f68120SShawn Guo "pll1_sys", "pll2_bus", "pll2_pfd0", "pll2_pfd1", "pll2_pfd2", "dummy", "pll4_audio", "pll5_video",
5911f68120SShawn Guo "dummy", "enet_ref", "dummy", "dummy", "pll3_usb_otg", "pll7_usb_host", "pll3_pfd0", "pll3_pfd1",
6011f68120SShawn Guo "pll3_pfd2", "pll3_pfd3", "osc", "dummy", "dummy", "dummy", "dummy", "dummy",
6111f68120SShawn Guo "dummy", "dummy", "dummy", "dummy", "dummy", "dummy", "dummy", "dummy",
6211f68120SShawn Guo };
6311f68120SShawn Guo static const char *pll_bypass_src_sels[] = { "osc", "lvds1_in", };
6411f68120SShawn Guo static const char *pll1_bypass_sels[] = { "pll1", "pll1_bypass_src", };
6511f68120SShawn Guo static const char *pll2_bypass_sels[] = { "pll2", "pll2_bypass_src", };
6611f68120SShawn Guo static const char *pll3_bypass_sels[] = { "pll3", "pll3_bypass_src", };
6711f68120SShawn Guo static const char *pll4_bypass_sels[] = { "pll4", "pll4_bypass_src", };
6811f68120SShawn Guo static const char *pll5_bypass_sels[] = { "pll5", "pll5_bypass_src", };
6911f68120SShawn Guo static const char *pll6_bypass_sels[] = { "pll6", "pll6_bypass_src", };
7011f68120SShawn Guo static const char *pll7_bypass_sels[] = { "pll7", "pll7_bypass_src", };
7111f68120SShawn Guo
72fdda6ee9SArvind Yadav static const struct clk_div_table clk_enet_ref_table[] = {
7311f68120SShawn Guo { .val = 0, .div = 20, },
7411f68120SShawn Guo { .val = 1, .div = 10, },
7511f68120SShawn Guo { .val = 2, .div = 5, },
7611f68120SShawn Guo { .val = 3, .div = 4, },
7711f68120SShawn Guo { }
7811f68120SShawn Guo };
7911f68120SShawn Guo
80fdda6ee9SArvind Yadav static const struct clk_div_table post_div_table[] = {
8111f68120SShawn Guo { .val = 2, .div = 1, },
8211f68120SShawn Guo { .val = 1, .div = 2, },
8311f68120SShawn Guo { .val = 0, .div = 4, },
8411f68120SShawn Guo { }
8511f68120SShawn Guo };
8611f68120SShawn Guo
87fdda6ee9SArvind Yadav static const struct clk_div_table video_div_table[] = {
8811f68120SShawn Guo { .val = 0, .div = 1, },
8911f68120SShawn Guo { .val = 1, .div = 2, },
9011f68120SShawn Guo { .val = 2, .div = 1, },
9111f68120SShawn Guo { .val = 3, .div = 4, },
9211f68120SShawn Guo { }
9311f68120SShawn Guo };
9411f68120SShawn Guo
9511f68120SShawn Guo static unsigned int share_count_ssi1;
9611f68120SShawn Guo static unsigned int share_count_ssi2;
9711f68120SShawn Guo static unsigned int share_count_ssi3;
9884a87250SShengjiu Wang static unsigned int share_count_spdif;
9911f68120SShawn Guo
1003a1d8fe6SAbel Vesa static struct clk_hw **hws;
1013a1d8fe6SAbel Vesa static struct clk_hw_onecell_data *clk_hw_data;
10211f68120SShawn Guo static void __iomem *ccm_base;
10311f68120SShawn Guo static void __iomem *anatop_base;
10411f68120SShawn Guo
10511f68120SShawn Guo /*
10611f68120SShawn Guo * ERR005311 CCM: After exit from WAIT mode, unwanted interrupt(s) taken
10711f68120SShawn Guo * during WAIT mode entry process could cause cache memory
10811f68120SShawn Guo * corruption.
10911f68120SShawn Guo *
11011f68120SShawn Guo * Software workaround:
11111f68120SShawn Guo * To prevent this issue from occurring, software should ensure that the
11211f68120SShawn Guo * ARM to IPG clock ratio is less than 12:5 (that is < 2.4x), before
11311f68120SShawn Guo * entering WAIT mode.
11411f68120SShawn Guo *
11511f68120SShawn Guo * This function will set the ARM clk to max value within the 12:5 limit.
11611f68120SShawn Guo * As IPG clock is fixed at 66MHz(so ARM freq must not exceed 158.4MHz),
11711f68120SShawn Guo * ARM freq are one of below setpoints: 396MHz, 792MHz and 996MHz, since
11811f68120SShawn Guo * the clk APIs can NOT be called in idle thread(may cause kernel schedule
11911f68120SShawn Guo * as there is sleep function in PLL wait function), so here we just slow
12011f68120SShawn Guo * down ARM to below freq according to previous freq:
12111f68120SShawn Guo *
12211f68120SShawn Guo * run mode wait mode
12311f68120SShawn Guo * 396MHz -> 132MHz;
12411f68120SShawn Guo * 792MHz -> 158.4MHz;
12511f68120SShawn Guo * 996MHz -> 142.3MHz;
12611f68120SShawn Guo */
imx6sl_get_arm_divider_for_wait(void)12711f68120SShawn Guo static int imx6sl_get_arm_divider_for_wait(void)
12811f68120SShawn Guo {
12911f68120SShawn Guo if (readl_relaxed(ccm_base + CCSR) & BM_CCSR_PLL1_SW_CLK_SEL) {
13011f68120SShawn Guo return ARM_WAIT_DIV_396M;
13111f68120SShawn Guo } else {
13211f68120SShawn Guo if ((readl_relaxed(anatop_base + PLL_ARM) &
13311f68120SShawn Guo BM_PLL_ARM_DIV_SELECT) == PLL_ARM_DIV_792M)
13411f68120SShawn Guo return ARM_WAIT_DIV_792M;
13511f68120SShawn Guo else
13611f68120SShawn Guo return ARM_WAIT_DIV_996M;
13711f68120SShawn Guo }
13811f68120SShawn Guo }
13911f68120SShawn Guo
imx6sl_enable_pll_arm(bool enable)14011f68120SShawn Guo static void imx6sl_enable_pll_arm(bool enable)
14111f68120SShawn Guo {
14211f68120SShawn Guo static u32 saved_pll_arm;
14311f68120SShawn Guo u32 val;
14411f68120SShawn Guo
14511f68120SShawn Guo if (enable) {
14611f68120SShawn Guo saved_pll_arm = val = readl_relaxed(anatop_base + PLL_ARM);
14711f68120SShawn Guo val |= BM_PLL_ARM_ENABLE;
14811f68120SShawn Guo val &= ~BM_PLL_ARM_POWERDOWN;
14911f68120SShawn Guo writel_relaxed(val, anatop_base + PLL_ARM);
1500d03f029SAnson Huang while (!(readl_relaxed(anatop_base + PLL_ARM) & BM_PLL_ARM_LOCK))
15111f68120SShawn Guo ;
15211f68120SShawn Guo } else {
15311f68120SShawn Guo writel_relaxed(saved_pll_arm, anatop_base + PLL_ARM);
15411f68120SShawn Guo }
15511f68120SShawn Guo }
15611f68120SShawn Guo
imx6sl_set_wait_clk(bool enter)15711f68120SShawn Guo void imx6sl_set_wait_clk(bool enter)
15811f68120SShawn Guo {
15911f68120SShawn Guo static unsigned long saved_arm_div;
16011f68120SShawn Guo int arm_div_for_wait = imx6sl_get_arm_divider_for_wait();
16111f68120SShawn Guo
16211f68120SShawn Guo /*
16311f68120SShawn Guo * According to hardware design, arm podf change need
16411f68120SShawn Guo * PLL1 clock enabled.
16511f68120SShawn Guo */
16611f68120SShawn Guo if (arm_div_for_wait == ARM_WAIT_DIV_396M)
16711f68120SShawn Guo imx6sl_enable_pll_arm(true);
16811f68120SShawn Guo
16911f68120SShawn Guo if (enter) {
17011f68120SShawn Guo saved_arm_div = readl_relaxed(ccm_base + CACRR);
17111f68120SShawn Guo writel_relaxed(arm_div_for_wait, ccm_base + CACRR);
17211f68120SShawn Guo } else {
17311f68120SShawn Guo writel_relaxed(saved_arm_div, ccm_base + CACRR);
17411f68120SShawn Guo }
17511f68120SShawn Guo while (__raw_readl(ccm_base + CDHIPR) & BM_CDHIPR_ARM_PODF_BUSY)
17611f68120SShawn Guo ;
17711f68120SShawn Guo
17811f68120SShawn Guo if (arm_div_for_wait == ARM_WAIT_DIV_396M)
17911f68120SShawn Guo imx6sl_enable_pll_arm(false);
18011f68120SShawn Guo }
18111f68120SShawn Guo
imx6sl_clocks_init(struct device_node * ccm_node)18211f68120SShawn Guo static void __init imx6sl_clocks_init(struct device_node *ccm_node)
18311f68120SShawn Guo {
18411f68120SShawn Guo struct device_node *np;
18511f68120SShawn Guo void __iomem *base;
18611f68120SShawn Guo int ret;
18711f68120SShawn Guo
1883a1d8fe6SAbel Vesa clk_hw_data = kzalloc(struct_size(clk_hw_data, hws,
1893a1d8fe6SAbel Vesa IMX6SL_CLK_END), GFP_KERNEL);
1903a1d8fe6SAbel Vesa if (WARN_ON(!clk_hw_data))
1913a1d8fe6SAbel Vesa return;
1923a1d8fe6SAbel Vesa
1933a1d8fe6SAbel Vesa clk_hw_data->num = IMX6SL_CLK_END;
1943a1d8fe6SAbel Vesa hws = clk_hw_data->hws;
1953a1d8fe6SAbel Vesa
1963a1d8fe6SAbel Vesa hws[IMX6SL_CLK_DUMMY] = imx_clk_hw_fixed("dummy", 0);
1973a1d8fe6SAbel Vesa hws[IMX6SL_CLK_CKIL] = imx_obtain_fixed_clock_hw("ckil", 0);
1983a1d8fe6SAbel Vesa hws[IMX6SL_CLK_OSC] = imx_obtain_fixed_clock_hw("osc", 0);
19911f68120SShawn Guo /* Clock source from external clock via CLK1 PAD */
2003a1d8fe6SAbel Vesa hws[IMX6SL_CLK_ANACLK1] = imx_obtain_fixed_clock_hw("anaclk1", 0);
20111f68120SShawn Guo
20211f68120SShawn Guo np = of_find_compatible_node(NULL, NULL, "fsl,imx6sl-anatop");
20311f68120SShawn Guo base = of_iomap(np, 0);
20411f68120SShawn Guo WARN_ON(!base);
2058b1a3c0bSAnson Huang of_node_put(np);
20611f68120SShawn Guo anatop_base = base;
20711f68120SShawn Guo
2083a1d8fe6SAbel Vesa hws[IMX6SL_PLL1_BYPASS_SRC] = imx_clk_hw_mux("pll1_bypass_src", base + 0x00, 14, 1, pll_bypass_src_sels, ARRAY_SIZE(pll_bypass_src_sels));
2093a1d8fe6SAbel Vesa hws[IMX6SL_PLL2_BYPASS_SRC] = imx_clk_hw_mux("pll2_bypass_src", base + 0x30, 14, 1, pll_bypass_src_sels, ARRAY_SIZE(pll_bypass_src_sels));
2103a1d8fe6SAbel Vesa hws[IMX6SL_PLL3_BYPASS_SRC] = imx_clk_hw_mux("pll3_bypass_src", base + 0x10, 14, 1, pll_bypass_src_sels, ARRAY_SIZE(pll_bypass_src_sels));
2113a1d8fe6SAbel Vesa hws[IMX6SL_PLL4_BYPASS_SRC] = imx_clk_hw_mux("pll4_bypass_src", base + 0x70, 14, 1, pll_bypass_src_sels, ARRAY_SIZE(pll_bypass_src_sels));
2123a1d8fe6SAbel Vesa hws[IMX6SL_PLL5_BYPASS_SRC] = imx_clk_hw_mux("pll5_bypass_src", base + 0xa0, 14, 1, pll_bypass_src_sels, ARRAY_SIZE(pll_bypass_src_sels));
2133a1d8fe6SAbel Vesa hws[IMX6SL_PLL6_BYPASS_SRC] = imx_clk_hw_mux("pll6_bypass_src", base + 0xe0, 14, 1, pll_bypass_src_sels, ARRAY_SIZE(pll_bypass_src_sels));
2143a1d8fe6SAbel Vesa hws[IMX6SL_PLL7_BYPASS_SRC] = imx_clk_hw_mux("pll7_bypass_src", base + 0x20, 14, 1, pll_bypass_src_sels, ARRAY_SIZE(pll_bypass_src_sels));
21511f68120SShawn Guo
21611f68120SShawn Guo /* type name parent_name base div_mask */
2173a1d8fe6SAbel Vesa hws[IMX6SL_CLK_PLL1] = imx_clk_hw_pllv3(IMX_PLLV3_SYS, "pll1", "osc", base + 0x00, 0x7f);
2183a1d8fe6SAbel Vesa hws[IMX6SL_CLK_PLL2] = imx_clk_hw_pllv3(IMX_PLLV3_GENERIC, "pll2", "osc", base + 0x30, 0x1);
2193a1d8fe6SAbel Vesa hws[IMX6SL_CLK_PLL3] = imx_clk_hw_pllv3(IMX_PLLV3_USB, "pll3", "osc", base + 0x10, 0x3);
2203a1d8fe6SAbel Vesa hws[IMX6SL_CLK_PLL4] = imx_clk_hw_pllv3(IMX_PLLV3_AV, "pll4", "osc", base + 0x70, 0x7f);
2213a1d8fe6SAbel Vesa hws[IMX6SL_CLK_PLL5] = imx_clk_hw_pllv3(IMX_PLLV3_AV, "pll5", "osc", base + 0xa0, 0x7f);
2223a1d8fe6SAbel Vesa hws[IMX6SL_CLK_PLL6] = imx_clk_hw_pllv3(IMX_PLLV3_ENET, "pll6", "osc", base + 0xe0, 0x3);
2233a1d8fe6SAbel Vesa hws[IMX6SL_CLK_PLL7] = imx_clk_hw_pllv3(IMX_PLLV3_USB, "pll7", "osc", base + 0x20, 0x3);
22411f68120SShawn Guo
2253a1d8fe6SAbel Vesa hws[IMX6SL_PLL1_BYPASS] = imx_clk_hw_mux_flags("pll1_bypass", base + 0x00, 16, 1, pll1_bypass_sels, ARRAY_SIZE(pll1_bypass_sels), CLK_SET_RATE_PARENT);
2263a1d8fe6SAbel Vesa hws[IMX6SL_PLL2_BYPASS] = imx_clk_hw_mux_flags("pll2_bypass", base + 0x30, 16, 1, pll2_bypass_sels, ARRAY_SIZE(pll2_bypass_sels), CLK_SET_RATE_PARENT);
2273a1d8fe6SAbel Vesa hws[IMX6SL_PLL3_BYPASS] = imx_clk_hw_mux_flags("pll3_bypass", base + 0x10, 16, 1, pll3_bypass_sels, ARRAY_SIZE(pll3_bypass_sels), CLK_SET_RATE_PARENT);
2283a1d8fe6SAbel Vesa hws[IMX6SL_PLL4_BYPASS] = imx_clk_hw_mux_flags("pll4_bypass", base + 0x70, 16, 1, pll4_bypass_sels, ARRAY_SIZE(pll4_bypass_sels), CLK_SET_RATE_PARENT);
2293a1d8fe6SAbel Vesa hws[IMX6SL_PLL5_BYPASS] = imx_clk_hw_mux_flags("pll5_bypass", base + 0xa0, 16, 1, pll5_bypass_sels, ARRAY_SIZE(pll5_bypass_sels), CLK_SET_RATE_PARENT);
2303a1d8fe6SAbel Vesa hws[IMX6SL_PLL6_BYPASS] = imx_clk_hw_mux_flags("pll6_bypass", base + 0xe0, 16, 1, pll6_bypass_sels, ARRAY_SIZE(pll6_bypass_sels), CLK_SET_RATE_PARENT);
2313a1d8fe6SAbel Vesa hws[IMX6SL_PLL7_BYPASS] = imx_clk_hw_mux_flags("pll7_bypass", base + 0x20, 16, 1, pll7_bypass_sels, ARRAY_SIZE(pll7_bypass_sels), CLK_SET_RATE_PARENT);
23211f68120SShawn Guo
23311f68120SShawn Guo /* Do not bypass PLLs initially */
2343a1d8fe6SAbel Vesa clk_set_parent(hws[IMX6SL_PLL1_BYPASS]->clk, hws[IMX6SL_CLK_PLL1]->clk);
2353a1d8fe6SAbel Vesa clk_set_parent(hws[IMX6SL_PLL2_BYPASS]->clk, hws[IMX6SL_CLK_PLL2]->clk);
2363a1d8fe6SAbel Vesa clk_set_parent(hws[IMX6SL_PLL3_BYPASS]->clk, hws[IMX6SL_CLK_PLL3]->clk);
2373a1d8fe6SAbel Vesa clk_set_parent(hws[IMX6SL_PLL4_BYPASS]->clk, hws[IMX6SL_CLK_PLL4]->clk);
2383a1d8fe6SAbel Vesa clk_set_parent(hws[IMX6SL_PLL5_BYPASS]->clk, hws[IMX6SL_CLK_PLL5]->clk);
2393a1d8fe6SAbel Vesa clk_set_parent(hws[IMX6SL_PLL6_BYPASS]->clk, hws[IMX6SL_CLK_PLL6]->clk);
2403a1d8fe6SAbel Vesa clk_set_parent(hws[IMX6SL_PLL7_BYPASS]->clk, hws[IMX6SL_CLK_PLL7]->clk);
24111f68120SShawn Guo
2423a1d8fe6SAbel Vesa hws[IMX6SL_CLK_PLL1_SYS] = imx_clk_hw_gate("pll1_sys", "pll1_bypass", base + 0x00, 13);
2433a1d8fe6SAbel Vesa hws[IMX6SL_CLK_PLL2_BUS] = imx_clk_hw_gate("pll2_bus", "pll2_bypass", base + 0x30, 13);
2443a1d8fe6SAbel Vesa hws[IMX6SL_CLK_PLL3_USB_OTG] = imx_clk_hw_gate("pll3_usb_otg", "pll3_bypass", base + 0x10, 13);
2453a1d8fe6SAbel Vesa hws[IMX6SL_CLK_PLL4_AUDIO] = imx_clk_hw_gate("pll4_audio", "pll4_bypass", base + 0x70, 13);
2463a1d8fe6SAbel Vesa hws[IMX6SL_CLK_PLL5_VIDEO] = imx_clk_hw_gate("pll5_video", "pll5_bypass", base + 0xa0, 13);
2473a1d8fe6SAbel Vesa hws[IMX6SL_CLK_PLL6_ENET] = imx_clk_hw_gate("pll6_enet", "pll6_bypass", base + 0xe0, 13);
2483a1d8fe6SAbel Vesa hws[IMX6SL_CLK_PLL7_USB_HOST] = imx_clk_hw_gate("pll7_usb_host", "pll7_bypass", base + 0x20, 13);
24911f68120SShawn Guo
2503a1d8fe6SAbel Vesa hws[IMX6SL_CLK_LVDS1_SEL] = imx_clk_hw_mux("lvds1_sel", base + 0x160, 0, 5, lvds_sels, ARRAY_SIZE(lvds_sels));
2513a1d8fe6SAbel Vesa hws[IMX6SL_CLK_LVDS1_OUT] = imx_clk_hw_gate_exclusive("lvds1_out", "lvds1_sel", base + 0x160, 10, BIT(12));
2523a1d8fe6SAbel Vesa hws[IMX6SL_CLK_LVDS1_IN] = imx_clk_hw_gate_exclusive("lvds1_in", "anaclk1", base + 0x160, 12, BIT(10));
25311f68120SShawn Guo
25411f68120SShawn Guo /*
25511f68120SShawn Guo * usbphy1 and usbphy2 are implemented as dummy gates using reserve
25611f68120SShawn Guo * bit 20. They are used by phy driver to keep the refcount of
25711f68120SShawn Guo * parent PLL correct. usbphy1_gate and usbphy2_gate only needs to be
25811f68120SShawn Guo * turned on during boot, and software will not need to control it
25911f68120SShawn Guo * anymore after that.
26011f68120SShawn Guo */
2613a1d8fe6SAbel Vesa hws[IMX6SL_CLK_USBPHY1] = imx_clk_hw_gate("usbphy1", "pll3_usb_otg", base + 0x10, 20);
2623a1d8fe6SAbel Vesa hws[IMX6SL_CLK_USBPHY2] = imx_clk_hw_gate("usbphy2", "pll7_usb_host", base + 0x20, 20);
2633a1d8fe6SAbel Vesa hws[IMX6SL_CLK_USBPHY1_GATE] = imx_clk_hw_gate("usbphy1_gate", "dummy", base + 0x10, 6);
2643a1d8fe6SAbel Vesa hws[IMX6SL_CLK_USBPHY2_GATE] = imx_clk_hw_gate("usbphy2_gate", "dummy", base + 0x20, 6);
26511f68120SShawn Guo
26611f68120SShawn Guo /* dev name parent_name flags reg shift width div: flags, div_table lock */
2673a1d8fe6SAbel Vesa hws[IMX6SL_CLK_PLL4_POST_DIV] = clk_hw_register_divider_table(NULL, "pll4_post_div", "pll4_audio", CLK_SET_RATE_PARENT, base + 0x70, 19, 2, 0, post_div_table, &imx_ccm_lock);
2683a1d8fe6SAbel Vesa hws[IMX6SL_CLK_PLL4_AUDIO_DIV] = clk_hw_register_divider(NULL, "pll4_audio_div", "pll4_post_div", CLK_SET_RATE_PARENT, base + 0x170, 15, 1, 0, &imx_ccm_lock);
2693a1d8fe6SAbel Vesa hws[IMX6SL_CLK_PLL5_POST_DIV] = clk_hw_register_divider_table(NULL, "pll5_post_div", "pll5_video", CLK_SET_RATE_PARENT, base + 0xa0, 19, 2, 0, post_div_table, &imx_ccm_lock);
2703a1d8fe6SAbel Vesa hws[IMX6SL_CLK_PLL5_VIDEO_DIV] = clk_hw_register_divider_table(NULL, "pll5_video_div", "pll5_post_div", CLK_SET_RATE_PARENT, base + 0x170, 30, 2, 0, video_div_table, &imx_ccm_lock);
2713a1d8fe6SAbel Vesa hws[IMX6SL_CLK_ENET_REF] = clk_hw_register_divider_table(NULL, "enet_ref", "pll6_enet", 0, base + 0xe0, 0, 2, 0, clk_enet_ref_table, &imx_ccm_lock);
27211f68120SShawn Guo
27311f68120SShawn Guo /* name parent_name reg idx */
2743a1d8fe6SAbel Vesa hws[IMX6SL_CLK_PLL2_PFD0] = imx_clk_hw_pfd("pll2_pfd0", "pll2_bus", base + 0x100, 0);
2753a1d8fe6SAbel Vesa hws[IMX6SL_CLK_PLL2_PFD1] = imx_clk_hw_pfd("pll2_pfd1", "pll2_bus", base + 0x100, 1);
2763a1d8fe6SAbel Vesa hws[IMX6SL_CLK_PLL2_PFD2] = imx_clk_hw_pfd("pll2_pfd2", "pll2_bus", base + 0x100, 2);
2773a1d8fe6SAbel Vesa hws[IMX6SL_CLK_PLL3_PFD0] = imx_clk_hw_pfd("pll3_pfd0", "pll3_usb_otg", base + 0xf0, 0);
2783a1d8fe6SAbel Vesa hws[IMX6SL_CLK_PLL3_PFD1] = imx_clk_hw_pfd("pll3_pfd1", "pll3_usb_otg", base + 0xf0, 1);
2793a1d8fe6SAbel Vesa hws[IMX6SL_CLK_PLL3_PFD2] = imx_clk_hw_pfd("pll3_pfd2", "pll3_usb_otg", base + 0xf0, 2);
2803a1d8fe6SAbel Vesa hws[IMX6SL_CLK_PLL3_PFD3] = imx_clk_hw_pfd("pll3_pfd3", "pll3_usb_otg", base + 0xf0, 3);
28111f68120SShawn Guo
28211f68120SShawn Guo /* name parent_name mult div */
2833a1d8fe6SAbel Vesa hws[IMX6SL_CLK_PLL2_198M] = imx_clk_hw_fixed_factor("pll2_198m", "pll2_pfd2", 1, 2);
2843a1d8fe6SAbel Vesa hws[IMX6SL_CLK_PLL3_120M] = imx_clk_hw_fixed_factor("pll3_120m", "pll3_usb_otg", 1, 4);
2853a1d8fe6SAbel Vesa hws[IMX6SL_CLK_PLL3_80M] = imx_clk_hw_fixed_factor("pll3_80m", "pll3_usb_otg", 1, 6);
2863a1d8fe6SAbel Vesa hws[IMX6SL_CLK_PLL3_60M] = imx_clk_hw_fixed_factor("pll3_60m", "pll3_usb_otg", 1, 8);
28711f68120SShawn Guo
28811f68120SShawn Guo np = ccm_node;
28911f68120SShawn Guo base = of_iomap(np, 0);
29011f68120SShawn Guo WARN_ON(!base);
29111f68120SShawn Guo ccm_base = base;
29211f68120SShawn Guo
29311f68120SShawn Guo /* name reg shift width parent_names num_parents */
2943a1d8fe6SAbel Vesa hws[IMX6SL_CLK_STEP] = imx_clk_hw_mux("step", base + 0xc, 8, 1, step_sels, ARRAY_SIZE(step_sels));
2953a1d8fe6SAbel Vesa hws[IMX6SL_CLK_PLL1_SW] = imx_clk_hw_mux("pll1_sw", base + 0xc, 2, 1, pll1_sw_sels, ARRAY_SIZE(pll1_sw_sels));
2963a1d8fe6SAbel Vesa hws[IMX6SL_CLK_OCRAM_ALT_SEL] = imx_clk_hw_mux("ocram_alt_sel", base + 0x14, 7, 1, ocram_alt_sels, ARRAY_SIZE(ocram_alt_sels));
2973a1d8fe6SAbel Vesa hws[IMX6SL_CLK_OCRAM_SEL] = imx_clk_hw_mux("ocram_sel", base + 0x14, 6, 1, ocram_sels, ARRAY_SIZE(ocram_sels));
2983a1d8fe6SAbel Vesa hws[IMX6SL_CLK_PRE_PERIPH2_SEL] = imx_clk_hw_mux("pre_periph2_sel", base + 0x18, 21, 2, pre_periph_sels, ARRAY_SIZE(pre_periph_sels));
2993a1d8fe6SAbel Vesa hws[IMX6SL_CLK_PRE_PERIPH_SEL] = imx_clk_hw_mux("pre_periph_sel", base + 0x18, 18, 2, pre_periph_sels, ARRAY_SIZE(pre_periph_sels));
3003a1d8fe6SAbel Vesa hws[IMX6SL_CLK_PERIPH2_CLK2_SEL] = imx_clk_hw_mux("periph2_clk2_sel", base + 0x18, 20, 1, periph2_clk2_sels, ARRAY_SIZE(periph2_clk2_sels));
3013a1d8fe6SAbel Vesa hws[IMX6SL_CLK_PERIPH_CLK2_SEL] = imx_clk_hw_mux("periph_clk2_sel", base + 0x18, 12, 2, periph_clk2_sels, ARRAY_SIZE(periph_clk2_sels));
3023a1d8fe6SAbel Vesa hws[IMX6SL_CLK_CSI_SEL] = imx_clk_hw_mux("csi_sel", base + 0x3c, 9, 2, csi_sels, ARRAY_SIZE(csi_sels));
3033a1d8fe6SAbel Vesa hws[IMX6SL_CLK_LCDIF_AXI_SEL] = imx_clk_hw_mux("lcdif_axi_sel", base + 0x3c, 14, 2, lcdif_axi_sels, ARRAY_SIZE(lcdif_axi_sels));
3043a1d8fe6SAbel Vesa hws[IMX6SL_CLK_USDHC1_SEL] = imx_clk_hw_fixup_mux("usdhc1_sel", base + 0x1c, 16, 1, usdhc_sels, ARRAY_SIZE(usdhc_sels), imx_cscmr1_fixup);
3053a1d8fe6SAbel Vesa hws[IMX6SL_CLK_USDHC2_SEL] = imx_clk_hw_fixup_mux("usdhc2_sel", base + 0x1c, 17, 1, usdhc_sels, ARRAY_SIZE(usdhc_sels), imx_cscmr1_fixup);
3063a1d8fe6SAbel Vesa hws[IMX6SL_CLK_USDHC3_SEL] = imx_clk_hw_fixup_mux("usdhc3_sel", base + 0x1c, 18, 1, usdhc_sels, ARRAY_SIZE(usdhc_sels), imx_cscmr1_fixup);
3073a1d8fe6SAbel Vesa hws[IMX6SL_CLK_USDHC4_SEL] = imx_clk_hw_fixup_mux("usdhc4_sel", base + 0x1c, 19, 1, usdhc_sels, ARRAY_SIZE(usdhc_sels), imx_cscmr1_fixup);
3083a1d8fe6SAbel Vesa hws[IMX6SL_CLK_SSI1_SEL] = imx_clk_hw_fixup_mux("ssi1_sel", base + 0x1c, 10, 2, ssi_sels, ARRAY_SIZE(ssi_sels), imx_cscmr1_fixup);
3093a1d8fe6SAbel Vesa hws[IMX6SL_CLK_SSI2_SEL] = imx_clk_hw_fixup_mux("ssi2_sel", base + 0x1c, 12, 2, ssi_sels, ARRAY_SIZE(ssi_sels), imx_cscmr1_fixup);
3103a1d8fe6SAbel Vesa hws[IMX6SL_CLK_SSI3_SEL] = imx_clk_hw_fixup_mux("ssi3_sel", base + 0x1c, 14, 2, ssi_sels, ARRAY_SIZE(ssi_sels), imx_cscmr1_fixup);
3113a1d8fe6SAbel Vesa hws[IMX6SL_CLK_PERCLK_SEL] = imx_clk_hw_fixup_mux("perclk_sel", base + 0x1c, 6, 1, perclk_sels, ARRAY_SIZE(perclk_sels), imx_cscmr1_fixup);
3123a1d8fe6SAbel Vesa hws[IMX6SL_CLK_PXP_AXI_SEL] = imx_clk_hw_mux("pxp_axi_sel", base + 0x34, 6, 3, pxp_axi_sels, ARRAY_SIZE(pxp_axi_sels));
3133a1d8fe6SAbel Vesa hws[IMX6SL_CLK_EPDC_AXI_SEL] = imx_clk_hw_mux("epdc_axi_sel", base + 0x34, 15, 3, epdc_axi_sels, ARRAY_SIZE(epdc_axi_sels));
3143a1d8fe6SAbel Vesa hws[IMX6SL_CLK_GPU2D_OVG_SEL] = imx_clk_hw_mux("gpu2d_ovg_sel", base + 0x18, 4, 2, gpu2d_ovg_sels, ARRAY_SIZE(gpu2d_ovg_sels));
3153a1d8fe6SAbel Vesa hws[IMX6SL_CLK_GPU2D_SEL] = imx_clk_hw_mux("gpu2d_sel", base + 0x18, 8, 2, gpu2d_sels, ARRAY_SIZE(gpu2d_sels));
3163a1d8fe6SAbel Vesa hws[IMX6SL_CLK_LCDIF_PIX_SEL] = imx_clk_hw_mux("lcdif_pix_sel", base + 0x38, 6, 3, lcdif_pix_sels, ARRAY_SIZE(lcdif_pix_sels));
3173a1d8fe6SAbel Vesa hws[IMX6SL_CLK_EPDC_PIX_SEL] = imx_clk_hw_mux("epdc_pix_sel", base + 0x38, 15, 3, epdc_pix_sels, ARRAY_SIZE(epdc_pix_sels));
3183a1d8fe6SAbel Vesa hws[IMX6SL_CLK_SPDIF0_SEL] = imx_clk_hw_mux("spdif0_sel", base + 0x30, 20, 2, audio_sels, ARRAY_SIZE(audio_sels));
3193a1d8fe6SAbel Vesa hws[IMX6SL_CLK_SPDIF1_SEL] = imx_clk_hw_mux("spdif1_sel", base + 0x30, 7, 2, audio_sels, ARRAY_SIZE(audio_sels));
3203a1d8fe6SAbel Vesa hws[IMX6SL_CLK_EXTERN_AUDIO_SEL] = imx_clk_hw_mux("extern_audio_sel", base + 0x20, 19, 2, audio_sels, ARRAY_SIZE(audio_sels));
3213a1d8fe6SAbel Vesa hws[IMX6SL_CLK_ECSPI_SEL] = imx_clk_hw_mux("ecspi_sel", base + 0x38, 18, 1, ecspi_sels, ARRAY_SIZE(ecspi_sels));
3223a1d8fe6SAbel Vesa hws[IMX6SL_CLK_UART_SEL] = imx_clk_hw_mux("uart_sel", base + 0x24, 6, 1, uart_sels, ARRAY_SIZE(uart_sels));
32311f68120SShawn Guo
32411f68120SShawn Guo /* name reg shift width busy: reg, shift parent_names num_parents */
3253a1d8fe6SAbel Vesa hws[IMX6SL_CLK_PERIPH] = imx_clk_hw_busy_mux("periph", base + 0x14, 25, 1, base + 0x48, 5, periph_sels, ARRAY_SIZE(periph_sels));
3263a1d8fe6SAbel Vesa hws[IMX6SL_CLK_PERIPH2] = imx_clk_hw_busy_mux("periph2", base + 0x14, 26, 1, base + 0x48, 3, periph2_sels, ARRAY_SIZE(periph2_sels));
32711f68120SShawn Guo
32811f68120SShawn Guo /* name parent_name reg shift width */
3293a1d8fe6SAbel Vesa hws[IMX6SL_CLK_OCRAM_PODF] = imx_clk_hw_busy_divider("ocram_podf", "ocram_sel", base + 0x14, 16, 3, base + 0x48, 0);
3303a1d8fe6SAbel Vesa hws[IMX6SL_CLK_PERIPH_CLK2_PODF] = imx_clk_hw_divider("periph_clk2_podf", "periph_clk2_sel", base + 0x14, 27, 3);
3313a1d8fe6SAbel Vesa hws[IMX6SL_CLK_PERIPH2_CLK2_PODF] = imx_clk_hw_divider("periph2_clk2_podf", "periph2_clk2_sel", base + 0x14, 0, 3);
3323a1d8fe6SAbel Vesa hws[IMX6SL_CLK_IPG] = imx_clk_hw_divider("ipg", "ahb", base + 0x14, 8, 2);
3333a1d8fe6SAbel Vesa hws[IMX6SL_CLK_CSI_PODF] = imx_clk_hw_divider("csi_podf", "csi_sel", base + 0x3c, 11, 3);
3343a1d8fe6SAbel Vesa hws[IMX6SL_CLK_LCDIF_AXI_PODF] = imx_clk_hw_divider("lcdif_axi_podf", "lcdif_axi_sel", base + 0x3c, 16, 3);
3353a1d8fe6SAbel Vesa hws[IMX6SL_CLK_USDHC1_PODF] = imx_clk_hw_divider("usdhc1_podf", "usdhc1_sel", base + 0x24, 11, 3);
3363a1d8fe6SAbel Vesa hws[IMX6SL_CLK_USDHC2_PODF] = imx_clk_hw_divider("usdhc2_podf", "usdhc2_sel", base + 0x24, 16, 3);
3373a1d8fe6SAbel Vesa hws[IMX6SL_CLK_USDHC3_PODF] = imx_clk_hw_divider("usdhc3_podf", "usdhc3_sel", base + 0x24, 19, 3);
3383a1d8fe6SAbel Vesa hws[IMX6SL_CLK_USDHC4_PODF] = imx_clk_hw_divider("usdhc4_podf", "usdhc4_sel", base + 0x24, 22, 3);
3393a1d8fe6SAbel Vesa hws[IMX6SL_CLK_SSI1_PRED] = imx_clk_hw_divider("ssi1_pred", "ssi1_sel", base + 0x28, 6, 3);
3403a1d8fe6SAbel Vesa hws[IMX6SL_CLK_SSI1_PODF] = imx_clk_hw_divider("ssi1_podf", "ssi1_pred", base + 0x28, 0, 6);
3413a1d8fe6SAbel Vesa hws[IMX6SL_CLK_SSI2_PRED] = imx_clk_hw_divider("ssi2_pred", "ssi2_sel", base + 0x2c, 6, 3);
3423a1d8fe6SAbel Vesa hws[IMX6SL_CLK_SSI2_PODF] = imx_clk_hw_divider("ssi2_podf", "ssi2_pred", base + 0x2c, 0, 6);
3433a1d8fe6SAbel Vesa hws[IMX6SL_CLK_SSI3_PRED] = imx_clk_hw_divider("ssi3_pred", "ssi3_sel", base + 0x28, 22, 3);
3443a1d8fe6SAbel Vesa hws[IMX6SL_CLK_SSI3_PODF] = imx_clk_hw_divider("ssi3_podf", "ssi3_pred", base + 0x28, 16, 6);
3453a1d8fe6SAbel Vesa hws[IMX6SL_CLK_PERCLK] = imx_clk_hw_fixup_divider("perclk", "perclk_sel", base + 0x1c, 0, 6, imx_cscmr1_fixup);
3463a1d8fe6SAbel Vesa hws[IMX6SL_CLK_PXP_AXI_PODF] = imx_clk_hw_divider("pxp_axi_podf", "pxp_axi_sel", base + 0x34, 3, 3);
3473a1d8fe6SAbel Vesa hws[IMX6SL_CLK_EPDC_AXI_PODF] = imx_clk_hw_divider("epdc_axi_podf", "epdc_axi_sel", base + 0x34, 12, 3);
3483a1d8fe6SAbel Vesa hws[IMX6SL_CLK_GPU2D_OVG_PODF] = imx_clk_hw_divider("gpu2d_ovg_podf", "gpu2d_ovg_sel", base + 0x18, 26, 3);
3493a1d8fe6SAbel Vesa hws[IMX6SL_CLK_GPU2D_PODF] = imx_clk_hw_divider("gpu2d_podf", "gpu2d_sel", base + 0x18, 29, 3);
3503a1d8fe6SAbel Vesa hws[IMX6SL_CLK_LCDIF_PIX_PRED] = imx_clk_hw_divider("lcdif_pix_pred", "lcdif_pix_sel", base + 0x38, 3, 3);
3513a1d8fe6SAbel Vesa hws[IMX6SL_CLK_EPDC_PIX_PRED] = imx_clk_hw_divider("epdc_pix_pred", "epdc_pix_sel", base + 0x38, 12, 3);
3523a1d8fe6SAbel Vesa hws[IMX6SL_CLK_LCDIF_PIX_PODF] = imx_clk_hw_fixup_divider("lcdif_pix_podf", "lcdif_pix_pred", base + 0x1c, 20, 3, imx_cscmr1_fixup);
3533a1d8fe6SAbel Vesa hws[IMX6SL_CLK_EPDC_PIX_PODF] = imx_clk_hw_divider("epdc_pix_podf", "epdc_pix_pred", base + 0x18, 23, 3);
3543a1d8fe6SAbel Vesa hws[IMX6SL_CLK_SPDIF0_PRED] = imx_clk_hw_divider("spdif0_pred", "spdif0_sel", base + 0x30, 25, 3);
3553a1d8fe6SAbel Vesa hws[IMX6SL_CLK_SPDIF0_PODF] = imx_clk_hw_divider("spdif0_podf", "spdif0_pred", base + 0x30, 22, 3);
3563a1d8fe6SAbel Vesa hws[IMX6SL_CLK_SPDIF1_PRED] = imx_clk_hw_divider("spdif1_pred", "spdif1_sel", base + 0x30, 12, 3);
3573a1d8fe6SAbel Vesa hws[IMX6SL_CLK_SPDIF1_PODF] = imx_clk_hw_divider("spdif1_podf", "spdif1_pred", base + 0x30, 9, 3);
3583a1d8fe6SAbel Vesa hws[IMX6SL_CLK_EXTERN_AUDIO_PRED] = imx_clk_hw_divider("extern_audio_pred", "extern_audio_sel", base + 0x28, 9, 3);
3593a1d8fe6SAbel Vesa hws[IMX6SL_CLK_EXTERN_AUDIO_PODF] = imx_clk_hw_divider("extern_audio_podf", "extern_audio_pred", base + 0x28, 25, 3);
3603a1d8fe6SAbel Vesa hws[IMX6SL_CLK_ECSPI_ROOT] = imx_clk_hw_divider("ecspi_root", "ecspi_sel", base + 0x38, 19, 6);
3613a1d8fe6SAbel Vesa hws[IMX6SL_CLK_UART_ROOT] = imx_clk_hw_divider("uart_root", "uart_sel", base + 0x24, 0, 6);
36211f68120SShawn Guo
36311f68120SShawn Guo /* name parent_name reg shift width busy: reg, shift */
3643a1d8fe6SAbel Vesa hws[IMX6SL_CLK_AHB] = imx_clk_hw_busy_divider("ahb", "periph", base + 0x14, 10, 3, base + 0x48, 1);
3653a1d8fe6SAbel Vesa hws[IMX6SL_CLK_MMDC_ROOT] = imx_clk_hw_busy_divider("mmdc", "periph2", base + 0x14, 3, 3, base + 0x48, 2);
3663a1d8fe6SAbel Vesa hws[IMX6SL_CLK_ARM] = imx_clk_hw_busy_divider("arm", "pll1_sw", base + 0x10, 0, 3, base + 0x48, 16);
36711f68120SShawn Guo
36811f68120SShawn Guo /* name parent_name reg shift */
3693a1d8fe6SAbel Vesa hws[IMX6SL_CLK_ECSPI1] = imx_clk_hw_gate2("ecspi1", "ecspi_root", base + 0x6c, 0);
3703a1d8fe6SAbel Vesa hws[IMX6SL_CLK_ECSPI2] = imx_clk_hw_gate2("ecspi2", "ecspi_root", base + 0x6c, 2);
3713a1d8fe6SAbel Vesa hws[IMX6SL_CLK_ECSPI3] = imx_clk_hw_gate2("ecspi3", "ecspi_root", base + 0x6c, 4);
3723a1d8fe6SAbel Vesa hws[IMX6SL_CLK_ECSPI4] = imx_clk_hw_gate2("ecspi4", "ecspi_root", base + 0x6c, 6);
3733a1d8fe6SAbel Vesa hws[IMX6SL_CLK_ENET] = imx_clk_hw_gate2("enet", "ipg", base + 0x6c, 10);
3743a1d8fe6SAbel Vesa hws[IMX6SL_CLK_EPIT1] = imx_clk_hw_gate2("epit1", "perclk", base + 0x6c, 12);
3753a1d8fe6SAbel Vesa hws[IMX6SL_CLK_EPIT2] = imx_clk_hw_gate2("epit2", "perclk", base + 0x6c, 14);
3763a1d8fe6SAbel Vesa hws[IMX6SL_CLK_EXTERN_AUDIO] = imx_clk_hw_gate2("extern_audio", "extern_audio_podf", base + 0x6c, 16);
3773a1d8fe6SAbel Vesa hws[IMX6SL_CLK_GPT] = imx_clk_hw_gate2("gpt", "perclk", base + 0x6c, 20);
3783a1d8fe6SAbel Vesa hws[IMX6SL_CLK_GPT_SERIAL] = imx_clk_hw_gate2("gpt_serial", "perclk", base + 0x6c, 22);
3793a1d8fe6SAbel Vesa hws[IMX6SL_CLK_GPU2D_OVG] = imx_clk_hw_gate2("gpu2d_ovg", "gpu2d_ovg_podf", base + 0x6c, 26);
3803a1d8fe6SAbel Vesa hws[IMX6SL_CLK_I2C1] = imx_clk_hw_gate2("i2c1", "perclk", base + 0x70, 6);
3813a1d8fe6SAbel Vesa hws[IMX6SL_CLK_I2C2] = imx_clk_hw_gate2("i2c2", "perclk", base + 0x70, 8);
3823a1d8fe6SAbel Vesa hws[IMX6SL_CLK_I2C3] = imx_clk_hw_gate2("i2c3", "perclk", base + 0x70, 10);
3833a1d8fe6SAbel Vesa hws[IMX6SL_CLK_OCOTP] = imx_clk_hw_gate2("ocotp", "ipg", base + 0x70, 12);
3843a1d8fe6SAbel Vesa hws[IMX6SL_CLK_CSI] = imx_clk_hw_gate2("csi", "csi_podf", base + 0x74, 0);
3853a1d8fe6SAbel Vesa hws[IMX6SL_CLK_PXP_AXI] = imx_clk_hw_gate2("pxp_axi", "pxp_axi_podf", base + 0x74, 2);
3863a1d8fe6SAbel Vesa hws[IMX6SL_CLK_EPDC_AXI] = imx_clk_hw_gate2("epdc_axi", "epdc_axi_podf", base + 0x74, 4);
3873a1d8fe6SAbel Vesa hws[IMX6SL_CLK_LCDIF_AXI] = imx_clk_hw_gate2("lcdif_axi", "lcdif_axi_podf", base + 0x74, 6);
3883a1d8fe6SAbel Vesa hws[IMX6SL_CLK_LCDIF_PIX] = imx_clk_hw_gate2("lcdif_pix", "lcdif_pix_podf", base + 0x74, 8);
3893a1d8fe6SAbel Vesa hws[IMX6SL_CLK_EPDC_PIX] = imx_clk_hw_gate2("epdc_pix", "epdc_pix_podf", base + 0x74, 10);
3903a1d8fe6SAbel Vesa hws[IMX6SL_CLK_MMDC_P0_IPG] = imx_clk_hw_gate2_flags("mmdc_p0_ipg", "ipg", base + 0x74, 24, CLK_IS_CRITICAL);
3913a1d8fe6SAbel Vesa hws[IMX6SL_CLK_MMDC_P1_IPG] = imx_clk_hw_gate2("mmdc_p1_ipg", "ipg", base + 0x74, 26);
3923a1d8fe6SAbel Vesa hws[IMX6SL_CLK_OCRAM] = imx_clk_hw_gate2("ocram", "ocram_podf", base + 0x74, 28);
3933a1d8fe6SAbel Vesa hws[IMX6SL_CLK_PWM1] = imx_clk_hw_gate2("pwm1", "perclk", base + 0x78, 16);
3943a1d8fe6SAbel Vesa hws[IMX6SL_CLK_PWM2] = imx_clk_hw_gate2("pwm2", "perclk", base + 0x78, 18);
3953a1d8fe6SAbel Vesa hws[IMX6SL_CLK_PWM3] = imx_clk_hw_gate2("pwm3", "perclk", base + 0x78, 20);
3963a1d8fe6SAbel Vesa hws[IMX6SL_CLK_PWM4] = imx_clk_hw_gate2("pwm4", "perclk", base + 0x78, 22);
3973a1d8fe6SAbel Vesa hws[IMX6SL_CLK_SDMA] = imx_clk_hw_gate2("sdma", "ipg", base + 0x7c, 6);
3983a1d8fe6SAbel Vesa hws[IMX6SL_CLK_SPBA] = imx_clk_hw_gate2("spba", "ipg", base + 0x7c, 12);
3993a1d8fe6SAbel Vesa hws[IMX6SL_CLK_SPDIF] = imx_clk_hw_gate2_shared("spdif", "spdif0_podf", base + 0x7c, 14, &share_count_spdif);
4003a1d8fe6SAbel Vesa hws[IMX6SL_CLK_SPDIF_GCLK] = imx_clk_hw_gate2_shared("spdif_gclk", "ipg", base + 0x7c, 14, &share_count_spdif);
4013a1d8fe6SAbel Vesa hws[IMX6SL_CLK_SSI1_IPG] = imx_clk_hw_gate2_shared("ssi1_ipg", "ipg", base + 0x7c, 18, &share_count_ssi1);
4023a1d8fe6SAbel Vesa hws[IMX6SL_CLK_SSI2_IPG] = imx_clk_hw_gate2_shared("ssi2_ipg", "ipg", base + 0x7c, 20, &share_count_ssi2);
4033a1d8fe6SAbel Vesa hws[IMX6SL_CLK_SSI3_IPG] = imx_clk_hw_gate2_shared("ssi3_ipg", "ipg", base + 0x7c, 22, &share_count_ssi3);
4043a1d8fe6SAbel Vesa hws[IMX6SL_CLK_SSI1] = imx_clk_hw_gate2_shared("ssi1", "ssi1_podf", base + 0x7c, 18, &share_count_ssi1);
4053a1d8fe6SAbel Vesa hws[IMX6SL_CLK_SSI2] = imx_clk_hw_gate2_shared("ssi2", "ssi2_podf", base + 0x7c, 20, &share_count_ssi2);
4063a1d8fe6SAbel Vesa hws[IMX6SL_CLK_SSI3] = imx_clk_hw_gate2_shared("ssi3", "ssi3_podf", base + 0x7c, 22, &share_count_ssi3);
4073a1d8fe6SAbel Vesa hws[IMX6SL_CLK_UART] = imx_clk_hw_gate2("uart", "ipg", base + 0x7c, 24);
4083a1d8fe6SAbel Vesa hws[IMX6SL_CLK_UART_SERIAL] = imx_clk_hw_gate2("uart_serial", "uart_root", base + 0x7c, 26);
4093a1d8fe6SAbel Vesa hws[IMX6SL_CLK_USBOH3] = imx_clk_hw_gate2("usboh3", "ipg", base + 0x80, 0);
4103a1d8fe6SAbel Vesa hws[IMX6SL_CLK_USDHC1] = imx_clk_hw_gate2("usdhc1", "usdhc1_podf", base + 0x80, 2);
4113a1d8fe6SAbel Vesa hws[IMX6SL_CLK_USDHC2] = imx_clk_hw_gate2("usdhc2", "usdhc2_podf", base + 0x80, 4);
4123a1d8fe6SAbel Vesa hws[IMX6SL_CLK_USDHC3] = imx_clk_hw_gate2("usdhc3", "usdhc3_podf", base + 0x80, 6);
4133a1d8fe6SAbel Vesa hws[IMX6SL_CLK_USDHC4] = imx_clk_hw_gate2("usdhc4", "usdhc4_podf", base + 0x80, 8);
41411f68120SShawn Guo
4150efcc2c0SAnson Huang /* Ensure the MMDC CH0 handshake is bypassed */
416c129b6feSAnson Huang imx_mmdc_mask_handshake(base, 0);
4170efcc2c0SAnson Huang
4183a1d8fe6SAbel Vesa imx_check_clk_hws(hws, IMX6SL_CLK_END);
41911f68120SShawn Guo
4203a1d8fe6SAbel Vesa of_clk_add_hw_provider(np, of_clk_hw_onecell_get, clk_hw_data);
42111f68120SShawn Guo
42211f68120SShawn Guo /* Ensure the AHB clk is at 132MHz. */
4233a1d8fe6SAbel Vesa ret = clk_set_rate(hws[IMX6SL_CLK_AHB]->clk, 132000000);
42411f68120SShawn Guo if (ret)
42511f68120SShawn Guo pr_warn("%s: failed to set AHB clock rate %d!\n",
42611f68120SShawn Guo __func__, ret);
42711f68120SShawn Guo
42811f68120SShawn Guo if (IS_ENABLED(CONFIG_USB_MXS_PHY)) {
4293a1d8fe6SAbel Vesa clk_prepare_enable(hws[IMX6SL_CLK_USBPHY1_GATE]->clk);
4303a1d8fe6SAbel Vesa clk_prepare_enable(hws[IMX6SL_CLK_USBPHY2_GATE]->clk);
43111f68120SShawn Guo }
43211f68120SShawn Guo
43311f68120SShawn Guo /* Audio-related clocks configuration */
4343a1d8fe6SAbel Vesa clk_set_parent(hws[IMX6SL_CLK_SPDIF0_SEL]->clk, hws[IMX6SL_CLK_PLL3_PFD3]->clk);
43511f68120SShawn Guo
43611f68120SShawn Guo /* set PLL5 video as lcdif pix parent clock */
4373a1d8fe6SAbel Vesa clk_set_parent(hws[IMX6SL_CLK_LCDIF_PIX_SEL]->clk,
4383a1d8fe6SAbel Vesa hws[IMX6SL_CLK_PLL5_VIDEO_DIV]->clk);
43911f68120SShawn Guo
4403a1d8fe6SAbel Vesa clk_set_parent(hws[IMX6SL_CLK_LCDIF_AXI_SEL]->clk,
4413a1d8fe6SAbel Vesa hws[IMX6SL_CLK_PLL2_PFD2]->clk);
4423a1d8fe6SAbel Vesa
443*2d5513bfSPeng Fan imx_register_uart_clocks();
44411f68120SShawn Guo }
44511f68120SShawn Guo CLK_OF_DECLARE(imx6sl, "fsl,imx6sl-ccm", imx6sl_clocks_init);
446