xref: /openbmc/linux/drivers/clk/hisilicon/clk.c (revision 5497f668c8ca42717529a340abb1674df60bbe1c)
10aa0c95fSHaojian Zhuang /*
20aa0c95fSHaojian Zhuang  * Hisilicon clock driver
30aa0c95fSHaojian Zhuang  *
40aa0c95fSHaojian Zhuang  * Copyright (c) 2012-2013 Hisilicon Limited.
50aa0c95fSHaojian Zhuang  * Copyright (c) 2012-2013 Linaro Limited.
60aa0c95fSHaojian Zhuang  *
70aa0c95fSHaojian Zhuang  * Author: Haojian Zhuang <haojian.zhuang@linaro.org>
80aa0c95fSHaojian Zhuang  *	   Xin Li <li.xin@linaro.org>
90aa0c95fSHaojian Zhuang  *
100aa0c95fSHaojian Zhuang  * This program is free software; you can redistribute it and/or modify
110aa0c95fSHaojian Zhuang  * it under the terms of the GNU General Public License as published by
120aa0c95fSHaojian Zhuang  * the Free Software Foundation; either version 2 of the License, or
130aa0c95fSHaojian Zhuang  * (at your option) any later version.
140aa0c95fSHaojian Zhuang  *
150aa0c95fSHaojian Zhuang  * This program is distributed in the hope that it will be useful,
160aa0c95fSHaojian Zhuang  * but WITHOUT ANY WARRANTY; without even the implied warranty of
170aa0c95fSHaojian Zhuang  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
180aa0c95fSHaojian Zhuang  * GNU General Public License for more details.
190aa0c95fSHaojian Zhuang  *
200aa0c95fSHaojian Zhuang  * You should have received a copy of the GNU General Public License along
210aa0c95fSHaojian Zhuang  * with this program; if not, write to the Free Software Foundation, Inc.,
220aa0c95fSHaojian Zhuang  * 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301 USA.
230aa0c95fSHaojian Zhuang  *
240aa0c95fSHaojian Zhuang  */
250aa0c95fSHaojian Zhuang 
260aa0c95fSHaojian Zhuang #include <linux/kernel.h>
270aa0c95fSHaojian Zhuang #include <linux/clkdev.h>
28593438e4SStephen Boyd #include <linux/clk-provider.h>
290aa0c95fSHaojian Zhuang #include <linux/delay.h>
300aa0c95fSHaojian Zhuang #include <linux/io.h>
310aa0c95fSHaojian Zhuang #include <linux/of.h>
320aa0c95fSHaojian Zhuang #include <linux/of_address.h>
330aa0c95fSHaojian Zhuang #include <linux/of_device.h>
340aa0c95fSHaojian Zhuang #include <linux/slab.h>
350aa0c95fSHaojian Zhuang 
360aa0c95fSHaojian Zhuang #include "clk.h"
370aa0c95fSHaojian Zhuang 
380aa0c95fSHaojian Zhuang static DEFINE_SPINLOCK(hisi_clk_lock);
390aa0c95fSHaojian Zhuang 
4032226916SJiancheng Xue struct hisi_clock_data *hisi_clk_alloc(struct platform_device *pdev,
4132226916SJiancheng Xue 						int nr_clks)
4232226916SJiancheng Xue {
4332226916SJiancheng Xue 	struct hisi_clock_data *clk_data;
4432226916SJiancheng Xue 	struct resource *res;
4532226916SJiancheng Xue 	struct clk **clk_table;
4632226916SJiancheng Xue 
4732226916SJiancheng Xue 	clk_data = devm_kmalloc(&pdev->dev, sizeof(*clk_data), GFP_KERNEL);
4832226916SJiancheng Xue 	if (!clk_data)
4932226916SJiancheng Xue 		return NULL;
5032226916SJiancheng Xue 
5132226916SJiancheng Xue 	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
5232226916SJiancheng Xue 	clk_data->base = devm_ioremap(&pdev->dev,
5332226916SJiancheng Xue 				res->start, resource_size(res));
5432226916SJiancheng Xue 	if (!clk_data->base)
5532226916SJiancheng Xue 		return NULL;
5632226916SJiancheng Xue 
5732226916SJiancheng Xue 	clk_table = devm_kmalloc(&pdev->dev, sizeof(struct clk *) * nr_clks,
5832226916SJiancheng Xue 				GFP_KERNEL);
5932226916SJiancheng Xue 	if (!clk_table)
6032226916SJiancheng Xue 		return NULL;
6132226916SJiancheng Xue 
6232226916SJiancheng Xue 	clk_data->clk_data.clks = clk_table;
6332226916SJiancheng Xue 	clk_data->clk_data.clk_num = nr_clks;
6432226916SJiancheng Xue 
6532226916SJiancheng Xue 	return clk_data;
6632226916SJiancheng Xue }
6732226916SJiancheng Xue EXPORT_SYMBOL_GPL(hisi_clk_alloc);
6832226916SJiancheng Xue 
69f6ff57c8SJiancheng Xue struct hisi_clock_data *hisi_clk_init(struct device_node *np,
7075af25f5SHaojian Zhuang 					     int nr_clks)
710aa0c95fSHaojian Zhuang {
7275af25f5SHaojian Zhuang 	struct hisi_clock_data *clk_data;
7375af25f5SHaojian Zhuang 	struct clk **clk_table;
7475af25f5SHaojian Zhuang 	void __iomem *base;
7575af25f5SHaojian Zhuang 
7675af25f5SHaojian Zhuang 	base = of_iomap(np, 0);
7775af25f5SHaojian Zhuang 	if (!base) {
781fb6dd9dSLeo Yan 		pr_err("%s: failed to map clock registers\n", __func__);
7975af25f5SHaojian Zhuang 		goto err;
8075af25f5SHaojian Zhuang 	}
8175af25f5SHaojian Zhuang 
8275af25f5SHaojian Zhuang 	clk_data = kzalloc(sizeof(*clk_data), GFP_KERNEL);
8375af25f5SHaojian Zhuang 	if (!clk_data) {
8475af25f5SHaojian Zhuang 		pr_err("%s: could not allocate clock data\n", __func__);
8575af25f5SHaojian Zhuang 		goto err;
8675af25f5SHaojian Zhuang 	}
8775af25f5SHaojian Zhuang 	clk_data->base = base;
8875af25f5SHaojian Zhuang 
890aa0c95fSHaojian Zhuang 	clk_table = kzalloc(sizeof(struct clk *) * nr_clks, GFP_KERNEL);
900aa0c95fSHaojian Zhuang 	if (!clk_table) {
910aa0c95fSHaojian Zhuang 		pr_err("%s: could not allocate clock lookup table\n", __func__);
9275af25f5SHaojian Zhuang 		goto err_data;
930aa0c95fSHaojian Zhuang 	}
9475af25f5SHaojian Zhuang 	clk_data->clk_data.clks = clk_table;
9575af25f5SHaojian Zhuang 	clk_data->clk_data.clk_num = nr_clks;
9675af25f5SHaojian Zhuang 	of_clk_add_provider(np, of_clk_src_onecell_get, &clk_data->clk_data);
9775af25f5SHaojian Zhuang 	return clk_data;
9875af25f5SHaojian Zhuang err_data:
9975af25f5SHaojian Zhuang 	kfree(clk_data);
10075af25f5SHaojian Zhuang err:
10175af25f5SHaojian Zhuang 	return NULL;
1020aa0c95fSHaojian Zhuang }
103f6ff57c8SJiancheng Xue EXPORT_SYMBOL_GPL(hisi_clk_init);
1040aa0c95fSHaojian Zhuang 
105*5497f668SJiancheng Xue int hisi_clk_register_fixed_rate(const struct hisi_fixed_rate_clock *clks,
10675af25f5SHaojian Zhuang 					 int nums, struct hisi_clock_data *data)
1070aa0c95fSHaojian Zhuang {
1080aa0c95fSHaojian Zhuang 	struct clk *clk;
1090aa0c95fSHaojian Zhuang 	int i;
1100aa0c95fSHaojian Zhuang 
1110aa0c95fSHaojian Zhuang 	for (i = 0; i < nums; i++) {
1120aa0c95fSHaojian Zhuang 		clk = clk_register_fixed_rate(NULL, clks[i].name,
1130aa0c95fSHaojian Zhuang 					      clks[i].parent_name,
1140aa0c95fSHaojian Zhuang 					      clks[i].flags,
1150aa0c95fSHaojian Zhuang 					      clks[i].fixed_rate);
1160aa0c95fSHaojian Zhuang 		if (IS_ERR(clk)) {
1170aa0c95fSHaojian Zhuang 			pr_err("%s: failed to register clock %s\n",
1180aa0c95fSHaojian Zhuang 			       __func__, clks[i].name);
119*5497f668SJiancheng Xue 			goto err;
1200aa0c95fSHaojian Zhuang 		}
12175af25f5SHaojian Zhuang 		data->clk_data.clks[clks[i].id] = clk;
1220aa0c95fSHaojian Zhuang 	}
123*5497f668SJiancheng Xue 
124*5497f668SJiancheng Xue 	return 0;
125*5497f668SJiancheng Xue 
126*5497f668SJiancheng Xue err:
127*5497f668SJiancheng Xue 	while (i--)
128*5497f668SJiancheng Xue 		clk_unregister_fixed_rate(data->clk_data.clks[clks[i].id]);
129*5497f668SJiancheng Xue 
130*5497f668SJiancheng Xue 	return PTR_ERR(clk);
1310aa0c95fSHaojian Zhuang }
132f6ff57c8SJiancheng Xue EXPORT_SYMBOL_GPL(hisi_clk_register_fixed_rate);
1330aa0c95fSHaojian Zhuang 
134*5497f668SJiancheng Xue int hisi_clk_register_fixed_factor(const struct hisi_fixed_factor_clock *clks,
13575af25f5SHaojian Zhuang 					   int nums,
13675af25f5SHaojian Zhuang 					   struct hisi_clock_data *data)
1370aa0c95fSHaojian Zhuang {
1380aa0c95fSHaojian Zhuang 	struct clk *clk;
1390aa0c95fSHaojian Zhuang 	int i;
1400aa0c95fSHaojian Zhuang 
1410aa0c95fSHaojian Zhuang 	for (i = 0; i < nums; i++) {
1420aa0c95fSHaojian Zhuang 		clk = clk_register_fixed_factor(NULL, clks[i].name,
1430aa0c95fSHaojian Zhuang 						clks[i].parent_name,
1440aa0c95fSHaojian Zhuang 						clks[i].flags, clks[i].mult,
1450aa0c95fSHaojian Zhuang 						clks[i].div);
1460aa0c95fSHaojian Zhuang 		if (IS_ERR(clk)) {
1470aa0c95fSHaojian Zhuang 			pr_err("%s: failed to register clock %s\n",
1480aa0c95fSHaojian Zhuang 			       __func__, clks[i].name);
149*5497f668SJiancheng Xue 			goto err;
1500aa0c95fSHaojian Zhuang 		}
15175af25f5SHaojian Zhuang 		data->clk_data.clks[clks[i].id] = clk;
1520aa0c95fSHaojian Zhuang 	}
153*5497f668SJiancheng Xue 
154*5497f668SJiancheng Xue 	return 0;
155*5497f668SJiancheng Xue 
156*5497f668SJiancheng Xue err:
157*5497f668SJiancheng Xue 	while (i--)
158*5497f668SJiancheng Xue 		clk_unregister_fixed_factor(data->clk_data.clks[clks[i].id]);
159*5497f668SJiancheng Xue 
160*5497f668SJiancheng Xue 	return PTR_ERR(clk);
1610aa0c95fSHaojian Zhuang }
162f6ff57c8SJiancheng Xue EXPORT_SYMBOL_GPL(hisi_clk_register_fixed_factor);
1630aa0c95fSHaojian Zhuang 
164*5497f668SJiancheng Xue int hisi_clk_register_mux(const struct hisi_mux_clock *clks,
16575af25f5SHaojian Zhuang 				  int nums, struct hisi_clock_data *data)
1660aa0c95fSHaojian Zhuang {
1670aa0c95fSHaojian Zhuang 	struct clk *clk;
16875af25f5SHaojian Zhuang 	void __iomem *base = data->base;
1690aa0c95fSHaojian Zhuang 	int i;
1700aa0c95fSHaojian Zhuang 
1710aa0c95fSHaojian Zhuang 	for (i = 0; i < nums; i++) {
172156342a1SZhangfei Gao 		u32 mask = BIT(clks[i].width) - 1;
173156342a1SZhangfei Gao 
174156342a1SZhangfei Gao 		clk = clk_register_mux_table(NULL, clks[i].name,
175156342a1SZhangfei Gao 					clks[i].parent_names,
1760aa0c95fSHaojian Zhuang 					clks[i].num_parents, clks[i].flags,
1770aa0c95fSHaojian Zhuang 					base + clks[i].offset, clks[i].shift,
178156342a1SZhangfei Gao 					mask, clks[i].mux_flags,
179156342a1SZhangfei Gao 					clks[i].table, &hisi_clk_lock);
1800aa0c95fSHaojian Zhuang 		if (IS_ERR(clk)) {
1810aa0c95fSHaojian Zhuang 			pr_err("%s: failed to register clock %s\n",
1820aa0c95fSHaojian Zhuang 			       __func__, clks[i].name);
183*5497f668SJiancheng Xue 			goto err;
1840aa0c95fSHaojian Zhuang 		}
1850aa0c95fSHaojian Zhuang 
1860aa0c95fSHaojian Zhuang 		if (clks[i].alias)
1870aa0c95fSHaojian Zhuang 			clk_register_clkdev(clk, clks[i].alias, NULL);
1880aa0c95fSHaojian Zhuang 
18975af25f5SHaojian Zhuang 		data->clk_data.clks[clks[i].id] = clk;
1900aa0c95fSHaojian Zhuang 	}
191*5497f668SJiancheng Xue 
192*5497f668SJiancheng Xue 	return 0;
193*5497f668SJiancheng Xue 
194*5497f668SJiancheng Xue err:
195*5497f668SJiancheng Xue 	while (i--)
196*5497f668SJiancheng Xue 		clk_unregister_mux(data->clk_data.clks[clks[i].id]);
197*5497f668SJiancheng Xue 
198*5497f668SJiancheng Xue 	return PTR_ERR(clk);
1990aa0c95fSHaojian Zhuang }
200f6ff57c8SJiancheng Xue EXPORT_SYMBOL_GPL(hisi_clk_register_mux);
2010aa0c95fSHaojian Zhuang 
202*5497f668SJiancheng Xue int hisi_clk_register_divider(const struct hisi_divider_clock *clks,
20375af25f5SHaojian Zhuang 				      int nums, struct hisi_clock_data *data)
2040aa0c95fSHaojian Zhuang {
2050aa0c95fSHaojian Zhuang 	struct clk *clk;
20675af25f5SHaojian Zhuang 	void __iomem *base = data->base;
2070aa0c95fSHaojian Zhuang 	int i;
2080aa0c95fSHaojian Zhuang 
2090aa0c95fSHaojian Zhuang 	for (i = 0; i < nums; i++) {
2100aa0c95fSHaojian Zhuang 		clk = clk_register_divider_table(NULL, clks[i].name,
2110aa0c95fSHaojian Zhuang 						 clks[i].parent_name,
2120aa0c95fSHaojian Zhuang 						 clks[i].flags,
2130aa0c95fSHaojian Zhuang 						 base + clks[i].offset,
2140aa0c95fSHaojian Zhuang 						 clks[i].shift, clks[i].width,
2150aa0c95fSHaojian Zhuang 						 clks[i].div_flags,
2160aa0c95fSHaojian Zhuang 						 clks[i].table,
2170aa0c95fSHaojian Zhuang 						 &hisi_clk_lock);
2180aa0c95fSHaojian Zhuang 		if (IS_ERR(clk)) {
2190aa0c95fSHaojian Zhuang 			pr_err("%s: failed to register clock %s\n",
2200aa0c95fSHaojian Zhuang 			       __func__, clks[i].name);
221*5497f668SJiancheng Xue 			goto err;
2220aa0c95fSHaojian Zhuang 		}
2230aa0c95fSHaojian Zhuang 
2240aa0c95fSHaojian Zhuang 		if (clks[i].alias)
2250aa0c95fSHaojian Zhuang 			clk_register_clkdev(clk, clks[i].alias, NULL);
2260aa0c95fSHaojian Zhuang 
22775af25f5SHaojian Zhuang 		data->clk_data.clks[clks[i].id] = clk;
2280aa0c95fSHaojian Zhuang 	}
229*5497f668SJiancheng Xue 
230*5497f668SJiancheng Xue 	return 0;
231*5497f668SJiancheng Xue 
232*5497f668SJiancheng Xue err:
233*5497f668SJiancheng Xue 	while (i--)
234*5497f668SJiancheng Xue 		clk_unregister_divider(data->clk_data.clks[clks[i].id]);
235*5497f668SJiancheng Xue 
236*5497f668SJiancheng Xue 	return PTR_ERR(clk);
2370aa0c95fSHaojian Zhuang }
238f6ff57c8SJiancheng Xue EXPORT_SYMBOL_GPL(hisi_clk_register_divider);
2390aa0c95fSHaojian Zhuang 
240*5497f668SJiancheng Xue int hisi_clk_register_gate(const struct hisi_gate_clock *clks,
2418b9dcb6cSZhangfei Gao 				       int nums, struct hisi_clock_data *data)
2428b9dcb6cSZhangfei Gao {
2438b9dcb6cSZhangfei Gao 	struct clk *clk;
2448b9dcb6cSZhangfei Gao 	void __iomem *base = data->base;
2458b9dcb6cSZhangfei Gao 	int i;
2468b9dcb6cSZhangfei Gao 
2478b9dcb6cSZhangfei Gao 	for (i = 0; i < nums; i++) {
2488b9dcb6cSZhangfei Gao 		clk = clk_register_gate(NULL, clks[i].name,
2498b9dcb6cSZhangfei Gao 						clks[i].parent_name,
2508b9dcb6cSZhangfei Gao 						clks[i].flags,
2518b9dcb6cSZhangfei Gao 						base + clks[i].offset,
2528b9dcb6cSZhangfei Gao 						clks[i].bit_idx,
2538b9dcb6cSZhangfei Gao 						clks[i].gate_flags,
2548b9dcb6cSZhangfei Gao 						&hisi_clk_lock);
2558b9dcb6cSZhangfei Gao 		if (IS_ERR(clk)) {
2568b9dcb6cSZhangfei Gao 			pr_err("%s: failed to register clock %s\n",
2578b9dcb6cSZhangfei Gao 			       __func__, clks[i].name);
258*5497f668SJiancheng Xue 			goto err;
2598b9dcb6cSZhangfei Gao 		}
2608b9dcb6cSZhangfei Gao 
2618b9dcb6cSZhangfei Gao 		if (clks[i].alias)
2628b9dcb6cSZhangfei Gao 			clk_register_clkdev(clk, clks[i].alias, NULL);
2638b9dcb6cSZhangfei Gao 
2648b9dcb6cSZhangfei Gao 		data->clk_data.clks[clks[i].id] = clk;
2658b9dcb6cSZhangfei Gao 	}
266*5497f668SJiancheng Xue 
267*5497f668SJiancheng Xue 	return 0;
268*5497f668SJiancheng Xue 
269*5497f668SJiancheng Xue err:
270*5497f668SJiancheng Xue 	while (i--)
271*5497f668SJiancheng Xue 		clk_unregister_gate(data->clk_data.clks[clks[i].id]);
272*5497f668SJiancheng Xue 
273*5497f668SJiancheng Xue 	return PTR_ERR(clk);
2748b9dcb6cSZhangfei Gao }
275f6ff57c8SJiancheng Xue EXPORT_SYMBOL_GPL(hisi_clk_register_gate);
2768b9dcb6cSZhangfei Gao 
277f6ff57c8SJiancheng Xue void hisi_clk_register_gate_sep(const struct hisi_gate_clock *clks,
27875af25f5SHaojian Zhuang 				       int nums, struct hisi_clock_data *data)
2790aa0c95fSHaojian Zhuang {
2800aa0c95fSHaojian Zhuang 	struct clk *clk;
28175af25f5SHaojian Zhuang 	void __iomem *base = data->base;
2820aa0c95fSHaojian Zhuang 	int i;
2830aa0c95fSHaojian Zhuang 
2840aa0c95fSHaojian Zhuang 	for (i = 0; i < nums; i++) {
2850aa0c95fSHaojian Zhuang 		clk = hisi_register_clkgate_sep(NULL, clks[i].name,
2860aa0c95fSHaojian Zhuang 						clks[i].parent_name,
2870aa0c95fSHaojian Zhuang 						clks[i].flags,
2880aa0c95fSHaojian Zhuang 						base + clks[i].offset,
2890aa0c95fSHaojian Zhuang 						clks[i].bit_idx,
2900aa0c95fSHaojian Zhuang 						clks[i].gate_flags,
2910aa0c95fSHaojian Zhuang 						&hisi_clk_lock);
2920aa0c95fSHaojian Zhuang 		if (IS_ERR(clk)) {
2930aa0c95fSHaojian Zhuang 			pr_err("%s: failed to register clock %s\n",
2940aa0c95fSHaojian Zhuang 			       __func__, clks[i].name);
2950aa0c95fSHaojian Zhuang 			continue;
2960aa0c95fSHaojian Zhuang 		}
2970aa0c95fSHaojian Zhuang 
2980aa0c95fSHaojian Zhuang 		if (clks[i].alias)
2990aa0c95fSHaojian Zhuang 			clk_register_clkdev(clk, clks[i].alias, NULL);
3000aa0c95fSHaojian Zhuang 
30175af25f5SHaojian Zhuang 		data->clk_data.clks[clks[i].id] = clk;
3020aa0c95fSHaojian Zhuang 	}
3030aa0c95fSHaojian Zhuang }
304f6ff57c8SJiancheng Xue EXPORT_SYMBOL_GPL(hisi_clk_register_gate_sep);
30572ea4861SBintian Wang 
306f6ff57c8SJiancheng Xue void __init hi6220_clk_register_divider(const struct hi6220_divider_clock *clks,
30772ea4861SBintian Wang 					int nums, struct hisi_clock_data *data)
30872ea4861SBintian Wang {
30972ea4861SBintian Wang 	struct clk *clk;
31072ea4861SBintian Wang 	void __iomem *base = data->base;
31172ea4861SBintian Wang 	int i;
31272ea4861SBintian Wang 
31372ea4861SBintian Wang 	for (i = 0; i < nums; i++) {
31472ea4861SBintian Wang 		clk = hi6220_register_clkdiv(NULL, clks[i].name,
31572ea4861SBintian Wang 						clks[i].parent_name,
31672ea4861SBintian Wang 						clks[i].flags,
31772ea4861SBintian Wang 						base + clks[i].offset,
31872ea4861SBintian Wang 						clks[i].shift,
31972ea4861SBintian Wang 						clks[i].width,
32072ea4861SBintian Wang 						clks[i].mask_bit,
32172ea4861SBintian Wang 						&hisi_clk_lock);
32272ea4861SBintian Wang 		if (IS_ERR(clk)) {
32372ea4861SBintian Wang 			pr_err("%s: failed to register clock %s\n",
32472ea4861SBintian Wang 			       __func__, clks[i].name);
32572ea4861SBintian Wang 			continue;
32672ea4861SBintian Wang 		}
32772ea4861SBintian Wang 
32872ea4861SBintian Wang 		if (clks[i].alias)
32972ea4861SBintian Wang 			clk_register_clkdev(clk, clks[i].alias, NULL);
33072ea4861SBintian Wang 
33172ea4861SBintian Wang 		data->clk_data.clks[clks[i].id] = clk;
33272ea4861SBintian Wang 	}
33372ea4861SBintian Wang }
334