xref: /openbmc/linux/drivers/clk/hisilicon/clk-hi3670.c (revision c900529f3d9161bfde5cca0754f83b4d3c3e0220)
1c1a3308aSManivannan Sadhasivam // SPDX-License-Identifier: GPL-2.0
2c1a3308aSManivannan Sadhasivam /*
3c1a3308aSManivannan Sadhasivam  * Copyright (c) 2001-2021, Huawei Tech. Co., Ltd.
4c1a3308aSManivannan Sadhasivam  * Author: chenjun <chenjun14@huawei.com>
5c1a3308aSManivannan Sadhasivam  *
6c1a3308aSManivannan Sadhasivam  * Copyright (c) 2018, Linaro Ltd.
7c1a3308aSManivannan Sadhasivam  * Author: Manivannan Sadhasivam <manivannan.sadhasivam@linaro.org>
8c1a3308aSManivannan Sadhasivam  */
9c1a3308aSManivannan Sadhasivam 
10c1a3308aSManivannan Sadhasivam #include <dt-bindings/clock/hi3670-clock.h>
11c1a3308aSManivannan Sadhasivam #include <linux/clk-provider.h>
12*a96cbb14SRob Herring #include <linux/of.h>
13c1a3308aSManivannan Sadhasivam #include <linux/platform_device.h>
14c1a3308aSManivannan Sadhasivam #include "clk.h"
15c1a3308aSManivannan Sadhasivam 
16c1a3308aSManivannan Sadhasivam static const struct hisi_fixed_rate_clock hi3670_fixed_rate_clks[] = {
17c1a3308aSManivannan Sadhasivam 	{ HI3670_CLKIN_SYS, "clkin_sys", NULL, 0, 19200000, },
18c1a3308aSManivannan Sadhasivam 	{ HI3670_CLKIN_REF, "clkin_ref", NULL, 0, 32764, },
19c1a3308aSManivannan Sadhasivam 	{ HI3670_CLK_FLL_SRC, "clk_fll_src", NULL, 0, 134400000, },
20c1a3308aSManivannan Sadhasivam 	{ HI3670_CLK_PPLL0, "clk_ppll0", NULL, 0, 1660000000, },
21c1a3308aSManivannan Sadhasivam 	{ HI3670_CLK_PPLL1, "clk_ppll1", NULL, 0, 1866000000, },
22c1a3308aSManivannan Sadhasivam 	{ HI3670_CLK_PPLL2, "clk_ppll2", NULL, 0, 1920000000, },
23c1a3308aSManivannan Sadhasivam 	{ HI3670_CLK_PPLL3, "clk_ppll3", NULL, 0, 1200000000, },
24c1a3308aSManivannan Sadhasivam 	{ HI3670_CLK_PPLL4, "clk_ppll4", NULL, 0, 900000000, },
25c1a3308aSManivannan Sadhasivam 	{ HI3670_CLK_PPLL6, "clk_ppll6", NULL, 0, 393216000, },
26c1a3308aSManivannan Sadhasivam 	{ HI3670_CLK_PPLL7, "clk_ppll7", NULL, 0, 1008000000, },
27c1a3308aSManivannan Sadhasivam 	{ HI3670_CLK_PPLL_PCIE, "clk_ppll_pcie", NULL, 0, 100000000, },
28c1a3308aSManivannan Sadhasivam 	{ HI3670_CLK_PCIEPLL_REV, "clk_pciepll_rev", NULL, 0, 100000000, },
29c1a3308aSManivannan Sadhasivam 	{ HI3670_CLK_SCPLL, "clk_scpll", NULL, 0, 245760000, },
30c1a3308aSManivannan Sadhasivam 	{ HI3670_PCLK, "pclk", NULL, 0, 20000000, },
31c1a3308aSManivannan Sadhasivam 	{ HI3670_CLK_UART0_DBG, "clk_uart0_dbg", NULL, 0, 19200000, },
32c1a3308aSManivannan Sadhasivam 	{ HI3670_CLK_UART6, "clk_uart6", NULL, 0, 19200000, },
33c1a3308aSManivannan Sadhasivam 	{ HI3670_OSC32K, "osc32k", NULL, 0, 32764, },
34c1a3308aSManivannan Sadhasivam 	{ HI3670_OSC19M, "osc19m", NULL, 0, 19200000, },
35c1a3308aSManivannan Sadhasivam 	{ HI3670_CLK_480M, "clk_480m", NULL, 0, 480000000, },
36c1a3308aSManivannan Sadhasivam 	{ HI3670_CLK_INVALID, "clk_invalid", NULL, 0, 10000000, },
37c1a3308aSManivannan Sadhasivam };
38c1a3308aSManivannan Sadhasivam 
39c1a3308aSManivannan Sadhasivam /* crgctrl */
40c1a3308aSManivannan Sadhasivam static const struct hisi_fixed_factor_clock hi3670_crg_fixed_factor_clks[] = {
41c1a3308aSManivannan Sadhasivam 	{ HI3670_CLK_DIV_SYSBUS, "clk_div_sysbus", "clk_mux_sysbus",
42c1a3308aSManivannan Sadhasivam 	  1, 7, 0, },
43c1a3308aSManivannan Sadhasivam 	{ HI3670_CLK_FACTOR_MMC, "clk_factor_mmc", "clkin_sys",
44c1a3308aSManivannan Sadhasivam 	  1, 6, 0, },
45c1a3308aSManivannan Sadhasivam 	{ HI3670_CLK_SD_SYS, "clk_sd_sys", "clk_sd_sys_gt",
46c1a3308aSManivannan Sadhasivam 	  1, 6, 0, },
47c1a3308aSManivannan Sadhasivam 	{ HI3670_CLK_SDIO_SYS, "clk_sdio_sys", "clk_sdio_sys_gt",
48c1a3308aSManivannan Sadhasivam 	  1, 6, 0, },
49c1a3308aSManivannan Sadhasivam 	{ HI3670_CLK_DIV_A53HPM, "clk_div_a53hpm", "clk_a53hpm_andgt",
50c1a3308aSManivannan Sadhasivam 	  1, 4, 0, },
51c1a3308aSManivannan Sadhasivam 	{ HI3670_CLK_DIV_320M, "clk_div_320m", "clk_320m_pll_gt",
52c1a3308aSManivannan Sadhasivam 	  1, 5, 0, },
53c1a3308aSManivannan Sadhasivam 	{ HI3670_PCLK_GATE_UART0, "pclk_gate_uart0", "clk_mux_uartl",
54c1a3308aSManivannan Sadhasivam 	  1, 1, 0, },
55c1a3308aSManivannan Sadhasivam 	{ HI3670_CLK_FACTOR_UART0, "clk_factor_uart0", "clk_mux_uart0",
56c1a3308aSManivannan Sadhasivam 	  1, 1, 0, },
57c1a3308aSManivannan Sadhasivam 	{ HI3670_CLK_FACTOR_USB3PHY_PLL, "clk_factor_usb3phy_pll", "clk_ppll0",
58c1a3308aSManivannan Sadhasivam 	  1, 60, 0, },
59c1a3308aSManivannan Sadhasivam 	{ HI3670_CLK_GATE_ABB_USB, "clk_gate_abb_usb", "clk_gate_usb_tcxo_en",
60c1a3308aSManivannan Sadhasivam 	  1, 1, 0, },
61c1a3308aSManivannan Sadhasivam 	{ HI3670_CLK_GATE_UFSPHY_REF, "clk_gate_ufsphy_ref", "clkin_sys",
62c1a3308aSManivannan Sadhasivam 	  1, 1, 0, },
63c1a3308aSManivannan Sadhasivam 	{ HI3670_ICS_VOLT_HIGH, "ics_volt_high", "peri_volt_hold",
64c1a3308aSManivannan Sadhasivam 	  1, 1, 0, },
65c1a3308aSManivannan Sadhasivam 	{ HI3670_ICS_VOLT_MIDDLE, "ics_volt_middle", "peri_volt_middle",
66c1a3308aSManivannan Sadhasivam 	  1, 1, 0, },
67c1a3308aSManivannan Sadhasivam 	{ HI3670_VENC_VOLT_HOLD, "venc_volt_hold", "peri_volt_hold",
68c1a3308aSManivannan Sadhasivam 	  1, 1, 0, },
69c1a3308aSManivannan Sadhasivam 	{ HI3670_VDEC_VOLT_HOLD, "vdec_volt_hold", "peri_volt_hold",
70c1a3308aSManivannan Sadhasivam 	  1, 1, 0, },
71c1a3308aSManivannan Sadhasivam 	{ HI3670_EDC_VOLT_HOLD, "edc_volt_hold", "peri_volt_hold",
72c1a3308aSManivannan Sadhasivam 	  1, 1, 0, },
73c1a3308aSManivannan Sadhasivam 	{ HI3670_CLK_ISP_SNCLK_FAC, "clk_isp_snclk_fac", "clk_isp_snclk_angt",
74c1a3308aSManivannan Sadhasivam 	  1, 10, 0, },
75c1a3308aSManivannan Sadhasivam 	{ HI3670_CLK_FACTOR_RXDPHY, "clk_factor_rxdphy", "clk_andgt_rxdphy",
76c1a3308aSManivannan Sadhasivam 	  1, 6, 0, },
77c1a3308aSManivannan Sadhasivam };
78c1a3308aSManivannan Sadhasivam 
79c1a3308aSManivannan Sadhasivam static const struct hisi_gate_clock hi3670_crgctrl_gate_sep_clks[] = {
80c1a3308aSManivannan Sadhasivam 	{ HI3670_PPLL1_EN_ACPU, "ppll1_en_acpu", "clk_ppll1",
81c1a3308aSManivannan Sadhasivam 	  CLK_SET_RATE_PARENT, 0x0, 0, 0, },
82c1a3308aSManivannan Sadhasivam 	{ HI3670_PPLL2_EN_ACPU, "ppll2_en_acpu", "clk_ppll2",
83c1a3308aSManivannan Sadhasivam 	  CLK_SET_RATE_PARENT, 0x0, 3, 0, },
84c1a3308aSManivannan Sadhasivam 	{ HI3670_PPLL3_EN_ACPU, "ppll3_en_acpu", "clk_ppll3",
85c1a3308aSManivannan Sadhasivam 	  CLK_SET_RATE_PARENT, 0x0, 27, 0, },
86c1a3308aSManivannan Sadhasivam 	{ HI3670_PPLL1_GT_CPU, "ppll1_gt_cpu", "clk_ppll1",
87c1a3308aSManivannan Sadhasivam 	  CLK_SET_RATE_PARENT, 0x460, 16, 0, },
88c1a3308aSManivannan Sadhasivam 	{ HI3670_PPLL2_GT_CPU, "ppll2_gt_cpu", "clk_ppll2",
89c1a3308aSManivannan Sadhasivam 	  CLK_SET_RATE_PARENT, 0x460, 18, 0, },
90c1a3308aSManivannan Sadhasivam 	{ HI3670_PPLL3_GT_CPU, "ppll3_gt_cpu", "clk_ppll3",
91c1a3308aSManivannan Sadhasivam 	  CLK_SET_RATE_PARENT, 0x460, 20, 0, },
92c1a3308aSManivannan Sadhasivam 	{ HI3670_CLK_GATE_PPLL2_MEDIA, "clk_gate_ppll2_media", "clk_ppll2",
93c1a3308aSManivannan Sadhasivam 	  CLK_SET_RATE_PARENT, 0x410, 27, 0, },
94c1a3308aSManivannan Sadhasivam 	{ HI3670_CLK_GATE_PPLL3_MEDIA, "clk_gate_ppll3_media", "clk_ppll3",
95c1a3308aSManivannan Sadhasivam 	  CLK_SET_RATE_PARENT, 0x410, 28, 0, },
96c1a3308aSManivannan Sadhasivam 	{ HI3670_CLK_GATE_PPLL4_MEDIA, "clk_gate_ppll4_media", "clk_ppll4",
97c1a3308aSManivannan Sadhasivam 	  CLK_SET_RATE_PARENT, 0x410, 26, 0, },
98c1a3308aSManivannan Sadhasivam 	{ HI3670_CLK_GATE_PPLL6_MEDIA, "clk_gate_ppll6_media", "clk_ppll6",
99c1a3308aSManivannan Sadhasivam 	  CLK_SET_RATE_PARENT, 0x410, 30, 0, },
100c1a3308aSManivannan Sadhasivam 	{ HI3670_CLK_GATE_PPLL7_MEDIA, "clk_gate_ppll7_media", "clk_ppll7",
101c1a3308aSManivannan Sadhasivam 	  CLK_SET_RATE_PARENT, 0x410, 29, 0, },
102c1a3308aSManivannan Sadhasivam 	{ HI3670_PCLK_GPIO0, "pclk_gpio0", "clk_div_cfgbus",
103c1a3308aSManivannan Sadhasivam 	  CLK_SET_RATE_PARENT, 0x10, 0, 0, },
104c1a3308aSManivannan Sadhasivam 	{ HI3670_PCLK_GPIO1, "pclk_gpio1", "clk_div_cfgbus",
105c1a3308aSManivannan Sadhasivam 	  CLK_SET_RATE_PARENT, 0x10, 1, 0, },
106c1a3308aSManivannan Sadhasivam 	{ HI3670_PCLK_GPIO2, "pclk_gpio2", "clk_div_cfgbus",
107c1a3308aSManivannan Sadhasivam 	  CLK_SET_RATE_PARENT, 0x10, 2, 0, },
108c1a3308aSManivannan Sadhasivam 	{ HI3670_PCLK_GPIO3, "pclk_gpio3", "clk_div_cfgbus",
109c1a3308aSManivannan Sadhasivam 	  CLK_SET_RATE_PARENT, 0x10, 3, 0, },
110c1a3308aSManivannan Sadhasivam 	{ HI3670_PCLK_GPIO4, "pclk_gpio4", "clk_div_cfgbus",
111c1a3308aSManivannan Sadhasivam 	  CLK_SET_RATE_PARENT, 0x10, 4, 0, },
112c1a3308aSManivannan Sadhasivam 	{ HI3670_PCLK_GPIO5, "pclk_gpio5", "clk_div_cfgbus",
113c1a3308aSManivannan Sadhasivam 	  CLK_SET_RATE_PARENT, 0x10, 5, 0, },
114c1a3308aSManivannan Sadhasivam 	{ HI3670_PCLK_GPIO6, "pclk_gpio6", "clk_div_cfgbus",
115c1a3308aSManivannan Sadhasivam 	  CLK_SET_RATE_PARENT, 0x10, 6, 0, },
116c1a3308aSManivannan Sadhasivam 	{ HI3670_PCLK_GPIO7, "pclk_gpio7", "clk_div_cfgbus",
117c1a3308aSManivannan Sadhasivam 	  CLK_SET_RATE_PARENT, 0x10, 7, 0, },
118c1a3308aSManivannan Sadhasivam 	{ HI3670_PCLK_GPIO8, "pclk_gpio8", "clk_div_cfgbus",
119c1a3308aSManivannan Sadhasivam 	  CLK_SET_RATE_PARENT, 0x10, 8, 0, },
120c1a3308aSManivannan Sadhasivam 	{ HI3670_PCLK_GPIO9, "pclk_gpio9", "clk_div_cfgbus",
121c1a3308aSManivannan Sadhasivam 	  CLK_SET_RATE_PARENT, 0x10, 9, 0, },
122c1a3308aSManivannan Sadhasivam 	{ HI3670_PCLK_GPIO10, "pclk_gpio10", "clk_div_cfgbus",
123c1a3308aSManivannan Sadhasivam 	  CLK_SET_RATE_PARENT, 0x10, 10, 0, },
124c1a3308aSManivannan Sadhasivam 	{ HI3670_PCLK_GPIO11, "pclk_gpio11", "clk_div_cfgbus",
125c1a3308aSManivannan Sadhasivam 	  CLK_SET_RATE_PARENT, 0x10, 11, 0, },
126c1a3308aSManivannan Sadhasivam 	{ HI3670_PCLK_GPIO12, "pclk_gpio12", "clk_div_cfgbus",
127c1a3308aSManivannan Sadhasivam 	  CLK_SET_RATE_PARENT, 0x10, 12, 0, },
128c1a3308aSManivannan Sadhasivam 	{ HI3670_PCLK_GPIO13, "pclk_gpio13", "clk_div_cfgbus",
129c1a3308aSManivannan Sadhasivam 	  CLK_SET_RATE_PARENT, 0x10, 13, 0, },
130c1a3308aSManivannan Sadhasivam 	{ HI3670_PCLK_GPIO14, "pclk_gpio14", "clk_div_cfgbus",
131c1a3308aSManivannan Sadhasivam 	  CLK_SET_RATE_PARENT, 0x10, 14, 0, },
132c1a3308aSManivannan Sadhasivam 	{ HI3670_PCLK_GPIO15, "pclk_gpio15", "clk_div_cfgbus",
133c1a3308aSManivannan Sadhasivam 	  CLK_SET_RATE_PARENT, 0x10, 15, 0, },
134c1a3308aSManivannan Sadhasivam 	{ HI3670_PCLK_GPIO16, "pclk_gpio16", "clk_div_cfgbus",
135c1a3308aSManivannan Sadhasivam 	  CLK_SET_RATE_PARENT, 0x10, 16, 0, },
136c1a3308aSManivannan Sadhasivam 	{ HI3670_PCLK_GPIO17, "pclk_gpio17", "clk_div_cfgbus",
137c1a3308aSManivannan Sadhasivam 	  CLK_SET_RATE_PARENT, 0x10, 17, 0, },
138c1a3308aSManivannan Sadhasivam 	{ HI3670_PCLK_GPIO20, "pclk_gpio20", "clk_div_cfgbus",
139c1a3308aSManivannan Sadhasivam 	  CLK_SET_RATE_PARENT, 0x10, 20, 0, },
140c1a3308aSManivannan Sadhasivam 	{ HI3670_PCLK_GPIO21, "pclk_gpio21", "clk_div_cfgbus",
141c1a3308aSManivannan Sadhasivam 	  CLK_SET_RATE_PARENT, 0x10, 21, 0, },
142c1a3308aSManivannan Sadhasivam 	{ HI3670_PCLK_GATE_DSI0, "pclk_gate_dsi0", "clk_div_cfgbus",
143c1a3308aSManivannan Sadhasivam 	  CLK_SET_RATE_PARENT, 0x50, 28, 0, },
144c1a3308aSManivannan Sadhasivam 	{ HI3670_PCLK_GATE_DSI1, "pclk_gate_dsi1", "clk_div_cfgbus",
145c1a3308aSManivannan Sadhasivam 	  CLK_SET_RATE_PARENT, 0x50, 29, 0, },
146c1a3308aSManivannan Sadhasivam 	{ HI3670_HCLK_GATE_USB3OTG, "hclk_gate_usb3otg", "clk_div_sysbus",
147c1a3308aSManivannan Sadhasivam 	  CLK_SET_RATE_PARENT, 0x0, 25, 0, },
148c1a3308aSManivannan Sadhasivam 	{ HI3670_ACLK_GATE_USB3DVFS, "aclk_gate_usb3dvfs", "autodiv_emmc0bus",
149c1a3308aSManivannan Sadhasivam 	  CLK_SET_RATE_PARENT, 0x40, 1, 0, },
150c1a3308aSManivannan Sadhasivam 	{ HI3670_HCLK_GATE_SDIO, "hclk_gate_sdio", "clk_div_sysbus",
151c1a3308aSManivannan Sadhasivam 	  CLK_SET_RATE_PARENT, 0x0, 21, 0, },
152c1a3308aSManivannan Sadhasivam 	{ HI3670_PCLK_GATE_PCIE_SYS, "pclk_gate_pcie_sys", "clk_div_mmc1bus",
153c1a3308aSManivannan Sadhasivam 	  CLK_SET_RATE_PARENT, 0x420, 7, 0, },
154c1a3308aSManivannan Sadhasivam 	{ HI3670_PCLK_GATE_PCIE_PHY, "pclk_gate_pcie_phy", "pclk_gate_mmc1_pcie",
155c1a3308aSManivannan Sadhasivam 	  CLK_SET_RATE_PARENT, 0x420, 9, 0, },
156c1a3308aSManivannan Sadhasivam 	{ HI3670_PCLK_GATE_MMC1_PCIE, "pclk_gate_mmc1_pcie", "pclk_div_mmc1_pcie",
157c1a3308aSManivannan Sadhasivam 	  CLK_SET_RATE_PARENT, 0x30, 12, 0, },
158c1a3308aSManivannan Sadhasivam 	{ HI3670_PCLK_GATE_MMC0_IOC, "pclk_gate_mmc0_ioc", "clk_div_mmc0bus",
159c1a3308aSManivannan Sadhasivam 	  CLK_SET_RATE_PARENT, 0x40, 13, 0, },
160c1a3308aSManivannan Sadhasivam 	{ HI3670_PCLK_GATE_MMC1_IOC, "pclk_gate_mmc1_ioc", "clk_div_mmc1bus",
161c1a3308aSManivannan Sadhasivam 	  CLK_SET_RATE_PARENT, 0x420, 21, 0, },
162c1a3308aSManivannan Sadhasivam 	{ HI3670_CLK_GATE_DMAC, "clk_gate_dmac", "clk_div_sysbus",
163c1a3308aSManivannan Sadhasivam 	  CLK_SET_RATE_PARENT, 0x30, 1, 0, },
164c1a3308aSManivannan Sadhasivam 	{ HI3670_CLK_GATE_VCODECBUS2DDR, "clk_gate_vcodecbus2ddr", "clk_div_vcodecbus",
165c1a3308aSManivannan Sadhasivam 	  CLK_SET_RATE_PARENT, 0x0, 5, 0, },
166c1a3308aSManivannan Sadhasivam 	{ HI3670_CLK_CCI400_BYPASS, "clk_cci400_bypass", "clk_ddrc_freq",
167c1a3308aSManivannan Sadhasivam 	  CLK_SET_RATE_PARENT, 0x22C, 28, 0, },
168c1a3308aSManivannan Sadhasivam 	{ HI3670_CLK_GATE_CCI400, "clk_gate_cci400", "clk_ddrc_freq",
169c1a3308aSManivannan Sadhasivam 	  CLK_SET_RATE_PARENT, 0x50, 14, 0, },
170c1a3308aSManivannan Sadhasivam 	{ HI3670_CLK_GATE_SD, "clk_gate_sd", "clk_mux_sd_sys",
171c1a3308aSManivannan Sadhasivam 	  CLK_SET_RATE_PARENT, 0x40, 17, 0, },
172c1a3308aSManivannan Sadhasivam 	{ HI3670_HCLK_GATE_SD, "hclk_gate_sd", "clk_div_sysbus",
173c1a3308aSManivannan Sadhasivam 	  CLK_SET_RATE_PARENT, 0x0, 30, 0, },
174c1a3308aSManivannan Sadhasivam 	{ HI3670_CLK_GATE_SDIO, "clk_gate_sdio", "clk_mux_sdio_sys",
175c1a3308aSManivannan Sadhasivam 	  CLK_SET_RATE_PARENT, 0x40, 19, 0, },
176c1a3308aSManivannan Sadhasivam 	{ HI3670_CLK_GATE_A57HPM, "clk_gate_a57hpm", "clk_div_a53hpm",
177c1a3308aSManivannan Sadhasivam 	  CLK_SET_RATE_PARENT, 0x050, 9, 0, },
178c1a3308aSManivannan Sadhasivam 	{ HI3670_CLK_GATE_A53HPM, "clk_gate_a53hpm", "clk_div_a53hpm",
179c1a3308aSManivannan Sadhasivam 	  CLK_SET_RATE_PARENT, 0x050, 13, 0, },
180c1a3308aSManivannan Sadhasivam 	{ HI3670_CLK_GATE_PA_A53, "clk_gate_pa_a53", "clk_div_a53hpm",
181c1a3308aSManivannan Sadhasivam 	  CLK_SET_RATE_PARENT, 0x480, 10, 0, },
182c1a3308aSManivannan Sadhasivam 	{ HI3670_CLK_GATE_PA_A57, "clk_gate_pa_a57", "clk_div_a53hpm",
183c1a3308aSManivannan Sadhasivam 	  CLK_SET_RATE_PARENT, 0x480, 9, 0, },
184c1a3308aSManivannan Sadhasivam 	{ HI3670_CLK_GATE_PA_G3D, "clk_gate_pa_g3d", "clk_div_a53hpm",
185c1a3308aSManivannan Sadhasivam 	  CLK_SET_RATE_PARENT, 0x480, 15, 0, },
186c1a3308aSManivannan Sadhasivam 	{ HI3670_CLK_GATE_GPUHPM, "clk_gate_gpuhpm", "clk_div_a53hpm",
187c1a3308aSManivannan Sadhasivam 	  CLK_SET_RATE_PARENT, 0x050, 15, 0, },
188c1a3308aSManivannan Sadhasivam 	{ HI3670_CLK_GATE_PERIHPM, "clk_gate_perihpm", "clk_div_a53hpm",
189c1a3308aSManivannan Sadhasivam 	  CLK_SET_RATE_PARENT, 0x050, 12, 0, },
190c1a3308aSManivannan Sadhasivam 	{ HI3670_CLK_GATE_AOHPM, "clk_gate_aohpm", "clk_div_a53hpm",
191c1a3308aSManivannan Sadhasivam 	  CLK_SET_RATE_PARENT, 0x050, 11, 0, },
192c1a3308aSManivannan Sadhasivam 	{ HI3670_CLK_GATE_UART1, "clk_gate_uart1", "clk_mux_uarth",
193c1a3308aSManivannan Sadhasivam 	  CLK_SET_RATE_PARENT, 0x20, 11, 0, },
194c1a3308aSManivannan Sadhasivam 	{ HI3670_CLK_GATE_UART4, "clk_gate_uart4", "clk_mux_uarth",
195c1a3308aSManivannan Sadhasivam 	  CLK_SET_RATE_PARENT, 0x20, 14, 0, },
196c1a3308aSManivannan Sadhasivam 	{ HI3670_PCLK_GATE_UART1, "pclk_gate_uart1", "clk_mux_uarth",
197c1a3308aSManivannan Sadhasivam 	  CLK_SET_RATE_PARENT, 0x20, 11, 0, },
198c1a3308aSManivannan Sadhasivam 	{ HI3670_PCLK_GATE_UART4, "pclk_gate_uart4", "clk_mux_uarth",
199c1a3308aSManivannan Sadhasivam 	  CLK_SET_RATE_PARENT, 0x20, 14, 0, },
200c1a3308aSManivannan Sadhasivam 	{ HI3670_CLK_GATE_UART2, "clk_gate_uart2", "clk_mux_uartl",
201c1a3308aSManivannan Sadhasivam 	  CLK_SET_RATE_PARENT, 0x20, 12, 0, },
202c1a3308aSManivannan Sadhasivam 	{ HI3670_CLK_GATE_UART5, "clk_gate_uart5", "clk_mux_uartl",
203c1a3308aSManivannan Sadhasivam 	  CLK_SET_RATE_PARENT, 0x20, 15, 0, },
204c1a3308aSManivannan Sadhasivam 	{ HI3670_PCLK_GATE_UART2, "pclk_gate_uart2", "clk_mux_uartl",
205c1a3308aSManivannan Sadhasivam 	  CLK_SET_RATE_PARENT, 0x20, 12, 0, },
206c1a3308aSManivannan Sadhasivam 	{ HI3670_PCLK_GATE_UART5, "pclk_gate_uart5", "clk_mux_uartl",
207c1a3308aSManivannan Sadhasivam 	  CLK_SET_RATE_PARENT, 0x20, 15, 0, },
208c1a3308aSManivannan Sadhasivam 	{ HI3670_CLK_GATE_UART0, "clk_gate_uart0", "clk_mux_uart0",
209c1a3308aSManivannan Sadhasivam 	  CLK_SET_RATE_PARENT, 0x20, 10, 0, },
210c1a3308aSManivannan Sadhasivam 	{ HI3670_CLK_GATE_I2C3, "clk_gate_i2c3", "clk_mux_i2c",
211c1a3308aSManivannan Sadhasivam 	  CLK_SET_RATE_PARENT, 0x20, 7, 0, },
212c1a3308aSManivannan Sadhasivam 	{ HI3670_CLK_GATE_I2C4, "clk_gate_i2c4", "clk_mux_i2c",
213c1a3308aSManivannan Sadhasivam 	  CLK_SET_RATE_PARENT, 0x20, 27, 0, },
214c1a3308aSManivannan Sadhasivam 	{ HI3670_CLK_GATE_I2C7, "clk_gate_i2c7", "clk_mux_i2c",
215c1a3308aSManivannan Sadhasivam 	  CLK_SET_RATE_PARENT, 0x10, 31, 0, },
216c1a3308aSManivannan Sadhasivam 	{ HI3670_PCLK_GATE_I2C3, "pclk_gate_i2c3", "clk_mux_i2c",
217c1a3308aSManivannan Sadhasivam 	  CLK_SET_RATE_PARENT, 0x20, 7, 0, },
218c1a3308aSManivannan Sadhasivam 	{ HI3670_PCLK_GATE_I2C4, "pclk_gate_i2c4", "clk_mux_i2c",
219c1a3308aSManivannan Sadhasivam 	  CLK_SET_RATE_PARENT, 0x20, 27, 0, },
220c1a3308aSManivannan Sadhasivam 	{ HI3670_PCLK_GATE_I2C7, "pclk_gate_i2c7", "clk_mux_i2c",
221c1a3308aSManivannan Sadhasivam 	  CLK_SET_RATE_PARENT, 0x10, 31, 0, },
222c1a3308aSManivannan Sadhasivam 	{ HI3670_CLK_GATE_SPI1, "clk_gate_spi1", "clk_mux_spi",
223c1a3308aSManivannan Sadhasivam 	  CLK_SET_RATE_PARENT, 0x20, 9, 0, },
224c1a3308aSManivannan Sadhasivam 	{ HI3670_CLK_GATE_SPI4, "clk_gate_spi4", "clk_mux_spi",
225c1a3308aSManivannan Sadhasivam 	  CLK_SET_RATE_PARENT, 0x40, 4, 0, },
226c1a3308aSManivannan Sadhasivam 	{ HI3670_PCLK_GATE_SPI1, "pclk_gate_spi1", "clk_mux_spi",
227c1a3308aSManivannan Sadhasivam 	  CLK_SET_RATE_PARENT, 0x20, 9, 0, },
228c1a3308aSManivannan Sadhasivam 	{ HI3670_PCLK_GATE_SPI4, "pclk_gate_spi4", "clk_mux_spi",
229c1a3308aSManivannan Sadhasivam 	  CLK_SET_RATE_PARENT, 0x40, 4, 0, },
230c1a3308aSManivannan Sadhasivam 	{ HI3670_CLK_GATE_USB3OTG_REF, "clk_gate_usb3otg_ref", "clkin_sys",
231c1a3308aSManivannan Sadhasivam 	  CLK_SET_RATE_PARENT, 0x40, 0, 0, },
232c1a3308aSManivannan Sadhasivam 	{ HI3670_CLK_GATE_USB2PHY_REF, "clk_gate_usb2phy_ref", "clkin_sys",
233c1a3308aSManivannan Sadhasivam 	  CLK_SET_RATE_PARENT, 0x410, 19, 0, },
234c1a3308aSManivannan Sadhasivam 	{ HI3670_CLK_GATE_PCIEAUX, "clk_gate_pcieaux", "clkin_sys",
235c1a3308aSManivannan Sadhasivam 	  CLK_SET_RATE_PARENT, 0x420, 8, 0, },
236c1a3308aSManivannan Sadhasivam 	{ HI3670_ACLK_GATE_PCIE, "aclk_gate_pcie", "clk_gate_mmc1_pcieaxi",
237c1a3308aSManivannan Sadhasivam 	  CLK_SET_RATE_PARENT, 0x420, 5, 0, },
238c1a3308aSManivannan Sadhasivam 	{ HI3670_CLK_GATE_MMC1_PCIEAXI, "clk_gate_mmc1_pcieaxi", "clk_div_pcieaxi",
239c1a3308aSManivannan Sadhasivam 	  CLK_SET_RATE_PARENT, 0x050, 4, 0, },
240c1a3308aSManivannan Sadhasivam 	{ HI3670_CLK_GATE_PCIEPHY_REF, "clk_gate_pciephy_ref", "clk_ppll_pcie",
241c1a3308aSManivannan Sadhasivam 	  CLK_SET_RATE_PARENT, 0x470, 14, 0, },
242c1a3308aSManivannan Sadhasivam 	{ HI3670_CLK_GATE_PCIE_DEBOUNCE, "clk_gate_pcie_debounce", "clk_ppll_pcie",
243c1a3308aSManivannan Sadhasivam 	  CLK_SET_RATE_PARENT, 0x470, 12, 0, },
244c1a3308aSManivannan Sadhasivam 	{ HI3670_CLK_GATE_PCIEIO, "clk_gate_pcieio", "clk_ppll_pcie",
245c1a3308aSManivannan Sadhasivam 	  CLK_SET_RATE_PARENT, 0x470, 13, 0, },
246c1a3308aSManivannan Sadhasivam 	{ HI3670_CLK_GATE_PCIE_HP, "clk_gate_pcie_hp", "clk_ppll_pcie",
247c1a3308aSManivannan Sadhasivam 	  CLK_SET_RATE_PARENT, 0x470, 15, 0, },
248c1a3308aSManivannan Sadhasivam 	{ HI3670_CLK_GATE_AO_ASP, "clk_gate_ao_asp", "clk_div_ao_asp",
249c1a3308aSManivannan Sadhasivam 	  CLK_SET_RATE_PARENT, 0x0, 26, 0, },
250c1a3308aSManivannan Sadhasivam 	{ HI3670_PCLK_GATE_PCTRL, "pclk_gate_pctrl", "clk_div_ptp",
251c1a3308aSManivannan Sadhasivam 	  CLK_SET_RATE_PARENT, 0x20, 31, 0, },
252c1a3308aSManivannan Sadhasivam 	{ HI3670_CLK_CSI_TRANS_GT, "clk_csi_trans_gt", "clk_div_csi_trans",
253c1a3308aSManivannan Sadhasivam 	  CLK_SET_RATE_PARENT, 0x30, 24, 0, },
254c1a3308aSManivannan Sadhasivam 	{ HI3670_CLK_DSI_TRANS_GT, "clk_dsi_trans_gt", "clk_div_dsi_trans",
255c1a3308aSManivannan Sadhasivam 	  CLK_SET_RATE_PARENT, 0x30, 25, 0, },
256c1a3308aSManivannan Sadhasivam 	{ HI3670_CLK_GATE_PWM, "clk_gate_pwm", "clk_div_ptp",
257c1a3308aSManivannan Sadhasivam 	  CLK_SET_RATE_PARENT, 0x20, 0, 0, },
258c1a3308aSManivannan Sadhasivam 	{ HI3670_ABB_AUDIO_EN0, "abb_audio_en0", "clk_gate_abb_192",
259c1a3308aSManivannan Sadhasivam 	  CLK_SET_RATE_PARENT, 0x30, 8, 0, },
260c1a3308aSManivannan Sadhasivam 	{ HI3670_ABB_AUDIO_EN1, "abb_audio_en1", "clk_gate_abb_192",
261c1a3308aSManivannan Sadhasivam 	  CLK_SET_RATE_PARENT, 0x30, 9, 0, },
262c1a3308aSManivannan Sadhasivam 	{ HI3670_ABB_AUDIO_GT_EN0, "abb_audio_gt_en0", "abb_audio_en0",
263c1a3308aSManivannan Sadhasivam 	  CLK_SET_RATE_PARENT, 0x30, 19, 0, },
264c1a3308aSManivannan Sadhasivam 	{ HI3670_ABB_AUDIO_GT_EN1, "abb_audio_gt_en1", "abb_audio_en1",
265c1a3308aSManivannan Sadhasivam 	  CLK_SET_RATE_PARENT, 0x40, 20, 0, },
266c1a3308aSManivannan Sadhasivam 	{ HI3670_CLK_GATE_DP_AUDIO_PLL_AO, "clk_gate_dp_audio_pll_ao", "clkdiv_dp_audio_pll_ao",
267c1a3308aSManivannan Sadhasivam 	  CLK_SET_RATE_PARENT, 0x00, 13, 0, },
268c1a3308aSManivannan Sadhasivam 	{ HI3670_PERI_VOLT_HOLD, "peri_volt_hold", "clkin_sys",
269c1a3308aSManivannan Sadhasivam 	  CLK_SET_RATE_PARENT, 0, 1, 0, },
270c1a3308aSManivannan Sadhasivam 	{ HI3670_PERI_VOLT_MIDDLE, "peri_volt_middle", "clkin_sys",
271c1a3308aSManivannan Sadhasivam 	  CLK_SET_RATE_PARENT, 0, 1, 0, },
272c1a3308aSManivannan Sadhasivam 	{ HI3670_CLK_GATE_ISP_SNCLK0, "clk_gate_isp_snclk0", "clk_isp_snclk_mux0",
273c1a3308aSManivannan Sadhasivam 	  CLK_SET_RATE_PARENT, 0x50, 16, 0, },
274c1a3308aSManivannan Sadhasivam 	{ HI3670_CLK_GATE_ISP_SNCLK1, "clk_gate_isp_snclk1", "clk_isp_snclk_mux1",
275c1a3308aSManivannan Sadhasivam 	  CLK_SET_RATE_PARENT, 0x50, 17, 0, },
276c1a3308aSManivannan Sadhasivam 	{ HI3670_CLK_GATE_ISP_SNCLK2, "clk_gate_isp_snclk2", "clk_isp_snclk_mux2",
277c1a3308aSManivannan Sadhasivam 	  CLK_SET_RATE_PARENT, 0x50, 18, 0, },
278c1a3308aSManivannan Sadhasivam 	{ HI3670_CLK_GATE_RXDPHY0_CFG, "clk_gate_rxdphy0_cfg", "clk_mux_rxdphy_cfg",
279c1a3308aSManivannan Sadhasivam 	  CLK_SET_RATE_PARENT, 0x030, 20, 0, },
280c1a3308aSManivannan Sadhasivam 	{ HI3670_CLK_GATE_RXDPHY1_CFG, "clk_gate_rxdphy1_cfg", "clk_mux_rxdphy_cfg",
281c1a3308aSManivannan Sadhasivam 	  CLK_SET_RATE_PARENT, 0x030, 21, 0, },
282c1a3308aSManivannan Sadhasivam 	{ HI3670_CLK_GATE_RXDPHY2_CFG, "clk_gate_rxdphy2_cfg", "clk_mux_rxdphy_cfg",
283c1a3308aSManivannan Sadhasivam 	  CLK_SET_RATE_PARENT, 0x030, 22, 0, },
284c1a3308aSManivannan Sadhasivam 	{ HI3670_CLK_GATE_TXDPHY0_CFG, "clk_gate_txdphy0_cfg", "clkin_sys",
285c1a3308aSManivannan Sadhasivam 	  CLK_SET_RATE_PARENT, 0x030, 28, 0, },
286c1a3308aSManivannan Sadhasivam 	{ HI3670_CLK_GATE_TXDPHY0_REF, "clk_gate_txdphy0_ref", "clkin_sys",
287c1a3308aSManivannan Sadhasivam 	  CLK_SET_RATE_PARENT, 0x030, 29, 0, },
288c1a3308aSManivannan Sadhasivam 	{ HI3670_CLK_GATE_TXDPHY1_CFG, "clk_gate_txdphy1_cfg", "clkin_sys",
289c1a3308aSManivannan Sadhasivam 	  CLK_SET_RATE_PARENT, 0x030, 30, 0, },
290c1a3308aSManivannan Sadhasivam 	{ HI3670_CLK_GATE_TXDPHY1_REF, "clk_gate_txdphy1_ref", "clkin_sys",
291c1a3308aSManivannan Sadhasivam 	  CLK_SET_RATE_PARENT, 0x030, 31, 0, },
292c1a3308aSManivannan Sadhasivam 	{ HI3670_CLK_GATE_MEDIA_TCXO, "clk_gate_media_tcxo", "clkin_sys",
293c1a3308aSManivannan Sadhasivam 	  CLK_SET_RATE_PARENT, 0x40, 6, 0, },
294c1a3308aSManivannan Sadhasivam };
295c1a3308aSManivannan Sadhasivam 
296c1a3308aSManivannan Sadhasivam static const struct hisi_gate_clock hi3670_crgctrl_gate_clks[] = {
297c1a3308aSManivannan Sadhasivam 	{ HI3670_AUTODIV_SYSBUS, "autodiv_sysbus", "clk_div_sysbus",
2989c2b87a6SBen Dooks 	  CLK_SET_RATE_PARENT, 0x404, 5, CLK_GATE_HIWORD_MASK, },
299c1a3308aSManivannan Sadhasivam 	{ HI3670_AUTODIV_EMMC0BUS, "autodiv_emmc0bus", "autodiv_sysbus",
3009c2b87a6SBen Dooks 	  CLK_SET_RATE_PARENT, 0x404, 1, CLK_GATE_HIWORD_MASK, },
301c1a3308aSManivannan Sadhasivam 	{ HI3670_PCLK_ANDGT_MMC1_PCIE, "pclk_andgt_mmc1_pcie", "clk_div_320m",
3029c2b87a6SBen Dooks 	  CLK_SET_RATE_PARENT, 0xf8, 13, CLK_GATE_HIWORD_MASK, },
303c1a3308aSManivannan Sadhasivam 	{ HI3670_CLK_GATE_VCODECBUS_GT, "clk_gate_vcodecbus_gt", "clk_mux_vcodecbus",
3049c2b87a6SBen Dooks 	  CLK_SET_RATE_PARENT, 0x0F0, 8, CLK_GATE_HIWORD_MASK, },
305c1a3308aSManivannan Sadhasivam 	{ HI3670_CLK_ANDGT_SD, "clk_andgt_sd", "clk_mux_sd_pll",
3069c2b87a6SBen Dooks 	  CLK_SET_RATE_PARENT, 0xF4, 3, CLK_GATE_HIWORD_MASK, },
307c1a3308aSManivannan Sadhasivam 	{ HI3670_CLK_SD_SYS_GT, "clk_sd_sys_gt", "clkin_sys",
3089c2b87a6SBen Dooks 	  CLK_SET_RATE_PARENT, 0xF4, 5, CLK_GATE_HIWORD_MASK, },
309c1a3308aSManivannan Sadhasivam 	{ HI3670_CLK_ANDGT_SDIO, "clk_andgt_sdio", "clk_mux_sdio_pll",
3109c2b87a6SBen Dooks 	  CLK_SET_RATE_PARENT, 0xF4, 8, CLK_GATE_HIWORD_MASK, },
311c1a3308aSManivannan Sadhasivam 	{ HI3670_CLK_SDIO_SYS_GT, "clk_sdio_sys_gt", "clkin_sys",
3129c2b87a6SBen Dooks 	  CLK_SET_RATE_PARENT, 0xF4, 6, CLK_GATE_HIWORD_MASK, },
313c1a3308aSManivannan Sadhasivam 	{ HI3670_CLK_A53HPM_ANDGT, "clk_a53hpm_andgt", "clk_mux_a53hpm",
3149c2b87a6SBen Dooks 	  CLK_SET_RATE_PARENT, 0x0F4, 7, CLK_GATE_HIWORD_MASK, },
315c1a3308aSManivannan Sadhasivam 	{ HI3670_CLK_320M_PLL_GT, "clk_320m_pll_gt", "clk_mux_320m",
3169c2b87a6SBen Dooks 	  CLK_SET_RATE_PARENT, 0xF8, 10, CLK_GATE_HIWORD_MASK, },
317c1a3308aSManivannan Sadhasivam 	{ HI3670_CLK_ANDGT_UARTH, "clk_andgt_uarth", "clk_div_320m",
3189c2b87a6SBen Dooks 	  CLK_SET_RATE_PARENT, 0xF4, 11, CLK_GATE_HIWORD_MASK, },
319c1a3308aSManivannan Sadhasivam 	{ HI3670_CLK_ANDGT_UARTL, "clk_andgt_uartl", "clk_div_320m",
3209c2b87a6SBen Dooks 	  CLK_SET_RATE_PARENT, 0xF4, 10, CLK_GATE_HIWORD_MASK, },
321c1a3308aSManivannan Sadhasivam 	{ HI3670_CLK_ANDGT_UART0, "clk_andgt_uart0", "clk_div_320m",
3229c2b87a6SBen Dooks 	  CLK_SET_RATE_PARENT, 0xF4, 9, CLK_GATE_HIWORD_MASK, },
323c1a3308aSManivannan Sadhasivam 	{ HI3670_CLK_ANDGT_SPI, "clk_andgt_spi", "clk_div_320m",
3249c2b87a6SBen Dooks 	  CLK_SET_RATE_PARENT, 0xF4, 13, CLK_GATE_HIWORD_MASK, },
325c1a3308aSManivannan Sadhasivam 	{ HI3670_CLK_ANDGT_PCIEAXI, "clk_andgt_pcieaxi", "clk_mux_pcieaxi",
3269c2b87a6SBen Dooks 	  CLK_SET_RATE_PARENT, 0xfc, 15, CLK_GATE_HIWORD_MASK, },
327c1a3308aSManivannan Sadhasivam 	{ HI3670_CLK_DIV_AO_ASP_GT, "clk_div_ao_asp_gt", "clk_mux_ao_asp",
3289c2b87a6SBen Dooks 	  CLK_SET_RATE_PARENT, 0xF4, 4, CLK_GATE_HIWORD_MASK, },
329c1a3308aSManivannan Sadhasivam 	{ HI3670_CLK_GATE_CSI_TRANS, "clk_gate_csi_trans", "clk_ppll2",
3309c2b87a6SBen Dooks 	  CLK_SET_RATE_PARENT, 0xF4, 14, CLK_GATE_HIWORD_MASK, },
331c1a3308aSManivannan Sadhasivam 	{ HI3670_CLK_GATE_DSI_TRANS, "clk_gate_dsi_trans", "clk_ppll2",
3329c2b87a6SBen Dooks 	  CLK_SET_RATE_PARENT, 0xF4, 1, CLK_GATE_HIWORD_MASK, },
333c1a3308aSManivannan Sadhasivam 	{ HI3670_CLK_ANDGT_PTP, "clk_andgt_ptp", "clk_div_320m",
3349c2b87a6SBen Dooks 	  CLK_SET_RATE_PARENT, 0xF8, 5, CLK_GATE_HIWORD_MASK, },
335c1a3308aSManivannan Sadhasivam 	{ HI3670_CLK_ANDGT_OUT0, "clk_andgt_out0", "clk_ppll0",
3369c2b87a6SBen Dooks 	  CLK_SET_RATE_PARENT, 0xF0, 10, CLK_GATE_HIWORD_MASK, },
337c1a3308aSManivannan Sadhasivam 	{ HI3670_CLK_ANDGT_OUT1, "clk_andgt_out1", "clk_ppll0",
3389c2b87a6SBen Dooks 	  CLK_SET_RATE_PARENT, 0xF0, 11, CLK_GATE_HIWORD_MASK, },
339c1a3308aSManivannan Sadhasivam 	{ HI3670_CLKGT_DP_AUDIO_PLL_AO, "clkgt_dp_audio_pll_ao", "clk_ppll6",
3409c2b87a6SBen Dooks 	  CLK_SET_RATE_PARENT, 0xF8, 15, CLK_GATE_HIWORD_MASK, },
341c1a3308aSManivannan Sadhasivam 	{ HI3670_CLK_ANDGT_VDEC, "clk_andgt_vdec", "clk_mux_vdec",
3429c2b87a6SBen Dooks 	  CLK_SET_RATE_PARENT, 0xF0, 13, CLK_GATE_HIWORD_MASK, },
343c1a3308aSManivannan Sadhasivam 	{ HI3670_CLK_ANDGT_VENC, "clk_andgt_venc", "clk_mux_venc",
3449c2b87a6SBen Dooks 	  CLK_SET_RATE_PARENT, 0xF0, 9, CLK_GATE_HIWORD_MASK, },
345c1a3308aSManivannan Sadhasivam 	{ HI3670_CLK_ISP_SNCLK_ANGT, "clk_isp_snclk_angt", "clk_div_a53hpm",
3469c2b87a6SBen Dooks 	  CLK_SET_RATE_PARENT, 0x108, 2, CLK_GATE_HIWORD_MASK, },
347c1a3308aSManivannan Sadhasivam 	{ HI3670_CLK_ANDGT_RXDPHY, "clk_andgt_rxdphy", "clk_div_a53hpm",
3489c2b87a6SBen Dooks 	  CLK_SET_RATE_PARENT, 0x0F0, 12, CLK_GATE_HIWORD_MASK, },
349c1a3308aSManivannan Sadhasivam 	{ HI3670_CLK_ANDGT_ICS, "clk_andgt_ics", "clk_mux_ics",
3509c2b87a6SBen Dooks 	  CLK_SET_RATE_PARENT, 0xf0, 14, CLK_GATE_HIWORD_MASK, },
351c1a3308aSManivannan Sadhasivam 	{ HI3670_AUTODIV_DMABUS, "autodiv_dmabus", "autodiv_sysbus",
3529c2b87a6SBen Dooks 	  CLK_SET_RATE_PARENT, 0x404, 3, CLK_GATE_HIWORD_MASK, },
353c1a3308aSManivannan Sadhasivam };
354c1a3308aSManivannan Sadhasivam 
355c1a3308aSManivannan Sadhasivam static const char *const
356c1a3308aSManivannan Sadhasivam clk_mux_sysbus_p[] = { "clk_ppll1", "clk_ppll0", };
357c1a3308aSManivannan Sadhasivam static const char *const
358c1a3308aSManivannan Sadhasivam clk_mux_vcodecbus_p[] = { "clk_invalid", "clk_ppll4", "clk_ppll0",
359c1a3308aSManivannan Sadhasivam 			  "clk_invalid", "clk_ppll2", "clk_invalid",
360c1a3308aSManivannan Sadhasivam 			  "clk_invalid", "clk_invalid", "clk_ppll3",
361c1a3308aSManivannan Sadhasivam 			  "clk_invalid", "clk_invalid", "clk_invalid",
362c1a3308aSManivannan Sadhasivam 			  "clk_invalid", "clk_invalid", "clk_invalid",
363c1a3308aSManivannan Sadhasivam 			  "clk_invalid", };
364c1a3308aSManivannan Sadhasivam static const char *const
365c1a3308aSManivannan Sadhasivam clk_mux_sd_sys_p[] = { "clk_sd_sys", "clk_div_sd", };
366c1a3308aSManivannan Sadhasivam static const char *const
367c1a3308aSManivannan Sadhasivam clk_mux_sd_pll_p[] = { "clk_ppll0", "clk_ppll3", "clk_ppll2", "clk_ppll2", };
368c1a3308aSManivannan Sadhasivam static const char *const
369c1a3308aSManivannan Sadhasivam clk_mux_sdio_sys_p[] = { "clk_sdio_sys", "clk_div_sdio", };
370c1a3308aSManivannan Sadhasivam static const char *const
371c1a3308aSManivannan Sadhasivam clk_mux_sdio_pll_p[] = { "clk_ppll0", "clk_ppll3", "clk_ppll2", "clk_ppll2", };
372c1a3308aSManivannan Sadhasivam static const char *const
373c1a3308aSManivannan Sadhasivam clk_mux_a53hpm_p[] = { "clk_ppll0", "clk_ppll2", };
374c1a3308aSManivannan Sadhasivam static const char *const
375c1a3308aSManivannan Sadhasivam clk_mux_320m_p[] = { "clk_ppll2", "clk_ppll0", };
376c1a3308aSManivannan Sadhasivam static const char *const
377c1a3308aSManivannan Sadhasivam clk_mux_uarth_p[] = { "clkin_sys", "clk_div_uarth", };
378c1a3308aSManivannan Sadhasivam static const char *const
379c1a3308aSManivannan Sadhasivam clk_mux_uartl_p[] = { "clkin_sys", "clk_div_uartl", };
380c1a3308aSManivannan Sadhasivam static const char *const
381c1a3308aSManivannan Sadhasivam clk_mux_uart0_p[] = { "clkin_sys", "clk_div_uart0", };
382c1a3308aSManivannan Sadhasivam static const char *const
383c1a3308aSManivannan Sadhasivam clk_mux_i2c_p[] = { "clkin_sys", "clk_div_i2c", };
384c1a3308aSManivannan Sadhasivam static const char *const
385c1a3308aSManivannan Sadhasivam clk_mux_spi_p[] = { "clkin_sys", "clk_div_spi", };
386c1a3308aSManivannan Sadhasivam static const char *const
387c1a3308aSManivannan Sadhasivam clk_mux_pcieaxi_p[] = { "clkin_sys", "clk_ppll0", };
388c1a3308aSManivannan Sadhasivam static const char *const
389c1a3308aSManivannan Sadhasivam clk_mux_ao_asp_p[] = { "clk_ppll2", "clk_ppll3", };
390c1a3308aSManivannan Sadhasivam static const char *const
391c1a3308aSManivannan Sadhasivam clk_mux_vdec_p[] = { "clk_invalid", "clk_ppll4", "clk_ppll0", "clk_invalid",
392c1a3308aSManivannan Sadhasivam 		     "clk_invalid", "clk_invalid", "clk_invalid", "clk_invalid",
393c1a3308aSManivannan Sadhasivam 		     "clk_invalid", "clk_invalid", "clk_invalid", "clk_invalid",
394c1a3308aSManivannan Sadhasivam 		     "clk_invalid", "clk_invalid", "clk_invalid",
395c1a3308aSManivannan Sadhasivam 		     "clk_invalid", };
396c1a3308aSManivannan Sadhasivam static const char *const
397c1a3308aSManivannan Sadhasivam clk_mux_venc_p[] = { "clk_invalid", "clk_ppll4", "clk_ppll0", "clk_invalid",
398c1a3308aSManivannan Sadhasivam 		     "clk_invalid", "clk_invalid", "clk_invalid", "clk_invalid",
399c1a3308aSManivannan Sadhasivam 		     "clk_invalid", "clk_invalid", "clk_invalid", "clk_invalid",
400c1a3308aSManivannan Sadhasivam 		     "clk_invalid", "clk_invalid", "clk_invalid",
401c1a3308aSManivannan Sadhasivam 		     "clk_invalid", };
402c1a3308aSManivannan Sadhasivam static const char *const
403c1a3308aSManivannan Sadhasivam clk_isp_snclk_mux0_p[] = { "clkin_sys", "clk_isp_snclk_div0", };
404c1a3308aSManivannan Sadhasivam static const char *const
405c1a3308aSManivannan Sadhasivam clk_isp_snclk_mux1_p[] = { "clkin_sys", "clk_isp_snclk_div1", };
406c1a3308aSManivannan Sadhasivam static const char *const
407c1a3308aSManivannan Sadhasivam clk_isp_snclk_mux2_p[] = { "clkin_sys", "clk_isp_snclk_div2", };
408c1a3308aSManivannan Sadhasivam static const char *const
409c1a3308aSManivannan Sadhasivam clk_mux_rxdphy_cfg_p[] = { "clk_factor_rxdphy", "clkin_sys", };
410c1a3308aSManivannan Sadhasivam static const char *const
411c1a3308aSManivannan Sadhasivam clk_mux_ics_p[] = { "clk_invalid", "clk_ppll4", "clk_ppll0", "clk_invalid",
412c1a3308aSManivannan Sadhasivam 		    "clk_ppll2", "clk_invalid", "clk_invalid", "clk_invalid",
413c1a3308aSManivannan Sadhasivam 		    "clk_ppll3", "clk_invalid", "clk_invalid", "clk_invalid",
414c1a3308aSManivannan Sadhasivam 		    "clk_invalid", "clk_invalid", "clk_invalid",
415c1a3308aSManivannan Sadhasivam 		    "clk_invalid", };
416c1a3308aSManivannan Sadhasivam 
417c1a3308aSManivannan Sadhasivam static const struct hisi_mux_clock hi3670_crgctrl_mux_clks[] = {
418c1a3308aSManivannan Sadhasivam 	{ HI3670_CLK_MUX_SYSBUS, "clk_mux_sysbus", clk_mux_sysbus_p,
419c1a3308aSManivannan Sadhasivam 	  ARRAY_SIZE(clk_mux_sysbus_p), CLK_SET_RATE_PARENT,
420c1a3308aSManivannan Sadhasivam 	  0xAC, 0, 1, CLK_MUX_HIWORD_MASK, },
421c1a3308aSManivannan Sadhasivam 	{ HI3670_CLK_MUX_VCODECBUS, "clk_mux_vcodecbus", clk_mux_vcodecbus_p,
422c1a3308aSManivannan Sadhasivam 	  ARRAY_SIZE(clk_mux_vcodecbus_p), CLK_SET_RATE_PARENT,
423c1a3308aSManivannan Sadhasivam 	  0x0C8, 0, 4, CLK_MUX_HIWORD_MASK, },
424c1a3308aSManivannan Sadhasivam 	{ HI3670_CLK_MUX_SD_SYS, "clk_mux_sd_sys", clk_mux_sd_sys_p,
425c1a3308aSManivannan Sadhasivam 	  ARRAY_SIZE(clk_mux_sd_sys_p), CLK_SET_RATE_PARENT,
426c1a3308aSManivannan Sadhasivam 	  0x0B8, 6, 1, CLK_MUX_HIWORD_MASK, },
427c1a3308aSManivannan Sadhasivam 	{ HI3670_CLK_MUX_SD_PLL, "clk_mux_sd_pll", clk_mux_sd_pll_p,
428c1a3308aSManivannan Sadhasivam 	  ARRAY_SIZE(clk_mux_sd_pll_p), CLK_SET_RATE_PARENT,
429c1a3308aSManivannan Sadhasivam 	  0x0B8, 4, 2, CLK_MUX_HIWORD_MASK, },
430c1a3308aSManivannan Sadhasivam 	{ HI3670_CLK_MUX_SDIO_SYS, "clk_mux_sdio_sys", clk_mux_sdio_sys_p,
431c1a3308aSManivannan Sadhasivam 	  ARRAY_SIZE(clk_mux_sdio_sys_p), CLK_SET_RATE_PARENT,
432c1a3308aSManivannan Sadhasivam 	  0x0C0, 6, 1, CLK_MUX_HIWORD_MASK, },
433c1a3308aSManivannan Sadhasivam 	{ HI3670_CLK_MUX_SDIO_PLL, "clk_mux_sdio_pll", clk_mux_sdio_pll_p,
434c1a3308aSManivannan Sadhasivam 	  ARRAY_SIZE(clk_mux_sdio_pll_p), CLK_SET_RATE_PARENT,
435c1a3308aSManivannan Sadhasivam 	  0x0C0, 4, 2, CLK_MUX_HIWORD_MASK, },
436c1a3308aSManivannan Sadhasivam 	{ HI3670_CLK_MUX_A53HPM, "clk_mux_a53hpm", clk_mux_a53hpm_p,
437c1a3308aSManivannan Sadhasivam 	  ARRAY_SIZE(clk_mux_a53hpm_p), CLK_SET_RATE_PARENT,
438c1a3308aSManivannan Sadhasivam 	  0x0D4, 9, 1, CLK_MUX_HIWORD_MASK, },
439c1a3308aSManivannan Sadhasivam 	{ HI3670_CLK_MUX_320M, "clk_mux_320m", clk_mux_320m_p,
440c1a3308aSManivannan Sadhasivam 	  ARRAY_SIZE(clk_mux_320m_p), CLK_SET_RATE_PARENT,
441c1a3308aSManivannan Sadhasivam 	  0x100, 0, 1, CLK_MUX_HIWORD_MASK, },
442c1a3308aSManivannan Sadhasivam 	{ HI3670_CLK_MUX_UARTH, "clk_mux_uarth", clk_mux_uarth_p,
443c1a3308aSManivannan Sadhasivam 	  ARRAY_SIZE(clk_mux_uarth_p), CLK_SET_RATE_PARENT,
444c1a3308aSManivannan Sadhasivam 	  0xAC, 4, 1, CLK_MUX_HIWORD_MASK, },
445c1a3308aSManivannan Sadhasivam 	{ HI3670_CLK_MUX_UARTL, "clk_mux_uartl", clk_mux_uartl_p,
446c1a3308aSManivannan Sadhasivam 	  ARRAY_SIZE(clk_mux_uartl_p), CLK_SET_RATE_PARENT,
447c1a3308aSManivannan Sadhasivam 	  0xAC, 3, 1, CLK_MUX_HIWORD_MASK, },
448c1a3308aSManivannan Sadhasivam 	{ HI3670_CLK_MUX_UART0, "clk_mux_uart0", clk_mux_uart0_p,
449c1a3308aSManivannan Sadhasivam 	  ARRAY_SIZE(clk_mux_uart0_p), CLK_SET_RATE_PARENT,
450c1a3308aSManivannan Sadhasivam 	  0xAC, 2, 1, CLK_MUX_HIWORD_MASK, },
451c1a3308aSManivannan Sadhasivam 	{ HI3670_CLK_MUX_I2C, "clk_mux_i2c", clk_mux_i2c_p,
452c1a3308aSManivannan Sadhasivam 	  ARRAY_SIZE(clk_mux_i2c_p), CLK_SET_RATE_PARENT,
453c1a3308aSManivannan Sadhasivam 	  0xAC, 13, 1, CLK_MUX_HIWORD_MASK, },
454c1a3308aSManivannan Sadhasivam 	{ HI3670_CLK_MUX_SPI, "clk_mux_spi", clk_mux_spi_p,
455c1a3308aSManivannan Sadhasivam 	  ARRAY_SIZE(clk_mux_spi_p), CLK_SET_RATE_PARENT,
456c1a3308aSManivannan Sadhasivam 	  0xAC, 8, 1, CLK_MUX_HIWORD_MASK, },
457c1a3308aSManivannan Sadhasivam 	{ HI3670_CLK_MUX_PCIEAXI, "clk_mux_pcieaxi", clk_mux_pcieaxi_p,
458c1a3308aSManivannan Sadhasivam 	  ARRAY_SIZE(clk_mux_pcieaxi_p), CLK_SET_RATE_PARENT,
459c1a3308aSManivannan Sadhasivam 	  0xb4, 5, 1, CLK_MUX_HIWORD_MASK, },
460c1a3308aSManivannan Sadhasivam 	{ HI3670_CLK_MUX_AO_ASP, "clk_mux_ao_asp", clk_mux_ao_asp_p,
461c1a3308aSManivannan Sadhasivam 	  ARRAY_SIZE(clk_mux_ao_asp_p), CLK_SET_RATE_PARENT,
462c1a3308aSManivannan Sadhasivam 	  0x100, 6, 1, CLK_MUX_HIWORD_MASK, },
463c1a3308aSManivannan Sadhasivam 	{ HI3670_CLK_MUX_VDEC, "clk_mux_vdec", clk_mux_vdec_p,
464c1a3308aSManivannan Sadhasivam 	  ARRAY_SIZE(clk_mux_vdec_p), CLK_SET_RATE_PARENT,
465c1a3308aSManivannan Sadhasivam 	  0xC8, 8, 4, CLK_MUX_HIWORD_MASK, },
466c1a3308aSManivannan Sadhasivam 	{ HI3670_CLK_MUX_VENC, "clk_mux_venc", clk_mux_venc_p,
467c1a3308aSManivannan Sadhasivam 	  ARRAY_SIZE(clk_mux_venc_p), CLK_SET_RATE_PARENT,
468c1a3308aSManivannan Sadhasivam 	  0xC8, 4, 4, CLK_MUX_HIWORD_MASK, },
469c1a3308aSManivannan Sadhasivam 	{ HI3670_CLK_ISP_SNCLK_MUX0, "clk_isp_snclk_mux0", clk_isp_snclk_mux0_p,
470c1a3308aSManivannan Sadhasivam 	  ARRAY_SIZE(clk_isp_snclk_mux0_p), CLK_SET_RATE_PARENT,
471c1a3308aSManivannan Sadhasivam 	  0x108, 3, 1, CLK_MUX_HIWORD_MASK, },
472c1a3308aSManivannan Sadhasivam 	{ HI3670_CLK_ISP_SNCLK_MUX1, "clk_isp_snclk_mux1", clk_isp_snclk_mux1_p,
473c1a3308aSManivannan Sadhasivam 	  ARRAY_SIZE(clk_isp_snclk_mux1_p), CLK_SET_RATE_PARENT,
474c1a3308aSManivannan Sadhasivam 	  0x10C, 13, 1, CLK_MUX_HIWORD_MASK, },
475c1a3308aSManivannan Sadhasivam 	{ HI3670_CLK_ISP_SNCLK_MUX2, "clk_isp_snclk_mux2", clk_isp_snclk_mux2_p,
476c1a3308aSManivannan Sadhasivam 	  ARRAY_SIZE(clk_isp_snclk_mux2_p), CLK_SET_RATE_PARENT,
477c1a3308aSManivannan Sadhasivam 	  0x10C, 10, 1, CLK_MUX_HIWORD_MASK, },
478c1a3308aSManivannan Sadhasivam 	{ HI3670_CLK_MUX_RXDPHY_CFG, "clk_mux_rxdphy_cfg", clk_mux_rxdphy_cfg_p,
479c1a3308aSManivannan Sadhasivam 	  ARRAY_SIZE(clk_mux_rxdphy_cfg_p), CLK_SET_RATE_PARENT,
480c1a3308aSManivannan Sadhasivam 	  0x0C4, 8, 1, CLK_MUX_HIWORD_MASK, },
481c1a3308aSManivannan Sadhasivam 	{ HI3670_CLK_MUX_ICS, "clk_mux_ics", clk_mux_ics_p,
482c1a3308aSManivannan Sadhasivam 	  ARRAY_SIZE(clk_mux_ics_p), CLK_SET_RATE_PARENT,
483c1a3308aSManivannan Sadhasivam 	  0xc8, 12, 4, CLK_MUX_HIWORD_MASK, },
484c1a3308aSManivannan Sadhasivam };
485c1a3308aSManivannan Sadhasivam 
486c1a3308aSManivannan Sadhasivam static const struct hisi_divider_clock hi3670_crgctrl_divider_clks[] = {
487c1a3308aSManivannan Sadhasivam 	{ HI3670_CLK_DIV_CFGBUS, "clk_div_cfgbus", "clk_div_sysbus",
4889c2b87a6SBen Dooks 	  CLK_SET_RATE_PARENT, 0xEC, 0, 2, CLK_DIVIDER_HIWORD_MASK, },
489c1a3308aSManivannan Sadhasivam 	{ HI3670_CLK_DIV_MMC0BUS, "clk_div_mmc0bus", "autodiv_emmc0bus",
4909c2b87a6SBen Dooks 	  CLK_SET_RATE_PARENT, 0x0EC, 2, 1, CLK_DIVIDER_HIWORD_MASK, },
491c1a3308aSManivannan Sadhasivam 	{ HI3670_CLK_DIV_MMC1BUS, "clk_div_mmc1bus", "clk_div_sysbus",
4929c2b87a6SBen Dooks 	  CLK_SET_RATE_PARENT, 0x0EC, 3, 1, CLK_DIVIDER_HIWORD_MASK, },
493c1a3308aSManivannan Sadhasivam 	{ HI3670_PCLK_DIV_MMC1_PCIE, "pclk_div_mmc1_pcie", "pclk_andgt_mmc1_pcie",
4949c2b87a6SBen Dooks 	  CLK_SET_RATE_PARENT, 0xb4, 6, 4, CLK_DIVIDER_HIWORD_MASK, },
495c1a3308aSManivannan Sadhasivam 	{ HI3670_CLK_DIV_VCODECBUS, "clk_div_vcodecbus", "clk_gate_vcodecbus_gt",
4969c2b87a6SBen Dooks 	  CLK_SET_RATE_PARENT, 0x0BC, 0, 6, CLK_DIVIDER_HIWORD_MASK, },
497c1a3308aSManivannan Sadhasivam 	{ HI3670_CLK_DIV_SD, "clk_div_sd", "clk_andgt_sd",
4989c2b87a6SBen Dooks 	  CLK_SET_RATE_PARENT, 0xB8, 0, 4, CLK_DIVIDER_HIWORD_MASK, },
499c1a3308aSManivannan Sadhasivam 	{ HI3670_CLK_DIV_SDIO, "clk_div_sdio", "clk_andgt_sdio",
5009c2b87a6SBen Dooks 	  CLK_SET_RATE_PARENT, 0xC0, 0, 4, CLK_DIVIDER_HIWORD_MASK, },
501c1a3308aSManivannan Sadhasivam 	{ HI3670_CLK_DIV_UARTH, "clk_div_uarth", "clk_andgt_uarth",
5029c2b87a6SBen Dooks 	  CLK_SET_RATE_PARENT, 0xB0, 12, 4, CLK_DIVIDER_HIWORD_MASK, },
503c1a3308aSManivannan Sadhasivam 	{ HI3670_CLK_DIV_UARTL, "clk_div_uartl", "clk_andgt_uartl",
5049c2b87a6SBen Dooks 	  CLK_SET_RATE_PARENT, 0xB0, 8, 4, CLK_DIVIDER_HIWORD_MASK, },
505c1a3308aSManivannan Sadhasivam 	{ HI3670_CLK_DIV_UART0, "clk_div_uart0", "clk_andgt_uart0",
5069c2b87a6SBen Dooks 	  CLK_SET_RATE_PARENT, 0xB0, 4, 4, CLK_DIVIDER_HIWORD_MASK, },
507c1a3308aSManivannan Sadhasivam 	{ HI3670_CLK_DIV_I2C, "clk_div_i2c", "clk_div_320m",
5089c2b87a6SBen Dooks 	  CLK_SET_RATE_PARENT, 0xE8, 4, 4, CLK_DIVIDER_HIWORD_MASK, },
509c1a3308aSManivannan Sadhasivam 	{ HI3670_CLK_DIV_SPI, "clk_div_spi", "clk_andgt_spi",
5109c2b87a6SBen Dooks 	  CLK_SET_RATE_PARENT, 0xC4, 12, 4, CLK_DIVIDER_HIWORD_MASK, },
511c1a3308aSManivannan Sadhasivam 	{ HI3670_CLK_DIV_PCIEAXI, "clk_div_pcieaxi", "clk_andgt_pcieaxi",
5129c2b87a6SBen Dooks 	  CLK_SET_RATE_PARENT, 0xb4, 0, 5, CLK_DIVIDER_HIWORD_MASK, },
513c1a3308aSManivannan Sadhasivam 	{ HI3670_CLK_DIV_AO_ASP, "clk_div_ao_asp", "clk_div_ao_asp_gt",
5149c2b87a6SBen Dooks 	  CLK_SET_RATE_PARENT, 0x108, 6, 4, CLK_DIVIDER_HIWORD_MASK, },
515c1a3308aSManivannan Sadhasivam 	{ HI3670_CLK_DIV_CSI_TRANS, "clk_div_csi_trans", "clk_gate_csi_trans",
5169c2b87a6SBen Dooks 	  CLK_SET_RATE_PARENT, 0xD4, 0, 5, CLK_DIVIDER_HIWORD_MASK, },
517c1a3308aSManivannan Sadhasivam 	{ HI3670_CLK_DIV_DSI_TRANS, "clk_div_dsi_trans", "clk_gate_dsi_trans",
5189c2b87a6SBen Dooks 	  CLK_SET_RATE_PARENT, 0xD4, 10, 5, CLK_DIVIDER_HIWORD_MASK, },
519c1a3308aSManivannan Sadhasivam 	{ HI3670_CLK_DIV_PTP, "clk_div_ptp", "clk_andgt_ptp",
5209c2b87a6SBen Dooks 	  CLK_SET_RATE_PARENT, 0xD8, 0, 4, CLK_DIVIDER_HIWORD_MASK, },
521c1a3308aSManivannan Sadhasivam 	{ HI3670_CLK_DIV_CLKOUT0_PLL, "clk_div_clkout0_pll", "clk_andgt_out0",
5229c2b87a6SBen Dooks 	  CLK_SET_RATE_PARENT, 0xe0, 4, 6, CLK_DIVIDER_HIWORD_MASK, },
523c1a3308aSManivannan Sadhasivam 	{ HI3670_CLK_DIV_CLKOUT1_PLL, "clk_div_clkout1_pll", "clk_andgt_out1",
5249c2b87a6SBen Dooks 	  CLK_SET_RATE_PARENT, 0xe0, 10, 6, CLK_DIVIDER_HIWORD_MASK, },
525c1a3308aSManivannan Sadhasivam 	{ HI3670_CLKDIV_DP_AUDIO_PLL_AO, "clkdiv_dp_audio_pll_ao", "clkgt_dp_audio_pll_ao",
5269c2b87a6SBen Dooks 	  CLK_SET_RATE_PARENT, 0xBC, 11, 4, CLK_DIVIDER_HIWORD_MASK, },
527c1a3308aSManivannan Sadhasivam 	{ HI3670_CLK_DIV_VDEC, "clk_div_vdec", "clk_andgt_vdec",
5289c2b87a6SBen Dooks 	  CLK_SET_RATE_PARENT, 0xC4, 0, 6, CLK_DIVIDER_HIWORD_MASK, },
529c1a3308aSManivannan Sadhasivam 	{ HI3670_CLK_DIV_VENC, "clk_div_venc", "clk_andgt_venc",
5309c2b87a6SBen Dooks 	  CLK_SET_RATE_PARENT, 0xC0, 8, 6, CLK_DIVIDER_HIWORD_MASK, },
531c1a3308aSManivannan Sadhasivam 	{ HI3670_CLK_ISP_SNCLK_DIV0, "clk_isp_snclk_div0", "clk_isp_snclk_fac",
5329c2b87a6SBen Dooks 	  CLK_SET_RATE_PARENT, 0x108, 0, 2, CLK_DIVIDER_HIWORD_MASK, },
533c1a3308aSManivannan Sadhasivam 	{ HI3670_CLK_ISP_SNCLK_DIV1, "clk_isp_snclk_div1", "clk_isp_snclk_fac",
5349c2b87a6SBen Dooks 	  CLK_SET_RATE_PARENT, 0x10C, 14, 2, CLK_DIVIDER_HIWORD_MASK, },
535c1a3308aSManivannan Sadhasivam 	{ HI3670_CLK_ISP_SNCLK_DIV2, "clk_isp_snclk_div2", "clk_isp_snclk_fac",
5369c2b87a6SBen Dooks 	  CLK_SET_RATE_PARENT, 0x10C, 11, 2, CLK_DIVIDER_HIWORD_MASK, },
537c1a3308aSManivannan Sadhasivam 	{ HI3670_CLK_DIV_ICS, "clk_div_ics", "clk_andgt_ics",
5389c2b87a6SBen Dooks 	  CLK_SET_RATE_PARENT, 0xE4, 9, 6, CLK_DIVIDER_HIWORD_MASK, },
539c1a3308aSManivannan Sadhasivam };
540c1a3308aSManivannan Sadhasivam 
541c1a3308aSManivannan Sadhasivam /* clk_pmuctrl */
542c1a3308aSManivannan Sadhasivam static const struct hisi_gate_clock hi3670_pmu_gate_clks[] = {
543c1a3308aSManivannan Sadhasivam 	{ HI3670_GATE_ABB_192, "clk_gate_abb_192", "clkin_sys",
544c1a3308aSManivannan Sadhasivam 	  CLK_SET_RATE_PARENT, (0x037 << 2), 0, 0, },
545c1a3308aSManivannan Sadhasivam };
546c1a3308aSManivannan Sadhasivam 
547c1a3308aSManivannan Sadhasivam /* clk_pctrl */
548c1a3308aSManivannan Sadhasivam static const struct hisi_gate_clock hi3670_pctrl_gate_clks[] = {
549c1a3308aSManivannan Sadhasivam 	{ HI3670_GATE_UFS_TCXO_EN, "clk_gate_ufs_tcxo_en", "clk_gate_abb_192",
550c1a3308aSManivannan Sadhasivam 	  CLK_SET_RATE_PARENT, 0x10, 0, CLK_GATE_HIWORD_MASK, },
551c1a3308aSManivannan Sadhasivam 	{ HI3670_GATE_USB_TCXO_EN, "clk_gate_usb_tcxo_en", "clk_gate_abb_192",
552c1a3308aSManivannan Sadhasivam 	  CLK_SET_RATE_PARENT, 0x10, 1, CLK_GATE_HIWORD_MASK, },
553c1a3308aSManivannan Sadhasivam };
554c1a3308aSManivannan Sadhasivam 
555c1a3308aSManivannan Sadhasivam /* clk_sctrl */
556c1a3308aSManivannan Sadhasivam static const struct hisi_gate_clock hi3670_sctrl_gate_sep_clks[] = {
557c1a3308aSManivannan Sadhasivam 	{ HI3670_PPLL0_EN_ACPU, "ppll0_en_acpu", "clk_ppll0",
558c1a3308aSManivannan Sadhasivam 	  CLK_SET_RATE_PARENT, 0x190, 26, 0, },
559c1a3308aSManivannan Sadhasivam 	{ HI3670_PPLL0_GT_CPU, "ppll0_gt_cpu", "clk_ppll0",
560c1a3308aSManivannan Sadhasivam 	  CLK_SET_RATE_PARENT, 0x190, 15, 0, },
561c1a3308aSManivannan Sadhasivam 	{ HI3670_CLK_GATE_PPLL0_MEDIA, "clk_gate_ppll0_media", "clk_ppll0",
562c1a3308aSManivannan Sadhasivam 	  CLK_SET_RATE_PARENT, 0x1b0, 6, 0, },
563c1a3308aSManivannan Sadhasivam 	{ HI3670_PCLK_GPIO18, "pclk_gpio18", "clk_div_aobus",
564c1a3308aSManivannan Sadhasivam 	  CLK_SET_RATE_PARENT, 0x1B0, 9, 0, },
565c1a3308aSManivannan Sadhasivam 	{ HI3670_PCLK_GPIO19, "pclk_gpio19", "clk_div_aobus",
566c1a3308aSManivannan Sadhasivam 	  CLK_SET_RATE_PARENT, 0x1B0, 8, 0, },
567c1a3308aSManivannan Sadhasivam 	{ HI3670_CLK_GATE_SPI, "clk_gate_spi", "clk_div_ioperi",
568c1a3308aSManivannan Sadhasivam 	  CLK_SET_RATE_PARENT, 0x1B0, 10, 0, },
569c1a3308aSManivannan Sadhasivam 	{ HI3670_PCLK_GATE_SPI, "pclk_gate_spi", "clk_div_ioperi",
570c1a3308aSManivannan Sadhasivam 	  CLK_SET_RATE_PARENT, 0x1B0, 10, 0, },
571c1a3308aSManivannan Sadhasivam 	{ HI3670_CLK_GATE_UFS_SUBSYS, "clk_gate_ufs_subsys", "clk_div_ufs_subsys",
572c1a3308aSManivannan Sadhasivam 	  CLK_SET_RATE_PARENT, 0x1B0, 14, 0, },
573c1a3308aSManivannan Sadhasivam 	{ HI3670_CLK_GATE_UFSIO_REF, "clk_gate_ufsio_ref", "clkin_sys",
574c1a3308aSManivannan Sadhasivam 	  CLK_SET_RATE_PARENT, 0x1b0, 12, 0, },
575c1a3308aSManivannan Sadhasivam 	{ HI3670_PCLK_AO_GPIO0, "pclk_ao_gpio0", "clk_div_aobus",
576c1a3308aSManivannan Sadhasivam 	  CLK_SET_RATE_PARENT, 0x160, 11, 0, },
577c1a3308aSManivannan Sadhasivam 	{ HI3670_PCLK_AO_GPIO1, "pclk_ao_gpio1", "clk_div_aobus",
578c1a3308aSManivannan Sadhasivam 	  CLK_SET_RATE_PARENT, 0x160, 12, 0, },
579c1a3308aSManivannan Sadhasivam 	{ HI3670_PCLK_AO_GPIO2, "pclk_ao_gpio2", "clk_div_aobus",
580c1a3308aSManivannan Sadhasivam 	  CLK_SET_RATE_PARENT, 0x160, 13, 0, },
581c1a3308aSManivannan Sadhasivam 	{ HI3670_PCLK_AO_GPIO3, "pclk_ao_gpio3", "clk_div_aobus",
582c1a3308aSManivannan Sadhasivam 	  CLK_SET_RATE_PARENT, 0x160, 14, 0, },
583c1a3308aSManivannan Sadhasivam 	{ HI3670_PCLK_AO_GPIO4, "pclk_ao_gpio4", "clk_div_aobus",
584c1a3308aSManivannan Sadhasivam 	  CLK_SET_RATE_PARENT, 0x160, 21, 0, },
585c1a3308aSManivannan Sadhasivam 	{ HI3670_PCLK_AO_GPIO5, "pclk_ao_gpio5", "clk_div_aobus",
586c1a3308aSManivannan Sadhasivam 	  CLK_SET_RATE_PARENT, 0x160, 22, 0, },
587c1a3308aSManivannan Sadhasivam 	{ HI3670_PCLK_AO_GPIO6, "pclk_ao_gpio6", "clk_div_aobus",
588c1a3308aSManivannan Sadhasivam 	  CLK_SET_RATE_PARENT, 0x160, 25, 0, },
589c1a3308aSManivannan Sadhasivam 	{ HI3670_CLK_GATE_OUT0, "clk_gate_out0", "clk_mux_clkout0",
590c1a3308aSManivannan Sadhasivam 	  CLK_SET_RATE_PARENT, 0x160, 16, 0, },
591c1a3308aSManivannan Sadhasivam 	{ HI3670_CLK_GATE_OUT1, "clk_gate_out1", "clk_mux_clkout1",
592c1a3308aSManivannan Sadhasivam 	  CLK_SET_RATE_PARENT, 0x160, 17, 0, },
593c1a3308aSManivannan Sadhasivam 	{ HI3670_PCLK_GATE_SYSCNT, "pclk_gate_syscnt", "clk_div_aobus",
594c1a3308aSManivannan Sadhasivam 	  CLK_SET_RATE_PARENT, 0x160, 19, 0, },
595c1a3308aSManivannan Sadhasivam 	{ HI3670_CLK_GATE_SYSCNT, "clk_gate_syscnt", "clkin_sys",
596c1a3308aSManivannan Sadhasivam 	  CLK_SET_RATE_PARENT, 0x160, 20, 0, },
597c1a3308aSManivannan Sadhasivam 	{ HI3670_CLK_GATE_ASP_SUBSYS_PERI, "clk_gate_asp_subsys_peri",
598c1a3308aSManivannan Sadhasivam 	  "clk_mux_asp_subsys_peri",
599c1a3308aSManivannan Sadhasivam 	  CLK_SET_RATE_PARENT, 0x170, 6, 0, },
600c1a3308aSManivannan Sadhasivam 	{ HI3670_CLK_GATE_ASP_SUBSYS, "clk_gate_asp_subsys", "clk_mux_asp_pll",
601c1a3308aSManivannan Sadhasivam 	  CLK_SET_RATE_PARENT, 0x170, 4, 0, },
602c1a3308aSManivannan Sadhasivam 	{ HI3670_CLK_GATE_ASP_TCXO, "clk_gate_asp_tcxo", "clkin_sys",
603c1a3308aSManivannan Sadhasivam 	  CLK_SET_RATE_PARENT, 0x160, 27, 0, },
604c1a3308aSManivannan Sadhasivam 	{ HI3670_CLK_GATE_DP_AUDIO_PLL, "clk_gate_dp_audio_pll",
605c1a3308aSManivannan Sadhasivam 	  "clk_gate_dp_audio_pll_ao",
606c1a3308aSManivannan Sadhasivam 	  CLK_SET_RATE_PARENT, 0x1B0, 7, 0, },
607c1a3308aSManivannan Sadhasivam };
608c1a3308aSManivannan Sadhasivam 
609c1a3308aSManivannan Sadhasivam static const struct hisi_gate_clock hi3670_sctrl_gate_clks[] = {
610c1a3308aSManivannan Sadhasivam 	{ HI3670_CLK_ANDGT_IOPERI, "clk_andgt_ioperi", "clk_ppll0",
6119c2b87a6SBen Dooks 	  CLK_SET_RATE_PARENT, 0x270, 6, CLK_GATE_HIWORD_MASK, },
612c1a3308aSManivannan Sadhasivam 	{ HI3670_CLKANDGT_ASP_SUBSYS_PERI, "clkandgt_asp_subsys_peri",
613c1a3308aSManivannan Sadhasivam 	  "clk_ppll0",
6149c2b87a6SBen Dooks 	  CLK_SET_RATE_PARENT, 0x268, 3, CLK_GATE_HIWORD_MASK, },
615c1a3308aSManivannan Sadhasivam 	{ HI3670_CLK_ANGT_ASP_SUBSYS, "clk_angt_asp_subsys", "clk_ppll0",
6169c2b87a6SBen Dooks 	  CLK_SET_RATE_PARENT, 0x258, 0, CLK_GATE_HIWORD_MASK, },
617c1a3308aSManivannan Sadhasivam };
618c1a3308aSManivannan Sadhasivam 
619c1a3308aSManivannan Sadhasivam static const char *const
620c1a3308aSManivannan Sadhasivam clk_mux_ufs_subsys_p[] = { "clkin_sys", "clk_ppll0", };
621c1a3308aSManivannan Sadhasivam static const char *const
622c1a3308aSManivannan Sadhasivam clk_mux_clkout0_p[] = { "clkin_ref", "clk_div_clkout0_tcxo",
623c1a3308aSManivannan Sadhasivam 			"clk_div_clkout0_pll", "clk_div_clkout0_pll", };
624c1a3308aSManivannan Sadhasivam static const char *const
625c1a3308aSManivannan Sadhasivam clk_mux_clkout1_p[] = { "clkin_ref", "clk_div_clkout1_tcxo",
626c1a3308aSManivannan Sadhasivam 			"clk_div_clkout1_pll", "clk_div_clkout1_pll", };
627c1a3308aSManivannan Sadhasivam static const char *const
628c1a3308aSManivannan Sadhasivam clk_mux_asp_subsys_peri_p[] = { "clk_ppll0", "clk_fll_src", };
629c1a3308aSManivannan Sadhasivam static const char *const
630c1a3308aSManivannan Sadhasivam clk_mux_asp_pll_p[] = { "clk_ppll0", "clk_fll_src", "clk_gate_ao_asp",
631c1a3308aSManivannan Sadhasivam 			"clk_pciepll_rev", };
632c1a3308aSManivannan Sadhasivam 
633c1a3308aSManivannan Sadhasivam static const struct hisi_mux_clock hi3670_sctrl_mux_clks[] = {
634c1a3308aSManivannan Sadhasivam 	{ HI3670_CLK_MUX_UFS_SUBSYS, "clk_mux_ufs_subsys", clk_mux_ufs_subsys_p,
635c1a3308aSManivannan Sadhasivam 	  ARRAY_SIZE(clk_mux_ufs_subsys_p), CLK_SET_RATE_PARENT,
636c1a3308aSManivannan Sadhasivam 	  0x274, 8, 1, CLK_MUX_HIWORD_MASK, },
637c1a3308aSManivannan Sadhasivam 	{ HI3670_CLK_MUX_CLKOUT0, "clk_mux_clkout0", clk_mux_clkout0_p,
638c1a3308aSManivannan Sadhasivam 	  ARRAY_SIZE(clk_mux_clkout0_p), CLK_SET_RATE_PARENT,
639c1a3308aSManivannan Sadhasivam 	  0x254, 12, 2, CLK_MUX_HIWORD_MASK, },
640c1a3308aSManivannan Sadhasivam 	{ HI3670_CLK_MUX_CLKOUT1, "clk_mux_clkout1", clk_mux_clkout1_p,
641c1a3308aSManivannan Sadhasivam 	  ARRAY_SIZE(clk_mux_clkout1_p), CLK_SET_RATE_PARENT,
642c1a3308aSManivannan Sadhasivam 	  0x254, 14, 2, CLK_MUX_HIWORD_MASK, },
643c1a3308aSManivannan Sadhasivam 	{ HI3670_CLK_MUX_ASP_SUBSYS_PERI, "clk_mux_asp_subsys_peri",
644c1a3308aSManivannan Sadhasivam 	  clk_mux_asp_subsys_peri_p, ARRAY_SIZE(clk_mux_asp_subsys_peri_p),
645c1a3308aSManivannan Sadhasivam 	  CLK_SET_RATE_PARENT, 0x268, 8, 1, CLK_MUX_HIWORD_MASK, },
646c1a3308aSManivannan Sadhasivam 	{ HI3670_CLK_MUX_ASP_PLL, "clk_mux_asp_pll", clk_mux_asp_pll_p,
647c1a3308aSManivannan Sadhasivam 	  ARRAY_SIZE(clk_mux_asp_pll_p), CLK_SET_RATE_PARENT,
648c1a3308aSManivannan Sadhasivam 	  0x268, 9, 2, CLK_MUX_HIWORD_MASK, },
649c1a3308aSManivannan Sadhasivam };
650c1a3308aSManivannan Sadhasivam 
651c1a3308aSManivannan Sadhasivam static const struct hisi_divider_clock hi3670_sctrl_divider_clks[] = {
652c1a3308aSManivannan Sadhasivam 	{ HI3670_CLK_DIV_AOBUS, "clk_div_aobus", "clk_ppll0",
6539c2b87a6SBen Dooks 	  CLK_SET_RATE_PARENT, 0x254, 0, 6, CLK_DIVIDER_HIWORD_MASK, },
654c1a3308aSManivannan Sadhasivam 	{ HI3670_CLK_DIV_UFS_SUBSYS, "clk_div_ufs_subsys", "clk_mux_ufs_subsys",
6559c2b87a6SBen Dooks 	  CLK_SET_RATE_PARENT, 0x274, 0, 6, CLK_DIVIDER_HIWORD_MASK, },
656c1a3308aSManivannan Sadhasivam 	{ HI3670_CLK_DIV_IOPERI, "clk_div_ioperi", "clk_andgt_ioperi",
6579c2b87a6SBen Dooks 	  CLK_SET_RATE_PARENT, 0x270, 0, 6, CLK_DIVIDER_HIWORD_MASK, },
658c1a3308aSManivannan Sadhasivam 	{ HI3670_CLK_DIV_CLKOUT0_TCXO, "clk_div_clkout0_tcxo", "clkin_sys",
6599c2b87a6SBen Dooks 	  CLK_SET_RATE_PARENT, 0x254, 6, 3, CLK_DIVIDER_HIWORD_MASK, },
660c1a3308aSManivannan Sadhasivam 	{ HI3670_CLK_DIV_CLKOUT1_TCXO, "clk_div_clkout1_tcxo", "clkin_sys",
6619c2b87a6SBen Dooks 	  CLK_SET_RATE_PARENT, 0x254, 9, 3, CLK_DIVIDER_HIWORD_MASK, },
662c1a3308aSManivannan Sadhasivam 	{ HI3670_CLK_ASP_SUBSYS_PERI_DIV, "clk_asp_subsys_peri_div", "clkandgt_asp_subsys_peri",
6639c2b87a6SBen Dooks 	  CLK_SET_RATE_PARENT, 0x268, 0, 3, CLK_DIVIDER_HIWORD_MASK, },
664c1a3308aSManivannan Sadhasivam 	{ HI3670_CLK_DIV_ASP_SUBSYS, "clk_div_asp_subsys", "clk_angt_asp_subsys",
6659c2b87a6SBen Dooks 	  CLK_SET_RATE_PARENT, 0x250, 0, 3, CLK_DIVIDER_HIWORD_MASK, },
666c1a3308aSManivannan Sadhasivam };
667c1a3308aSManivannan Sadhasivam 
668c1a3308aSManivannan Sadhasivam /* clk_iomcu */
669c1a3308aSManivannan Sadhasivam static const struct hisi_fixed_factor_clock hi3670_iomcu_fixed_factor_clks[] = {
670c1a3308aSManivannan Sadhasivam 	{ HI3670_CLK_GATE_I2C0, "clk_gate_i2c0", "clk_i2c0_gate_iomcu", 1, 4, 0, },
671c1a3308aSManivannan Sadhasivam 	{ HI3670_CLK_GATE_I2C1, "clk_gate_i2c1", "clk_i2c1_gate_iomcu", 1, 4, 0, },
672c1a3308aSManivannan Sadhasivam 	{ HI3670_CLK_GATE_I2C2, "clk_gate_i2c2", "clk_i2c2_gate_iomcu", 1, 4, 0, },
673c1a3308aSManivannan Sadhasivam 	{ HI3670_CLK_GATE_SPI0, "clk_gate_spi0", "clk_spi0_gate_iomcu", 1, 1, 0, },
674c1a3308aSManivannan Sadhasivam 	{ HI3670_CLK_GATE_SPI2, "clk_gate_spi2", "clk_spi2_gate_iomcu", 1, 1, 0, },
675c1a3308aSManivannan Sadhasivam 	{ HI3670_CLK_GATE_UART3, "clk_gate_uart3", "clk_uart3_gate_iomcu", 1, 16, 0, },
676c1a3308aSManivannan Sadhasivam };
677c1a3308aSManivannan Sadhasivam 
678c1a3308aSManivannan Sadhasivam static const struct hisi_gate_clock hi3670_iomcu_gate_sep_clks[] = {
679c1a3308aSManivannan Sadhasivam 	{ HI3670_CLK_I2C0_GATE_IOMCU, "clk_i2c0_gate_iomcu", "clk_fll_src",
680c1a3308aSManivannan Sadhasivam 	  CLK_SET_RATE_PARENT, 0x10, 3, 0, },
681c1a3308aSManivannan Sadhasivam 	{ HI3670_CLK_I2C1_GATE_IOMCU, "clk_i2c1_gate_iomcu", "clk_fll_src",
682c1a3308aSManivannan Sadhasivam 	  CLK_SET_RATE_PARENT, 0x10, 4, 0, },
683c1a3308aSManivannan Sadhasivam 	{ HI3670_CLK_I2C2_GATE_IOMCU, "clk_i2c2_gate_iomcu", "clk_fll_src",
684c1a3308aSManivannan Sadhasivam 	  CLK_SET_RATE_PARENT, 0x10, 5, 0, },
685c1a3308aSManivannan Sadhasivam 	{ HI3670_CLK_SPI0_GATE_IOMCU, "clk_spi0_gate_iomcu", "clk_fll_src",
686c1a3308aSManivannan Sadhasivam 	  CLK_SET_RATE_PARENT, 0x10, 10, 0, },
687c1a3308aSManivannan Sadhasivam 	{ HI3670_CLK_SPI2_GATE_IOMCU, "clk_spi2_gate_iomcu", "clk_fll_src",
688c1a3308aSManivannan Sadhasivam 	  CLK_SET_RATE_PARENT, 0x10, 30, 0, },
689c1a3308aSManivannan Sadhasivam 	{ HI3670_CLK_UART3_GATE_IOMCU, "clk_uart3_gate_iomcu", "clk_gate_iomcu_peri0",
690c1a3308aSManivannan Sadhasivam 	  CLK_SET_RATE_PARENT, 0x10, 11, 0, },
691c1a3308aSManivannan Sadhasivam 	{ HI3670_CLK_GATE_PERI0_IOMCU, "clk_gate_iomcu_peri0", "clk_ppll0",
692c1a3308aSManivannan Sadhasivam 	  CLK_SET_RATE_PARENT, 0x90, 0, 0, },
693c1a3308aSManivannan Sadhasivam };
694c1a3308aSManivannan Sadhasivam 
695c1a3308aSManivannan Sadhasivam /* clk_media1 */
696c1a3308aSManivannan Sadhasivam static const struct hisi_gate_clock hi3670_media1_gate_sep_clks[] = {
697c1a3308aSManivannan Sadhasivam 	{ HI3670_ACLK_GATE_NOC_DSS, "aclk_gate_noc_dss", "aclk_gate_disp_noc_subsys",
698c1a3308aSManivannan Sadhasivam 	  CLK_SET_RATE_PARENT, 0x10, 21, 0, },
699c1a3308aSManivannan Sadhasivam 	{ HI3670_PCLK_GATE_NOC_DSS_CFG, "pclk_gate_noc_dss_cfg", "pclk_gate_disp_noc_subsys",
700c1a3308aSManivannan Sadhasivam 	  CLK_SET_RATE_PARENT, 0x10, 22, 0, },
701c1a3308aSManivannan Sadhasivam 	{ HI3670_PCLK_GATE_MMBUF_CFG, "pclk_gate_mmbuf_cfg", "pclk_gate_disp_noc_subsys",
702c1a3308aSManivannan Sadhasivam 	  CLK_SET_RATE_PARENT, 0x20, 5, 0, },
703c1a3308aSManivannan Sadhasivam 	{ HI3670_PCLK_GATE_DISP_NOC_SUBSYS, "pclk_gate_disp_noc_subsys", "clk_div_sysbus",
704c1a3308aSManivannan Sadhasivam 	  CLK_SET_RATE_PARENT, 0x10, 18, 0, },
705c1a3308aSManivannan Sadhasivam 	{ HI3670_ACLK_GATE_DISP_NOC_SUBSYS, "aclk_gate_disp_noc_subsys", "clk_gate_vivobusfreq",
706c1a3308aSManivannan Sadhasivam 	  CLK_SET_RATE_PARENT, 0x10, 17, 0, },
707c1a3308aSManivannan Sadhasivam 	{ HI3670_PCLK_GATE_DSS, "pclk_gate_dss", "pclk_gate_disp_noc_subsys",
708c1a3308aSManivannan Sadhasivam 	  CLK_SET_RATE_PARENT, 0x00, 14, 0, },
709c1a3308aSManivannan Sadhasivam 	{ HI3670_ACLK_GATE_DSS, "aclk_gate_dss", "aclk_gate_disp_noc_subsys",
710c1a3308aSManivannan Sadhasivam 	  CLK_SET_RATE_PARENT, 0x00, 19, 0, },
711c1a3308aSManivannan Sadhasivam 	{ HI3670_CLK_GATE_VIVOBUSFREQ, "clk_gate_vivobusfreq", "clk_div_vivobus",
712c1a3308aSManivannan Sadhasivam 	  CLK_SET_RATE_PARENT, 0x00, 18, 0, },
713c1a3308aSManivannan Sadhasivam 	{ HI3670_CLK_GATE_EDC0, "clk_gate_edc0", "clk_div_edc0",
714c1a3308aSManivannan Sadhasivam 	  CLK_SET_RATE_PARENT, 0x00, 15, 0, },
715c1a3308aSManivannan Sadhasivam 	{ HI3670_CLK_GATE_LDI0, "clk_gate_ldi0", "clk_div_ldi0",
716c1a3308aSManivannan Sadhasivam 	  CLK_SET_RATE_PARENT, 0x00, 16, 0, },
717c1a3308aSManivannan Sadhasivam 	{ HI3670_CLK_GATE_LDI1FREQ, "clk_gate_ldi1freq", "clk_div_ldi1",
718c1a3308aSManivannan Sadhasivam 	  CLK_SET_RATE_PARENT, 0x00, 17, 0, },
719c1a3308aSManivannan Sadhasivam 	{ HI3670_CLK_GATE_BRG, "clk_gate_brg", "clk_media_common_div",
720c1a3308aSManivannan Sadhasivam 	  CLK_SET_RATE_PARENT, 0x00, 29, 0, },
721c1a3308aSManivannan Sadhasivam 	{ HI3670_ACLK_GATE_ASC, "aclk_gate_asc", "clk_gate_mmbuf",
722c1a3308aSManivannan Sadhasivam 	  CLK_SET_RATE_PARENT, 0x20, 3, 0, },
723c1a3308aSManivannan Sadhasivam 	{ HI3670_CLK_GATE_DSS_AXI_MM, "clk_gate_dss_axi_mm", "clk_gate_mmbuf",
724c1a3308aSManivannan Sadhasivam 	  CLK_SET_RATE_PARENT, 0x20, 4, 0, },
725c1a3308aSManivannan Sadhasivam 	{ HI3670_CLK_GATE_MMBUF, "clk_gate_mmbuf", "aclk_div_mmbuf",
726c1a3308aSManivannan Sadhasivam 	  CLK_SET_RATE_PARENT, 0x20, 0, 0, },
727c1a3308aSManivannan Sadhasivam 	{ HI3670_PCLK_GATE_MMBUF, "pclk_gate_mmbuf", "pclk_div_mmbuf",
728c1a3308aSManivannan Sadhasivam 	  CLK_SET_RATE_PARENT, 0x20, 1, 0, },
729c1a3308aSManivannan Sadhasivam 	{ HI3670_CLK_GATE_ATDIV_VIVO, "clk_gate_atdiv_vivo", "clk_div_vivobus",
730c1a3308aSManivannan Sadhasivam 	  CLK_SET_RATE_PARENT, 0x010, 1, 0, },
731c1a3308aSManivannan Sadhasivam };
732c1a3308aSManivannan Sadhasivam 
733c1a3308aSManivannan Sadhasivam static const struct hisi_gate_clock hi3670_media1_gate_clks[] = {
734c1a3308aSManivannan Sadhasivam 	{ HI3670_CLK_GATE_VIVOBUS_ANDGT, "clk_gate_vivobus_andgt", "clk_mux_vivobus",
7359c2b87a6SBen Dooks 	  CLK_SET_RATE_PARENT, 0x84, 3, CLK_GATE_HIWORD_MASK, },
736c1a3308aSManivannan Sadhasivam 	{ HI3670_CLK_ANDGT_EDC0, "clk_andgt_edc0", "clk_mux_edc0",
7379c2b87a6SBen Dooks 	  CLK_SET_RATE_PARENT, 0x84, 7, CLK_GATE_HIWORD_MASK, },
738c1a3308aSManivannan Sadhasivam 	{ HI3670_CLK_ANDGT_LDI0, "clk_andgt_ldi0", "clk_mux_ldi0",
7399c2b87a6SBen Dooks 	  CLK_SET_RATE_PARENT, 0x84, 9, CLK_GATE_HIWORD_MASK, },
740c1a3308aSManivannan Sadhasivam 	{ HI3670_CLK_ANDGT_LDI1, "clk_andgt_ldi1", "clk_mux_ldi1",
7419c2b87a6SBen Dooks 	  CLK_SET_RATE_PARENT, 0x84, 8, CLK_GATE_HIWORD_MASK, },
742c1a3308aSManivannan Sadhasivam 	{ HI3670_CLK_MMBUF_PLL_ANDGT, "clk_mmbuf_pll_andgt", "clk_sw_mmbuf",
7439c2b87a6SBen Dooks 	  CLK_SET_RATE_PARENT, 0x84, 14, CLK_GATE_HIWORD_MASK, },
744c1a3308aSManivannan Sadhasivam 	{ HI3670_PCLK_MMBUF_ANDGT, "pclk_mmbuf_andgt", "aclk_div_mmbuf",
7459c2b87a6SBen Dooks 	  CLK_SET_RATE_PARENT, 0x84, 15, CLK_GATE_HIWORD_MASK, },
746c1a3308aSManivannan Sadhasivam };
747c1a3308aSManivannan Sadhasivam 
748c1a3308aSManivannan Sadhasivam static const char *const
749c1a3308aSManivannan Sadhasivam clk_mux_vivobus_p[] = { "clk_invalid", "clk_invalid", "clk_gate_ppll0_media",
750c1a3308aSManivannan Sadhasivam 			"clk_invalid", "clk_gate_ppll2_media", "clk_invalid",
751c1a3308aSManivannan Sadhasivam 			"clk_invalid", "clk_invalid", "clk_gate_ppll3_media",
752c1a3308aSManivannan Sadhasivam 			"clk_invalid", "clk_invalid", "clk_invalid",
753c1a3308aSManivannan Sadhasivam 			"clk_invalid", "clk_invalid", "clk_invalid",
754c1a3308aSManivannan Sadhasivam 			"clk_invalid", };
755c1a3308aSManivannan Sadhasivam static const char *const
756c1a3308aSManivannan Sadhasivam clk_mux_edc0_p[] = { "clk_invalid", "clk_invalid", "clk_gate_ppll0_media",
757c1a3308aSManivannan Sadhasivam 		     "clk_invalid", "clk_gate_ppll2_media", "clk_invalid",
758c1a3308aSManivannan Sadhasivam 		     "clk_invalid", "clk_invalid", "clk_gate_ppll3_media",
759c1a3308aSManivannan Sadhasivam 		     "clk_invalid", "clk_invalid", "clk_invalid", "clk_invalid",
760c1a3308aSManivannan Sadhasivam 		     "clk_invalid", "clk_invalid", "clk_invalid", };
761c1a3308aSManivannan Sadhasivam static const char *const
762c1a3308aSManivannan Sadhasivam clk_mux_ldi0_p[] = { "clk_invalid", "clk_gate_ppll7_media",
763c1a3308aSManivannan Sadhasivam 		     "clk_gate_ppll0_media", "clk_invalid",
764c1a3308aSManivannan Sadhasivam 		     "clk_gate_ppll2_media", "clk_invalid", "clk_invalid",
765c1a3308aSManivannan Sadhasivam 		     "clk_invalid", "clk_gate_ppll3_media", "clk_invalid",
766c1a3308aSManivannan Sadhasivam 		     "clk_invalid", "clk_invalid", "clk_invalid", "clk_invalid",
767c1a3308aSManivannan Sadhasivam 		     "clk_invalid", "clk_invalid", };
768c1a3308aSManivannan Sadhasivam static const char *const
769c1a3308aSManivannan Sadhasivam clk_mux_ldi1_p[] = { "clk_invalid", "clk_gate_ppll7_media",
770c1a3308aSManivannan Sadhasivam 		     "clk_gate_ppll0_media", "clk_invalid",
771c1a3308aSManivannan Sadhasivam 		     "clk_gate_ppll2_media", "clk_invalid", "clk_invalid",
772c1a3308aSManivannan Sadhasivam 		     "clk_invalid", "clk_gate_ppll3_media", "clk_invalid",
773c1a3308aSManivannan Sadhasivam 		     "clk_invalid", "clk_invalid", "clk_invalid", "clk_invalid",
774c1a3308aSManivannan Sadhasivam 		     "clk_invalid", "clk_invalid", };
775c1a3308aSManivannan Sadhasivam static const char *const
776c1a3308aSManivannan Sadhasivam clk_sw_mmbuf_p[] = { "clk_invalid", "clk_invalid", "clk_gate_ppll0_media",
777c1a3308aSManivannan Sadhasivam 		     "clk_invalid", "clk_gate_ppll2_media", "clk_invalid",
778c1a3308aSManivannan Sadhasivam 		     "clk_invalid", "clk_invalid", "clk_gate_ppll3_media",
779c1a3308aSManivannan Sadhasivam 		     "clk_invalid", "clk_invalid", "clk_invalid", "clk_invalid",
780c1a3308aSManivannan Sadhasivam 		     "clk_invalid", "clk_invalid", "clk_invalid", };
781c1a3308aSManivannan Sadhasivam 
782c1a3308aSManivannan Sadhasivam static const struct hisi_mux_clock hi3670_media1_mux_clks[] = {
783c1a3308aSManivannan Sadhasivam 	{ HI3670_CLK_MUX_VIVOBUS, "clk_mux_vivobus", clk_mux_vivobus_p,
784c1a3308aSManivannan Sadhasivam 	  ARRAY_SIZE(clk_mux_vivobus_p), CLK_SET_RATE_PARENT,
785c1a3308aSManivannan Sadhasivam 	  0x74, 6, 4, CLK_MUX_HIWORD_MASK, },
786c1a3308aSManivannan Sadhasivam 	{ HI3670_CLK_MUX_EDC0, "clk_mux_edc0", clk_mux_edc0_p,
787c1a3308aSManivannan Sadhasivam 	  ARRAY_SIZE(clk_mux_edc0_p), CLK_SET_RATE_PARENT,
788c1a3308aSManivannan Sadhasivam 	  0x68, 6, 4, CLK_MUX_HIWORD_MASK, },
789c1a3308aSManivannan Sadhasivam 	{ HI3670_CLK_MUX_LDI0, "clk_mux_ldi0", clk_mux_ldi0_p,
790c1a3308aSManivannan Sadhasivam 	  ARRAY_SIZE(clk_mux_ldi0_p), CLK_SET_RATE_PARENT,
791c1a3308aSManivannan Sadhasivam 	  0x60, 6, 4, CLK_MUX_HIWORD_MASK, },
792c1a3308aSManivannan Sadhasivam 	{ HI3670_CLK_MUX_LDI1, "clk_mux_ldi1", clk_mux_ldi1_p,
793c1a3308aSManivannan Sadhasivam 	  ARRAY_SIZE(clk_mux_ldi1_p), CLK_SET_RATE_PARENT,
794c1a3308aSManivannan Sadhasivam 	  0x64, 6, 4, CLK_MUX_HIWORD_MASK, },
795c1a3308aSManivannan Sadhasivam 	{ HI3670_CLK_SW_MMBUF, "clk_sw_mmbuf", clk_sw_mmbuf_p,
796c1a3308aSManivannan Sadhasivam 	  ARRAY_SIZE(clk_sw_mmbuf_p), CLK_SET_RATE_PARENT,
797c1a3308aSManivannan Sadhasivam 	  0x88, 0, 4, CLK_MUX_HIWORD_MASK, },
798c1a3308aSManivannan Sadhasivam };
799c1a3308aSManivannan Sadhasivam 
800c1a3308aSManivannan Sadhasivam static const struct hisi_divider_clock hi3670_media1_divider_clks[] = {
801c1a3308aSManivannan Sadhasivam 	{ HI3670_CLK_DIV_VIVOBUS, "clk_div_vivobus", "clk_gate_vivobus_andgt",
8029c2b87a6SBen Dooks 	  CLK_SET_RATE_PARENT, 0x74, 0, 6, CLK_DIVIDER_HIWORD_MASK, },
803c1a3308aSManivannan Sadhasivam 	{ HI3670_CLK_DIV_EDC0, "clk_div_edc0", "clk_andgt_edc0",
8049c2b87a6SBen Dooks 	  CLK_SET_RATE_PARENT, 0x68, 0, 6, CLK_DIVIDER_HIWORD_MASK, },
805c1a3308aSManivannan Sadhasivam 	{ HI3670_CLK_DIV_LDI0, "clk_div_ldi0", "clk_andgt_ldi0",
8069c2b87a6SBen Dooks 	  CLK_SET_RATE_PARENT, 0x60, 0, 6, CLK_DIVIDER_HIWORD_MASK, },
807c1a3308aSManivannan Sadhasivam 	{ HI3670_CLK_DIV_LDI1, "clk_div_ldi1", "clk_andgt_ldi1",
8089c2b87a6SBen Dooks 	  CLK_SET_RATE_PARENT, 0x64, 0, 6, CLK_DIVIDER_HIWORD_MASK, },
809c1a3308aSManivannan Sadhasivam 	{ HI3670_ACLK_DIV_MMBUF, "aclk_div_mmbuf", "clk_mmbuf_pll_andgt",
8109c2b87a6SBen Dooks 	  CLK_SET_RATE_PARENT, 0x7C, 10, 6, CLK_DIVIDER_HIWORD_MASK, },
811c1a3308aSManivannan Sadhasivam 	{ HI3670_PCLK_DIV_MMBUF, "pclk_div_mmbuf", "pclk_mmbuf_andgt",
8129c2b87a6SBen Dooks 	  CLK_SET_RATE_PARENT, 0x78, 0, 2, CLK_DIVIDER_HIWORD_MASK, },
813c1a3308aSManivannan Sadhasivam };
814c1a3308aSManivannan Sadhasivam 
815c1a3308aSManivannan Sadhasivam /* clk_media2 */
816c1a3308aSManivannan Sadhasivam static const struct hisi_gate_clock hi3670_media2_gate_sep_clks[] = {
817c1a3308aSManivannan Sadhasivam 	{ HI3670_CLK_GATE_VDECFREQ, "clk_gate_vdecfreq", "clk_div_vdec",
818c1a3308aSManivannan Sadhasivam 	  CLK_SET_RATE_PARENT, 0x00, 8, 0, },
819c1a3308aSManivannan Sadhasivam 	{ HI3670_CLK_GATE_VENCFREQ, "clk_gate_vencfreq", "clk_div_venc",
820c1a3308aSManivannan Sadhasivam 	  CLK_SET_RATE_PARENT, 0x00, 5, 0, },
821c1a3308aSManivannan Sadhasivam 	{ HI3670_CLK_GATE_ICSFREQ, "clk_gate_icsfreq", "clk_div_ics",
822c1a3308aSManivannan Sadhasivam 	  CLK_SET_RATE_PARENT, 0x00, 2, 0, },
823c1a3308aSManivannan Sadhasivam };
824c1a3308aSManivannan Sadhasivam 
hi3670_clk_crgctrl_init(struct device_node * np)825c1a3308aSManivannan Sadhasivam static void hi3670_clk_crgctrl_init(struct device_node *np)
826c1a3308aSManivannan Sadhasivam {
827c1a3308aSManivannan Sadhasivam 	struct hisi_clock_data *clk_data;
828c1a3308aSManivannan Sadhasivam 
829c1a3308aSManivannan Sadhasivam 	int nr = ARRAY_SIZE(hi3670_fixed_rate_clks) +
830c1a3308aSManivannan Sadhasivam 		 ARRAY_SIZE(hi3670_crgctrl_gate_sep_clks) +
831c1a3308aSManivannan Sadhasivam 		 ARRAY_SIZE(hi3670_crgctrl_gate_clks) +
832c1a3308aSManivannan Sadhasivam 		 ARRAY_SIZE(hi3670_crgctrl_mux_clks) +
833c1a3308aSManivannan Sadhasivam 		 ARRAY_SIZE(hi3670_crg_fixed_factor_clks) +
834c1a3308aSManivannan Sadhasivam 		 ARRAY_SIZE(hi3670_crgctrl_divider_clks);
835c1a3308aSManivannan Sadhasivam 
836c1a3308aSManivannan Sadhasivam 	clk_data = hisi_clk_init(np, nr);
837c1a3308aSManivannan Sadhasivam 	if (!clk_data)
838c1a3308aSManivannan Sadhasivam 		return;
839c1a3308aSManivannan Sadhasivam 
840c1a3308aSManivannan Sadhasivam 	hisi_clk_register_fixed_rate(hi3670_fixed_rate_clks,
841c1a3308aSManivannan Sadhasivam 				     ARRAY_SIZE(hi3670_fixed_rate_clks),
842c1a3308aSManivannan Sadhasivam 				     clk_data);
843c1a3308aSManivannan Sadhasivam 	hisi_clk_register_gate_sep(hi3670_crgctrl_gate_sep_clks,
844c1a3308aSManivannan Sadhasivam 				   ARRAY_SIZE(hi3670_crgctrl_gate_sep_clks),
845c1a3308aSManivannan Sadhasivam 				   clk_data);
846c1a3308aSManivannan Sadhasivam 	hisi_clk_register_gate(hi3670_crgctrl_gate_clks,
847c1a3308aSManivannan Sadhasivam 			       ARRAY_SIZE(hi3670_crgctrl_gate_clks),
848c1a3308aSManivannan Sadhasivam 			       clk_data);
849c1a3308aSManivannan Sadhasivam 	hisi_clk_register_mux(hi3670_crgctrl_mux_clks,
850c1a3308aSManivannan Sadhasivam 			      ARRAY_SIZE(hi3670_crgctrl_mux_clks),
851c1a3308aSManivannan Sadhasivam 			      clk_data);
852c1a3308aSManivannan Sadhasivam 	hisi_clk_register_fixed_factor(hi3670_crg_fixed_factor_clks,
853c1a3308aSManivannan Sadhasivam 				       ARRAY_SIZE(hi3670_crg_fixed_factor_clks),
854c1a3308aSManivannan Sadhasivam 				       clk_data);
855c1a3308aSManivannan Sadhasivam 	hisi_clk_register_divider(hi3670_crgctrl_divider_clks,
856c1a3308aSManivannan Sadhasivam 				  ARRAY_SIZE(hi3670_crgctrl_divider_clks),
857c1a3308aSManivannan Sadhasivam 				  clk_data);
858c1a3308aSManivannan Sadhasivam }
859c1a3308aSManivannan Sadhasivam 
hi3670_clk_pctrl_init(struct device_node * np)860c1a3308aSManivannan Sadhasivam static void hi3670_clk_pctrl_init(struct device_node *np)
861c1a3308aSManivannan Sadhasivam {
862c1a3308aSManivannan Sadhasivam 	struct hisi_clock_data *clk_data;
863c1a3308aSManivannan Sadhasivam 	int nr = ARRAY_SIZE(hi3670_pctrl_gate_clks);
864c1a3308aSManivannan Sadhasivam 
865c1a3308aSManivannan Sadhasivam 	clk_data = hisi_clk_init(np, nr);
866c1a3308aSManivannan Sadhasivam 	if (!clk_data)
867c1a3308aSManivannan Sadhasivam 		return;
868c1a3308aSManivannan Sadhasivam 	hisi_clk_register_gate(hi3670_pctrl_gate_clks,
869c1a3308aSManivannan Sadhasivam 			       ARRAY_SIZE(hi3670_pctrl_gate_clks), clk_data);
870c1a3308aSManivannan Sadhasivam }
871c1a3308aSManivannan Sadhasivam 
hi3670_clk_pmuctrl_init(struct device_node * np)872c1a3308aSManivannan Sadhasivam static void hi3670_clk_pmuctrl_init(struct device_node *np)
873c1a3308aSManivannan Sadhasivam {
874c1a3308aSManivannan Sadhasivam 	struct hisi_clock_data *clk_data;
875c1a3308aSManivannan Sadhasivam 	int nr = ARRAY_SIZE(hi3670_pmu_gate_clks);
876c1a3308aSManivannan Sadhasivam 
877c1a3308aSManivannan Sadhasivam 	clk_data = hisi_clk_init(np, nr);
878c1a3308aSManivannan Sadhasivam 	if (!clk_data)
879c1a3308aSManivannan Sadhasivam 		return;
880c1a3308aSManivannan Sadhasivam 
881c1a3308aSManivannan Sadhasivam 	hisi_clk_register_gate(hi3670_pmu_gate_clks,
882c1a3308aSManivannan Sadhasivam 			       ARRAY_SIZE(hi3670_pmu_gate_clks), clk_data);
883c1a3308aSManivannan Sadhasivam }
884c1a3308aSManivannan Sadhasivam 
hi3670_clk_sctrl_init(struct device_node * np)885c1a3308aSManivannan Sadhasivam static void hi3670_clk_sctrl_init(struct device_node *np)
886c1a3308aSManivannan Sadhasivam {
887c1a3308aSManivannan Sadhasivam 	struct hisi_clock_data *clk_data;
888c1a3308aSManivannan Sadhasivam 	int nr = ARRAY_SIZE(hi3670_sctrl_gate_sep_clks) +
889c1a3308aSManivannan Sadhasivam 		 ARRAY_SIZE(hi3670_sctrl_gate_clks) +
890c1a3308aSManivannan Sadhasivam 		 ARRAY_SIZE(hi3670_sctrl_mux_clks) +
891c1a3308aSManivannan Sadhasivam 		 ARRAY_SIZE(hi3670_sctrl_divider_clks);
892c1a3308aSManivannan Sadhasivam 
893c1a3308aSManivannan Sadhasivam 	clk_data = hisi_clk_init(np, nr);
894c1a3308aSManivannan Sadhasivam 	if (!clk_data)
895c1a3308aSManivannan Sadhasivam 		return;
896c1a3308aSManivannan Sadhasivam 
897c1a3308aSManivannan Sadhasivam 	hisi_clk_register_gate_sep(hi3670_sctrl_gate_sep_clks,
898c1a3308aSManivannan Sadhasivam 				   ARRAY_SIZE(hi3670_sctrl_gate_sep_clks),
899c1a3308aSManivannan Sadhasivam 				   clk_data);
900c1a3308aSManivannan Sadhasivam 	hisi_clk_register_gate(hi3670_sctrl_gate_clks,
901c1a3308aSManivannan Sadhasivam 			       ARRAY_SIZE(hi3670_sctrl_gate_clks),
902c1a3308aSManivannan Sadhasivam 			       clk_data);
903c1a3308aSManivannan Sadhasivam 	hisi_clk_register_mux(hi3670_sctrl_mux_clks,
904c1a3308aSManivannan Sadhasivam 			      ARRAY_SIZE(hi3670_sctrl_mux_clks),
905c1a3308aSManivannan Sadhasivam 			      clk_data);
906c1a3308aSManivannan Sadhasivam 	hisi_clk_register_divider(hi3670_sctrl_divider_clks,
907c1a3308aSManivannan Sadhasivam 				  ARRAY_SIZE(hi3670_sctrl_divider_clks),
908c1a3308aSManivannan Sadhasivam 				  clk_data);
909c1a3308aSManivannan Sadhasivam }
910c1a3308aSManivannan Sadhasivam 
hi3670_clk_iomcu_init(struct device_node * np)911c1a3308aSManivannan Sadhasivam static void hi3670_clk_iomcu_init(struct device_node *np)
912c1a3308aSManivannan Sadhasivam {
913c1a3308aSManivannan Sadhasivam 	struct hisi_clock_data *clk_data;
914c1a3308aSManivannan Sadhasivam 	int nr = ARRAY_SIZE(hi3670_iomcu_gate_sep_clks) +
915c1a3308aSManivannan Sadhasivam 			ARRAY_SIZE(hi3670_iomcu_fixed_factor_clks);
916c1a3308aSManivannan Sadhasivam 
917c1a3308aSManivannan Sadhasivam 	clk_data = hisi_clk_init(np, nr);
918c1a3308aSManivannan Sadhasivam 	if (!clk_data)
919c1a3308aSManivannan Sadhasivam 		return;
920c1a3308aSManivannan Sadhasivam 
921c1a3308aSManivannan Sadhasivam 	hisi_clk_register_gate(hi3670_iomcu_gate_sep_clks,
922c1a3308aSManivannan Sadhasivam 			       ARRAY_SIZE(hi3670_iomcu_gate_sep_clks), clk_data);
923c1a3308aSManivannan Sadhasivam 
924c1a3308aSManivannan Sadhasivam 	hisi_clk_register_fixed_factor(hi3670_iomcu_fixed_factor_clks,
925c1a3308aSManivannan Sadhasivam 				       ARRAY_SIZE(hi3670_iomcu_fixed_factor_clks),
926c1a3308aSManivannan Sadhasivam 				       clk_data);
927c1a3308aSManivannan Sadhasivam }
928c1a3308aSManivannan Sadhasivam 
hi3670_clk_media1_init(struct device_node * np)929c1a3308aSManivannan Sadhasivam static void hi3670_clk_media1_init(struct device_node *np)
930c1a3308aSManivannan Sadhasivam {
931c1a3308aSManivannan Sadhasivam 	struct hisi_clock_data *clk_data;
932c1a3308aSManivannan Sadhasivam 
933c1a3308aSManivannan Sadhasivam 	int nr = ARRAY_SIZE(hi3670_media1_gate_sep_clks) +
934c1a3308aSManivannan Sadhasivam 		 ARRAY_SIZE(hi3670_media1_gate_clks) +
935c1a3308aSManivannan Sadhasivam 		 ARRAY_SIZE(hi3670_media1_mux_clks) +
936c1a3308aSManivannan Sadhasivam 		 ARRAY_SIZE(hi3670_media1_divider_clks);
937c1a3308aSManivannan Sadhasivam 
938c1a3308aSManivannan Sadhasivam 	clk_data = hisi_clk_init(np, nr);
939c1a3308aSManivannan Sadhasivam 	if (!clk_data)
940c1a3308aSManivannan Sadhasivam 		return;
941c1a3308aSManivannan Sadhasivam 
942c1a3308aSManivannan Sadhasivam 	hisi_clk_register_gate_sep(hi3670_media1_gate_sep_clks,
943c1a3308aSManivannan Sadhasivam 				   ARRAY_SIZE(hi3670_media1_gate_sep_clks),
944c1a3308aSManivannan Sadhasivam 				   clk_data);
945c1a3308aSManivannan Sadhasivam 	hisi_clk_register_gate(hi3670_media1_gate_clks,
946c1a3308aSManivannan Sadhasivam 			       ARRAY_SIZE(hi3670_media1_gate_clks),
947c1a3308aSManivannan Sadhasivam 			       clk_data);
948c1a3308aSManivannan Sadhasivam 	hisi_clk_register_mux(hi3670_media1_mux_clks,
949c1a3308aSManivannan Sadhasivam 			      ARRAY_SIZE(hi3670_media1_mux_clks),
950c1a3308aSManivannan Sadhasivam 			      clk_data);
951c1a3308aSManivannan Sadhasivam 	hisi_clk_register_divider(hi3670_media1_divider_clks,
952c1a3308aSManivannan Sadhasivam 				  ARRAY_SIZE(hi3670_media1_divider_clks),
953c1a3308aSManivannan Sadhasivam 				  clk_data);
954c1a3308aSManivannan Sadhasivam }
955c1a3308aSManivannan Sadhasivam 
hi3670_clk_media2_init(struct device_node * np)956c1a3308aSManivannan Sadhasivam static void hi3670_clk_media2_init(struct device_node *np)
957c1a3308aSManivannan Sadhasivam {
958c1a3308aSManivannan Sadhasivam 	struct hisi_clock_data *clk_data;
959c1a3308aSManivannan Sadhasivam 
960c1a3308aSManivannan Sadhasivam 	int nr = ARRAY_SIZE(hi3670_media2_gate_sep_clks);
961c1a3308aSManivannan Sadhasivam 
962c1a3308aSManivannan Sadhasivam 	clk_data = hisi_clk_init(np, nr);
963c1a3308aSManivannan Sadhasivam 	if (!clk_data)
964c1a3308aSManivannan Sadhasivam 		return;
965c1a3308aSManivannan Sadhasivam 
966c1a3308aSManivannan Sadhasivam 	hisi_clk_register_gate_sep(hi3670_media2_gate_sep_clks,
967c1a3308aSManivannan Sadhasivam 				   ARRAY_SIZE(hi3670_media2_gate_sep_clks),
968c1a3308aSManivannan Sadhasivam 				   clk_data);
969c1a3308aSManivannan Sadhasivam }
970c1a3308aSManivannan Sadhasivam 
971c1a3308aSManivannan Sadhasivam static const struct of_device_id hi3670_clk_match_table[] = {
972c1a3308aSManivannan Sadhasivam 	{ .compatible = "hisilicon,hi3670-crgctrl",
973c1a3308aSManivannan Sadhasivam 	  .data = hi3670_clk_crgctrl_init },
974c1a3308aSManivannan Sadhasivam 	{ .compatible = "hisilicon,hi3670-pctrl",
975c1a3308aSManivannan Sadhasivam 	  .data = hi3670_clk_pctrl_init },
976c1a3308aSManivannan Sadhasivam 	{ .compatible = "hisilicon,hi3670-pmuctrl",
977c1a3308aSManivannan Sadhasivam 	  .data = hi3670_clk_pmuctrl_init },
978c1a3308aSManivannan Sadhasivam 	{ .compatible = "hisilicon,hi3670-sctrl",
979c1a3308aSManivannan Sadhasivam 	  .data = hi3670_clk_sctrl_init },
980c1a3308aSManivannan Sadhasivam 	{ .compatible = "hisilicon,hi3670-iomcu",
981c1a3308aSManivannan Sadhasivam 	  .data = hi3670_clk_iomcu_init },
982c1a3308aSManivannan Sadhasivam 	{ .compatible = "hisilicon,hi3670-media1-crg",
983c1a3308aSManivannan Sadhasivam 	  .data = hi3670_clk_media1_init },
984c1a3308aSManivannan Sadhasivam 	{ .compatible = "hisilicon,hi3670-media2-crg",
985c1a3308aSManivannan Sadhasivam 	  .data = hi3670_clk_media2_init },
986c1a3308aSManivannan Sadhasivam 	{ }
987c1a3308aSManivannan Sadhasivam };
988c1a3308aSManivannan Sadhasivam 
hi3670_clk_probe(struct platform_device * pdev)989c1a3308aSManivannan Sadhasivam static int hi3670_clk_probe(struct platform_device *pdev)
990c1a3308aSManivannan Sadhasivam {
991c1a3308aSManivannan Sadhasivam 	struct device *dev = &pdev->dev;
992c1a3308aSManivannan Sadhasivam 	struct device_node *np = pdev->dev.of_node;
993c1a3308aSManivannan Sadhasivam 	void (*init_func)(struct device_node *np);
994c1a3308aSManivannan Sadhasivam 
995c1a3308aSManivannan Sadhasivam 	init_func = of_device_get_match_data(dev);
996c1a3308aSManivannan Sadhasivam 	if (!init_func)
997c1a3308aSManivannan Sadhasivam 		return -ENODEV;
998c1a3308aSManivannan Sadhasivam 
999c1a3308aSManivannan Sadhasivam 	init_func(np);
1000c1a3308aSManivannan Sadhasivam 
1001c1a3308aSManivannan Sadhasivam 	return 0;
1002c1a3308aSManivannan Sadhasivam }
1003c1a3308aSManivannan Sadhasivam 
1004c1a3308aSManivannan Sadhasivam static struct platform_driver hi3670_clk_driver = {
1005c1a3308aSManivannan Sadhasivam 	.probe          = hi3670_clk_probe,
1006c1a3308aSManivannan Sadhasivam 	.driver         = {
1007c1a3308aSManivannan Sadhasivam 		.name   = "hi3670-clk",
1008c1a3308aSManivannan Sadhasivam 		.of_match_table = hi3670_clk_match_table,
1009c1a3308aSManivannan Sadhasivam 	},
1010c1a3308aSManivannan Sadhasivam };
1011c1a3308aSManivannan Sadhasivam 
hi3670_clk_init(void)1012c1a3308aSManivannan Sadhasivam static int __init hi3670_clk_init(void)
1013c1a3308aSManivannan Sadhasivam {
1014c1a3308aSManivannan Sadhasivam 	return platform_driver_register(&hi3670_clk_driver);
1015c1a3308aSManivannan Sadhasivam }
1016c1a3308aSManivannan Sadhasivam core_initcall(hi3670_clk_init);
1017