xref: /openbmc/linux/drivers/clk/clk-highbank.c (revision 75bf465f0bc33e9b776a46d6a1b9b990f5fb7c37)
1*9952f691SThomas Gleixner // SPDX-License-Identifier: GPL-2.0-only
28d4d9f52SRob Herring /*
38d4d9f52SRob Herring  * Copyright 2011-2012 Calxeda, Inc.
48d4d9f52SRob Herring  */
58d4d9f52SRob Herring 
68d4d9f52SRob Herring #include <linux/kernel.h>
78d4d9f52SRob Herring #include <linux/slab.h>
88d4d9f52SRob Herring #include <linux/err.h>
98d4d9f52SRob Herring #include <linux/clk-provider.h>
108d4d9f52SRob Herring #include <linux/io.h>
118d4d9f52SRob Herring #include <linux/of.h>
1226cae166SSebastian Hesselbarth #include <linux/of_address.h>
138d4d9f52SRob Herring 
148d4d9f52SRob Herring #define HB_PLL_LOCK_500		0x20000000
158d4d9f52SRob Herring #define HB_PLL_LOCK		0x10000000
168d4d9f52SRob Herring #define HB_PLL_DIVF_SHIFT	20
178d4d9f52SRob Herring #define HB_PLL_DIVF_MASK	0x0ff00000
188d4d9f52SRob Herring #define HB_PLL_DIVQ_SHIFT	16
198d4d9f52SRob Herring #define HB_PLL_DIVQ_MASK	0x00070000
208d4d9f52SRob Herring #define HB_PLL_DIVR_SHIFT	8
218d4d9f52SRob Herring #define HB_PLL_DIVR_MASK	0x00001f00
228d4d9f52SRob Herring #define HB_PLL_RANGE_SHIFT	4
238d4d9f52SRob Herring #define HB_PLL_RANGE_MASK	0x00000070
248d4d9f52SRob Herring #define HB_PLL_BYPASS		0x00000008
258d4d9f52SRob Herring #define HB_PLL_RESET		0x00000004
268d4d9f52SRob Herring #define HB_PLL_EXT_BYPASS	0x00000002
278d4d9f52SRob Herring #define HB_PLL_EXT_ENA		0x00000001
288d4d9f52SRob Herring 
298d4d9f52SRob Herring #define HB_PLL_VCO_MIN_FREQ	2133000000
308d4d9f52SRob Herring #define HB_PLL_MAX_FREQ		HB_PLL_VCO_MIN_FREQ
318d4d9f52SRob Herring #define HB_PLL_MIN_FREQ		(HB_PLL_VCO_MIN_FREQ / 64)
328d4d9f52SRob Herring 
338d4d9f52SRob Herring #define HB_A9_BCLK_DIV_MASK	0x00000006
348d4d9f52SRob Herring #define HB_A9_BCLK_DIV_SHIFT	1
358d4d9f52SRob Herring #define HB_A9_PCLK_DIV		0x00000001
368d4d9f52SRob Herring 
378d4d9f52SRob Herring struct hb_clk {
388d4d9f52SRob Herring         struct clk_hw	hw;
398d4d9f52SRob Herring 	void __iomem	*reg;
408d4d9f52SRob Herring 	char *parent_name;
418d4d9f52SRob Herring };
428d4d9f52SRob Herring #define to_hb_clk(p) container_of(p, struct hb_clk, hw)
438d4d9f52SRob Herring 
clk_pll_prepare(struct clk_hw * hwclk)448d4d9f52SRob Herring static int clk_pll_prepare(struct clk_hw *hwclk)
458d4d9f52SRob Herring 	{
468d4d9f52SRob Herring 	struct hb_clk *hbclk = to_hb_clk(hwclk);
478d4d9f52SRob Herring 	u32 reg;
488d4d9f52SRob Herring 
498d4d9f52SRob Herring 	reg = readl(hbclk->reg);
508d4d9f52SRob Herring 	reg &= ~HB_PLL_RESET;
518d4d9f52SRob Herring 	writel(reg, hbclk->reg);
528d4d9f52SRob Herring 
538d4d9f52SRob Herring 	while ((readl(hbclk->reg) & HB_PLL_LOCK) == 0)
548d4d9f52SRob Herring 		;
558d4d9f52SRob Herring 	while ((readl(hbclk->reg) & HB_PLL_LOCK_500) == 0)
568d4d9f52SRob Herring 		;
578d4d9f52SRob Herring 
588d4d9f52SRob Herring 	return 0;
598d4d9f52SRob Herring }
608d4d9f52SRob Herring 
clk_pll_unprepare(struct clk_hw * hwclk)618d4d9f52SRob Herring static void clk_pll_unprepare(struct clk_hw *hwclk)
628d4d9f52SRob Herring {
638d4d9f52SRob Herring 	struct hb_clk *hbclk = to_hb_clk(hwclk);
648d4d9f52SRob Herring 	u32 reg;
658d4d9f52SRob Herring 
668d4d9f52SRob Herring 	reg = readl(hbclk->reg);
678d4d9f52SRob Herring 	reg |= HB_PLL_RESET;
688d4d9f52SRob Herring 	writel(reg, hbclk->reg);
698d4d9f52SRob Herring }
708d4d9f52SRob Herring 
clk_pll_enable(struct clk_hw * hwclk)718d4d9f52SRob Herring static int clk_pll_enable(struct clk_hw *hwclk)
728d4d9f52SRob Herring {
738d4d9f52SRob Herring 	struct hb_clk *hbclk = to_hb_clk(hwclk);
748d4d9f52SRob Herring 	u32 reg;
758d4d9f52SRob Herring 
768d4d9f52SRob Herring 	reg = readl(hbclk->reg);
778d4d9f52SRob Herring 	reg |= HB_PLL_EXT_ENA;
788d4d9f52SRob Herring 	writel(reg, hbclk->reg);
798d4d9f52SRob Herring 
808d4d9f52SRob Herring 	return 0;
818d4d9f52SRob Herring }
828d4d9f52SRob Herring 
clk_pll_disable(struct clk_hw * hwclk)838d4d9f52SRob Herring static void clk_pll_disable(struct clk_hw *hwclk)
848d4d9f52SRob Herring {
858d4d9f52SRob Herring 	struct hb_clk *hbclk = to_hb_clk(hwclk);
868d4d9f52SRob Herring 	u32 reg;
878d4d9f52SRob Herring 
888d4d9f52SRob Herring 	reg = readl(hbclk->reg);
898d4d9f52SRob Herring 	reg &= ~HB_PLL_EXT_ENA;
908d4d9f52SRob Herring 	writel(reg, hbclk->reg);
918d4d9f52SRob Herring }
928d4d9f52SRob Herring 
clk_pll_recalc_rate(struct clk_hw * hwclk,unsigned long parent_rate)938d4d9f52SRob Herring static unsigned long clk_pll_recalc_rate(struct clk_hw *hwclk,
948d4d9f52SRob Herring 					 unsigned long parent_rate)
958d4d9f52SRob Herring {
968d4d9f52SRob Herring 	struct hb_clk *hbclk = to_hb_clk(hwclk);
978d4d9f52SRob Herring 	unsigned long divf, divq, vco_freq, reg;
988d4d9f52SRob Herring 
998d4d9f52SRob Herring 	reg = readl(hbclk->reg);
1008d4d9f52SRob Herring 	if (reg & HB_PLL_EXT_BYPASS)
1018d4d9f52SRob Herring 		return parent_rate;
1028d4d9f52SRob Herring 
1038d4d9f52SRob Herring 	divf = (reg & HB_PLL_DIVF_MASK) >> HB_PLL_DIVF_SHIFT;
1048d4d9f52SRob Herring 	divq = (reg & HB_PLL_DIVQ_MASK) >> HB_PLL_DIVQ_SHIFT;
1058d4d9f52SRob Herring 	vco_freq = parent_rate * (divf + 1);
1068d4d9f52SRob Herring 
1078d4d9f52SRob Herring 	return vco_freq / (1 << divq);
1088d4d9f52SRob Herring }
1098d4d9f52SRob Herring 
clk_pll_calc(unsigned long rate,unsigned long ref_freq,u32 * pdivq,u32 * pdivf)1108d4d9f52SRob Herring static void clk_pll_calc(unsigned long rate, unsigned long ref_freq,
1118d4d9f52SRob Herring 			u32 *pdivq, u32 *pdivf)
1128d4d9f52SRob Herring {
1138d4d9f52SRob Herring 	u32 divq, divf;
1148d4d9f52SRob Herring 	unsigned long vco_freq;
1158d4d9f52SRob Herring 
1168d4d9f52SRob Herring 	if (rate < HB_PLL_MIN_FREQ)
1178d4d9f52SRob Herring 		rate = HB_PLL_MIN_FREQ;
1188d4d9f52SRob Herring 	if (rate > HB_PLL_MAX_FREQ)
1198d4d9f52SRob Herring 		rate = HB_PLL_MAX_FREQ;
1208d4d9f52SRob Herring 
1218d4d9f52SRob Herring 	for (divq = 1; divq <= 6; divq++) {
1228d4d9f52SRob Herring 		if ((rate * (1 << divq)) >= HB_PLL_VCO_MIN_FREQ)
1238d4d9f52SRob Herring 			break;
1248d4d9f52SRob Herring 	}
1258d4d9f52SRob Herring 
1268d4d9f52SRob Herring 	vco_freq = rate * (1 << divq);
1278d4d9f52SRob Herring 	divf = (vco_freq + (ref_freq / 2)) / ref_freq;
1288d4d9f52SRob Herring 	divf--;
1298d4d9f52SRob Herring 
1308d4d9f52SRob Herring 	*pdivq = divq;
1318d4d9f52SRob Herring 	*pdivf = divf;
1328d4d9f52SRob Herring }
1338d4d9f52SRob Herring 
clk_pll_round_rate(struct clk_hw * hwclk,unsigned long rate,unsigned long * parent_rate)1348d4d9f52SRob Herring static long clk_pll_round_rate(struct clk_hw *hwclk, unsigned long rate,
1358d4d9f52SRob Herring 			       unsigned long *parent_rate)
1368d4d9f52SRob Herring {
1378d4d9f52SRob Herring 	u32 divq, divf;
1388d4d9f52SRob Herring 	unsigned long ref_freq = *parent_rate;
1398d4d9f52SRob Herring 
1408d4d9f52SRob Herring 	clk_pll_calc(rate, ref_freq, &divq, &divf);
1418d4d9f52SRob Herring 
1428d4d9f52SRob Herring 	return (ref_freq * (divf + 1)) / (1 << divq);
1438d4d9f52SRob Herring }
1448d4d9f52SRob Herring 
clk_pll_set_rate(struct clk_hw * hwclk,unsigned long rate,unsigned long parent_rate)1458d4d9f52SRob Herring static int clk_pll_set_rate(struct clk_hw *hwclk, unsigned long rate,
1468d4d9f52SRob Herring 			    unsigned long parent_rate)
1478d4d9f52SRob Herring {
1488d4d9f52SRob Herring 	struct hb_clk *hbclk = to_hb_clk(hwclk);
1498d4d9f52SRob Herring 	u32 divq, divf;
1508d4d9f52SRob Herring 	u32 reg;
1518d4d9f52SRob Herring 
1528d4d9f52SRob Herring 	clk_pll_calc(rate, parent_rate, &divq, &divf);
1538d4d9f52SRob Herring 
1548d4d9f52SRob Herring 	reg = readl(hbclk->reg);
1558d4d9f52SRob Herring 	if (divf != ((reg & HB_PLL_DIVF_MASK) >> HB_PLL_DIVF_SHIFT)) {
1568d4d9f52SRob Herring 		/* Need to re-lock PLL, so put it into bypass mode */
1578d4d9f52SRob Herring 		reg |= HB_PLL_EXT_BYPASS;
1588d4d9f52SRob Herring 		writel(reg | HB_PLL_EXT_BYPASS, hbclk->reg);
1598d4d9f52SRob Herring 
1608d4d9f52SRob Herring 		writel(reg | HB_PLL_RESET, hbclk->reg);
1618d4d9f52SRob Herring 		reg &= ~(HB_PLL_DIVF_MASK | HB_PLL_DIVQ_MASK);
1628d4d9f52SRob Herring 		reg |= (divf << HB_PLL_DIVF_SHIFT) | (divq << HB_PLL_DIVQ_SHIFT);
1638d4d9f52SRob Herring 		writel(reg | HB_PLL_RESET, hbclk->reg);
1648d4d9f52SRob Herring 		writel(reg, hbclk->reg);
1658d4d9f52SRob Herring 
1668d4d9f52SRob Herring 		while ((readl(hbclk->reg) & HB_PLL_LOCK) == 0)
1678d4d9f52SRob Herring 			;
1688d4d9f52SRob Herring 		while ((readl(hbclk->reg) & HB_PLL_LOCK_500) == 0)
1698d4d9f52SRob Herring 			;
1708d4d9f52SRob Herring 		reg |= HB_PLL_EXT_ENA;
1718d4d9f52SRob Herring 		reg &= ~HB_PLL_EXT_BYPASS;
1728d4d9f52SRob Herring 	} else {
173b5964708SMark Langsdorf 		writel(reg | HB_PLL_EXT_BYPASS, hbclk->reg);
1748d4d9f52SRob Herring 		reg &= ~HB_PLL_DIVQ_MASK;
1758d4d9f52SRob Herring 		reg |= divq << HB_PLL_DIVQ_SHIFT;
176b5964708SMark Langsdorf 		writel(reg | HB_PLL_EXT_BYPASS, hbclk->reg);
1778d4d9f52SRob Herring 	}
1788d4d9f52SRob Herring 	writel(reg, hbclk->reg);
1798d4d9f52SRob Herring 
1808d4d9f52SRob Herring 	return 0;
1818d4d9f52SRob Herring }
1828d4d9f52SRob Herring 
1838d4d9f52SRob Herring static const struct clk_ops clk_pll_ops = {
1848d4d9f52SRob Herring 	.prepare = clk_pll_prepare,
1858d4d9f52SRob Herring 	.unprepare = clk_pll_unprepare,
1868d4d9f52SRob Herring 	.enable = clk_pll_enable,
1878d4d9f52SRob Herring 	.disable = clk_pll_disable,
1888d4d9f52SRob Herring 	.recalc_rate = clk_pll_recalc_rate,
1898d4d9f52SRob Herring 	.round_rate = clk_pll_round_rate,
1908d4d9f52SRob Herring 	.set_rate = clk_pll_set_rate,
1918d4d9f52SRob Herring };
1928d4d9f52SRob Herring 
clk_cpu_periphclk_recalc_rate(struct clk_hw * hwclk,unsigned long parent_rate)1938d4d9f52SRob Herring static unsigned long clk_cpu_periphclk_recalc_rate(struct clk_hw *hwclk,
1948d4d9f52SRob Herring 						   unsigned long parent_rate)
1958d4d9f52SRob Herring {
1968d4d9f52SRob Herring 	struct hb_clk *hbclk = to_hb_clk(hwclk);
1978d4d9f52SRob Herring 	u32 div = (readl(hbclk->reg) & HB_A9_PCLK_DIV) ? 8 : 4;
1988d4d9f52SRob Herring 	return parent_rate / div;
1998d4d9f52SRob Herring }
2008d4d9f52SRob Herring 
2018d4d9f52SRob Herring static const struct clk_ops a9periphclk_ops = {
2028d4d9f52SRob Herring 	.recalc_rate = clk_cpu_periphclk_recalc_rate,
2038d4d9f52SRob Herring };
2048d4d9f52SRob Herring 
clk_cpu_a9bclk_recalc_rate(struct clk_hw * hwclk,unsigned long parent_rate)2058d4d9f52SRob Herring static unsigned long clk_cpu_a9bclk_recalc_rate(struct clk_hw *hwclk,
2068d4d9f52SRob Herring 						unsigned long parent_rate)
2078d4d9f52SRob Herring {
2088d4d9f52SRob Herring 	struct hb_clk *hbclk = to_hb_clk(hwclk);
2098d4d9f52SRob Herring 	u32 div = (readl(hbclk->reg) & HB_A9_BCLK_DIV_MASK) >> HB_A9_BCLK_DIV_SHIFT;
2108d4d9f52SRob Herring 
2118d4d9f52SRob Herring 	return parent_rate / (div + 2);
2128d4d9f52SRob Herring }
2138d4d9f52SRob Herring 
2148d4d9f52SRob Herring static const struct clk_ops a9bclk_ops = {
2158d4d9f52SRob Herring 	.recalc_rate = clk_cpu_a9bclk_recalc_rate,
2168d4d9f52SRob Herring };
2178d4d9f52SRob Herring 
clk_periclk_recalc_rate(struct clk_hw * hwclk,unsigned long parent_rate)2188d4d9f52SRob Herring static unsigned long clk_periclk_recalc_rate(struct clk_hw *hwclk,
2198d4d9f52SRob Herring 					     unsigned long parent_rate)
2208d4d9f52SRob Herring {
2218d4d9f52SRob Herring 	struct hb_clk *hbclk = to_hb_clk(hwclk);
2228d4d9f52SRob Herring 	u32 div;
2238d4d9f52SRob Herring 
2248d4d9f52SRob Herring 	div = readl(hbclk->reg) & 0x1f;
2258d4d9f52SRob Herring 	div++;
2268d4d9f52SRob Herring 	div *= 2;
2278d4d9f52SRob Herring 
2288d4d9f52SRob Herring 	return parent_rate / div;
2298d4d9f52SRob Herring }
2308d4d9f52SRob Herring 
clk_periclk_round_rate(struct clk_hw * hwclk,unsigned long rate,unsigned long * parent_rate)2318d4d9f52SRob Herring static long clk_periclk_round_rate(struct clk_hw *hwclk, unsigned long rate,
2328d4d9f52SRob Herring 				   unsigned long *parent_rate)
2338d4d9f52SRob Herring {
2348d4d9f52SRob Herring 	u32 div;
2358d4d9f52SRob Herring 
2368d4d9f52SRob Herring 	div = *parent_rate / rate;
2378d4d9f52SRob Herring 	div++;
2388d4d9f52SRob Herring 	div &= ~0x1;
2398d4d9f52SRob Herring 
2408d4d9f52SRob Herring 	return *parent_rate / div;
2418d4d9f52SRob Herring }
2428d4d9f52SRob Herring 
clk_periclk_set_rate(struct clk_hw * hwclk,unsigned long rate,unsigned long parent_rate)2438d4d9f52SRob Herring static int clk_periclk_set_rate(struct clk_hw *hwclk, unsigned long rate,
2448d4d9f52SRob Herring 				unsigned long parent_rate)
2458d4d9f52SRob Herring {
2468d4d9f52SRob Herring 	struct hb_clk *hbclk = to_hb_clk(hwclk);
2478d4d9f52SRob Herring 	u32 div;
2488d4d9f52SRob Herring 
2498d4d9f52SRob Herring 	div = parent_rate / rate;
2508d4d9f52SRob Herring 	if (div & 0x1)
2518d4d9f52SRob Herring 		return -EINVAL;
2528d4d9f52SRob Herring 
2538d4d9f52SRob Herring 	writel(div >> 1, hbclk->reg);
2548d4d9f52SRob Herring 	return 0;
2558d4d9f52SRob Herring }
2568d4d9f52SRob Herring 
2578d4d9f52SRob Herring static const struct clk_ops periclk_ops = {
2588d4d9f52SRob Herring 	.recalc_rate = clk_periclk_recalc_rate,
2598d4d9f52SRob Herring 	.round_rate = clk_periclk_round_rate,
2608d4d9f52SRob Herring 	.set_rate = clk_periclk_set_rate,
2618d4d9f52SRob Herring };
2628d4d9f52SRob Herring 
hb_clk_init(struct device_node * node,const struct clk_ops * ops,unsigned long clkflags)263043f44abSStephen Boyd static void __init hb_clk_init(struct device_node *node, const struct clk_ops *ops, unsigned long clkflags)
2648d4d9f52SRob Herring {
2658d4d9f52SRob Herring 	u32 reg;
2668d4d9f52SRob Herring 	struct hb_clk *hb_clk;
2678d4d9f52SRob Herring 	const char *clk_name = node->name;
2688d4d9f52SRob Herring 	const char *parent_name;
2698d4d9f52SRob Herring 	struct clk_init_data init;
27026cae166SSebastian Hesselbarth 	struct device_node *srnp;
2718d4d9f52SRob Herring 	int rc;
2728d4d9f52SRob Herring 
2738d4d9f52SRob Herring 	rc = of_property_read_u32(node, "reg", &reg);
2748d4d9f52SRob Herring 	if (WARN_ON(rc))
275043f44abSStephen Boyd 		return;
2768d4d9f52SRob Herring 
2778d4d9f52SRob Herring 	hb_clk = kzalloc(sizeof(*hb_clk), GFP_KERNEL);
2788d4d9f52SRob Herring 	if (WARN_ON(!hb_clk))
279043f44abSStephen Boyd 		return;
2808d4d9f52SRob Herring 
28126cae166SSebastian Hesselbarth 	/* Map system registers */
28226cae166SSebastian Hesselbarth 	srnp = of_find_compatible_node(NULL, NULL, "calxeda,hb-sregs");
28326cae166SSebastian Hesselbarth 	hb_clk->reg = of_iomap(srnp, 0);
2845eb8ba90SYangtao Li 	of_node_put(srnp);
28526cae166SSebastian Hesselbarth 	BUG_ON(!hb_clk->reg);
28626cae166SSebastian Hesselbarth 	hb_clk->reg += reg;
2878d4d9f52SRob Herring 
2888d4d9f52SRob Herring 	of_property_read_string(node, "clock-output-names", &clk_name);
2898d4d9f52SRob Herring 
2908d4d9f52SRob Herring 	init.name = clk_name;
2918d4d9f52SRob Herring 	init.ops = ops;
292043f44abSStephen Boyd 	init.flags = clkflags;
2938d4d9f52SRob Herring 	parent_name = of_clk_get_parent_name(node, 0);
2948d4d9f52SRob Herring 	init.parent_names = &parent_name;
2958d4d9f52SRob Herring 	init.num_parents = 1;
2968d4d9f52SRob Herring 
2978d4d9f52SRob Herring 	hb_clk->hw.init = &init;
2988d4d9f52SRob Herring 
2998e66cc05SStephen Boyd 	rc = clk_hw_register(NULL, &hb_clk->hw);
3008e66cc05SStephen Boyd 	if (WARN_ON(rc)) {
3018d4d9f52SRob Herring 		kfree(hb_clk);
302043f44abSStephen Boyd 		return;
3038d4d9f52SRob Herring 	}
304043f44abSStephen Boyd 	of_clk_add_hw_provider(node, of_clk_hw_simple_get, &hb_clk->hw);
3058d4d9f52SRob Herring }
3068d4d9f52SRob Herring 
hb_pll_init(struct device_node * node)3078d4d9f52SRob Herring static void __init hb_pll_init(struct device_node *node)
3088d4d9f52SRob Herring {
309043f44abSStephen Boyd 	hb_clk_init(node, &clk_pll_ops, 0);
3108d4d9f52SRob Herring }
311d34bcdebSPrashant Gaikwad CLK_OF_DECLARE(hb_pll, "calxeda,hb-pll-clock", hb_pll_init);
3128d4d9f52SRob Herring 
hb_a9periph_init(struct device_node * node)3138d4d9f52SRob Herring static void __init hb_a9periph_init(struct device_node *node)
3148d4d9f52SRob Herring {
315043f44abSStephen Boyd 	hb_clk_init(node, &a9periphclk_ops, 0);
3168d4d9f52SRob Herring }
317d34bcdebSPrashant Gaikwad CLK_OF_DECLARE(hb_a9periph, "calxeda,hb-a9periph-clock", hb_a9periph_init);
3188d4d9f52SRob Herring 
hb_a9bus_init(struct device_node * node)3198d4d9f52SRob Herring static void __init hb_a9bus_init(struct device_node *node)
3208d4d9f52SRob Herring {
321043f44abSStephen Boyd 	hb_clk_init(node, &a9bclk_ops, CLK_IS_CRITICAL);
3228d4d9f52SRob Herring }
323d34bcdebSPrashant Gaikwad CLK_OF_DECLARE(hb_a9bus, "calxeda,hb-a9bus-clock", hb_a9bus_init);
3248d4d9f52SRob Herring 
hb_emmc_init(struct device_node * node)3258d4d9f52SRob Herring static void __init hb_emmc_init(struct device_node *node)
3268d4d9f52SRob Herring {
327043f44abSStephen Boyd 	hb_clk_init(node, &periclk_ops, 0);
3288d4d9f52SRob Herring }
329d34bcdebSPrashant Gaikwad CLK_OF_DECLARE(hb_emmc, "calxeda,hb-emmc-clock", hb_emmc_init);
330