15eda5d79SJoel Stanley // SPDX-License-Identifier: GPL-2.0+ 25eda5d79SJoel Stanley 35eda5d79SJoel Stanley #define pr_fmt(fmt) "clk-aspeed: " fmt 45eda5d79SJoel Stanley 55eda5d79SJoel Stanley #include <linux/clk-provider.h> 65eda5d79SJoel Stanley #include <linux/mfd/syscon.h> 75eda5d79SJoel Stanley #include <linux/of_address.h> 898f3118dSJoel Stanley #include <linux/of_device.h> 998f3118dSJoel Stanley #include <linux/platform_device.h> 105eda5d79SJoel Stanley #include <linux/regmap.h> 11f7989839SJoel Stanley #include <linux/reset-controller.h> 125eda5d79SJoel Stanley #include <linux/slab.h> 135eda5d79SJoel Stanley #include <linux/spinlock.h> 145eda5d79SJoel Stanley 155eda5d79SJoel Stanley #include <dt-bindings/clock/aspeed-clock.h> 165eda5d79SJoel Stanley 175eda5d79SJoel Stanley #define ASPEED_NUM_CLKS 35 185eda5d79SJoel Stanley 19dcb899c4SJoel Stanley #define ASPEED_RESET2_OFFSET 32 20dcb899c4SJoel Stanley 2199d01e0eSJoel Stanley #define ASPEED_RESET_CTRL 0x04 2299d01e0eSJoel Stanley #define ASPEED_CLK_SELECTION 0x08 2399d01e0eSJoel Stanley #define ASPEED_CLK_STOP_CTRL 0x0c 2499d01e0eSJoel Stanley #define ASPEED_MPLL_PARAM 0x20 2599d01e0eSJoel Stanley #define ASPEED_HPLL_PARAM 0x24 2699d01e0eSJoel Stanley #define AST2500_HPLL_BYPASS_EN BIT(20) 2799d01e0eSJoel Stanley #define AST2400_HPLL_STRAPPED BIT(18) 2899d01e0eSJoel Stanley #define AST2400_HPLL_BYPASS_EN BIT(17) 2999d01e0eSJoel Stanley #define ASPEED_MISC_CTRL 0x2c 3099d01e0eSJoel Stanley #define UART_DIV13_EN BIT(12) 315eda5d79SJoel Stanley #define ASPEED_STRAP 0x70 3299d01e0eSJoel Stanley #define CLKIN_25MHZ_EN BIT(23) 3399d01e0eSJoel Stanley #define AST2400_CLK_SOURCE_SEL BIT(18) 3499d01e0eSJoel Stanley #define ASPEED_CLK_SELECTION_2 0xd8 35dcb899c4SJoel Stanley #define ASPEED_RESET_CTRL2 0xd4 3699d01e0eSJoel Stanley 3799d01e0eSJoel Stanley /* Globally visible clocks */ 3899d01e0eSJoel Stanley static DEFINE_SPINLOCK(aspeed_clk_lock); 395eda5d79SJoel Stanley 405eda5d79SJoel Stanley /* Keeps track of all clocks */ 415eda5d79SJoel Stanley static struct clk_hw_onecell_data *aspeed_clk_data; 425eda5d79SJoel Stanley 435eda5d79SJoel Stanley static void __iomem *scu_base; 445eda5d79SJoel Stanley 455eda5d79SJoel Stanley /** 465eda5d79SJoel Stanley * struct aspeed_gate_data - Aspeed gated clocks 475eda5d79SJoel Stanley * @clock_idx: bit used to gate this clock in the clock register 485eda5d79SJoel Stanley * @reset_idx: bit used to reset this IP in the reset register. -1 if no 495eda5d79SJoel Stanley * reset is required when enabling the clock 505eda5d79SJoel Stanley * @name: the clock name 515eda5d79SJoel Stanley * @parent_name: the name of the parent clock 525eda5d79SJoel Stanley * @flags: standard clock framework flags 535eda5d79SJoel Stanley */ 545eda5d79SJoel Stanley struct aspeed_gate_data { 555eda5d79SJoel Stanley u8 clock_idx; 565eda5d79SJoel Stanley s8 reset_idx; 575eda5d79SJoel Stanley const char *name; 585eda5d79SJoel Stanley const char *parent_name; 595eda5d79SJoel Stanley unsigned long flags; 605eda5d79SJoel Stanley }; 615eda5d79SJoel Stanley 625eda5d79SJoel Stanley /** 635eda5d79SJoel Stanley * struct aspeed_clk_gate - Aspeed specific clk_gate structure 645eda5d79SJoel Stanley * @hw: handle between common and hardware-specific interfaces 655eda5d79SJoel Stanley * @reg: register controlling gate 665eda5d79SJoel Stanley * @clock_idx: bit used to gate this clock in the clock register 675eda5d79SJoel Stanley * @reset_idx: bit used to reset this IP in the reset register. -1 if no 685eda5d79SJoel Stanley * reset is required when enabling the clock 695eda5d79SJoel Stanley * @flags: hardware-specific flags 705eda5d79SJoel Stanley * @lock: register lock 715eda5d79SJoel Stanley * 725eda5d79SJoel Stanley * Some of the clocks in the Aspeed SoC must be put in reset before enabling. 735eda5d79SJoel Stanley * This modified version of clk_gate allows an optional reset bit to be 745eda5d79SJoel Stanley * specified. 755eda5d79SJoel Stanley */ 765eda5d79SJoel Stanley struct aspeed_clk_gate { 775eda5d79SJoel Stanley struct clk_hw hw; 785eda5d79SJoel Stanley struct regmap *map; 795eda5d79SJoel Stanley u8 clock_idx; 805eda5d79SJoel Stanley s8 reset_idx; 815eda5d79SJoel Stanley u8 flags; 825eda5d79SJoel Stanley spinlock_t *lock; 835eda5d79SJoel Stanley }; 845eda5d79SJoel Stanley 855eda5d79SJoel Stanley #define to_aspeed_clk_gate(_hw) container_of(_hw, struct aspeed_clk_gate, hw) 865eda5d79SJoel Stanley 875eda5d79SJoel Stanley /* TODO: ask Aspeed about the actual parent data */ 885eda5d79SJoel Stanley static const struct aspeed_gate_data aspeed_gates[] = { 895eda5d79SJoel Stanley /* clk rst name parent flags */ 905eda5d79SJoel Stanley [ASPEED_CLK_GATE_ECLK] = { 0, -1, "eclk-gate", "eclk", 0 }, /* Video Engine */ 915eda5d79SJoel Stanley [ASPEED_CLK_GATE_GCLK] = { 1, 7, "gclk-gate", NULL, 0 }, /* 2D engine */ 925eda5d79SJoel Stanley [ASPEED_CLK_GATE_MCLK] = { 2, -1, "mclk-gate", "mpll", CLK_IS_CRITICAL }, /* SDRAM */ 935eda5d79SJoel Stanley [ASPEED_CLK_GATE_VCLK] = { 3, 6, "vclk-gate", NULL, 0 }, /* Video Capture */ 94*e76e5682SJae Hyun Yoo [ASPEED_CLK_GATE_BCLK] = { 4, 8, "bclk-gate", "bclk", 0 }, /* PCIe/PCI */ 955eda5d79SJoel Stanley [ASPEED_CLK_GATE_DCLK] = { 5, -1, "dclk-gate", NULL, 0 }, /* DAC */ 965eda5d79SJoel Stanley [ASPEED_CLK_GATE_REFCLK] = { 6, -1, "refclk-gate", "clkin", CLK_IS_CRITICAL }, 975eda5d79SJoel Stanley [ASPEED_CLK_GATE_USBPORT2CLK] = { 7, 3, "usb-port2-gate", NULL, 0 }, /* USB2.0 Host port 2 */ 985eda5d79SJoel Stanley [ASPEED_CLK_GATE_LCLK] = { 8, 5, "lclk-gate", NULL, 0 }, /* LPC */ 995eda5d79SJoel Stanley [ASPEED_CLK_GATE_USBUHCICLK] = { 9, 15, "usb-uhci-gate", NULL, 0 }, /* USB1.1 (requires port 2 enabled) */ 1005eda5d79SJoel Stanley [ASPEED_CLK_GATE_D1CLK] = { 10, 13, "d1clk-gate", NULL, 0 }, /* GFX CRT */ 1015eda5d79SJoel Stanley [ASPEED_CLK_GATE_YCLK] = { 13, 4, "yclk-gate", NULL, 0 }, /* HAC */ 1025eda5d79SJoel Stanley [ASPEED_CLK_GATE_USBPORT1CLK] = { 14, 14, "usb-port1-gate", NULL, 0 }, /* USB2 hub/USB2 host port 1/USB1.1 dev */ 1035eda5d79SJoel Stanley [ASPEED_CLK_GATE_UART1CLK] = { 15, -1, "uart1clk-gate", "uart", 0 }, /* UART1 */ 1045eda5d79SJoel Stanley [ASPEED_CLK_GATE_UART2CLK] = { 16, -1, "uart2clk-gate", "uart", 0 }, /* UART2 */ 1055eda5d79SJoel Stanley [ASPEED_CLK_GATE_UART5CLK] = { 17, -1, "uart5clk-gate", "uart", 0 }, /* UART5 */ 1065eda5d79SJoel Stanley [ASPEED_CLK_GATE_ESPICLK] = { 19, -1, "espiclk-gate", NULL, 0 }, /* eSPI */ 1075eda5d79SJoel Stanley [ASPEED_CLK_GATE_MAC1CLK] = { 20, 11, "mac1clk-gate", "mac", 0 }, /* MAC1 */ 1085eda5d79SJoel Stanley [ASPEED_CLK_GATE_MAC2CLK] = { 21, 12, "mac2clk-gate", "mac", 0 }, /* MAC2 */ 1095eda5d79SJoel Stanley [ASPEED_CLK_GATE_RSACLK] = { 24, -1, "rsaclk-gate", NULL, 0 }, /* RSA */ 1105eda5d79SJoel Stanley [ASPEED_CLK_GATE_UART3CLK] = { 25, -1, "uart3clk-gate", "uart", 0 }, /* UART3 */ 1115eda5d79SJoel Stanley [ASPEED_CLK_GATE_UART4CLK] = { 26, -1, "uart4clk-gate", "uart", 0 }, /* UART4 */ 1125eda5d79SJoel Stanley [ASPEED_CLK_GATE_SDCLKCLK] = { 27, 16, "sdclk-gate", NULL, 0 }, /* SDIO/SD */ 1135eda5d79SJoel Stanley [ASPEED_CLK_GATE_LHCCLK] = { 28, -1, "lhclk-gate", "lhclk", 0 }, /* LPC master/LPC+ */ 1145eda5d79SJoel Stanley }; 1155eda5d79SJoel Stanley 11698f3118dSJoel Stanley static const struct clk_div_table ast2500_mac_div_table[] = { 11798f3118dSJoel Stanley { 0x0, 4 }, /* Yep, really. Aspeed confirmed this is correct */ 11898f3118dSJoel Stanley { 0x1, 4 }, 11998f3118dSJoel Stanley { 0x2, 6 }, 12098f3118dSJoel Stanley { 0x3, 8 }, 12198f3118dSJoel Stanley { 0x4, 10 }, 12298f3118dSJoel Stanley { 0x5, 12 }, 12398f3118dSJoel Stanley { 0x6, 14 }, 12498f3118dSJoel Stanley { 0x7, 16 }, 12598f3118dSJoel Stanley { 0 } 12698f3118dSJoel Stanley }; 12798f3118dSJoel Stanley 12899d01e0eSJoel Stanley static const struct clk_div_table ast2400_div_table[] = { 12999d01e0eSJoel Stanley { 0x0, 2 }, 13099d01e0eSJoel Stanley { 0x1, 4 }, 13199d01e0eSJoel Stanley { 0x2, 6 }, 13299d01e0eSJoel Stanley { 0x3, 8 }, 13399d01e0eSJoel Stanley { 0x4, 10 }, 13499d01e0eSJoel Stanley { 0x5, 12 }, 13599d01e0eSJoel Stanley { 0x6, 14 }, 13699d01e0eSJoel Stanley { 0x7, 16 }, 13799d01e0eSJoel Stanley { 0 } 13899d01e0eSJoel Stanley }; 13999d01e0eSJoel Stanley 14099d01e0eSJoel Stanley static const struct clk_div_table ast2500_div_table[] = { 14199d01e0eSJoel Stanley { 0x0, 4 }, 14299d01e0eSJoel Stanley { 0x1, 8 }, 14399d01e0eSJoel Stanley { 0x2, 12 }, 14499d01e0eSJoel Stanley { 0x3, 16 }, 14599d01e0eSJoel Stanley { 0x4, 20 }, 14699d01e0eSJoel Stanley { 0x5, 24 }, 14799d01e0eSJoel Stanley { 0x6, 28 }, 14899d01e0eSJoel Stanley { 0x7, 32 }, 14999d01e0eSJoel Stanley { 0 } 15099d01e0eSJoel Stanley }; 15199d01e0eSJoel Stanley 15299d01e0eSJoel Stanley static struct clk_hw *aspeed_ast2400_calc_pll(const char *name, u32 val) 15399d01e0eSJoel Stanley { 15499d01e0eSJoel Stanley unsigned int mult, div; 15599d01e0eSJoel Stanley 15699d01e0eSJoel Stanley if (val & AST2400_HPLL_BYPASS_EN) { 15799d01e0eSJoel Stanley /* Pass through mode */ 15899d01e0eSJoel Stanley mult = div = 1; 15999d01e0eSJoel Stanley } else { 16099d01e0eSJoel Stanley /* F = 24Mhz * (2-OD) * [(N + 2) / (D + 1)] */ 16199d01e0eSJoel Stanley u32 n = (val >> 5) & 0x3f; 16299d01e0eSJoel Stanley u32 od = (val >> 4) & 0x1; 16399d01e0eSJoel Stanley u32 d = val & 0xf; 16499d01e0eSJoel Stanley 16599d01e0eSJoel Stanley mult = (2 - od) * (n + 2); 16699d01e0eSJoel Stanley div = d + 1; 16799d01e0eSJoel Stanley } 16899d01e0eSJoel Stanley return clk_hw_register_fixed_factor(NULL, name, "clkin", 0, 16999d01e0eSJoel Stanley mult, div); 17099d01e0eSJoel Stanley }; 17199d01e0eSJoel Stanley 17299d01e0eSJoel Stanley static struct clk_hw *aspeed_ast2500_calc_pll(const char *name, u32 val) 17399d01e0eSJoel Stanley { 17499d01e0eSJoel Stanley unsigned int mult, div; 17599d01e0eSJoel Stanley 17699d01e0eSJoel Stanley if (val & AST2500_HPLL_BYPASS_EN) { 17799d01e0eSJoel Stanley /* Pass through mode */ 17899d01e0eSJoel Stanley mult = div = 1; 17999d01e0eSJoel Stanley } else { 18099d01e0eSJoel Stanley /* F = clkin * [(M+1) / (N+1)] / (P + 1) */ 18199d01e0eSJoel Stanley u32 p = (val >> 13) & 0x3f; 18299d01e0eSJoel Stanley u32 m = (val >> 5) & 0xff; 18399d01e0eSJoel Stanley u32 n = val & 0x1f; 18499d01e0eSJoel Stanley 18599d01e0eSJoel Stanley mult = (m + 1) / (n + 1); 18699d01e0eSJoel Stanley div = p + 1; 18799d01e0eSJoel Stanley } 18899d01e0eSJoel Stanley 18999d01e0eSJoel Stanley return clk_hw_register_fixed_factor(NULL, name, "clkin", 0, 19099d01e0eSJoel Stanley mult, div); 19199d01e0eSJoel Stanley } 19299d01e0eSJoel Stanley 19398f3118dSJoel Stanley struct aspeed_clk_soc_data { 19498f3118dSJoel Stanley const struct clk_div_table *div_table; 19598f3118dSJoel Stanley const struct clk_div_table *mac_div_table; 19698f3118dSJoel Stanley struct clk_hw *(*calc_pll)(const char *name, u32 val); 19798f3118dSJoel Stanley }; 19898f3118dSJoel Stanley 19998f3118dSJoel Stanley static const struct aspeed_clk_soc_data ast2500_data = { 20098f3118dSJoel Stanley .div_table = ast2500_div_table, 20198f3118dSJoel Stanley .mac_div_table = ast2500_mac_div_table, 20298f3118dSJoel Stanley .calc_pll = aspeed_ast2500_calc_pll, 20398f3118dSJoel Stanley }; 20498f3118dSJoel Stanley 20598f3118dSJoel Stanley static const struct aspeed_clk_soc_data ast2400_data = { 20698f3118dSJoel Stanley .div_table = ast2400_div_table, 20798f3118dSJoel Stanley .mac_div_table = ast2400_div_table, 20898f3118dSJoel Stanley .calc_pll = aspeed_ast2400_calc_pll, 20998f3118dSJoel Stanley }; 21098f3118dSJoel Stanley 2118a53fc51SEddie James static int aspeed_clk_is_enabled(struct clk_hw *hw) 2128a53fc51SEddie James { 2138a53fc51SEddie James struct aspeed_clk_gate *gate = to_aspeed_clk_gate(hw); 2148a53fc51SEddie James u32 clk = BIT(gate->clock_idx); 2158a53fc51SEddie James u32 enval = (gate->flags & CLK_GATE_SET_TO_DISABLE) ? 0 : clk; 2168a53fc51SEddie James u32 reg; 2178a53fc51SEddie James 2188a53fc51SEddie James regmap_read(gate->map, ASPEED_CLK_STOP_CTRL, ®); 2198a53fc51SEddie James 2208a53fc51SEddie James return ((reg & clk) == enval) ? 1 : 0; 2218a53fc51SEddie James } 2228a53fc51SEddie James 22315ed8ce5SJoel Stanley static int aspeed_clk_enable(struct clk_hw *hw) 22415ed8ce5SJoel Stanley { 22515ed8ce5SJoel Stanley struct aspeed_clk_gate *gate = to_aspeed_clk_gate(hw); 22615ed8ce5SJoel Stanley unsigned long flags; 22715ed8ce5SJoel Stanley u32 clk = BIT(gate->clock_idx); 22815ed8ce5SJoel Stanley u32 rst = BIT(gate->reset_idx); 2296671507fSBenjamin Herrenschmidt u32 enval; 23015ed8ce5SJoel Stanley 23115ed8ce5SJoel Stanley spin_lock_irqsave(gate->lock, flags); 23215ed8ce5SJoel Stanley 2338a53fc51SEddie James if (aspeed_clk_is_enabled(hw)) { 2348a53fc51SEddie James spin_unlock_irqrestore(gate->lock, flags); 2358a53fc51SEddie James return 0; 2368a53fc51SEddie James } 2378a53fc51SEddie James 23815ed8ce5SJoel Stanley if (gate->reset_idx >= 0) { 23915ed8ce5SJoel Stanley /* Put IP in reset */ 24015ed8ce5SJoel Stanley regmap_update_bits(gate->map, ASPEED_RESET_CTRL, rst, rst); 24115ed8ce5SJoel Stanley 24215ed8ce5SJoel Stanley /* Delay 100us */ 24315ed8ce5SJoel Stanley udelay(100); 24415ed8ce5SJoel Stanley } 24515ed8ce5SJoel Stanley 24615ed8ce5SJoel Stanley /* Enable clock */ 2476671507fSBenjamin Herrenschmidt enval = (gate->flags & CLK_GATE_SET_TO_DISABLE) ? 0 : clk; 2486671507fSBenjamin Herrenschmidt regmap_update_bits(gate->map, ASPEED_CLK_STOP_CTRL, clk, enval); 24915ed8ce5SJoel Stanley 25015ed8ce5SJoel Stanley if (gate->reset_idx >= 0) { 25115ed8ce5SJoel Stanley /* A delay of 10ms is specified by the ASPEED docs */ 25215ed8ce5SJoel Stanley mdelay(10); 25315ed8ce5SJoel Stanley 25415ed8ce5SJoel Stanley /* Take IP out of reset */ 25515ed8ce5SJoel Stanley regmap_update_bits(gate->map, ASPEED_RESET_CTRL, rst, 0); 25615ed8ce5SJoel Stanley } 25715ed8ce5SJoel Stanley 25815ed8ce5SJoel Stanley spin_unlock_irqrestore(gate->lock, flags); 25915ed8ce5SJoel Stanley 26015ed8ce5SJoel Stanley return 0; 26115ed8ce5SJoel Stanley } 26215ed8ce5SJoel Stanley 26315ed8ce5SJoel Stanley static void aspeed_clk_disable(struct clk_hw *hw) 26415ed8ce5SJoel Stanley { 26515ed8ce5SJoel Stanley struct aspeed_clk_gate *gate = to_aspeed_clk_gate(hw); 26615ed8ce5SJoel Stanley unsigned long flags; 26715ed8ce5SJoel Stanley u32 clk = BIT(gate->clock_idx); 2686671507fSBenjamin Herrenschmidt u32 enval; 26915ed8ce5SJoel Stanley 27015ed8ce5SJoel Stanley spin_lock_irqsave(gate->lock, flags); 27115ed8ce5SJoel Stanley 2726671507fSBenjamin Herrenschmidt enval = (gate->flags & CLK_GATE_SET_TO_DISABLE) ? clk : 0; 2736671507fSBenjamin Herrenschmidt regmap_update_bits(gate->map, ASPEED_CLK_STOP_CTRL, clk, enval); 27415ed8ce5SJoel Stanley 27515ed8ce5SJoel Stanley spin_unlock_irqrestore(gate->lock, flags); 27615ed8ce5SJoel Stanley } 27715ed8ce5SJoel Stanley 27815ed8ce5SJoel Stanley static const struct clk_ops aspeed_clk_gate_ops = { 27915ed8ce5SJoel Stanley .enable = aspeed_clk_enable, 28015ed8ce5SJoel Stanley .disable = aspeed_clk_disable, 28115ed8ce5SJoel Stanley .is_enabled = aspeed_clk_is_enabled, 28215ed8ce5SJoel Stanley }; 28315ed8ce5SJoel Stanley 284f7989839SJoel Stanley /** 285f7989839SJoel Stanley * struct aspeed_reset - Aspeed reset controller 286f7989839SJoel Stanley * @map: regmap to access the containing system controller 287f7989839SJoel Stanley * @rcdev: reset controller device 288f7989839SJoel Stanley */ 289f7989839SJoel Stanley struct aspeed_reset { 290f7989839SJoel Stanley struct regmap *map; 291f7989839SJoel Stanley struct reset_controller_dev rcdev; 292f7989839SJoel Stanley }; 293f7989839SJoel Stanley 294f7989839SJoel Stanley #define to_aspeed_reset(p) container_of((p), struct aspeed_reset, rcdev) 295f7989839SJoel Stanley 296f7989839SJoel Stanley static const u8 aspeed_resets[] = { 297dcb899c4SJoel Stanley /* SCU04 resets */ 298f7989839SJoel Stanley [ASPEED_RESET_XDMA] = 25, 299f7989839SJoel Stanley [ASPEED_RESET_MCTP] = 24, 300f7989839SJoel Stanley [ASPEED_RESET_ADC] = 23, 301f7989839SJoel Stanley [ASPEED_RESET_JTAG_MASTER] = 22, 302f7989839SJoel Stanley [ASPEED_RESET_MIC] = 18, 303f7989839SJoel Stanley [ASPEED_RESET_PWM] = 9, 304*e76e5682SJae Hyun Yoo [ASPEED_RESET_PECI] = 10, 305f7989839SJoel Stanley [ASPEED_RESET_I2C] = 2, 306f7989839SJoel Stanley [ASPEED_RESET_AHB] = 1, 307dcb899c4SJoel Stanley 308dcb899c4SJoel Stanley /* 309dcb899c4SJoel Stanley * SCUD4 resets start at an offset to separate them from 310dcb899c4SJoel Stanley * the SCU04 resets. 311dcb899c4SJoel Stanley */ 312dcb899c4SJoel Stanley [ASPEED_RESET_CRT1] = ASPEED_RESET2_OFFSET + 5, 313f7989839SJoel Stanley }; 314f7989839SJoel Stanley 315f7989839SJoel Stanley static int aspeed_reset_deassert(struct reset_controller_dev *rcdev, 316f7989839SJoel Stanley unsigned long id) 317f7989839SJoel Stanley { 318f7989839SJoel Stanley struct aspeed_reset *ar = to_aspeed_reset(rcdev); 319dcb899c4SJoel Stanley u32 reg = ASPEED_RESET_CTRL; 320dcb899c4SJoel Stanley u32 bit = aspeed_resets[id]; 321f7989839SJoel Stanley 322dcb899c4SJoel Stanley if (bit >= ASPEED_RESET2_OFFSET) { 323dcb899c4SJoel Stanley bit -= ASPEED_RESET2_OFFSET; 324dcb899c4SJoel Stanley reg = ASPEED_RESET_CTRL2; 325dcb899c4SJoel Stanley } 326dcb899c4SJoel Stanley 327dcb899c4SJoel Stanley return regmap_update_bits(ar->map, reg, BIT(bit), 0); 328f7989839SJoel Stanley } 329f7989839SJoel Stanley 330f7989839SJoel Stanley static int aspeed_reset_assert(struct reset_controller_dev *rcdev, 331f7989839SJoel Stanley unsigned long id) 332f7989839SJoel Stanley { 333f7989839SJoel Stanley struct aspeed_reset *ar = to_aspeed_reset(rcdev); 334dcb899c4SJoel Stanley u32 reg = ASPEED_RESET_CTRL; 335dcb899c4SJoel Stanley u32 bit = aspeed_resets[id]; 336f7989839SJoel Stanley 337dcb899c4SJoel Stanley if (bit >= ASPEED_RESET2_OFFSET) { 338dcb899c4SJoel Stanley bit -= ASPEED_RESET2_OFFSET; 339dcb899c4SJoel Stanley reg = ASPEED_RESET_CTRL2; 340dcb899c4SJoel Stanley } 341dcb899c4SJoel Stanley 342dcb899c4SJoel Stanley return regmap_update_bits(ar->map, reg, BIT(bit), BIT(bit)); 343f7989839SJoel Stanley } 344f7989839SJoel Stanley 345f7989839SJoel Stanley static int aspeed_reset_status(struct reset_controller_dev *rcdev, 346f7989839SJoel Stanley unsigned long id) 347f7989839SJoel Stanley { 348f7989839SJoel Stanley struct aspeed_reset *ar = to_aspeed_reset(rcdev); 349dcb899c4SJoel Stanley u32 reg = ASPEED_RESET_CTRL; 350dcb899c4SJoel Stanley u32 bit = aspeed_resets[id]; 351dcb899c4SJoel Stanley int ret, val; 352f7989839SJoel Stanley 353dcb899c4SJoel Stanley if (bit >= ASPEED_RESET2_OFFSET) { 354dcb899c4SJoel Stanley bit -= ASPEED_RESET2_OFFSET; 355dcb899c4SJoel Stanley reg = ASPEED_RESET_CTRL2; 356dcb899c4SJoel Stanley } 357dcb899c4SJoel Stanley 358dcb899c4SJoel Stanley ret = regmap_read(ar->map, reg, &val); 359f7989839SJoel Stanley if (ret) 360f7989839SJoel Stanley return ret; 361f7989839SJoel Stanley 362dcb899c4SJoel Stanley return !!(val & BIT(bit)); 363f7989839SJoel Stanley } 364f7989839SJoel Stanley 365f7989839SJoel Stanley static const struct reset_control_ops aspeed_reset_ops = { 366f7989839SJoel Stanley .assert = aspeed_reset_assert, 367f7989839SJoel Stanley .deassert = aspeed_reset_deassert, 368f7989839SJoel Stanley .status = aspeed_reset_status, 369f7989839SJoel Stanley }; 370f7989839SJoel Stanley 37115ed8ce5SJoel Stanley static struct clk_hw *aspeed_clk_hw_register_gate(struct device *dev, 37215ed8ce5SJoel Stanley const char *name, const char *parent_name, unsigned long flags, 37315ed8ce5SJoel Stanley struct regmap *map, u8 clock_idx, u8 reset_idx, 37415ed8ce5SJoel Stanley u8 clk_gate_flags, spinlock_t *lock) 37515ed8ce5SJoel Stanley { 37615ed8ce5SJoel Stanley struct aspeed_clk_gate *gate; 37715ed8ce5SJoel Stanley struct clk_init_data init; 37815ed8ce5SJoel Stanley struct clk_hw *hw; 37915ed8ce5SJoel Stanley int ret; 38015ed8ce5SJoel Stanley 38115ed8ce5SJoel Stanley gate = kzalloc(sizeof(*gate), GFP_KERNEL); 38215ed8ce5SJoel Stanley if (!gate) 38315ed8ce5SJoel Stanley return ERR_PTR(-ENOMEM); 38415ed8ce5SJoel Stanley 38515ed8ce5SJoel Stanley init.name = name; 38615ed8ce5SJoel Stanley init.ops = &aspeed_clk_gate_ops; 38715ed8ce5SJoel Stanley init.flags = flags; 38815ed8ce5SJoel Stanley init.parent_names = parent_name ? &parent_name : NULL; 38915ed8ce5SJoel Stanley init.num_parents = parent_name ? 1 : 0; 39015ed8ce5SJoel Stanley 39115ed8ce5SJoel Stanley gate->map = map; 39215ed8ce5SJoel Stanley gate->clock_idx = clock_idx; 39315ed8ce5SJoel Stanley gate->reset_idx = reset_idx; 39415ed8ce5SJoel Stanley gate->flags = clk_gate_flags; 39515ed8ce5SJoel Stanley gate->lock = lock; 39615ed8ce5SJoel Stanley gate->hw.init = &init; 39715ed8ce5SJoel Stanley 39815ed8ce5SJoel Stanley hw = &gate->hw; 39915ed8ce5SJoel Stanley ret = clk_hw_register(dev, hw); 40015ed8ce5SJoel Stanley if (ret) { 40115ed8ce5SJoel Stanley kfree(gate); 40215ed8ce5SJoel Stanley hw = ERR_PTR(ret); 40315ed8ce5SJoel Stanley } 40415ed8ce5SJoel Stanley 40515ed8ce5SJoel Stanley return hw; 40615ed8ce5SJoel Stanley } 40715ed8ce5SJoel Stanley 40898f3118dSJoel Stanley static int aspeed_clk_probe(struct platform_device *pdev) 40998f3118dSJoel Stanley { 41098f3118dSJoel Stanley const struct aspeed_clk_soc_data *soc_data; 41198f3118dSJoel Stanley struct device *dev = &pdev->dev; 412f7989839SJoel Stanley struct aspeed_reset *ar; 41398f3118dSJoel Stanley struct regmap *map; 41498f3118dSJoel Stanley struct clk_hw *hw; 41598f3118dSJoel Stanley u32 val, rate; 416f7989839SJoel Stanley int i, ret; 41798f3118dSJoel Stanley 41898f3118dSJoel Stanley map = syscon_node_to_regmap(dev->of_node); 41998f3118dSJoel Stanley if (IS_ERR(map)) { 42098f3118dSJoel Stanley dev_err(dev, "no syscon regmap\n"); 42198f3118dSJoel Stanley return PTR_ERR(map); 42298f3118dSJoel Stanley } 42398f3118dSJoel Stanley 424f7989839SJoel Stanley ar = devm_kzalloc(dev, sizeof(*ar), GFP_KERNEL); 425f7989839SJoel Stanley if (!ar) 426f7989839SJoel Stanley return -ENOMEM; 427f7989839SJoel Stanley 428f7989839SJoel Stanley ar->map = map; 429f7989839SJoel Stanley ar->rcdev.owner = THIS_MODULE; 430f7989839SJoel Stanley ar->rcdev.nr_resets = ARRAY_SIZE(aspeed_resets); 431f7989839SJoel Stanley ar->rcdev.ops = &aspeed_reset_ops; 432f7989839SJoel Stanley ar->rcdev.of_node = dev->of_node; 433f7989839SJoel Stanley 434f7989839SJoel Stanley ret = devm_reset_controller_register(dev, &ar->rcdev); 435f7989839SJoel Stanley if (ret) { 436f7989839SJoel Stanley dev_err(dev, "could not register reset controller\n"); 437f7989839SJoel Stanley return ret; 438f7989839SJoel Stanley } 439f7989839SJoel Stanley 44098f3118dSJoel Stanley /* SoC generations share common layouts but have different divisors */ 44198f3118dSJoel Stanley soc_data = of_device_get_match_data(dev); 44298f3118dSJoel Stanley if (!soc_data) { 44398f3118dSJoel Stanley dev_err(dev, "no match data for platform\n"); 44498f3118dSJoel Stanley return -EINVAL; 44598f3118dSJoel Stanley } 44698f3118dSJoel Stanley 44798f3118dSJoel Stanley /* UART clock div13 setting */ 44898f3118dSJoel Stanley regmap_read(map, ASPEED_MISC_CTRL, &val); 44998f3118dSJoel Stanley if (val & UART_DIV13_EN) 45098f3118dSJoel Stanley rate = 24000000 / 13; 45198f3118dSJoel Stanley else 45298f3118dSJoel Stanley rate = 24000000; 45398f3118dSJoel Stanley /* TODO: Find the parent data for the uart clock */ 45498f3118dSJoel Stanley hw = clk_hw_register_fixed_rate(dev, "uart", NULL, 0, rate); 45598f3118dSJoel Stanley if (IS_ERR(hw)) 45698f3118dSJoel Stanley return PTR_ERR(hw); 45798f3118dSJoel Stanley aspeed_clk_data->hws[ASPEED_CLK_UART] = hw; 45898f3118dSJoel Stanley 45998f3118dSJoel Stanley /* 46098f3118dSJoel Stanley * Memory controller (M-PLL) PLL. This clock is configured by the 46198f3118dSJoel Stanley * bootloader, and is exposed to Linux as a read-only clock rate. 46298f3118dSJoel Stanley */ 46398f3118dSJoel Stanley regmap_read(map, ASPEED_MPLL_PARAM, &val); 46498f3118dSJoel Stanley hw = soc_data->calc_pll("mpll", val); 46598f3118dSJoel Stanley if (IS_ERR(hw)) 46698f3118dSJoel Stanley return PTR_ERR(hw); 46798f3118dSJoel Stanley aspeed_clk_data->hws[ASPEED_CLK_MPLL] = hw; 46898f3118dSJoel Stanley 46998f3118dSJoel Stanley /* SD/SDIO clock divider (TODO: There's a gate too) */ 47098f3118dSJoel Stanley hw = clk_hw_register_divider_table(dev, "sdio", "hpll", 0, 47198f3118dSJoel Stanley scu_base + ASPEED_CLK_SELECTION, 12, 3, 0, 47298f3118dSJoel Stanley soc_data->div_table, 47398f3118dSJoel Stanley &aspeed_clk_lock); 47498f3118dSJoel Stanley if (IS_ERR(hw)) 47598f3118dSJoel Stanley return PTR_ERR(hw); 47698f3118dSJoel Stanley aspeed_clk_data->hws[ASPEED_CLK_SDIO] = hw; 47798f3118dSJoel Stanley 47898f3118dSJoel Stanley /* MAC AHB bus clock divider */ 47998f3118dSJoel Stanley hw = clk_hw_register_divider_table(dev, "mac", "hpll", 0, 48098f3118dSJoel Stanley scu_base + ASPEED_CLK_SELECTION, 16, 3, 0, 48198f3118dSJoel Stanley soc_data->mac_div_table, 48298f3118dSJoel Stanley &aspeed_clk_lock); 48398f3118dSJoel Stanley if (IS_ERR(hw)) 48498f3118dSJoel Stanley return PTR_ERR(hw); 48598f3118dSJoel Stanley aspeed_clk_data->hws[ASPEED_CLK_MAC] = hw; 48698f3118dSJoel Stanley 48798f3118dSJoel Stanley /* LPC Host (LHCLK) clock divider */ 48898f3118dSJoel Stanley hw = clk_hw_register_divider_table(dev, "lhclk", "hpll", 0, 48998f3118dSJoel Stanley scu_base + ASPEED_CLK_SELECTION, 20, 3, 0, 49098f3118dSJoel Stanley soc_data->div_table, 49198f3118dSJoel Stanley &aspeed_clk_lock); 49298f3118dSJoel Stanley if (IS_ERR(hw)) 49398f3118dSJoel Stanley return PTR_ERR(hw); 49498f3118dSJoel Stanley aspeed_clk_data->hws[ASPEED_CLK_LHCLK] = hw; 49598f3118dSJoel Stanley 49698f3118dSJoel Stanley /* P-Bus (BCLK) clock divider */ 49798f3118dSJoel Stanley hw = clk_hw_register_divider_table(dev, "bclk", "hpll", 0, 49898f3118dSJoel Stanley scu_base + ASPEED_CLK_SELECTION_2, 0, 2, 0, 49998f3118dSJoel Stanley soc_data->div_table, 50098f3118dSJoel Stanley &aspeed_clk_lock); 50198f3118dSJoel Stanley if (IS_ERR(hw)) 50298f3118dSJoel Stanley return PTR_ERR(hw); 50398f3118dSJoel Stanley aspeed_clk_data->hws[ASPEED_CLK_BCLK] = hw; 50498f3118dSJoel Stanley 50515ed8ce5SJoel Stanley /* 50615ed8ce5SJoel Stanley * TODO: There are a number of clocks that not included in this driver 50715ed8ce5SJoel Stanley * as more information is required: 50815ed8ce5SJoel Stanley * D2-PLL 50915ed8ce5SJoel Stanley * D-PLL 51015ed8ce5SJoel Stanley * YCLK 51115ed8ce5SJoel Stanley * RGMII 51215ed8ce5SJoel Stanley * RMII 51315ed8ce5SJoel Stanley * UART[1..5] clock source mux 51415ed8ce5SJoel Stanley * Video Engine (ECLK) mux and clock divider 51515ed8ce5SJoel Stanley */ 51615ed8ce5SJoel Stanley 51715ed8ce5SJoel Stanley for (i = 0; i < ARRAY_SIZE(aspeed_gates); i++) { 51815ed8ce5SJoel Stanley const struct aspeed_gate_data *gd = &aspeed_gates[i]; 5196671507fSBenjamin Herrenschmidt u32 gate_flags; 52015ed8ce5SJoel Stanley 5216671507fSBenjamin Herrenschmidt /* Special case: the USB port 1 clock (bit 14) is always 5226671507fSBenjamin Herrenschmidt * working the opposite way from the other ones. 5236671507fSBenjamin Herrenschmidt */ 5246671507fSBenjamin Herrenschmidt gate_flags = (gd->clock_idx == 14) ? 0 : CLK_GATE_SET_TO_DISABLE; 52515ed8ce5SJoel Stanley hw = aspeed_clk_hw_register_gate(dev, 52615ed8ce5SJoel Stanley gd->name, 52715ed8ce5SJoel Stanley gd->parent_name, 52815ed8ce5SJoel Stanley gd->flags, 52915ed8ce5SJoel Stanley map, 53015ed8ce5SJoel Stanley gd->clock_idx, 53115ed8ce5SJoel Stanley gd->reset_idx, 5326671507fSBenjamin Herrenschmidt gate_flags, 53315ed8ce5SJoel Stanley &aspeed_clk_lock); 53415ed8ce5SJoel Stanley if (IS_ERR(hw)) 53515ed8ce5SJoel Stanley return PTR_ERR(hw); 53615ed8ce5SJoel Stanley aspeed_clk_data->hws[i] = hw; 53715ed8ce5SJoel Stanley } 53815ed8ce5SJoel Stanley 53998f3118dSJoel Stanley return 0; 54098f3118dSJoel Stanley }; 54198f3118dSJoel Stanley 54298f3118dSJoel Stanley static const struct of_device_id aspeed_clk_dt_ids[] = { 54398f3118dSJoel Stanley { .compatible = "aspeed,ast2400-scu", .data = &ast2400_data }, 54498f3118dSJoel Stanley { .compatible = "aspeed,ast2500-scu", .data = &ast2500_data }, 54598f3118dSJoel Stanley { } 54698f3118dSJoel Stanley }; 54798f3118dSJoel Stanley 54898f3118dSJoel Stanley static struct platform_driver aspeed_clk_driver = { 54998f3118dSJoel Stanley .probe = aspeed_clk_probe, 55098f3118dSJoel Stanley .driver = { 55198f3118dSJoel Stanley .name = "aspeed-clk", 55298f3118dSJoel Stanley .of_match_table = aspeed_clk_dt_ids, 55398f3118dSJoel Stanley .suppress_bind_attrs = true, 55498f3118dSJoel Stanley }, 55598f3118dSJoel Stanley }; 55698f3118dSJoel Stanley builtin_platform_driver(aspeed_clk_driver); 55798f3118dSJoel Stanley 55899d01e0eSJoel Stanley static void __init aspeed_ast2400_cc(struct regmap *map) 55999d01e0eSJoel Stanley { 56099d01e0eSJoel Stanley struct clk_hw *hw; 56199d01e0eSJoel Stanley u32 val, freq, div; 56299d01e0eSJoel Stanley 56399d01e0eSJoel Stanley /* 56499d01e0eSJoel Stanley * CLKIN is the crystal oscillator, 24, 48 or 25MHz selected by 56599d01e0eSJoel Stanley * strapping 56699d01e0eSJoel Stanley */ 56799d01e0eSJoel Stanley regmap_read(map, ASPEED_STRAP, &val); 56899d01e0eSJoel Stanley if (val & CLKIN_25MHZ_EN) 56999d01e0eSJoel Stanley freq = 25000000; 57099d01e0eSJoel Stanley else if (val & AST2400_CLK_SOURCE_SEL) 57199d01e0eSJoel Stanley freq = 48000000; 57299d01e0eSJoel Stanley else 57399d01e0eSJoel Stanley freq = 24000000; 57499d01e0eSJoel Stanley hw = clk_hw_register_fixed_rate(NULL, "clkin", NULL, 0, freq); 57599d01e0eSJoel Stanley pr_debug("clkin @%u MHz\n", freq / 1000000); 57699d01e0eSJoel Stanley 57799d01e0eSJoel Stanley /* 57899d01e0eSJoel Stanley * High-speed PLL clock derived from the crystal. This the CPU clock, 57999d01e0eSJoel Stanley * and we assume that it is enabled 58099d01e0eSJoel Stanley */ 58199d01e0eSJoel Stanley regmap_read(map, ASPEED_HPLL_PARAM, &val); 58299d01e0eSJoel Stanley WARN(val & AST2400_HPLL_STRAPPED, "hpll is strapped not configured"); 58399d01e0eSJoel Stanley aspeed_clk_data->hws[ASPEED_CLK_HPLL] = aspeed_ast2400_calc_pll("hpll", val); 58499d01e0eSJoel Stanley 58599d01e0eSJoel Stanley /* 58699d01e0eSJoel Stanley * Strap bits 11:10 define the CPU/AHB clock frequency ratio (aka HCLK) 58799d01e0eSJoel Stanley * 00: Select CPU:AHB = 1:1 58899d01e0eSJoel Stanley * 01: Select CPU:AHB = 2:1 58999d01e0eSJoel Stanley * 10: Select CPU:AHB = 4:1 59099d01e0eSJoel Stanley * 11: Select CPU:AHB = 3:1 59199d01e0eSJoel Stanley */ 59299d01e0eSJoel Stanley regmap_read(map, ASPEED_STRAP, &val); 59399d01e0eSJoel Stanley val = (val >> 10) & 0x3; 59499d01e0eSJoel Stanley div = val + 1; 59599d01e0eSJoel Stanley if (div == 3) 59699d01e0eSJoel Stanley div = 4; 59799d01e0eSJoel Stanley else if (div == 4) 59899d01e0eSJoel Stanley div = 3; 59999d01e0eSJoel Stanley hw = clk_hw_register_fixed_factor(NULL, "ahb", "hpll", 0, 1, div); 60099d01e0eSJoel Stanley aspeed_clk_data->hws[ASPEED_CLK_AHB] = hw; 60199d01e0eSJoel Stanley 60299d01e0eSJoel Stanley /* APB clock clock selection register SCU08 (aka PCLK) */ 60399d01e0eSJoel Stanley hw = clk_hw_register_divider_table(NULL, "apb", "hpll", 0, 60499d01e0eSJoel Stanley scu_base + ASPEED_CLK_SELECTION, 23, 3, 0, 60599d01e0eSJoel Stanley ast2400_div_table, 60699d01e0eSJoel Stanley &aspeed_clk_lock); 60799d01e0eSJoel Stanley aspeed_clk_data->hws[ASPEED_CLK_APB] = hw; 60899d01e0eSJoel Stanley } 60999d01e0eSJoel Stanley 61099d01e0eSJoel Stanley static void __init aspeed_ast2500_cc(struct regmap *map) 61199d01e0eSJoel Stanley { 61299d01e0eSJoel Stanley struct clk_hw *hw; 61399d01e0eSJoel Stanley u32 val, freq, div; 61499d01e0eSJoel Stanley 61599d01e0eSJoel Stanley /* CLKIN is the crystal oscillator, 24 or 25MHz selected by strapping */ 61699d01e0eSJoel Stanley regmap_read(map, ASPEED_STRAP, &val); 61799d01e0eSJoel Stanley if (val & CLKIN_25MHZ_EN) 61899d01e0eSJoel Stanley freq = 25000000; 61999d01e0eSJoel Stanley else 62099d01e0eSJoel Stanley freq = 24000000; 62199d01e0eSJoel Stanley hw = clk_hw_register_fixed_rate(NULL, "clkin", NULL, 0, freq); 62299d01e0eSJoel Stanley pr_debug("clkin @%u MHz\n", freq / 1000000); 62399d01e0eSJoel Stanley 62499d01e0eSJoel Stanley /* 62599d01e0eSJoel Stanley * High-speed PLL clock derived from the crystal. This the CPU clock, 62699d01e0eSJoel Stanley * and we assume that it is enabled 62799d01e0eSJoel Stanley */ 62899d01e0eSJoel Stanley regmap_read(map, ASPEED_HPLL_PARAM, &val); 62999d01e0eSJoel Stanley aspeed_clk_data->hws[ASPEED_CLK_HPLL] = aspeed_ast2500_calc_pll("hpll", val); 63099d01e0eSJoel Stanley 63199d01e0eSJoel Stanley /* Strap bits 11:9 define the AXI/AHB clock frequency ratio (aka HCLK)*/ 63299d01e0eSJoel Stanley regmap_read(map, ASPEED_STRAP, &val); 63399d01e0eSJoel Stanley val = (val >> 9) & 0x7; 63499d01e0eSJoel Stanley WARN(val == 0, "strapping is zero: cannot determine ahb clock"); 63599d01e0eSJoel Stanley div = 2 * (val + 1); 63699d01e0eSJoel Stanley hw = clk_hw_register_fixed_factor(NULL, "ahb", "hpll", 0, 1, div); 63799d01e0eSJoel Stanley aspeed_clk_data->hws[ASPEED_CLK_AHB] = hw; 63899d01e0eSJoel Stanley 63999d01e0eSJoel Stanley /* APB clock clock selection register SCU08 (aka PCLK) */ 64099d01e0eSJoel Stanley regmap_read(map, ASPEED_CLK_SELECTION, &val); 64199d01e0eSJoel Stanley val = (val >> 23) & 0x7; 64299d01e0eSJoel Stanley div = 4 * (val + 1); 64399d01e0eSJoel Stanley hw = clk_hw_register_fixed_factor(NULL, "apb", "hpll", 0, 1, div); 64499d01e0eSJoel Stanley aspeed_clk_data->hws[ASPEED_CLK_APB] = hw; 64599d01e0eSJoel Stanley }; 64699d01e0eSJoel Stanley 6475eda5d79SJoel Stanley static void __init aspeed_cc_init(struct device_node *np) 6485eda5d79SJoel Stanley { 6495eda5d79SJoel Stanley struct regmap *map; 6505eda5d79SJoel Stanley u32 val; 6515eda5d79SJoel Stanley int ret; 6525eda5d79SJoel Stanley int i; 6535eda5d79SJoel Stanley 6545eda5d79SJoel Stanley scu_base = of_iomap(np, 0); 655accf475aSWei Yongjun if (!scu_base) 6565eda5d79SJoel Stanley return; 6575eda5d79SJoel Stanley 6585eda5d79SJoel Stanley aspeed_clk_data = kzalloc(sizeof(*aspeed_clk_data) + 6595eda5d79SJoel Stanley sizeof(*aspeed_clk_data->hws) * ASPEED_NUM_CLKS, 6605eda5d79SJoel Stanley GFP_KERNEL); 6615eda5d79SJoel Stanley if (!aspeed_clk_data) 6625eda5d79SJoel Stanley return; 6635eda5d79SJoel Stanley 6645eda5d79SJoel Stanley /* 6655eda5d79SJoel Stanley * This way all clocks fetched before the platform device probes, 6665eda5d79SJoel Stanley * except those we assign here for early use, will be deferred. 6675eda5d79SJoel Stanley */ 6685eda5d79SJoel Stanley for (i = 0; i < ASPEED_NUM_CLKS; i++) 6695eda5d79SJoel Stanley aspeed_clk_data->hws[i] = ERR_PTR(-EPROBE_DEFER); 6705eda5d79SJoel Stanley 6715eda5d79SJoel Stanley map = syscon_node_to_regmap(np); 6725eda5d79SJoel Stanley if (IS_ERR(map)) { 6735eda5d79SJoel Stanley pr_err("no syscon regmap\n"); 6745eda5d79SJoel Stanley return; 6755eda5d79SJoel Stanley } 6765eda5d79SJoel Stanley /* 6775eda5d79SJoel Stanley * We check that the regmap works on this very first access, 6785eda5d79SJoel Stanley * but as this is an MMIO-backed regmap, subsequent regmap 6795eda5d79SJoel Stanley * access is not going to fail and we skip error checks from 6805eda5d79SJoel Stanley * this point. 6815eda5d79SJoel Stanley */ 6825eda5d79SJoel Stanley ret = regmap_read(map, ASPEED_STRAP, &val); 6835eda5d79SJoel Stanley if (ret) { 6845eda5d79SJoel Stanley pr_err("failed to read strapping register\n"); 6855eda5d79SJoel Stanley return; 6865eda5d79SJoel Stanley } 6875eda5d79SJoel Stanley 68899d01e0eSJoel Stanley if (of_device_is_compatible(np, "aspeed,ast2400-scu")) 68999d01e0eSJoel Stanley aspeed_ast2400_cc(map); 69099d01e0eSJoel Stanley else if (of_device_is_compatible(np, "aspeed,ast2500-scu")) 69199d01e0eSJoel Stanley aspeed_ast2500_cc(map); 69299d01e0eSJoel Stanley else 69399d01e0eSJoel Stanley pr_err("unknown platform, failed to add clocks\n"); 69499d01e0eSJoel Stanley 6955eda5d79SJoel Stanley aspeed_clk_data->num = ASPEED_NUM_CLKS; 6965eda5d79SJoel Stanley ret = of_clk_add_hw_provider(np, of_clk_hw_onecell_get, aspeed_clk_data); 6975eda5d79SJoel Stanley if (ret) 6985eda5d79SJoel Stanley pr_err("failed to add DT provider: %d\n", ret); 6995eda5d79SJoel Stanley }; 7005eda5d79SJoel Stanley CLK_OF_DECLARE_DRIVER(aspeed_cc_g5, "aspeed,ast2500-scu", aspeed_cc_init); 7015eda5d79SJoel Stanley CLK_OF_DECLARE_DRIVER(aspeed_cc_g4, "aspeed,ast2400-scu", aspeed_cc_init); 702