xref: /openbmc/linux/drivers/clk/clk-aspeed.c (revision 98f3118debb3876399a8da59d72b4908431f1027)
15eda5d79SJoel Stanley // SPDX-License-Identifier: GPL-2.0+
25eda5d79SJoel Stanley 
35eda5d79SJoel Stanley #define pr_fmt(fmt) "clk-aspeed: " fmt
45eda5d79SJoel Stanley 
55eda5d79SJoel Stanley #include <linux/clk-provider.h>
65eda5d79SJoel Stanley #include <linux/mfd/syscon.h>
75eda5d79SJoel Stanley #include <linux/of_address.h>
8*98f3118dSJoel Stanley #include <linux/of_device.h>
9*98f3118dSJoel Stanley #include <linux/platform_device.h>
105eda5d79SJoel Stanley #include <linux/regmap.h>
115eda5d79SJoel Stanley #include <linux/slab.h>
125eda5d79SJoel Stanley #include <linux/spinlock.h>
135eda5d79SJoel Stanley 
145eda5d79SJoel Stanley #include <dt-bindings/clock/aspeed-clock.h>
155eda5d79SJoel Stanley 
165eda5d79SJoel Stanley #define ASPEED_NUM_CLKS		35
175eda5d79SJoel Stanley 
1899d01e0eSJoel Stanley #define ASPEED_RESET_CTRL	0x04
1999d01e0eSJoel Stanley #define ASPEED_CLK_SELECTION	0x08
2099d01e0eSJoel Stanley #define ASPEED_CLK_STOP_CTRL	0x0c
2199d01e0eSJoel Stanley #define ASPEED_MPLL_PARAM	0x20
2299d01e0eSJoel Stanley #define ASPEED_HPLL_PARAM	0x24
2399d01e0eSJoel Stanley #define  AST2500_HPLL_BYPASS_EN	BIT(20)
2499d01e0eSJoel Stanley #define  AST2400_HPLL_STRAPPED	BIT(18)
2599d01e0eSJoel Stanley #define  AST2400_HPLL_BYPASS_EN	BIT(17)
2699d01e0eSJoel Stanley #define ASPEED_MISC_CTRL	0x2c
2799d01e0eSJoel Stanley #define  UART_DIV13_EN		BIT(12)
285eda5d79SJoel Stanley #define ASPEED_STRAP		0x70
2999d01e0eSJoel Stanley #define  CLKIN_25MHZ_EN		BIT(23)
3099d01e0eSJoel Stanley #define  AST2400_CLK_SOURCE_SEL	BIT(18)
3199d01e0eSJoel Stanley #define ASPEED_CLK_SELECTION_2	0xd8
3299d01e0eSJoel Stanley 
3399d01e0eSJoel Stanley /* Globally visible clocks */
3499d01e0eSJoel Stanley static DEFINE_SPINLOCK(aspeed_clk_lock);
355eda5d79SJoel Stanley 
365eda5d79SJoel Stanley /* Keeps track of all clocks */
375eda5d79SJoel Stanley static struct clk_hw_onecell_data *aspeed_clk_data;
385eda5d79SJoel Stanley 
395eda5d79SJoel Stanley static void __iomem *scu_base;
405eda5d79SJoel Stanley 
415eda5d79SJoel Stanley /**
425eda5d79SJoel Stanley  * struct aspeed_gate_data - Aspeed gated clocks
435eda5d79SJoel Stanley  * @clock_idx: bit used to gate this clock in the clock register
445eda5d79SJoel Stanley  * @reset_idx: bit used to reset this IP in the reset register. -1 if no
455eda5d79SJoel Stanley  *             reset is required when enabling the clock
465eda5d79SJoel Stanley  * @name: the clock name
475eda5d79SJoel Stanley  * @parent_name: the name of the parent clock
485eda5d79SJoel Stanley  * @flags: standard clock framework flags
495eda5d79SJoel Stanley  */
505eda5d79SJoel Stanley struct aspeed_gate_data {
515eda5d79SJoel Stanley 	u8		clock_idx;
525eda5d79SJoel Stanley 	s8		reset_idx;
535eda5d79SJoel Stanley 	const char	*name;
545eda5d79SJoel Stanley 	const char	*parent_name;
555eda5d79SJoel Stanley 	unsigned long	flags;
565eda5d79SJoel Stanley };
575eda5d79SJoel Stanley 
585eda5d79SJoel Stanley /**
595eda5d79SJoel Stanley  * struct aspeed_clk_gate - Aspeed specific clk_gate structure
605eda5d79SJoel Stanley  * @hw:		handle between common and hardware-specific interfaces
615eda5d79SJoel Stanley  * @reg:	register controlling gate
625eda5d79SJoel Stanley  * @clock_idx:	bit used to gate this clock in the clock register
635eda5d79SJoel Stanley  * @reset_idx:	bit used to reset this IP in the reset register. -1 if no
645eda5d79SJoel Stanley  *		reset is required when enabling the clock
655eda5d79SJoel Stanley  * @flags:	hardware-specific flags
665eda5d79SJoel Stanley  * @lock:	register lock
675eda5d79SJoel Stanley  *
685eda5d79SJoel Stanley  * Some of the clocks in the Aspeed SoC must be put in reset before enabling.
695eda5d79SJoel Stanley  * This modified version of clk_gate allows an optional reset bit to be
705eda5d79SJoel Stanley  * specified.
715eda5d79SJoel Stanley  */
725eda5d79SJoel Stanley struct aspeed_clk_gate {
735eda5d79SJoel Stanley 	struct clk_hw	hw;
745eda5d79SJoel Stanley 	struct regmap	*map;
755eda5d79SJoel Stanley 	u8		clock_idx;
765eda5d79SJoel Stanley 	s8		reset_idx;
775eda5d79SJoel Stanley 	u8		flags;
785eda5d79SJoel Stanley 	spinlock_t	*lock;
795eda5d79SJoel Stanley };
805eda5d79SJoel Stanley 
815eda5d79SJoel Stanley #define to_aspeed_clk_gate(_hw) container_of(_hw, struct aspeed_clk_gate, hw)
825eda5d79SJoel Stanley 
835eda5d79SJoel Stanley /* TODO: ask Aspeed about the actual parent data */
845eda5d79SJoel Stanley static const struct aspeed_gate_data aspeed_gates[] = {
855eda5d79SJoel Stanley 	/*				 clk rst   name			parent	flags */
865eda5d79SJoel Stanley 	[ASPEED_CLK_GATE_ECLK] =	{  0, -1, "eclk-gate",		"eclk",	0 }, /* Video Engine */
875eda5d79SJoel Stanley 	[ASPEED_CLK_GATE_GCLK] =	{  1,  7, "gclk-gate",		NULL,	0 }, /* 2D engine */
885eda5d79SJoel Stanley 	[ASPEED_CLK_GATE_MCLK] =	{  2, -1, "mclk-gate",		"mpll",	CLK_IS_CRITICAL }, /* SDRAM */
895eda5d79SJoel Stanley 	[ASPEED_CLK_GATE_VCLK] =	{  3,  6, "vclk-gate",		NULL,	0 }, /* Video Capture */
905eda5d79SJoel Stanley 	[ASPEED_CLK_GATE_BCLK] =	{  4, 10, "bclk-gate",		"bclk",	0 }, /* PCIe/PCI */
915eda5d79SJoel Stanley 	[ASPEED_CLK_GATE_DCLK] =	{  5, -1, "dclk-gate",		NULL,	0 }, /* DAC */
925eda5d79SJoel Stanley 	[ASPEED_CLK_GATE_REFCLK] =	{  6, -1, "refclk-gate",	"clkin", CLK_IS_CRITICAL },
935eda5d79SJoel Stanley 	[ASPEED_CLK_GATE_USBPORT2CLK] =	{  7,  3, "usb-port2-gate",	NULL,	0 }, /* USB2.0 Host port 2 */
945eda5d79SJoel Stanley 	[ASPEED_CLK_GATE_LCLK] =	{  8,  5, "lclk-gate",		NULL,	0 }, /* LPC */
955eda5d79SJoel Stanley 	[ASPEED_CLK_GATE_USBUHCICLK] =	{  9, 15, "usb-uhci-gate",	NULL,	0 }, /* USB1.1 (requires port 2 enabled) */
965eda5d79SJoel Stanley 	[ASPEED_CLK_GATE_D1CLK] =	{ 10, 13, "d1clk-gate",		NULL,	0 }, /* GFX CRT */
975eda5d79SJoel Stanley 	[ASPEED_CLK_GATE_YCLK] =	{ 13,  4, "yclk-gate",		NULL,	0 }, /* HAC */
985eda5d79SJoel Stanley 	[ASPEED_CLK_GATE_USBPORT1CLK] = { 14, 14, "usb-port1-gate",	NULL,	0 }, /* USB2 hub/USB2 host port 1/USB1.1 dev */
995eda5d79SJoel Stanley 	[ASPEED_CLK_GATE_UART1CLK] =	{ 15, -1, "uart1clk-gate",	"uart",	0 }, /* UART1 */
1005eda5d79SJoel Stanley 	[ASPEED_CLK_GATE_UART2CLK] =	{ 16, -1, "uart2clk-gate",	"uart",	0 }, /* UART2 */
1015eda5d79SJoel Stanley 	[ASPEED_CLK_GATE_UART5CLK] =	{ 17, -1, "uart5clk-gate",	"uart",	0 }, /* UART5 */
1025eda5d79SJoel Stanley 	[ASPEED_CLK_GATE_ESPICLK] =	{ 19, -1, "espiclk-gate",	NULL,	0 }, /* eSPI */
1035eda5d79SJoel Stanley 	[ASPEED_CLK_GATE_MAC1CLK] =	{ 20, 11, "mac1clk-gate",	"mac",	0 }, /* MAC1 */
1045eda5d79SJoel Stanley 	[ASPEED_CLK_GATE_MAC2CLK] =	{ 21, 12, "mac2clk-gate",	"mac",	0 }, /* MAC2 */
1055eda5d79SJoel Stanley 	[ASPEED_CLK_GATE_RSACLK] =	{ 24, -1, "rsaclk-gate",	NULL,	0 }, /* RSA */
1065eda5d79SJoel Stanley 	[ASPEED_CLK_GATE_UART3CLK] =	{ 25, -1, "uart3clk-gate",	"uart",	0 }, /* UART3 */
1075eda5d79SJoel Stanley 	[ASPEED_CLK_GATE_UART4CLK] =	{ 26, -1, "uart4clk-gate",	"uart",	0 }, /* UART4 */
1085eda5d79SJoel Stanley 	[ASPEED_CLK_GATE_SDCLKCLK] =	{ 27, 16, "sdclk-gate",		NULL,	0 }, /* SDIO/SD */
1095eda5d79SJoel Stanley 	[ASPEED_CLK_GATE_LHCCLK] =	{ 28, -1, "lhclk-gate",		"lhclk", 0 }, /* LPC master/LPC+ */
1105eda5d79SJoel Stanley };
1115eda5d79SJoel Stanley 
112*98f3118dSJoel Stanley static const struct clk_div_table ast2500_mac_div_table[] = {
113*98f3118dSJoel Stanley 	{ 0x0, 4 }, /* Yep, really. Aspeed confirmed this is correct */
114*98f3118dSJoel Stanley 	{ 0x1, 4 },
115*98f3118dSJoel Stanley 	{ 0x2, 6 },
116*98f3118dSJoel Stanley 	{ 0x3, 8 },
117*98f3118dSJoel Stanley 	{ 0x4, 10 },
118*98f3118dSJoel Stanley 	{ 0x5, 12 },
119*98f3118dSJoel Stanley 	{ 0x6, 14 },
120*98f3118dSJoel Stanley 	{ 0x7, 16 },
121*98f3118dSJoel Stanley 	{ 0 }
122*98f3118dSJoel Stanley };
123*98f3118dSJoel Stanley 
12499d01e0eSJoel Stanley static const struct clk_div_table ast2400_div_table[] = {
12599d01e0eSJoel Stanley 	{ 0x0, 2 },
12699d01e0eSJoel Stanley 	{ 0x1, 4 },
12799d01e0eSJoel Stanley 	{ 0x2, 6 },
12899d01e0eSJoel Stanley 	{ 0x3, 8 },
12999d01e0eSJoel Stanley 	{ 0x4, 10 },
13099d01e0eSJoel Stanley 	{ 0x5, 12 },
13199d01e0eSJoel Stanley 	{ 0x6, 14 },
13299d01e0eSJoel Stanley 	{ 0x7, 16 },
13399d01e0eSJoel Stanley 	{ 0 }
13499d01e0eSJoel Stanley };
13599d01e0eSJoel Stanley 
13699d01e0eSJoel Stanley static const struct clk_div_table ast2500_div_table[] = {
13799d01e0eSJoel Stanley 	{ 0x0, 4 },
13899d01e0eSJoel Stanley 	{ 0x1, 8 },
13999d01e0eSJoel Stanley 	{ 0x2, 12 },
14099d01e0eSJoel Stanley 	{ 0x3, 16 },
14199d01e0eSJoel Stanley 	{ 0x4, 20 },
14299d01e0eSJoel Stanley 	{ 0x5, 24 },
14399d01e0eSJoel Stanley 	{ 0x6, 28 },
14499d01e0eSJoel Stanley 	{ 0x7, 32 },
14599d01e0eSJoel Stanley 	{ 0 }
14699d01e0eSJoel Stanley };
14799d01e0eSJoel Stanley 
14899d01e0eSJoel Stanley static struct clk_hw *aspeed_ast2400_calc_pll(const char *name, u32 val)
14999d01e0eSJoel Stanley {
15099d01e0eSJoel Stanley 	unsigned int mult, div;
15199d01e0eSJoel Stanley 
15299d01e0eSJoel Stanley 	if (val & AST2400_HPLL_BYPASS_EN) {
15399d01e0eSJoel Stanley 		/* Pass through mode */
15499d01e0eSJoel Stanley 		mult = div = 1;
15599d01e0eSJoel Stanley 	} else {
15699d01e0eSJoel Stanley 		/* F = 24Mhz * (2-OD) * [(N + 2) / (D + 1)] */
15799d01e0eSJoel Stanley 		u32 n = (val >> 5) & 0x3f;
15899d01e0eSJoel Stanley 		u32 od = (val >> 4) & 0x1;
15999d01e0eSJoel Stanley 		u32 d = val & 0xf;
16099d01e0eSJoel Stanley 
16199d01e0eSJoel Stanley 		mult = (2 - od) * (n + 2);
16299d01e0eSJoel Stanley 		div = d + 1;
16399d01e0eSJoel Stanley 	}
16499d01e0eSJoel Stanley 	return clk_hw_register_fixed_factor(NULL, name, "clkin", 0,
16599d01e0eSJoel Stanley 			mult, div);
16699d01e0eSJoel Stanley };
16799d01e0eSJoel Stanley 
16899d01e0eSJoel Stanley static struct clk_hw *aspeed_ast2500_calc_pll(const char *name, u32 val)
16999d01e0eSJoel Stanley {
17099d01e0eSJoel Stanley 	unsigned int mult, div;
17199d01e0eSJoel Stanley 
17299d01e0eSJoel Stanley 	if (val & AST2500_HPLL_BYPASS_EN) {
17399d01e0eSJoel Stanley 		/* Pass through mode */
17499d01e0eSJoel Stanley 		mult = div = 1;
17599d01e0eSJoel Stanley 	} else {
17699d01e0eSJoel Stanley 		/* F = clkin * [(M+1) / (N+1)] / (P + 1) */
17799d01e0eSJoel Stanley 		u32 p = (val >> 13) & 0x3f;
17899d01e0eSJoel Stanley 		u32 m = (val >> 5) & 0xff;
17999d01e0eSJoel Stanley 		u32 n = val & 0x1f;
18099d01e0eSJoel Stanley 
18199d01e0eSJoel Stanley 		mult = (m + 1) / (n + 1);
18299d01e0eSJoel Stanley 		div = p + 1;
18399d01e0eSJoel Stanley 	}
18499d01e0eSJoel Stanley 
18599d01e0eSJoel Stanley 	return clk_hw_register_fixed_factor(NULL, name, "clkin", 0,
18699d01e0eSJoel Stanley 			mult, div);
18799d01e0eSJoel Stanley }
18899d01e0eSJoel Stanley 
189*98f3118dSJoel Stanley struct aspeed_clk_soc_data {
190*98f3118dSJoel Stanley 	const struct clk_div_table *div_table;
191*98f3118dSJoel Stanley 	const struct clk_div_table *mac_div_table;
192*98f3118dSJoel Stanley 	struct clk_hw *(*calc_pll)(const char *name, u32 val);
193*98f3118dSJoel Stanley };
194*98f3118dSJoel Stanley 
195*98f3118dSJoel Stanley static const struct aspeed_clk_soc_data ast2500_data = {
196*98f3118dSJoel Stanley 	.div_table = ast2500_div_table,
197*98f3118dSJoel Stanley 	.mac_div_table = ast2500_mac_div_table,
198*98f3118dSJoel Stanley 	.calc_pll = aspeed_ast2500_calc_pll,
199*98f3118dSJoel Stanley };
200*98f3118dSJoel Stanley 
201*98f3118dSJoel Stanley static const struct aspeed_clk_soc_data ast2400_data = {
202*98f3118dSJoel Stanley 	.div_table = ast2400_div_table,
203*98f3118dSJoel Stanley 	.mac_div_table = ast2400_div_table,
204*98f3118dSJoel Stanley 	.calc_pll = aspeed_ast2400_calc_pll,
205*98f3118dSJoel Stanley };
206*98f3118dSJoel Stanley 
207*98f3118dSJoel Stanley static int aspeed_clk_probe(struct platform_device *pdev)
208*98f3118dSJoel Stanley {
209*98f3118dSJoel Stanley 	const struct aspeed_clk_soc_data *soc_data;
210*98f3118dSJoel Stanley 	struct device *dev = &pdev->dev;
211*98f3118dSJoel Stanley 	struct regmap *map;
212*98f3118dSJoel Stanley 	struct clk_hw *hw;
213*98f3118dSJoel Stanley 	u32 val, rate;
214*98f3118dSJoel Stanley 
215*98f3118dSJoel Stanley 	map = syscon_node_to_regmap(dev->of_node);
216*98f3118dSJoel Stanley 	if (IS_ERR(map)) {
217*98f3118dSJoel Stanley 		dev_err(dev, "no syscon regmap\n");
218*98f3118dSJoel Stanley 		return PTR_ERR(map);
219*98f3118dSJoel Stanley 	}
220*98f3118dSJoel Stanley 
221*98f3118dSJoel Stanley 	/* SoC generations share common layouts but have different divisors */
222*98f3118dSJoel Stanley 	soc_data = of_device_get_match_data(dev);
223*98f3118dSJoel Stanley 	if (!soc_data) {
224*98f3118dSJoel Stanley 		dev_err(dev, "no match data for platform\n");
225*98f3118dSJoel Stanley 		return -EINVAL;
226*98f3118dSJoel Stanley 	}
227*98f3118dSJoel Stanley 
228*98f3118dSJoel Stanley 	/* UART clock div13 setting */
229*98f3118dSJoel Stanley 	regmap_read(map, ASPEED_MISC_CTRL, &val);
230*98f3118dSJoel Stanley 	if (val & UART_DIV13_EN)
231*98f3118dSJoel Stanley 		rate = 24000000 / 13;
232*98f3118dSJoel Stanley 	else
233*98f3118dSJoel Stanley 		rate = 24000000;
234*98f3118dSJoel Stanley 	/* TODO: Find the parent data for the uart clock */
235*98f3118dSJoel Stanley 	hw = clk_hw_register_fixed_rate(dev, "uart", NULL, 0, rate);
236*98f3118dSJoel Stanley 	if (IS_ERR(hw))
237*98f3118dSJoel Stanley 		return PTR_ERR(hw);
238*98f3118dSJoel Stanley 	aspeed_clk_data->hws[ASPEED_CLK_UART] = hw;
239*98f3118dSJoel Stanley 
240*98f3118dSJoel Stanley 	/*
241*98f3118dSJoel Stanley 	 * Memory controller (M-PLL) PLL. This clock is configured by the
242*98f3118dSJoel Stanley 	 * bootloader, and is exposed to Linux as a read-only clock rate.
243*98f3118dSJoel Stanley 	 */
244*98f3118dSJoel Stanley 	regmap_read(map, ASPEED_MPLL_PARAM, &val);
245*98f3118dSJoel Stanley 	hw = soc_data->calc_pll("mpll", val);
246*98f3118dSJoel Stanley 	if (IS_ERR(hw))
247*98f3118dSJoel Stanley 		return PTR_ERR(hw);
248*98f3118dSJoel Stanley 	aspeed_clk_data->hws[ASPEED_CLK_MPLL] =	hw;
249*98f3118dSJoel Stanley 
250*98f3118dSJoel Stanley 	/* SD/SDIO clock divider (TODO: There's a gate too) */
251*98f3118dSJoel Stanley 	hw = clk_hw_register_divider_table(dev, "sdio", "hpll", 0,
252*98f3118dSJoel Stanley 			scu_base + ASPEED_CLK_SELECTION, 12, 3, 0,
253*98f3118dSJoel Stanley 			soc_data->div_table,
254*98f3118dSJoel Stanley 			&aspeed_clk_lock);
255*98f3118dSJoel Stanley 	if (IS_ERR(hw))
256*98f3118dSJoel Stanley 		return PTR_ERR(hw);
257*98f3118dSJoel Stanley 	aspeed_clk_data->hws[ASPEED_CLK_SDIO] = hw;
258*98f3118dSJoel Stanley 
259*98f3118dSJoel Stanley 	/* MAC AHB bus clock divider */
260*98f3118dSJoel Stanley 	hw = clk_hw_register_divider_table(dev, "mac", "hpll", 0,
261*98f3118dSJoel Stanley 			scu_base + ASPEED_CLK_SELECTION, 16, 3, 0,
262*98f3118dSJoel Stanley 			soc_data->mac_div_table,
263*98f3118dSJoel Stanley 			&aspeed_clk_lock);
264*98f3118dSJoel Stanley 	if (IS_ERR(hw))
265*98f3118dSJoel Stanley 		return PTR_ERR(hw);
266*98f3118dSJoel Stanley 	aspeed_clk_data->hws[ASPEED_CLK_MAC] = hw;
267*98f3118dSJoel Stanley 
268*98f3118dSJoel Stanley 	/* LPC Host (LHCLK) clock divider */
269*98f3118dSJoel Stanley 	hw = clk_hw_register_divider_table(dev, "lhclk", "hpll", 0,
270*98f3118dSJoel Stanley 			scu_base + ASPEED_CLK_SELECTION, 20, 3, 0,
271*98f3118dSJoel Stanley 			soc_data->div_table,
272*98f3118dSJoel Stanley 			&aspeed_clk_lock);
273*98f3118dSJoel Stanley 	if (IS_ERR(hw))
274*98f3118dSJoel Stanley 		return PTR_ERR(hw);
275*98f3118dSJoel Stanley 	aspeed_clk_data->hws[ASPEED_CLK_LHCLK] = hw;
276*98f3118dSJoel Stanley 
277*98f3118dSJoel Stanley 	/* P-Bus (BCLK) clock divider */
278*98f3118dSJoel Stanley 	hw = clk_hw_register_divider_table(dev, "bclk", "hpll", 0,
279*98f3118dSJoel Stanley 			scu_base + ASPEED_CLK_SELECTION_2, 0, 2, 0,
280*98f3118dSJoel Stanley 			soc_data->div_table,
281*98f3118dSJoel Stanley 			&aspeed_clk_lock);
282*98f3118dSJoel Stanley 	if (IS_ERR(hw))
283*98f3118dSJoel Stanley 		return PTR_ERR(hw);
284*98f3118dSJoel Stanley 	aspeed_clk_data->hws[ASPEED_CLK_BCLK] = hw;
285*98f3118dSJoel Stanley 
286*98f3118dSJoel Stanley 	return 0;
287*98f3118dSJoel Stanley };
288*98f3118dSJoel Stanley 
289*98f3118dSJoel Stanley static const struct of_device_id aspeed_clk_dt_ids[] = {
290*98f3118dSJoel Stanley 	{ .compatible = "aspeed,ast2400-scu", .data = &ast2400_data },
291*98f3118dSJoel Stanley 	{ .compatible = "aspeed,ast2500-scu", .data = &ast2500_data },
292*98f3118dSJoel Stanley 	{ }
293*98f3118dSJoel Stanley };
294*98f3118dSJoel Stanley 
295*98f3118dSJoel Stanley static struct platform_driver aspeed_clk_driver = {
296*98f3118dSJoel Stanley 	.probe  = aspeed_clk_probe,
297*98f3118dSJoel Stanley 	.driver = {
298*98f3118dSJoel Stanley 		.name = "aspeed-clk",
299*98f3118dSJoel Stanley 		.of_match_table = aspeed_clk_dt_ids,
300*98f3118dSJoel Stanley 		.suppress_bind_attrs = true,
301*98f3118dSJoel Stanley 	},
302*98f3118dSJoel Stanley };
303*98f3118dSJoel Stanley builtin_platform_driver(aspeed_clk_driver);
304*98f3118dSJoel Stanley 
30599d01e0eSJoel Stanley static void __init aspeed_ast2400_cc(struct regmap *map)
30699d01e0eSJoel Stanley {
30799d01e0eSJoel Stanley 	struct clk_hw *hw;
30899d01e0eSJoel Stanley 	u32 val, freq, div;
30999d01e0eSJoel Stanley 
31099d01e0eSJoel Stanley 	/*
31199d01e0eSJoel Stanley 	 * CLKIN is the crystal oscillator, 24, 48 or 25MHz selected by
31299d01e0eSJoel Stanley 	 * strapping
31399d01e0eSJoel Stanley 	 */
31499d01e0eSJoel Stanley 	regmap_read(map, ASPEED_STRAP, &val);
31599d01e0eSJoel Stanley 	if (val & CLKIN_25MHZ_EN)
31699d01e0eSJoel Stanley 		freq = 25000000;
31799d01e0eSJoel Stanley 	else if (val & AST2400_CLK_SOURCE_SEL)
31899d01e0eSJoel Stanley 		freq = 48000000;
31999d01e0eSJoel Stanley 	else
32099d01e0eSJoel Stanley 		freq = 24000000;
32199d01e0eSJoel Stanley 	hw = clk_hw_register_fixed_rate(NULL, "clkin", NULL, 0, freq);
32299d01e0eSJoel Stanley 	pr_debug("clkin @%u MHz\n", freq / 1000000);
32399d01e0eSJoel Stanley 
32499d01e0eSJoel Stanley 	/*
32599d01e0eSJoel Stanley 	 * High-speed PLL clock derived from the crystal. This the CPU clock,
32699d01e0eSJoel Stanley 	 * and we assume that it is enabled
32799d01e0eSJoel Stanley 	 */
32899d01e0eSJoel Stanley 	regmap_read(map, ASPEED_HPLL_PARAM, &val);
32999d01e0eSJoel Stanley 	WARN(val & AST2400_HPLL_STRAPPED, "hpll is strapped not configured");
33099d01e0eSJoel Stanley 	aspeed_clk_data->hws[ASPEED_CLK_HPLL] = aspeed_ast2400_calc_pll("hpll", val);
33199d01e0eSJoel Stanley 
33299d01e0eSJoel Stanley 	/*
33399d01e0eSJoel Stanley 	 * Strap bits 11:10 define the CPU/AHB clock frequency ratio (aka HCLK)
33499d01e0eSJoel Stanley 	 *   00: Select CPU:AHB = 1:1
33599d01e0eSJoel Stanley 	 *   01: Select CPU:AHB = 2:1
33699d01e0eSJoel Stanley 	 *   10: Select CPU:AHB = 4:1
33799d01e0eSJoel Stanley 	 *   11: Select CPU:AHB = 3:1
33899d01e0eSJoel Stanley 	 */
33999d01e0eSJoel Stanley 	regmap_read(map, ASPEED_STRAP, &val);
34099d01e0eSJoel Stanley 	val = (val >> 10) & 0x3;
34199d01e0eSJoel Stanley 	div = val + 1;
34299d01e0eSJoel Stanley 	if (div == 3)
34399d01e0eSJoel Stanley 		div = 4;
34499d01e0eSJoel Stanley 	else if (div == 4)
34599d01e0eSJoel Stanley 		div = 3;
34699d01e0eSJoel Stanley 	hw = clk_hw_register_fixed_factor(NULL, "ahb", "hpll", 0, 1, div);
34799d01e0eSJoel Stanley 	aspeed_clk_data->hws[ASPEED_CLK_AHB] = hw;
34899d01e0eSJoel Stanley 
34999d01e0eSJoel Stanley 	/* APB clock clock selection register SCU08 (aka PCLK) */
35099d01e0eSJoel Stanley 	hw = clk_hw_register_divider_table(NULL, "apb", "hpll", 0,
35199d01e0eSJoel Stanley 			scu_base + ASPEED_CLK_SELECTION, 23, 3, 0,
35299d01e0eSJoel Stanley 			ast2400_div_table,
35399d01e0eSJoel Stanley 			&aspeed_clk_lock);
35499d01e0eSJoel Stanley 	aspeed_clk_data->hws[ASPEED_CLK_APB] = hw;
35599d01e0eSJoel Stanley }
35699d01e0eSJoel Stanley 
35799d01e0eSJoel Stanley static void __init aspeed_ast2500_cc(struct regmap *map)
35899d01e0eSJoel Stanley {
35999d01e0eSJoel Stanley 	struct clk_hw *hw;
36099d01e0eSJoel Stanley 	u32 val, freq, div;
36199d01e0eSJoel Stanley 
36299d01e0eSJoel Stanley 	/* CLKIN is the crystal oscillator, 24 or 25MHz selected by strapping */
36399d01e0eSJoel Stanley 	regmap_read(map, ASPEED_STRAP, &val);
36499d01e0eSJoel Stanley 	if (val & CLKIN_25MHZ_EN)
36599d01e0eSJoel Stanley 		freq = 25000000;
36699d01e0eSJoel Stanley 	else
36799d01e0eSJoel Stanley 		freq = 24000000;
36899d01e0eSJoel Stanley 	hw = clk_hw_register_fixed_rate(NULL, "clkin", NULL, 0, freq);
36999d01e0eSJoel Stanley 	pr_debug("clkin @%u MHz\n", freq / 1000000);
37099d01e0eSJoel Stanley 
37199d01e0eSJoel Stanley 	/*
37299d01e0eSJoel Stanley 	 * High-speed PLL clock derived from the crystal. This the CPU clock,
37399d01e0eSJoel Stanley 	 * and we assume that it is enabled
37499d01e0eSJoel Stanley 	 */
37599d01e0eSJoel Stanley 	regmap_read(map, ASPEED_HPLL_PARAM, &val);
37699d01e0eSJoel Stanley 	aspeed_clk_data->hws[ASPEED_CLK_HPLL] = aspeed_ast2500_calc_pll("hpll", val);
37799d01e0eSJoel Stanley 
37899d01e0eSJoel Stanley 	/* Strap bits 11:9 define the AXI/AHB clock frequency ratio (aka HCLK)*/
37999d01e0eSJoel Stanley 	regmap_read(map, ASPEED_STRAP, &val);
38099d01e0eSJoel Stanley 	val = (val >> 9) & 0x7;
38199d01e0eSJoel Stanley 	WARN(val == 0, "strapping is zero: cannot determine ahb clock");
38299d01e0eSJoel Stanley 	div = 2 * (val + 1);
38399d01e0eSJoel Stanley 	hw = clk_hw_register_fixed_factor(NULL, "ahb", "hpll", 0, 1, div);
38499d01e0eSJoel Stanley 	aspeed_clk_data->hws[ASPEED_CLK_AHB] = hw;
38599d01e0eSJoel Stanley 
38699d01e0eSJoel Stanley 	/* APB clock clock selection register SCU08 (aka PCLK) */
38799d01e0eSJoel Stanley 	regmap_read(map, ASPEED_CLK_SELECTION, &val);
38899d01e0eSJoel Stanley 	val = (val >> 23) & 0x7;
38999d01e0eSJoel Stanley 	div = 4 * (val + 1);
39099d01e0eSJoel Stanley 	hw = clk_hw_register_fixed_factor(NULL, "apb", "hpll", 0, 1, div);
39199d01e0eSJoel Stanley 	aspeed_clk_data->hws[ASPEED_CLK_APB] = hw;
39299d01e0eSJoel Stanley };
39399d01e0eSJoel Stanley 
3945eda5d79SJoel Stanley static void __init aspeed_cc_init(struct device_node *np)
3955eda5d79SJoel Stanley {
3965eda5d79SJoel Stanley 	struct regmap *map;
3975eda5d79SJoel Stanley 	u32 val;
3985eda5d79SJoel Stanley 	int ret;
3995eda5d79SJoel Stanley 	int i;
4005eda5d79SJoel Stanley 
4015eda5d79SJoel Stanley 	scu_base = of_iomap(np, 0);
4025eda5d79SJoel Stanley 	if (IS_ERR(scu_base))
4035eda5d79SJoel Stanley 		return;
4045eda5d79SJoel Stanley 
4055eda5d79SJoel Stanley 	aspeed_clk_data = kzalloc(sizeof(*aspeed_clk_data) +
4065eda5d79SJoel Stanley 			sizeof(*aspeed_clk_data->hws) * ASPEED_NUM_CLKS,
4075eda5d79SJoel Stanley 			GFP_KERNEL);
4085eda5d79SJoel Stanley 	if (!aspeed_clk_data)
4095eda5d79SJoel Stanley 		return;
4105eda5d79SJoel Stanley 
4115eda5d79SJoel Stanley 	/*
4125eda5d79SJoel Stanley 	 * This way all clocks fetched before the platform device probes,
4135eda5d79SJoel Stanley 	 * except those we assign here for early use, will be deferred.
4145eda5d79SJoel Stanley 	 */
4155eda5d79SJoel Stanley 	for (i = 0; i < ASPEED_NUM_CLKS; i++)
4165eda5d79SJoel Stanley 		aspeed_clk_data->hws[i] = ERR_PTR(-EPROBE_DEFER);
4175eda5d79SJoel Stanley 
4185eda5d79SJoel Stanley 	map = syscon_node_to_regmap(np);
4195eda5d79SJoel Stanley 	if (IS_ERR(map)) {
4205eda5d79SJoel Stanley 		pr_err("no syscon regmap\n");
4215eda5d79SJoel Stanley 		return;
4225eda5d79SJoel Stanley 	}
4235eda5d79SJoel Stanley 	/*
4245eda5d79SJoel Stanley 	 * We check that the regmap works on this very first access,
4255eda5d79SJoel Stanley 	 * but as this is an MMIO-backed regmap, subsequent regmap
4265eda5d79SJoel Stanley 	 * access is not going to fail and we skip error checks from
4275eda5d79SJoel Stanley 	 * this point.
4285eda5d79SJoel Stanley 	 */
4295eda5d79SJoel Stanley 	ret = regmap_read(map, ASPEED_STRAP, &val);
4305eda5d79SJoel Stanley 	if (ret) {
4315eda5d79SJoel Stanley 		pr_err("failed to read strapping register\n");
4325eda5d79SJoel Stanley 		return;
4335eda5d79SJoel Stanley 	}
4345eda5d79SJoel Stanley 
43599d01e0eSJoel Stanley 	if (of_device_is_compatible(np, "aspeed,ast2400-scu"))
43699d01e0eSJoel Stanley 		aspeed_ast2400_cc(map);
43799d01e0eSJoel Stanley 	else if (of_device_is_compatible(np, "aspeed,ast2500-scu"))
43899d01e0eSJoel Stanley 		aspeed_ast2500_cc(map);
43999d01e0eSJoel Stanley 	else
44099d01e0eSJoel Stanley 		pr_err("unknown platform, failed to add clocks\n");
44199d01e0eSJoel Stanley 
4425eda5d79SJoel Stanley 	aspeed_clk_data->num = ASPEED_NUM_CLKS;
4435eda5d79SJoel Stanley 	ret = of_clk_add_hw_provider(np, of_clk_hw_onecell_get, aspeed_clk_data);
4445eda5d79SJoel Stanley 	if (ret)
4455eda5d79SJoel Stanley 		pr_err("failed to add DT provider: %d\n", ret);
4465eda5d79SJoel Stanley };
4475eda5d79SJoel Stanley CLK_OF_DECLARE_DRIVER(aspeed_cc_g5, "aspeed,ast2500-scu", aspeed_cc_init);
4485eda5d79SJoel Stanley CLK_OF_DECLARE_DRIVER(aspeed_cc_g4, "aspeed,ast2400-scu", aspeed_cc_init);
449