xref: /openbmc/linux/drivers/clk/axs10x/pll_clock.c (revision c900529f3d9161bfde5cca0754f83b4d3c3e0220)
13bb16560SThomas Gleixner // SPDX-License-Identifier: GPL-2.0-only
26d7489c7SEugeniy Paltsev /*
36d7489c7SEugeniy Paltsev  * Synopsys AXS10X SDP Generic PLL clock driver
46d7489c7SEugeniy Paltsev  *
56d7489c7SEugeniy Paltsev  * Copyright (C) 2017 Synopsys
66d7489c7SEugeniy Paltsev  */
76d7489c7SEugeniy Paltsev 
86d7489c7SEugeniy Paltsev #include <linux/platform_device.h>
96d7489c7SEugeniy Paltsev #include <linux/module.h>
106d7489c7SEugeniy Paltsev #include <linux/clk-provider.h>
116d7489c7SEugeniy Paltsev #include <linux/delay.h>
126d7489c7SEugeniy Paltsev #include <linux/err.h>
136d7489c7SEugeniy Paltsev #include <linux/device.h>
1462e59c4eSStephen Boyd #include <linux/io.h>
156d7489c7SEugeniy Paltsev #include <linux/of.h>
16*a96cbb14SRob Herring #include <linux/of_address.h>
17*a96cbb14SRob Herring #include <linux/slab.h>
186d7489c7SEugeniy Paltsev 
196d7489c7SEugeniy Paltsev /* PLL registers addresses */
206d7489c7SEugeniy Paltsev #define PLL_REG_IDIV	0x0
216d7489c7SEugeniy Paltsev #define PLL_REG_FBDIV	0x4
226d7489c7SEugeniy Paltsev #define PLL_REG_ODIV	0x8
236d7489c7SEugeniy Paltsev 
246d7489c7SEugeniy Paltsev /*
256d7489c7SEugeniy Paltsev  * Bit fields of the PLL IDIV/FBDIV/ODIV registers:
266d7489c7SEugeniy Paltsev  *  ________________________________________________________________________
276d7489c7SEugeniy Paltsev  * |31                15|    14    |   13   |  12  |11         6|5         0|
286d7489c7SEugeniy Paltsev  * |-------RESRVED------|-NOUPDATE-|-BYPASS-|-EDGE-|--HIGHTIME--|--LOWTIME--|
296d7489c7SEugeniy Paltsev  * |____________________|__________|________|______|____________|___________|
306d7489c7SEugeniy Paltsev  *
316d7489c7SEugeniy Paltsev  * Following macros determine the way of access to these registers
326d7489c7SEugeniy Paltsev  * They should be set up only using the macros.
336d7489c7SEugeniy Paltsev  * reg should be an u32 variable.
346d7489c7SEugeniy Paltsev  */
356d7489c7SEugeniy Paltsev 
366d7489c7SEugeniy Paltsev #define PLL_REG_GET_LOW(reg)			\
376d7489c7SEugeniy Paltsev 	(((reg) & (0x3F << 0)) >> 0)
386d7489c7SEugeniy Paltsev #define PLL_REG_GET_HIGH(reg)			\
396d7489c7SEugeniy Paltsev 	(((reg) & (0x3F << 6)) >> 6)
406d7489c7SEugeniy Paltsev #define PLL_REG_GET_EDGE(reg)			\
416d7489c7SEugeniy Paltsev 	(((reg) & (BIT(12))) ? 1 : 0)
426d7489c7SEugeniy Paltsev #define PLL_REG_GET_BYPASS(reg)			\
436d7489c7SEugeniy Paltsev 	(((reg) & (BIT(13))) ? 1 : 0)
446d7489c7SEugeniy Paltsev #define PLL_REG_GET_NOUPD(reg)			\
456d7489c7SEugeniy Paltsev 	(((reg) & (BIT(14))) ? 1 : 0)
466d7489c7SEugeniy Paltsev #define PLL_REG_GET_PAD(reg)			\
476d7489c7SEugeniy Paltsev 	(((reg) & (0x1FFFF << 15)) >> 15)
486d7489c7SEugeniy Paltsev 
496d7489c7SEugeniy Paltsev #define PLL_REG_SET_LOW(reg, value)		\
506d7489c7SEugeniy Paltsev 	{ reg |= (((value) & 0x3F) << 0); }
516d7489c7SEugeniy Paltsev #define PLL_REG_SET_HIGH(reg, value)		\
526d7489c7SEugeniy Paltsev 	{ reg |= (((value) & 0x3F) << 6); }
536d7489c7SEugeniy Paltsev #define PLL_REG_SET_EDGE(reg, value)		\
546d7489c7SEugeniy Paltsev 	{ reg |= (((value) & 0x01) << 12); }
556d7489c7SEugeniy Paltsev #define PLL_REG_SET_BYPASS(reg, value)		\
566d7489c7SEugeniy Paltsev 	{ reg |= (((value) & 0x01) << 13); }
576d7489c7SEugeniy Paltsev #define PLL_REG_SET_NOUPD(reg, value)		\
586d7489c7SEugeniy Paltsev 	{ reg |= (((value) & 0x01) << 14); }
596d7489c7SEugeniy Paltsev #define PLL_REG_SET_PAD(reg, value)		\
606d7489c7SEugeniy Paltsev 	{ reg |= (((value) & 0x1FFFF) << 15); }
616d7489c7SEugeniy Paltsev 
626d7489c7SEugeniy Paltsev #define PLL_LOCK	BIT(0)
636d7489c7SEugeniy Paltsev #define PLL_ERROR	BIT(1)
646d7489c7SEugeniy Paltsev #define PLL_MAX_LOCK_TIME 100 /* 100 us */
656d7489c7SEugeniy Paltsev 
666d7489c7SEugeniy Paltsev struct axs10x_pll_cfg {
676d7489c7SEugeniy Paltsev 	u32 rate;
686d7489c7SEugeniy Paltsev 	u32 idiv;
696d7489c7SEugeniy Paltsev 	u32 fbdiv;
706d7489c7SEugeniy Paltsev 	u32 odiv;
716d7489c7SEugeniy Paltsev };
726d7489c7SEugeniy Paltsev 
736d7489c7SEugeniy Paltsev static const struct axs10x_pll_cfg arc_pll_cfg[] = {
746d7489c7SEugeniy Paltsev 	{ 33333333,  1, 1,  1 },
756d7489c7SEugeniy Paltsev 	{ 50000000,  1, 30, 20 },
766d7489c7SEugeniy Paltsev 	{ 75000000,  2, 45, 10 },
776d7489c7SEugeniy Paltsev 	{ 90000000,  2, 54, 10 },
786d7489c7SEugeniy Paltsev 	{ 100000000, 1, 30, 10 },
796d7489c7SEugeniy Paltsev 	{ 125000000, 2, 45, 6 },
806d7489c7SEugeniy Paltsev 	{}
816d7489c7SEugeniy Paltsev };
826d7489c7SEugeniy Paltsev 
836d7489c7SEugeniy Paltsev static const struct axs10x_pll_cfg pgu_pll_cfg[] = {
846d7489c7SEugeniy Paltsev 	{ 25200000, 1, 84, 90 },
856d7489c7SEugeniy Paltsev 	{ 50000000, 1, 100, 54 },
866d7489c7SEugeniy Paltsev 	{ 74250000, 1, 44, 16 },
876d7489c7SEugeniy Paltsev 	{}
886d7489c7SEugeniy Paltsev };
896d7489c7SEugeniy Paltsev 
906d7489c7SEugeniy Paltsev struct axs10x_pll_clk {
916d7489c7SEugeniy Paltsev 	struct clk_hw hw;
926d7489c7SEugeniy Paltsev 	void __iomem *base;
936d7489c7SEugeniy Paltsev 	void __iomem *lock;
946d7489c7SEugeniy Paltsev 	const struct axs10x_pll_cfg *pll_cfg;
956d7489c7SEugeniy Paltsev 	struct device *dev;
966d7489c7SEugeniy Paltsev };
976d7489c7SEugeniy Paltsev 
axs10x_pll_write(struct axs10x_pll_clk * clk,u32 reg,u32 val)986d7489c7SEugeniy Paltsev static inline void axs10x_pll_write(struct axs10x_pll_clk *clk, u32 reg,
996d7489c7SEugeniy Paltsev 				    u32 val)
1006d7489c7SEugeniy Paltsev {
1016d7489c7SEugeniy Paltsev 	iowrite32(val, clk->base + reg);
1026d7489c7SEugeniy Paltsev }
1036d7489c7SEugeniy Paltsev 
axs10x_pll_read(struct axs10x_pll_clk * clk,u32 reg)1046d7489c7SEugeniy Paltsev static inline u32 axs10x_pll_read(struct axs10x_pll_clk *clk, u32 reg)
1056d7489c7SEugeniy Paltsev {
1066d7489c7SEugeniy Paltsev 	return ioread32(clk->base + reg);
1076d7489c7SEugeniy Paltsev }
1086d7489c7SEugeniy Paltsev 
to_axs10x_pll_clk(struct clk_hw * hw)1096d7489c7SEugeniy Paltsev static inline struct axs10x_pll_clk *to_axs10x_pll_clk(struct clk_hw *hw)
1106d7489c7SEugeniy Paltsev {
1116d7489c7SEugeniy Paltsev 	return container_of(hw, struct axs10x_pll_clk, hw);
1126d7489c7SEugeniy Paltsev }
1136d7489c7SEugeniy Paltsev 
axs10x_div_get_value(u32 reg)1146d7489c7SEugeniy Paltsev static inline u32 axs10x_div_get_value(u32 reg)
1156d7489c7SEugeniy Paltsev {
1166d7489c7SEugeniy Paltsev 	if (PLL_REG_GET_BYPASS(reg))
1176d7489c7SEugeniy Paltsev 		return 1;
1186d7489c7SEugeniy Paltsev 
1196d7489c7SEugeniy Paltsev 	return PLL_REG_GET_HIGH(reg) + PLL_REG_GET_LOW(reg);
1206d7489c7SEugeniy Paltsev }
1216d7489c7SEugeniy Paltsev 
axs10x_encode_div(unsigned int id,int upd)1226d7489c7SEugeniy Paltsev static inline u32 axs10x_encode_div(unsigned int id, int upd)
1236d7489c7SEugeniy Paltsev {
1246d7489c7SEugeniy Paltsev 	u32 div = 0;
1256d7489c7SEugeniy Paltsev 
1266d7489c7SEugeniy Paltsev 	PLL_REG_SET_LOW(div, (id % 2 == 0) ? id >> 1 : (id >> 1) + 1);
1276d7489c7SEugeniy Paltsev 	PLL_REG_SET_HIGH(div, id >> 1);
1286d7489c7SEugeniy Paltsev 	PLL_REG_SET_EDGE(div, id % 2);
1296d7489c7SEugeniy Paltsev 	PLL_REG_SET_BYPASS(div, id == 1 ? 1 : 0);
1306d7489c7SEugeniy Paltsev 	PLL_REG_SET_NOUPD(div, upd == 0 ? 1 : 0);
1316d7489c7SEugeniy Paltsev 
1326d7489c7SEugeniy Paltsev 	return div;
1336d7489c7SEugeniy Paltsev }
1346d7489c7SEugeniy Paltsev 
axs10x_pll_recalc_rate(struct clk_hw * hw,unsigned long parent_rate)1356d7489c7SEugeniy Paltsev static unsigned long axs10x_pll_recalc_rate(struct clk_hw *hw,
1366d7489c7SEugeniy Paltsev 					    unsigned long parent_rate)
1376d7489c7SEugeniy Paltsev {
1386d7489c7SEugeniy Paltsev 	u64 rate;
1396d7489c7SEugeniy Paltsev 	u32 idiv, fbdiv, odiv;
1406d7489c7SEugeniy Paltsev 	struct axs10x_pll_clk *clk = to_axs10x_pll_clk(hw);
1416d7489c7SEugeniy Paltsev 
1426d7489c7SEugeniy Paltsev 	idiv = axs10x_div_get_value(axs10x_pll_read(clk, PLL_REG_IDIV));
1436d7489c7SEugeniy Paltsev 	fbdiv = axs10x_div_get_value(axs10x_pll_read(clk, PLL_REG_FBDIV));
1446d7489c7SEugeniy Paltsev 	odiv = axs10x_div_get_value(axs10x_pll_read(clk, PLL_REG_ODIV));
1456d7489c7SEugeniy Paltsev 
1466d7489c7SEugeniy Paltsev 	rate = (u64)parent_rate * fbdiv;
1476d7489c7SEugeniy Paltsev 	do_div(rate, idiv * odiv);
1486d7489c7SEugeniy Paltsev 
1496d7489c7SEugeniy Paltsev 	return rate;
1506d7489c7SEugeniy Paltsev }
1516d7489c7SEugeniy Paltsev 
axs10x_pll_round_rate(struct clk_hw * hw,unsigned long rate,unsigned long * prate)1526d7489c7SEugeniy Paltsev static long axs10x_pll_round_rate(struct clk_hw *hw, unsigned long rate,
1536d7489c7SEugeniy Paltsev 				  unsigned long *prate)
1546d7489c7SEugeniy Paltsev {
1556d7489c7SEugeniy Paltsev 	int i;
1566d7489c7SEugeniy Paltsev 	long best_rate;
1576d7489c7SEugeniy Paltsev 	struct axs10x_pll_clk *clk = to_axs10x_pll_clk(hw);
1586d7489c7SEugeniy Paltsev 	const struct axs10x_pll_cfg *pll_cfg = clk->pll_cfg;
1596d7489c7SEugeniy Paltsev 
1606d7489c7SEugeniy Paltsev 	if (pll_cfg[0].rate == 0)
1616d7489c7SEugeniy Paltsev 		return -EINVAL;
1626d7489c7SEugeniy Paltsev 
1636d7489c7SEugeniy Paltsev 	best_rate = pll_cfg[0].rate;
1646d7489c7SEugeniy Paltsev 
1656d7489c7SEugeniy Paltsev 	for (i = 1; pll_cfg[i].rate != 0; i++) {
1666d7489c7SEugeniy Paltsev 		if (abs(rate - pll_cfg[i].rate) < abs(rate - best_rate))
1676d7489c7SEugeniy Paltsev 			best_rate = pll_cfg[i].rate;
1686d7489c7SEugeniy Paltsev 	}
1696d7489c7SEugeniy Paltsev 
1706d7489c7SEugeniy Paltsev 	return best_rate;
1716d7489c7SEugeniy Paltsev }
1726d7489c7SEugeniy Paltsev 
axs10x_pll_set_rate(struct clk_hw * hw,unsigned long rate,unsigned long parent_rate)1736d7489c7SEugeniy Paltsev static int axs10x_pll_set_rate(struct clk_hw *hw, unsigned long rate,
1746d7489c7SEugeniy Paltsev 			       unsigned long parent_rate)
1756d7489c7SEugeniy Paltsev {
1766d7489c7SEugeniy Paltsev 	int i;
1776d7489c7SEugeniy Paltsev 	struct axs10x_pll_clk *clk = to_axs10x_pll_clk(hw);
1786d7489c7SEugeniy Paltsev 	const struct axs10x_pll_cfg *pll_cfg = clk->pll_cfg;
1796d7489c7SEugeniy Paltsev 
1806d7489c7SEugeniy Paltsev 	for (i = 0; pll_cfg[i].rate != 0; i++) {
1816d7489c7SEugeniy Paltsev 		if (pll_cfg[i].rate == rate) {
1826d7489c7SEugeniy Paltsev 			axs10x_pll_write(clk, PLL_REG_IDIV,
1836d7489c7SEugeniy Paltsev 					 axs10x_encode_div(pll_cfg[i].idiv, 0));
1846d7489c7SEugeniy Paltsev 			axs10x_pll_write(clk, PLL_REG_FBDIV,
1856d7489c7SEugeniy Paltsev 					 axs10x_encode_div(pll_cfg[i].fbdiv, 0));
1866d7489c7SEugeniy Paltsev 			axs10x_pll_write(clk, PLL_REG_ODIV,
1876d7489c7SEugeniy Paltsev 					 axs10x_encode_div(pll_cfg[i].odiv, 1));
1886d7489c7SEugeniy Paltsev 
1896d7489c7SEugeniy Paltsev 			/*
1906d7489c7SEugeniy Paltsev 			 * Wait until CGU relocks and check error status.
1916d7489c7SEugeniy Paltsev 			 * If after timeout CGU is unlocked yet return error
1926d7489c7SEugeniy Paltsev 			 */
1936d7489c7SEugeniy Paltsev 			udelay(PLL_MAX_LOCK_TIME);
1946d7489c7SEugeniy Paltsev 			if (!(ioread32(clk->lock) & PLL_LOCK))
1956d7489c7SEugeniy Paltsev 				return -ETIMEDOUT;
1966d7489c7SEugeniy Paltsev 
1976d7489c7SEugeniy Paltsev 			if (ioread32(clk->lock) & PLL_ERROR)
1986d7489c7SEugeniy Paltsev 				return -EINVAL;
1996d7489c7SEugeniy Paltsev 
2006d7489c7SEugeniy Paltsev 			return 0;
2016d7489c7SEugeniy Paltsev 		}
2026d7489c7SEugeniy Paltsev 	}
2036d7489c7SEugeniy Paltsev 
2046d7489c7SEugeniy Paltsev 	dev_err(clk->dev, "invalid rate=%ld, parent_rate=%ld\n", rate,
2056d7489c7SEugeniy Paltsev 			parent_rate);
2066d7489c7SEugeniy Paltsev 	return -EINVAL;
2076d7489c7SEugeniy Paltsev }
2086d7489c7SEugeniy Paltsev 
2096d7489c7SEugeniy Paltsev static const struct clk_ops axs10x_pll_ops = {
2106d7489c7SEugeniy Paltsev 	.recalc_rate = axs10x_pll_recalc_rate,
2116d7489c7SEugeniy Paltsev 	.round_rate = axs10x_pll_round_rate,
2126d7489c7SEugeniy Paltsev 	.set_rate = axs10x_pll_set_rate,
2136d7489c7SEugeniy Paltsev };
2146d7489c7SEugeniy Paltsev 
axs10x_pll_clk_probe(struct platform_device * pdev)2156d7489c7SEugeniy Paltsev static int axs10x_pll_clk_probe(struct platform_device *pdev)
2166d7489c7SEugeniy Paltsev {
2176d7489c7SEugeniy Paltsev 	struct device *dev = &pdev->dev;
2186d7489c7SEugeniy Paltsev 	const char *parent_name;
2196d7489c7SEugeniy Paltsev 	struct axs10x_pll_clk *pll_clk;
2206d7489c7SEugeniy Paltsev 	struct clk_init_data init = { };
2216d7489c7SEugeniy Paltsev 	int ret;
2226d7489c7SEugeniy Paltsev 
2236d7489c7SEugeniy Paltsev 	pll_clk = devm_kzalloc(dev, sizeof(*pll_clk), GFP_KERNEL);
2246d7489c7SEugeniy Paltsev 	if (!pll_clk)
2256d7489c7SEugeniy Paltsev 		return -ENOMEM;
2266d7489c7SEugeniy Paltsev 
22721ec8679SYueHaibing 	pll_clk->base = devm_platform_ioremap_resource(pdev, 0);
2286d7489c7SEugeniy Paltsev 	if (IS_ERR(pll_clk->base))
2296d7489c7SEugeniy Paltsev 		return PTR_ERR(pll_clk->base);
2306d7489c7SEugeniy Paltsev 
23121ec8679SYueHaibing 	pll_clk->lock = devm_platform_ioremap_resource(pdev, 1);
2326d7489c7SEugeniy Paltsev 	if (IS_ERR(pll_clk->lock))
2336d7489c7SEugeniy Paltsev 		return PTR_ERR(pll_clk->lock);
2346d7489c7SEugeniy Paltsev 
2356d7489c7SEugeniy Paltsev 	init.name = dev->of_node->name;
2366d7489c7SEugeniy Paltsev 	init.ops = &axs10x_pll_ops;
2376d7489c7SEugeniy Paltsev 	parent_name = of_clk_get_parent_name(dev->of_node, 0);
2386d7489c7SEugeniy Paltsev 	init.parent_names = &parent_name;
2396d7489c7SEugeniy Paltsev 	init.num_parents = 1;
2406d7489c7SEugeniy Paltsev 	pll_clk->hw.init = &init;
2416d7489c7SEugeniy Paltsev 	pll_clk->dev = dev;
2426d7489c7SEugeniy Paltsev 	pll_clk->pll_cfg = of_device_get_match_data(dev);
2436d7489c7SEugeniy Paltsev 
2446d7489c7SEugeniy Paltsev 	if (!pll_clk->pll_cfg) {
2456d7489c7SEugeniy Paltsev 		dev_err(dev, "No OF match data provided\n");
2466d7489c7SEugeniy Paltsev 		return -EINVAL;
2476d7489c7SEugeniy Paltsev 	}
2486d7489c7SEugeniy Paltsev 
2496d7489c7SEugeniy Paltsev 	ret = devm_clk_hw_register(dev, &pll_clk->hw);
2506d7489c7SEugeniy Paltsev 	if (ret) {
2516d7489c7SEugeniy Paltsev 		dev_err(dev, "failed to register %s clock\n", init.name);
2526d7489c7SEugeniy Paltsev 		return ret;
2536d7489c7SEugeniy Paltsev 	}
2546d7489c7SEugeniy Paltsev 
2557bed704fSLars-Peter Clausen 	return devm_of_clk_add_hw_provider(dev, of_clk_hw_simple_get,
2566d7489c7SEugeniy Paltsev 					   &pll_clk->hw);
2576d7489c7SEugeniy Paltsev }
2586d7489c7SEugeniy Paltsev 
of_axs10x_pll_clk_setup(struct device_node * node)2596d7489c7SEugeniy Paltsev static void __init of_axs10x_pll_clk_setup(struct device_node *node)
2606d7489c7SEugeniy Paltsev {
2616d7489c7SEugeniy Paltsev 	const char *parent_name;
2626d7489c7SEugeniy Paltsev 	struct axs10x_pll_clk *pll_clk;
2636d7489c7SEugeniy Paltsev 	struct clk_init_data init = { };
2646d7489c7SEugeniy Paltsev 	int ret;
2656d7489c7SEugeniy Paltsev 
2666d7489c7SEugeniy Paltsev 	pll_clk = kzalloc(sizeof(*pll_clk), GFP_KERNEL);
2676d7489c7SEugeniy Paltsev 	if (!pll_clk)
2686d7489c7SEugeniy Paltsev 		return;
2696d7489c7SEugeniy Paltsev 
2706d7489c7SEugeniy Paltsev 	pll_clk->base = of_iomap(node, 0);
2716d7489c7SEugeniy Paltsev 	if (!pll_clk->base) {
2726d7489c7SEugeniy Paltsev 		pr_err("failed to map pll div registers\n");
2736d7489c7SEugeniy Paltsev 		goto err_free_pll_clk;
2746d7489c7SEugeniy Paltsev 	}
2756d7489c7SEugeniy Paltsev 
2766d7489c7SEugeniy Paltsev 	pll_clk->lock = of_iomap(node, 1);
2776d7489c7SEugeniy Paltsev 	if (!pll_clk->lock) {
2786d7489c7SEugeniy Paltsev 		pr_err("failed to map pll lock register\n");
2796d7489c7SEugeniy Paltsev 		goto err_unmap_base;
2806d7489c7SEugeniy Paltsev 	}
2816d7489c7SEugeniy Paltsev 
2826d7489c7SEugeniy Paltsev 	init.name = node->name;
2836d7489c7SEugeniy Paltsev 	init.ops = &axs10x_pll_ops;
2846d7489c7SEugeniy Paltsev 	parent_name = of_clk_get_parent_name(node, 0);
2856d7489c7SEugeniy Paltsev 	init.parent_names = &parent_name;
2866d7489c7SEugeniy Paltsev 	init.num_parents = parent_name ? 1 : 0;
2876d7489c7SEugeniy Paltsev 	pll_clk->hw.init = &init;
2886d7489c7SEugeniy Paltsev 	pll_clk->pll_cfg = arc_pll_cfg;
2896d7489c7SEugeniy Paltsev 
2906d7489c7SEugeniy Paltsev 	ret = clk_hw_register(NULL, &pll_clk->hw);
2916d7489c7SEugeniy Paltsev 	if (ret) {
292e665f029SRob Herring 		pr_err("failed to register %pOFn clock\n", node);
2936d7489c7SEugeniy Paltsev 		goto err_unmap_lock;
2946d7489c7SEugeniy Paltsev 	}
2956d7489c7SEugeniy Paltsev 
2966d7489c7SEugeniy Paltsev 	ret = of_clk_add_hw_provider(node, of_clk_hw_simple_get, &pll_clk->hw);
2976d7489c7SEugeniy Paltsev 	if (ret) {
298e665f029SRob Herring 		pr_err("failed to add hw provider for %pOFn clock\n", node);
2996d7489c7SEugeniy Paltsev 		goto err_unregister_clk;
3006d7489c7SEugeniy Paltsev 	}
3016d7489c7SEugeniy Paltsev 
3026d7489c7SEugeniy Paltsev 	return;
3036d7489c7SEugeniy Paltsev 
3046d7489c7SEugeniy Paltsev err_unregister_clk:
3056d7489c7SEugeniy Paltsev 	clk_hw_unregister(&pll_clk->hw);
3066d7489c7SEugeniy Paltsev err_unmap_lock:
3076d7489c7SEugeniy Paltsev 	iounmap(pll_clk->lock);
3086d7489c7SEugeniy Paltsev err_unmap_base:
3096d7489c7SEugeniy Paltsev 	iounmap(pll_clk->base);
3106d7489c7SEugeniy Paltsev err_free_pll_clk:
3116d7489c7SEugeniy Paltsev 	kfree(pll_clk);
3126d7489c7SEugeniy Paltsev }
3136d7489c7SEugeniy Paltsev CLK_OF_DECLARE(axs10x_pll_clock, "snps,axs10x-arc-pll-clock",
3146d7489c7SEugeniy Paltsev 	       of_axs10x_pll_clk_setup);
3156d7489c7SEugeniy Paltsev 
3166d7489c7SEugeniy Paltsev static const struct of_device_id axs10x_pll_clk_id[] = {
3176d7489c7SEugeniy Paltsev 	{ .compatible = "snps,axs10x-pgu-pll-clock", .data = &pgu_pll_cfg},
3186d7489c7SEugeniy Paltsev 	{ }
3196d7489c7SEugeniy Paltsev };
3206d7489c7SEugeniy Paltsev MODULE_DEVICE_TABLE(of, axs10x_pll_clk_id);
3216d7489c7SEugeniy Paltsev 
3226d7489c7SEugeniy Paltsev static struct platform_driver axs10x_pll_clk_driver = {
3236d7489c7SEugeniy Paltsev 	.driver = {
3246d7489c7SEugeniy Paltsev 		.name = "axs10x-pll-clock",
3256d7489c7SEugeniy Paltsev 		.of_match_table = axs10x_pll_clk_id,
3266d7489c7SEugeniy Paltsev 	},
3276d7489c7SEugeniy Paltsev 	.probe = axs10x_pll_clk_probe,
3286d7489c7SEugeniy Paltsev };
3296d7489c7SEugeniy Paltsev builtin_platform_driver(axs10x_pll_clk_driver);
3306d7489c7SEugeniy Paltsev 
3316d7489c7SEugeniy Paltsev MODULE_AUTHOR("Vlad Zakharov <vzakhar@synopsys.com>");
3326d7489c7SEugeniy Paltsev MODULE_DESCRIPTION("Synopsys AXS10X SDP Generic PLL Clock Driver");
3336d7489c7SEugeniy Paltsev MODULE_LICENSE("GPL v2");
334