1*e10e2918SManivannan Sadhasivam // SPDX-License-Identifier: GPL-2.0+
2*e10e2918SManivannan Sadhasivam //
3*e10e2918SManivannan Sadhasivam // OWL divider clock driver
4*e10e2918SManivannan Sadhasivam //
5*e10e2918SManivannan Sadhasivam // Copyright (c) 2014 Actions Semi Inc.
6*e10e2918SManivannan Sadhasivam // Author: David Liu <liuwei@actions-semi.com>
7*e10e2918SManivannan Sadhasivam //
8*e10e2918SManivannan Sadhasivam // Copyright (c) 2018 Linaro Ltd.
9*e10e2918SManivannan Sadhasivam // Author: Manivannan Sadhasivam <manivannan.sadhasivam@linaro.org>
10*e10e2918SManivannan Sadhasivam
11*e10e2918SManivannan Sadhasivam #include <linux/clk-provider.h>
12*e10e2918SManivannan Sadhasivam #include <linux/regmap.h>
13*e10e2918SManivannan Sadhasivam
14*e10e2918SManivannan Sadhasivam #include "owl-divider.h"
15*e10e2918SManivannan Sadhasivam
owl_divider_helper_round_rate(struct owl_clk_common * common,const struct owl_divider_hw * div_hw,unsigned long rate,unsigned long * parent_rate)16*e10e2918SManivannan Sadhasivam long owl_divider_helper_round_rate(struct owl_clk_common *common,
17*e10e2918SManivannan Sadhasivam const struct owl_divider_hw *div_hw,
18*e10e2918SManivannan Sadhasivam unsigned long rate,
19*e10e2918SManivannan Sadhasivam unsigned long *parent_rate)
20*e10e2918SManivannan Sadhasivam {
21*e10e2918SManivannan Sadhasivam return divider_round_rate(&common->hw, rate, parent_rate,
22*e10e2918SManivannan Sadhasivam div_hw->table, div_hw->width,
23*e10e2918SManivannan Sadhasivam div_hw->div_flags);
24*e10e2918SManivannan Sadhasivam }
25*e10e2918SManivannan Sadhasivam
owl_divider_round_rate(struct clk_hw * hw,unsigned long rate,unsigned long * parent_rate)26*e10e2918SManivannan Sadhasivam static long owl_divider_round_rate(struct clk_hw *hw, unsigned long rate,
27*e10e2918SManivannan Sadhasivam unsigned long *parent_rate)
28*e10e2918SManivannan Sadhasivam {
29*e10e2918SManivannan Sadhasivam struct owl_divider *div = hw_to_owl_divider(hw);
30*e10e2918SManivannan Sadhasivam
31*e10e2918SManivannan Sadhasivam return owl_divider_helper_round_rate(&div->common, &div->div_hw,
32*e10e2918SManivannan Sadhasivam rate, parent_rate);
33*e10e2918SManivannan Sadhasivam }
34*e10e2918SManivannan Sadhasivam
owl_divider_helper_recalc_rate(struct owl_clk_common * common,const struct owl_divider_hw * div_hw,unsigned long parent_rate)35*e10e2918SManivannan Sadhasivam unsigned long owl_divider_helper_recalc_rate(struct owl_clk_common *common,
36*e10e2918SManivannan Sadhasivam const struct owl_divider_hw *div_hw,
37*e10e2918SManivannan Sadhasivam unsigned long parent_rate)
38*e10e2918SManivannan Sadhasivam {
39*e10e2918SManivannan Sadhasivam unsigned long val;
40*e10e2918SManivannan Sadhasivam unsigned int reg;
41*e10e2918SManivannan Sadhasivam
42*e10e2918SManivannan Sadhasivam regmap_read(common->regmap, div_hw->reg, ®);
43*e10e2918SManivannan Sadhasivam val = reg >> div_hw->shift;
44*e10e2918SManivannan Sadhasivam val &= (1 << div_hw->width) - 1;
45*e10e2918SManivannan Sadhasivam
46*e10e2918SManivannan Sadhasivam return divider_recalc_rate(&common->hw, parent_rate,
47*e10e2918SManivannan Sadhasivam val, div_hw->table,
48*e10e2918SManivannan Sadhasivam div_hw->div_flags,
49*e10e2918SManivannan Sadhasivam div_hw->width);
50*e10e2918SManivannan Sadhasivam }
51*e10e2918SManivannan Sadhasivam
owl_divider_recalc_rate(struct clk_hw * hw,unsigned long parent_rate)52*e10e2918SManivannan Sadhasivam static unsigned long owl_divider_recalc_rate(struct clk_hw *hw,
53*e10e2918SManivannan Sadhasivam unsigned long parent_rate)
54*e10e2918SManivannan Sadhasivam {
55*e10e2918SManivannan Sadhasivam struct owl_divider *div = hw_to_owl_divider(hw);
56*e10e2918SManivannan Sadhasivam
57*e10e2918SManivannan Sadhasivam return owl_divider_helper_recalc_rate(&div->common,
58*e10e2918SManivannan Sadhasivam &div->div_hw, parent_rate);
59*e10e2918SManivannan Sadhasivam }
60*e10e2918SManivannan Sadhasivam
owl_divider_helper_set_rate(const struct owl_clk_common * common,const struct owl_divider_hw * div_hw,unsigned long rate,unsigned long parent_rate)61*e10e2918SManivannan Sadhasivam int owl_divider_helper_set_rate(const struct owl_clk_common *common,
62*e10e2918SManivannan Sadhasivam const struct owl_divider_hw *div_hw,
63*e10e2918SManivannan Sadhasivam unsigned long rate,
64*e10e2918SManivannan Sadhasivam unsigned long parent_rate)
65*e10e2918SManivannan Sadhasivam {
66*e10e2918SManivannan Sadhasivam unsigned long val;
67*e10e2918SManivannan Sadhasivam unsigned int reg;
68*e10e2918SManivannan Sadhasivam
69*e10e2918SManivannan Sadhasivam val = divider_get_val(rate, parent_rate, div_hw->table,
70*e10e2918SManivannan Sadhasivam div_hw->width, 0);
71*e10e2918SManivannan Sadhasivam
72*e10e2918SManivannan Sadhasivam regmap_read(common->regmap, div_hw->reg, ®);
73*e10e2918SManivannan Sadhasivam reg &= ~GENMASK(div_hw->width + div_hw->shift - 1, div_hw->shift);
74*e10e2918SManivannan Sadhasivam
75*e10e2918SManivannan Sadhasivam regmap_write(common->regmap, div_hw->reg,
76*e10e2918SManivannan Sadhasivam reg | (val << div_hw->shift));
77*e10e2918SManivannan Sadhasivam
78*e10e2918SManivannan Sadhasivam return 0;
79*e10e2918SManivannan Sadhasivam }
80*e10e2918SManivannan Sadhasivam
owl_divider_set_rate(struct clk_hw * hw,unsigned long rate,unsigned long parent_rate)81*e10e2918SManivannan Sadhasivam static int owl_divider_set_rate(struct clk_hw *hw, unsigned long rate,
82*e10e2918SManivannan Sadhasivam unsigned long parent_rate)
83*e10e2918SManivannan Sadhasivam {
84*e10e2918SManivannan Sadhasivam struct owl_divider *div = hw_to_owl_divider(hw);
85*e10e2918SManivannan Sadhasivam
86*e10e2918SManivannan Sadhasivam return owl_divider_helper_set_rate(&div->common, &div->div_hw,
87*e10e2918SManivannan Sadhasivam rate, parent_rate);
88*e10e2918SManivannan Sadhasivam }
89*e10e2918SManivannan Sadhasivam
90*e10e2918SManivannan Sadhasivam const struct clk_ops owl_divider_ops = {
91*e10e2918SManivannan Sadhasivam .recalc_rate = owl_divider_recalc_rate,
92*e10e2918SManivannan Sadhasivam .round_rate = owl_divider_round_rate,
93*e10e2918SManivannan Sadhasivam .set_rate = owl_divider_set_rate,
94*e10e2918SManivannan Sadhasivam };
95