1*d2912cb1SThomas Gleixner // SPDX-License-Identifier: GPL-2.0-only
21da177e4SLinus Torvalds /*
31da177e4SLinus Torvalds * HP zx1 AGPGART routines.
41da177e4SLinus Torvalds *
51da177e4SLinus Torvalds * (c) Copyright 2002, 2003 Hewlett-Packard Development Company, L.P.
61da177e4SLinus Torvalds * Bjorn Helgaas <bjorn.helgaas@hp.com>
71da177e4SLinus Torvalds */
81da177e4SLinus Torvalds
91da177e4SLinus Torvalds #include <linux/acpi.h>
101da177e4SLinus Torvalds #include <linux/module.h>
111da177e4SLinus Torvalds #include <linux/pci.h>
121da177e4SLinus Torvalds #include <linux/init.h>
131da177e4SLinus Torvalds #include <linux/agp_backend.h>
14e57aa839SFengguang Wu #include <linux/log2.h>
155a0e3ad6STejun Heo #include <linux/slab.h>
161da177e4SLinus Torvalds
171da177e4SLinus Torvalds #include <asm/acpi-ext.h>
181da177e4SLinus Torvalds
191da177e4SLinus Torvalds #include "agp.h"
201da177e4SLinus Torvalds
211da177e4SLinus Torvalds #define HP_ZX1_IOC_OFFSET 0x1000 /* ACPI reports SBA, we want IOC */
221da177e4SLinus Torvalds
231da177e4SLinus Torvalds /* HP ZX1 IOC registers */
241da177e4SLinus Torvalds #define HP_ZX1_IBASE 0x300
251da177e4SLinus Torvalds #define HP_ZX1_IMASK 0x308
261da177e4SLinus Torvalds #define HP_ZX1_PCOM 0x310
271da177e4SLinus Torvalds #define HP_ZX1_TCNFG 0x318
281da177e4SLinus Torvalds #define HP_ZX1_PDIR_BASE 0x320
291da177e4SLinus Torvalds
301da177e4SLinus Torvalds #define HP_ZX1_IOVA_BASE GB(1UL)
311da177e4SLinus Torvalds #define HP_ZX1_IOVA_SIZE GB(1UL)
321da177e4SLinus Torvalds #define HP_ZX1_GART_SIZE (HP_ZX1_IOVA_SIZE / 2)
331da177e4SLinus Torvalds #define HP_ZX1_SBA_IOMMU_COOKIE 0x0000badbadc0ffeeUL
341da177e4SLinus Torvalds
351da177e4SLinus Torvalds #define HP_ZX1_PDIR_VALID_BIT 0x8000000000000000UL
361da177e4SLinus Torvalds #define HP_ZX1_IOVA_TO_PDIR(va) ((va - hp_private.iova_base) >> hp_private.io_tlb_shift)
371da177e4SLinus Torvalds
381da177e4SLinus Torvalds #define AGP8X_MODE_BIT 3
391da177e4SLinus Torvalds #define AGP8X_MODE (1 << AGP8X_MODE_BIT)
401da177e4SLinus Torvalds
411da177e4SLinus Torvalds /* AGP bridge need not be PCI device, but DRM thinks it is. */
421da177e4SLinus Torvalds static struct pci_dev fake_bridge_dev;
431da177e4SLinus Torvalds
441da177e4SLinus Torvalds static int hp_zx1_gart_found;
451da177e4SLinus Torvalds
461da177e4SLinus Torvalds static struct aper_size_info_fixed hp_zx1_sizes[] =
471da177e4SLinus Torvalds {
481da177e4SLinus Torvalds {0, 0, 0}, /* filled in by hp_zx1_fetch_size() */
491da177e4SLinus Torvalds };
501da177e4SLinus Torvalds
511da177e4SLinus Torvalds static struct gatt_mask hp_zx1_masks[] =
521da177e4SLinus Torvalds {
531da177e4SLinus Torvalds {.mask = HP_ZX1_PDIR_VALID_BIT, .type = 0}
541da177e4SLinus Torvalds };
551da177e4SLinus Torvalds
561da177e4SLinus Torvalds static struct _hp_private {
571da177e4SLinus Torvalds volatile u8 __iomem *ioc_regs;
581da177e4SLinus Torvalds volatile u8 __iomem *lba_regs;
591da177e4SLinus Torvalds int lba_cap_offset;
601da177e4SLinus Torvalds u64 *io_pdir; // PDIR for entire IOVA
611da177e4SLinus Torvalds u64 *gatt; // PDIR just for GART (subset of above)
621da177e4SLinus Torvalds u64 gatt_entries;
631da177e4SLinus Torvalds u64 iova_base;
641da177e4SLinus Torvalds u64 gart_base;
651da177e4SLinus Torvalds u64 gart_size;
661da177e4SLinus Torvalds u64 io_pdir_size;
671da177e4SLinus Torvalds int io_pdir_owner; // do we own it, or share it with sba_iommu?
681da177e4SLinus Torvalds int io_page_size;
691da177e4SLinus Torvalds int io_tlb_shift;
701da177e4SLinus Torvalds int io_tlb_ps; // IOC ps config
711da177e4SLinus Torvalds int io_pages_per_kpage;
721da177e4SLinus Torvalds } hp_private;
731da177e4SLinus Torvalds
hp_zx1_ioc_shared(void)741da177e4SLinus Torvalds static int __init hp_zx1_ioc_shared(void)
751da177e4SLinus Torvalds {
761da177e4SLinus Torvalds struct _hp_private *hp = &hp_private;
771da177e4SLinus Torvalds
781da177e4SLinus Torvalds printk(KERN_INFO PFX "HP ZX1 IOC: IOPDIR shared with sba_iommu\n");
791da177e4SLinus Torvalds
801da177e4SLinus Torvalds /*
811da177e4SLinus Torvalds * IOC already configured by sba_iommu module; just use
821da177e4SLinus Torvalds * its setup. We assume:
831da177e4SLinus Torvalds * - IOVA space is 1Gb in size
841da177e4SLinus Torvalds * - first 512Mb is IOMMU, second 512Mb is GART
851da177e4SLinus Torvalds */
861da177e4SLinus Torvalds hp->io_tlb_ps = readq(hp->ioc_regs+HP_ZX1_TCNFG);
871da177e4SLinus Torvalds switch (hp->io_tlb_ps) {
881da177e4SLinus Torvalds case 0: hp->io_tlb_shift = 12; break;
891da177e4SLinus Torvalds case 1: hp->io_tlb_shift = 13; break;
901da177e4SLinus Torvalds case 2: hp->io_tlb_shift = 14; break;
911da177e4SLinus Torvalds case 3: hp->io_tlb_shift = 16; break;
921da177e4SLinus Torvalds default:
931da177e4SLinus Torvalds printk(KERN_ERR PFX "Invalid IOTLB page size "
941da177e4SLinus Torvalds "configuration 0x%x\n", hp->io_tlb_ps);
951da177e4SLinus Torvalds hp->gatt = NULL;
961da177e4SLinus Torvalds hp->gatt_entries = 0;
971da177e4SLinus Torvalds return -ENODEV;
981da177e4SLinus Torvalds }
991da177e4SLinus Torvalds hp->io_page_size = 1 << hp->io_tlb_shift;
1001da177e4SLinus Torvalds hp->io_pages_per_kpage = PAGE_SIZE / hp->io_page_size;
1011da177e4SLinus Torvalds
1021da177e4SLinus Torvalds hp->iova_base = readq(hp->ioc_regs+HP_ZX1_IBASE) & ~0x1;
1031da177e4SLinus Torvalds hp->gart_base = hp->iova_base + HP_ZX1_IOVA_SIZE - HP_ZX1_GART_SIZE;
1041da177e4SLinus Torvalds
1051da177e4SLinus Torvalds hp->gart_size = HP_ZX1_GART_SIZE;
1061da177e4SLinus Torvalds hp->gatt_entries = hp->gart_size / hp->io_page_size;
1071da177e4SLinus Torvalds
1086a12235cSDavid Woodhouse hp->io_pdir = phys_to_virt(readq(hp->ioc_regs+HP_ZX1_PDIR_BASE));
1091da177e4SLinus Torvalds hp->gatt = &hp->io_pdir[HP_ZX1_IOVA_TO_PDIR(hp->gart_base)];
1101da177e4SLinus Torvalds
1111da177e4SLinus Torvalds if (hp->gatt[0] != HP_ZX1_SBA_IOMMU_COOKIE) {
1121da177e4SLinus Torvalds /* Normal case when no AGP device in system */
1131da177e4SLinus Torvalds hp->gatt = NULL;
1141da177e4SLinus Torvalds hp->gatt_entries = 0;
1151da177e4SLinus Torvalds printk(KERN_ERR PFX "No reserved IO PDIR entry found; "
1161da177e4SLinus Torvalds "GART disabled\n");
1171da177e4SLinus Torvalds return -ENODEV;
1181da177e4SLinus Torvalds }
1191da177e4SLinus Torvalds
1201da177e4SLinus Torvalds return 0;
1211da177e4SLinus Torvalds }
1221da177e4SLinus Torvalds
1231da177e4SLinus Torvalds static int __init
hp_zx1_ioc_owner(void)1241da177e4SLinus Torvalds hp_zx1_ioc_owner (void)
1251da177e4SLinus Torvalds {
1261da177e4SLinus Torvalds struct _hp_private *hp = &hp_private;
1271da177e4SLinus Torvalds
1281da177e4SLinus Torvalds printk(KERN_INFO PFX "HP ZX1 IOC: IOPDIR dedicated to GART\n");
1291da177e4SLinus Torvalds
1301da177e4SLinus Torvalds /*
1311da177e4SLinus Torvalds * Select an IOV page size no larger than system page size.
1321da177e4SLinus Torvalds */
1331da177e4SLinus Torvalds if (PAGE_SIZE >= KB(64)) {
1341da177e4SLinus Torvalds hp->io_tlb_shift = 16;
1351da177e4SLinus Torvalds hp->io_tlb_ps = 3;
1361da177e4SLinus Torvalds } else if (PAGE_SIZE >= KB(16)) {
1371da177e4SLinus Torvalds hp->io_tlb_shift = 14;
1381da177e4SLinus Torvalds hp->io_tlb_ps = 2;
1391da177e4SLinus Torvalds } else if (PAGE_SIZE >= KB(8)) {
1401da177e4SLinus Torvalds hp->io_tlb_shift = 13;
1411da177e4SLinus Torvalds hp->io_tlb_ps = 1;
1421da177e4SLinus Torvalds } else {
1431da177e4SLinus Torvalds hp->io_tlb_shift = 12;
1441da177e4SLinus Torvalds hp->io_tlb_ps = 0;
1451da177e4SLinus Torvalds }
1461da177e4SLinus Torvalds hp->io_page_size = 1 << hp->io_tlb_shift;
1471da177e4SLinus Torvalds hp->io_pages_per_kpage = PAGE_SIZE / hp->io_page_size;
1481da177e4SLinus Torvalds
1491da177e4SLinus Torvalds hp->iova_base = HP_ZX1_IOVA_BASE;
1501da177e4SLinus Torvalds hp->gart_size = HP_ZX1_GART_SIZE;
1511da177e4SLinus Torvalds hp->gart_base = hp->iova_base + HP_ZX1_IOVA_SIZE - hp->gart_size;
1521da177e4SLinus Torvalds
1531da177e4SLinus Torvalds hp->gatt_entries = hp->gart_size / hp->io_page_size;
1541da177e4SLinus Torvalds hp->io_pdir_size = (HP_ZX1_IOVA_SIZE / hp->io_page_size) * sizeof(u64);
1551da177e4SLinus Torvalds
1561da177e4SLinus Torvalds return 0;
1571da177e4SLinus Torvalds }
1581da177e4SLinus Torvalds
1591da177e4SLinus Torvalds static int __init
hp_zx1_ioc_init(u64 hpa)1601da177e4SLinus Torvalds hp_zx1_ioc_init (u64 hpa)
1611da177e4SLinus Torvalds {
1621da177e4SLinus Torvalds struct _hp_private *hp = &hp_private;
1631da177e4SLinus Torvalds
1641da177e4SLinus Torvalds hp->ioc_regs = ioremap(hpa, 1024);
1651da177e4SLinus Torvalds if (!hp->ioc_regs)
1661da177e4SLinus Torvalds return -ENOMEM;
1671da177e4SLinus Torvalds
1681da177e4SLinus Torvalds /*
1691da177e4SLinus Torvalds * If the IOTLB is currently disabled, we can take it over.
1701da177e4SLinus Torvalds * Otherwise, we have to share with sba_iommu.
1711da177e4SLinus Torvalds */
1721da177e4SLinus Torvalds hp->io_pdir_owner = (readq(hp->ioc_regs+HP_ZX1_IBASE) & 0x1) == 0;
1731da177e4SLinus Torvalds
1741da177e4SLinus Torvalds if (hp->io_pdir_owner)
1751da177e4SLinus Torvalds return hp_zx1_ioc_owner();
1761da177e4SLinus Torvalds
1771da177e4SLinus Torvalds return hp_zx1_ioc_shared();
1781da177e4SLinus Torvalds }
1791da177e4SLinus Torvalds
1801da177e4SLinus Torvalds static int
hp_zx1_lba_find_capability(volatile u8 __iomem * hpa,int cap)1811da177e4SLinus Torvalds hp_zx1_lba_find_capability (volatile u8 __iomem *hpa, int cap)
1821da177e4SLinus Torvalds {
1831da177e4SLinus Torvalds u16 status;
1841da177e4SLinus Torvalds u8 pos, id;
1851da177e4SLinus Torvalds int ttl = 48;
1861da177e4SLinus Torvalds
1871da177e4SLinus Torvalds status = readw(hpa+PCI_STATUS);
1881da177e4SLinus Torvalds if (!(status & PCI_STATUS_CAP_LIST))
1891da177e4SLinus Torvalds return 0;
1901da177e4SLinus Torvalds pos = readb(hpa+PCI_CAPABILITY_LIST);
1911da177e4SLinus Torvalds while (ttl-- && pos >= 0x40) {
1921da177e4SLinus Torvalds pos &= ~3;
1931da177e4SLinus Torvalds id = readb(hpa+pos+PCI_CAP_LIST_ID);
1941da177e4SLinus Torvalds if (id == 0xff)
1951da177e4SLinus Torvalds break;
1961da177e4SLinus Torvalds if (id == cap)
1971da177e4SLinus Torvalds return pos;
1981da177e4SLinus Torvalds pos = readb(hpa+pos+PCI_CAP_LIST_NEXT);
1991da177e4SLinus Torvalds }
2001da177e4SLinus Torvalds return 0;
2011da177e4SLinus Torvalds }
2021da177e4SLinus Torvalds
2031da177e4SLinus Torvalds static int __init
hp_zx1_lba_init(u64 hpa)2041da177e4SLinus Torvalds hp_zx1_lba_init (u64 hpa)
2051da177e4SLinus Torvalds {
2061da177e4SLinus Torvalds struct _hp_private *hp = &hp_private;
2071da177e4SLinus Torvalds int cap;
2081da177e4SLinus Torvalds
2091da177e4SLinus Torvalds hp->lba_regs = ioremap(hpa, 256);
2101da177e4SLinus Torvalds if (!hp->lba_regs)
2111da177e4SLinus Torvalds return -ENOMEM;
2121da177e4SLinus Torvalds
2131da177e4SLinus Torvalds hp->lba_cap_offset = hp_zx1_lba_find_capability(hp->lba_regs, PCI_CAP_ID_AGP);
2141da177e4SLinus Torvalds
2151da177e4SLinus Torvalds cap = readl(hp->lba_regs+hp->lba_cap_offset) & 0xff;
2161da177e4SLinus Torvalds if (cap != PCI_CAP_ID_AGP) {
2171da177e4SLinus Torvalds printk(KERN_ERR PFX "Invalid capability ID 0x%02x at 0x%x\n",
2181da177e4SLinus Torvalds cap, hp->lba_cap_offset);
2195bdbc7dcSScott Thompson iounmap(hp->lba_regs);
2201da177e4SLinus Torvalds return -ENODEV;
2211da177e4SLinus Torvalds }
2221da177e4SLinus Torvalds
2231da177e4SLinus Torvalds return 0;
2241da177e4SLinus Torvalds }
2251da177e4SLinus Torvalds
2261da177e4SLinus Torvalds static int
hp_zx1_fetch_size(void)2271da177e4SLinus Torvalds hp_zx1_fetch_size(void)
2281da177e4SLinus Torvalds {
2291da177e4SLinus Torvalds int size;
2301da177e4SLinus Torvalds
2311da177e4SLinus Torvalds size = hp_private.gart_size / MB(1);
2321da177e4SLinus Torvalds hp_zx1_sizes[0].size = size;
2331da177e4SLinus Torvalds agp_bridge->current_size = (void *) &hp_zx1_sizes[0];
2341da177e4SLinus Torvalds return size;
2351da177e4SLinus Torvalds }
2361da177e4SLinus Torvalds
2371da177e4SLinus Torvalds static int
hp_zx1_configure(void)2381da177e4SLinus Torvalds hp_zx1_configure (void)
2391da177e4SLinus Torvalds {
2401da177e4SLinus Torvalds struct _hp_private *hp = &hp_private;
2411da177e4SLinus Torvalds
2421da177e4SLinus Torvalds agp_bridge->gart_bus_addr = hp->gart_base;
2431da177e4SLinus Torvalds agp_bridge->capndx = hp->lba_cap_offset;
2441da177e4SLinus Torvalds agp_bridge->mode = readl(hp->lba_regs+hp->lba_cap_offset+PCI_AGP_STATUS);
2451da177e4SLinus Torvalds
2461da177e4SLinus Torvalds if (hp->io_pdir_owner) {
2476a12235cSDavid Woodhouse writel(virt_to_phys(hp->io_pdir), hp->ioc_regs+HP_ZX1_PDIR_BASE);
2481da177e4SLinus Torvalds readl(hp->ioc_regs+HP_ZX1_PDIR_BASE);
2491da177e4SLinus Torvalds writel(hp->io_tlb_ps, hp->ioc_regs+HP_ZX1_TCNFG);
2501da177e4SLinus Torvalds readl(hp->ioc_regs+HP_ZX1_TCNFG);
25124b8e0ccSPeter Chubb writel((unsigned int)(~(HP_ZX1_IOVA_SIZE-1)), hp->ioc_regs+HP_ZX1_IMASK);
2521da177e4SLinus Torvalds readl(hp->ioc_regs+HP_ZX1_IMASK);
2531da177e4SLinus Torvalds writel(hp->iova_base|1, hp->ioc_regs+HP_ZX1_IBASE);
2541da177e4SLinus Torvalds readl(hp->ioc_regs+HP_ZX1_IBASE);
255e57aa839SFengguang Wu writel(hp->iova_base|ilog2(HP_ZX1_IOVA_SIZE), hp->ioc_regs+HP_ZX1_PCOM);
2561da177e4SLinus Torvalds readl(hp->ioc_regs+HP_ZX1_PCOM);
2571da177e4SLinus Torvalds }
2581da177e4SLinus Torvalds
2591da177e4SLinus Torvalds return 0;
2601da177e4SLinus Torvalds }
2611da177e4SLinus Torvalds
2621da177e4SLinus Torvalds static void
hp_zx1_cleanup(void)2631da177e4SLinus Torvalds hp_zx1_cleanup (void)
2641da177e4SLinus Torvalds {
2651da177e4SLinus Torvalds struct _hp_private *hp = &hp_private;
2661da177e4SLinus Torvalds
2671da177e4SLinus Torvalds if (hp->ioc_regs) {
2681da177e4SLinus Torvalds if (hp->io_pdir_owner) {
2691da177e4SLinus Torvalds writeq(0, hp->ioc_regs+HP_ZX1_IBASE);
2701da177e4SLinus Torvalds readq(hp->ioc_regs+HP_ZX1_IBASE);
2711da177e4SLinus Torvalds }
2721da177e4SLinus Torvalds iounmap(hp->ioc_regs);
2731da177e4SLinus Torvalds }
2741da177e4SLinus Torvalds if (hp->lba_regs)
2751da177e4SLinus Torvalds iounmap(hp->lba_regs);
2761da177e4SLinus Torvalds }
2771da177e4SLinus Torvalds
2781da177e4SLinus Torvalds static void
hp_zx1_tlbflush(struct agp_memory * mem)2791da177e4SLinus Torvalds hp_zx1_tlbflush (struct agp_memory *mem)
2801da177e4SLinus Torvalds {
2811da177e4SLinus Torvalds struct _hp_private *hp = &hp_private;
2821da177e4SLinus Torvalds
283e57aa839SFengguang Wu writeq(hp->gart_base | ilog2(hp->gart_size), hp->ioc_regs+HP_ZX1_PCOM);
2841da177e4SLinus Torvalds readq(hp->ioc_regs+HP_ZX1_PCOM);
2851da177e4SLinus Torvalds }
2861da177e4SLinus Torvalds
2871da177e4SLinus Torvalds static int
hp_zx1_create_gatt_table(struct agp_bridge_data * bridge)2881da177e4SLinus Torvalds hp_zx1_create_gatt_table (struct agp_bridge_data *bridge)
2891da177e4SLinus Torvalds {
2901da177e4SLinus Torvalds struct _hp_private *hp = &hp_private;
2911da177e4SLinus Torvalds int i;
2921da177e4SLinus Torvalds
2931da177e4SLinus Torvalds if (hp->io_pdir_owner) {
2941da177e4SLinus Torvalds hp->io_pdir = (u64 *) __get_free_pages(GFP_KERNEL,
2951da177e4SLinus Torvalds get_order(hp->io_pdir_size));
2961da177e4SLinus Torvalds if (!hp->io_pdir) {
2971da177e4SLinus Torvalds printk(KERN_ERR PFX "Couldn't allocate contiguous "
2981da177e4SLinus Torvalds "memory for I/O PDIR\n");
2991da177e4SLinus Torvalds hp->gatt = NULL;
3001da177e4SLinus Torvalds hp->gatt_entries = 0;
3011da177e4SLinus Torvalds return -ENOMEM;
3021da177e4SLinus Torvalds }
3031da177e4SLinus Torvalds memset(hp->io_pdir, 0, hp->io_pdir_size);
3041da177e4SLinus Torvalds
3051da177e4SLinus Torvalds hp->gatt = &hp->io_pdir[HP_ZX1_IOVA_TO_PDIR(hp->gart_base)];
3061da177e4SLinus Torvalds }
3071da177e4SLinus Torvalds
3081da177e4SLinus Torvalds for (i = 0; i < hp->gatt_entries; i++) {
3091da177e4SLinus Torvalds hp->gatt[i] = (unsigned long) agp_bridge->scratch_page;
3101da177e4SLinus Torvalds }
3111da177e4SLinus Torvalds
3121da177e4SLinus Torvalds return 0;
3131da177e4SLinus Torvalds }
3141da177e4SLinus Torvalds
3151da177e4SLinus Torvalds static int
hp_zx1_free_gatt_table(struct agp_bridge_data * bridge)3161da177e4SLinus Torvalds hp_zx1_free_gatt_table (struct agp_bridge_data *bridge)
3171da177e4SLinus Torvalds {
3181da177e4SLinus Torvalds struct _hp_private *hp = &hp_private;
3191da177e4SLinus Torvalds
3201da177e4SLinus Torvalds if (hp->io_pdir_owner)
3211da177e4SLinus Torvalds free_pages((unsigned long) hp->io_pdir,
3221da177e4SLinus Torvalds get_order(hp->io_pdir_size));
3231da177e4SLinus Torvalds else
3241da177e4SLinus Torvalds hp->gatt[0] = HP_ZX1_SBA_IOMMU_COOKIE;
3251da177e4SLinus Torvalds return 0;
3261da177e4SLinus Torvalds }
3271da177e4SLinus Torvalds
3281da177e4SLinus Torvalds static int
hp_zx1_insert_memory(struct agp_memory * mem,off_t pg_start,int type)3291da177e4SLinus Torvalds hp_zx1_insert_memory (struct agp_memory *mem, off_t pg_start, int type)
3301da177e4SLinus Torvalds {
3311da177e4SLinus Torvalds struct _hp_private *hp = &hp_private;
3321da177e4SLinus Torvalds int i, k;
3331da177e4SLinus Torvalds off_t j, io_pg_start;
3341da177e4SLinus Torvalds int io_pg_count;
3351da177e4SLinus Torvalds
336fc000154SÉmeric Maschino if (type != mem->type ||
337fc000154SÉmeric Maschino agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type)) {
3381da177e4SLinus Torvalds return -EINVAL;
3391da177e4SLinus Torvalds }
3401da177e4SLinus Torvalds
3411da177e4SLinus Torvalds io_pg_start = hp->io_pages_per_kpage * pg_start;
3421da177e4SLinus Torvalds io_pg_count = hp->io_pages_per_kpage * mem->page_count;
3431da177e4SLinus Torvalds if ((io_pg_start + io_pg_count) > hp->gatt_entries) {
3441da177e4SLinus Torvalds return -EINVAL;
3451da177e4SLinus Torvalds }
3461da177e4SLinus Torvalds
3471da177e4SLinus Torvalds j = io_pg_start;
3481da177e4SLinus Torvalds while (j < (io_pg_start + io_pg_count)) {
3491da177e4SLinus Torvalds if (hp->gatt[j]) {
3501da177e4SLinus Torvalds return -EBUSY;
3511da177e4SLinus Torvalds }
3521da177e4SLinus Torvalds j++;
3531da177e4SLinus Torvalds }
3541da177e4SLinus Torvalds
355c7258012SJoe Perches if (!mem->is_flushed) {
3561da177e4SLinus Torvalds global_cache_flush();
357c7258012SJoe Perches mem->is_flushed = true;
3581da177e4SLinus Torvalds }
3591da177e4SLinus Torvalds
3601da177e4SLinus Torvalds for (i = 0, j = io_pg_start; i < mem->page_count; i++) {
3611da177e4SLinus Torvalds unsigned long paddr;
3621da177e4SLinus Torvalds
36307613ba2SDave Airlie paddr = page_to_phys(mem->pages[i]);
3641da177e4SLinus Torvalds for (k = 0;
3651da177e4SLinus Torvalds k < hp->io_pages_per_kpage;
3661da177e4SLinus Torvalds k++, j++, paddr += hp->io_page_size) {
36707613ba2SDave Airlie hp->gatt[j] = HP_ZX1_PDIR_VALID_BIT | paddr;
3681da177e4SLinus Torvalds }
3691da177e4SLinus Torvalds }
3701da177e4SLinus Torvalds
3711da177e4SLinus Torvalds agp_bridge->driver->tlb_flush(mem);
3721da177e4SLinus Torvalds return 0;
3731da177e4SLinus Torvalds }
3741da177e4SLinus Torvalds
3751da177e4SLinus Torvalds static int
hp_zx1_remove_memory(struct agp_memory * mem,off_t pg_start,int type)3761da177e4SLinus Torvalds hp_zx1_remove_memory (struct agp_memory *mem, off_t pg_start, int type)
3771da177e4SLinus Torvalds {
3781da177e4SLinus Torvalds struct _hp_private *hp = &hp_private;
3791da177e4SLinus Torvalds int i, io_pg_start, io_pg_count;
3801da177e4SLinus Torvalds
381fc000154SÉmeric Maschino if (type != mem->type ||
382fc000154SÉmeric Maschino agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type)) {
3831da177e4SLinus Torvalds return -EINVAL;
3841da177e4SLinus Torvalds }
3851da177e4SLinus Torvalds
3861da177e4SLinus Torvalds io_pg_start = hp->io_pages_per_kpage * pg_start;
3871da177e4SLinus Torvalds io_pg_count = hp->io_pages_per_kpage * mem->page_count;
3881da177e4SLinus Torvalds for (i = io_pg_start; i < io_pg_count + io_pg_start; i++) {
3891da177e4SLinus Torvalds hp->gatt[i] = agp_bridge->scratch_page;
3901da177e4SLinus Torvalds }
3911da177e4SLinus Torvalds
3921da177e4SLinus Torvalds agp_bridge->driver->tlb_flush(mem);
3931da177e4SLinus Torvalds return 0;
3941da177e4SLinus Torvalds }
3951da177e4SLinus Torvalds
3961da177e4SLinus Torvalds static unsigned long
hp_zx1_mask_memory(struct agp_bridge_data * bridge,dma_addr_t addr,int type)3972a4ceb6dSDavid Woodhouse hp_zx1_mask_memory (struct agp_bridge_data *bridge, dma_addr_t addr, int type)
3981da177e4SLinus Torvalds {
3991da177e4SLinus Torvalds return HP_ZX1_PDIR_VALID_BIT | addr;
4001da177e4SLinus Torvalds }
4011da177e4SLinus Torvalds
4021da177e4SLinus Torvalds static void
hp_zx1_enable(struct agp_bridge_data * bridge,u32 mode)4031da177e4SLinus Torvalds hp_zx1_enable (struct agp_bridge_data *bridge, u32 mode)
4041da177e4SLinus Torvalds {
4051da177e4SLinus Torvalds struct _hp_private *hp = &hp_private;
4061da177e4SLinus Torvalds u32 command;
4071da177e4SLinus Torvalds
4081da177e4SLinus Torvalds command = readl(hp->lba_regs+hp->lba_cap_offset+PCI_AGP_STATUS);
4091da177e4SLinus Torvalds command = agp_collect_device_status(bridge, mode, command);
4101da177e4SLinus Torvalds command |= 0x00000100;
4111da177e4SLinus Torvalds
4121da177e4SLinus Torvalds writel(command, hp->lba_regs+hp->lba_cap_offset+PCI_AGP_COMMAND);
4131da177e4SLinus Torvalds
4141da177e4SLinus Torvalds agp_device_command(command, (mode & AGP8X_MODE) != 0);
4151da177e4SLinus Torvalds }
4161da177e4SLinus Torvalds
417e047d1cfSRyusuke Konishi const struct agp_bridge_driver hp_zx1_driver = {
4181da177e4SLinus Torvalds .owner = THIS_MODULE,
4191da177e4SLinus Torvalds .size_type = FIXED_APER_SIZE,
4201da177e4SLinus Torvalds .configure = hp_zx1_configure,
4211da177e4SLinus Torvalds .fetch_size = hp_zx1_fetch_size,
4221da177e4SLinus Torvalds .cleanup = hp_zx1_cleanup,
4231da177e4SLinus Torvalds .tlb_flush = hp_zx1_tlbflush,
4241da177e4SLinus Torvalds .mask_memory = hp_zx1_mask_memory,
4251da177e4SLinus Torvalds .masks = hp_zx1_masks,
4261da177e4SLinus Torvalds .agp_enable = hp_zx1_enable,
4271da177e4SLinus Torvalds .cache_flush = global_cache_flush,
4281da177e4SLinus Torvalds .create_gatt_table = hp_zx1_create_gatt_table,
4291da177e4SLinus Torvalds .free_gatt_table = hp_zx1_free_gatt_table,
4301da177e4SLinus Torvalds .insert_memory = hp_zx1_insert_memory,
4311da177e4SLinus Torvalds .remove_memory = hp_zx1_remove_memory,
4321da177e4SLinus Torvalds .alloc_by_type = agp_generic_alloc_by_type,
4331da177e4SLinus Torvalds .free_by_type = agp_generic_free_by_type,
4341da177e4SLinus Torvalds .agp_alloc_page = agp_generic_alloc_page,
4355f310b63SRene Herman .agp_alloc_pages = agp_generic_alloc_pages,
4361da177e4SLinus Torvalds .agp_destroy_page = agp_generic_destroy_page,
4375f310b63SRene Herman .agp_destroy_pages = agp_generic_destroy_pages,
438a030ce44SThomas Hellstrom .agp_type_to_mask_type = agp_generic_type_to_mask_type,
439c7258012SJoe Perches .cant_use_aperture = true,
4401da177e4SLinus Torvalds };
4411da177e4SLinus Torvalds
4421da177e4SLinus Torvalds static int __init
hp_zx1_setup(u64 ioc_hpa,u64 lba_hpa)4431da177e4SLinus Torvalds hp_zx1_setup (u64 ioc_hpa, u64 lba_hpa)
4441da177e4SLinus Torvalds {
4451da177e4SLinus Torvalds struct agp_bridge_data *bridge;
4461da177e4SLinus Torvalds int error = 0;
4471da177e4SLinus Torvalds
4481da177e4SLinus Torvalds error = hp_zx1_ioc_init(ioc_hpa);
4491da177e4SLinus Torvalds if (error)
4501da177e4SLinus Torvalds goto fail;
4511da177e4SLinus Torvalds
4521da177e4SLinus Torvalds error = hp_zx1_lba_init(lba_hpa);
4531da177e4SLinus Torvalds if (error)
4541da177e4SLinus Torvalds goto fail;
4551da177e4SLinus Torvalds
4561da177e4SLinus Torvalds bridge = agp_alloc_bridge();
4571da177e4SLinus Torvalds if (!bridge) {
4581da177e4SLinus Torvalds error = -ENOMEM;
4591da177e4SLinus Torvalds goto fail;
4601da177e4SLinus Torvalds }
4611da177e4SLinus Torvalds bridge->driver = &hp_zx1_driver;
4621da177e4SLinus Torvalds
4631da177e4SLinus Torvalds fake_bridge_dev.vendor = PCI_VENDOR_ID_HP;
4641da177e4SLinus Torvalds fake_bridge_dev.device = PCI_DEVICE_ID_HP_PCIX_LBA;
4651da177e4SLinus Torvalds bridge->dev = &fake_bridge_dev;
4661da177e4SLinus Torvalds
4671da177e4SLinus Torvalds error = agp_add_bridge(bridge);
4681da177e4SLinus Torvalds fail:
4691da177e4SLinus Torvalds if (error)
4701da177e4SLinus Torvalds hp_zx1_cleanup();
4711da177e4SLinus Torvalds return error;
4721da177e4SLinus Torvalds }
4731da177e4SLinus Torvalds
4741da177e4SLinus Torvalds static acpi_status __init
zx1_gart_probe(acpi_handle obj,u32 depth,void * context,void ** ret)4751da177e4SLinus Torvalds zx1_gart_probe (acpi_handle obj, u32 depth, void *context, void **ret)
4761da177e4SLinus Torvalds {
4771da177e4SLinus Torvalds acpi_handle handle, parent;
4781da177e4SLinus Torvalds acpi_status status;
4791da177e4SLinus Torvalds struct acpi_device_info *info;
4801da177e4SLinus Torvalds u64 lba_hpa, sba_hpa, length;
4811da177e4SLinus Torvalds int match;
4821da177e4SLinus Torvalds
4831da177e4SLinus Torvalds status = hp_acpi_csr_space(obj, &lba_hpa, &length);
4841da177e4SLinus Torvalds if (ACPI_FAILURE(status))
4851da177e4SLinus Torvalds return AE_OK; /* keep looking for another bridge */
4861da177e4SLinus Torvalds
4871da177e4SLinus Torvalds /* Look for an enclosing IOC scope and find its CSR space */
4881da177e4SLinus Torvalds handle = obj;
4891da177e4SLinus Torvalds do {
49015b8dd53SBob Moore status = acpi_get_object_info(handle, &info);
49167fe63b0SBjorn Helgaas if (ACPI_SUCCESS(status) && (info->valid & ACPI_VALID_HID)) {
4921da177e4SLinus Torvalds /* TBD check _CID also */
49315b8dd53SBob Moore match = (strcmp(info->hardware_id.string, "HWP0001") == 0);
4947f048801SLen Brown kfree(info);
4951da177e4SLinus Torvalds if (match) {
4961da177e4SLinus Torvalds status = hp_acpi_csr_space(handle, &sba_hpa, &length);
4971da177e4SLinus Torvalds if (ACPI_SUCCESS(status))
4981da177e4SLinus Torvalds break;
4991da177e4SLinus Torvalds else {
5001da177e4SLinus Torvalds printk(KERN_ERR PFX "Detected HP ZX1 "
5011da177e4SLinus Torvalds "AGP LBA but no IOC.\n");
5021da177e4SLinus Torvalds return AE_OK;
5031da177e4SLinus Torvalds }
5041da177e4SLinus Torvalds }
5051da177e4SLinus Torvalds }
5061da177e4SLinus Torvalds
5071da177e4SLinus Torvalds status = acpi_get_parent(handle, &parent);
5081da177e4SLinus Torvalds handle = parent;
5091da177e4SLinus Torvalds } while (ACPI_SUCCESS(status));
5101da177e4SLinus Torvalds
5113d4a7882SBjorn Helgaas if (ACPI_FAILURE(status))
5123d4a7882SBjorn Helgaas return AE_OK; /* found no enclosing IOC */
5133d4a7882SBjorn Helgaas
5141da177e4SLinus Torvalds if (hp_zx1_setup(sba_hpa + HP_ZX1_IOC_OFFSET, lba_hpa))
5151da177e4SLinus Torvalds return AE_OK;
5161da177e4SLinus Torvalds
517e088a4adSMatthew Wilcox printk(KERN_INFO PFX "Detected HP ZX1 %s AGP chipset "
518e088a4adSMatthew Wilcox "(ioc=%llx, lba=%llx)\n", (char *)context,
519e088a4adSMatthew Wilcox sba_hpa + HP_ZX1_IOC_OFFSET, lba_hpa);
5201da177e4SLinus Torvalds
5211da177e4SLinus Torvalds hp_zx1_gart_found = 1;
5221da177e4SLinus Torvalds return AE_CTRL_TERMINATE; /* we only support one bridge; quit looking */
5231da177e4SLinus Torvalds }
5241da177e4SLinus Torvalds
5251da177e4SLinus Torvalds static int __init
agp_hp_init(void)5261da177e4SLinus Torvalds agp_hp_init (void)
5271da177e4SLinus Torvalds {
5281da177e4SLinus Torvalds if (agp_off)
5291da177e4SLinus Torvalds return -EINVAL;
5301da177e4SLinus Torvalds
5311da177e4SLinus Torvalds acpi_get_devices("HWP0003", zx1_gart_probe, "HWP0003", NULL);
5321da177e4SLinus Torvalds if (hp_zx1_gart_found)
5331da177e4SLinus Torvalds return 0;
5341da177e4SLinus Torvalds
5351da177e4SLinus Torvalds acpi_get_devices("HWP0007", zx1_gart_probe, "HWP0007", NULL);
5361da177e4SLinus Torvalds if (hp_zx1_gart_found)
5371da177e4SLinus Torvalds return 0;
5381da177e4SLinus Torvalds
5391da177e4SLinus Torvalds return -ENODEV;
5401da177e4SLinus Torvalds }
5411da177e4SLinus Torvalds
5421da177e4SLinus Torvalds static void __exit
agp_hp_cleanup(void)5431da177e4SLinus Torvalds agp_hp_cleanup (void)
5441da177e4SLinus Torvalds {
5451da177e4SLinus Torvalds }
5461da177e4SLinus Torvalds
5471da177e4SLinus Torvalds module_init(agp_hp_init);
5481da177e4SLinus Torvalds module_exit(agp_hp_cleanup);
5491da177e4SLinus Torvalds
5501da177e4SLinus Torvalds MODULE_LICENSE("GPL and additional rights");
551