xref: /openbmc/linux/drivers/base/regmap/regcache.c (revision fbba43c527d851088a891ed83346d5cc9f095b64)
19fabe24eSDimitris Papastamos /*
29fabe24eSDimitris Papastamos  * Register cache access API
39fabe24eSDimitris Papastamos  *
49fabe24eSDimitris Papastamos  * Copyright 2011 Wolfson Microelectronics plc
59fabe24eSDimitris Papastamos  *
69fabe24eSDimitris Papastamos  * Author: Dimitris Papastamos <dp@opensource.wolfsonmicro.com>
79fabe24eSDimitris Papastamos  *
89fabe24eSDimitris Papastamos  * This program is free software; you can redistribute it and/or modify
99fabe24eSDimitris Papastamos  * it under the terms of the GNU General Public License version 2 as
109fabe24eSDimitris Papastamos  * published by the Free Software Foundation.
119fabe24eSDimitris Papastamos  */
129fabe24eSDimitris Papastamos 
139fabe24eSDimitris Papastamos #include <linux/slab.h>
141b6bc32fSPaul Gortmaker #include <linux/export.h>
1551990e82SPaul Gortmaker #include <linux/device.h>
169fabe24eSDimitris Papastamos #include <trace/events/regmap.h>
17f094fea6SMark Brown #include <linux/bsearch.h>
18c08604b8SDimitris Papastamos #include <linux/sort.h>
199fabe24eSDimitris Papastamos 
209fabe24eSDimitris Papastamos #include "internal.h"
219fabe24eSDimitris Papastamos 
229fabe24eSDimitris Papastamos static const struct regcache_ops *cache_types[] = {
2328644c80SDimitris Papastamos 	&regcache_rbtree_ops,
242cbbb579SDimitris Papastamos 	&regcache_lzo_ops,
252ac902ceSMark Brown 	&regcache_flat_ops,
269fabe24eSDimitris Papastamos };
279fabe24eSDimitris Papastamos 
289fabe24eSDimitris Papastamos static int regcache_hw_init(struct regmap *map)
299fabe24eSDimitris Papastamos {
309fabe24eSDimitris Papastamos 	int i, j;
319fabe24eSDimitris Papastamos 	int ret;
329fabe24eSDimitris Papastamos 	int count;
339fabe24eSDimitris Papastamos 	unsigned int val;
349fabe24eSDimitris Papastamos 	void *tmp_buf;
359fabe24eSDimitris Papastamos 
369fabe24eSDimitris Papastamos 	if (!map->num_reg_defaults_raw)
379fabe24eSDimitris Papastamos 		return -EINVAL;
389fabe24eSDimitris Papastamos 
399fabe24eSDimitris Papastamos 	if (!map->reg_defaults_raw) {
40df00c79fSLaxman Dewangan 		u32 cache_bypass = map->cache_bypass;
419fabe24eSDimitris Papastamos 		dev_warn(map->dev, "No cache defaults, reading back from HW\n");
42df00c79fSLaxman Dewangan 
43df00c79fSLaxman Dewangan 		/* Bypass the cache access till data read from HW*/
44df00c79fSLaxman Dewangan 		map->cache_bypass = 1;
459fabe24eSDimitris Papastamos 		tmp_buf = kmalloc(map->cache_size_raw, GFP_KERNEL);
469fabe24eSDimitris Papastamos 		if (!tmp_buf)
47ba3f1c85SXiubo Li 			return -ENOMEM;
48eb4cb76fSMark Brown 		ret = regmap_raw_read(map, 0, tmp_buf,
499fabe24eSDimitris Papastamos 				      map->num_reg_defaults_raw);
50df00c79fSLaxman Dewangan 		map->cache_bypass = cache_bypass;
519fabe24eSDimitris Papastamos 		if (ret < 0) {
529fabe24eSDimitris Papastamos 			kfree(tmp_buf);
539fabe24eSDimitris Papastamos 			return ret;
549fabe24eSDimitris Papastamos 		}
559fabe24eSDimitris Papastamos 		map->reg_defaults_raw = tmp_buf;
569fabe24eSDimitris Papastamos 		map->cache_free = 1;
579fabe24eSDimitris Papastamos 	}
589fabe24eSDimitris Papastamos 
599fabe24eSDimitris Papastamos 	/* calculate the size of reg_defaults */
605bd83ed0SXiubo Li 	for (count = 0, i = 0; i < map->num_reg_defaults_raw; i++)
615bd83ed0SXiubo Li 		if (!regmap_volatile(map, i * map->reg_stride))
629fabe24eSDimitris Papastamos 			count++;
639fabe24eSDimitris Papastamos 
649fabe24eSDimitris Papastamos 	map->reg_defaults = kmalloc(count * sizeof(struct reg_default),
659fabe24eSDimitris Papastamos 				      GFP_KERNEL);
66021cd616SLars-Peter Clausen 	if (!map->reg_defaults) {
67021cd616SLars-Peter Clausen 		ret = -ENOMEM;
68021cd616SLars-Peter Clausen 		goto err_free;
69021cd616SLars-Peter Clausen 	}
709fabe24eSDimitris Papastamos 
719fabe24eSDimitris Papastamos 	/* fill the reg_defaults */
729fabe24eSDimitris Papastamos 	map->num_reg_defaults = count;
739fabe24eSDimitris Papastamos 	for (i = 0, j = 0; i < map->num_reg_defaults_raw; i++) {
74f01ee60fSStephen Warren 		if (regmap_volatile(map, i * map->reg_stride))
759fabe24eSDimitris Papastamos 			continue;
76*fbba43c5SXiubo Li 		val = regcache_get_val(map, map->reg_defaults_raw, i);
77f01ee60fSStephen Warren 		map->reg_defaults[j].reg = i * map->reg_stride;
789fabe24eSDimitris Papastamos 		map->reg_defaults[j].def = val;
799fabe24eSDimitris Papastamos 		j++;
809fabe24eSDimitris Papastamos 	}
819fabe24eSDimitris Papastamos 
829fabe24eSDimitris Papastamos 	return 0;
83021cd616SLars-Peter Clausen 
84021cd616SLars-Peter Clausen err_free:
85021cd616SLars-Peter Clausen 	if (map->cache_free)
86021cd616SLars-Peter Clausen 		kfree(map->reg_defaults_raw);
87021cd616SLars-Peter Clausen 
88021cd616SLars-Peter Clausen 	return ret;
899fabe24eSDimitris Papastamos }
909fabe24eSDimitris Papastamos 
91e5e3b8abSLars-Peter Clausen int regcache_init(struct regmap *map, const struct regmap_config *config)
929fabe24eSDimitris Papastamos {
939fabe24eSDimitris Papastamos 	int ret;
949fabe24eSDimitris Papastamos 	int i;
959fabe24eSDimitris Papastamos 	void *tmp_buf;
969fabe24eSDimitris Papastamos 
97f01ee60fSStephen Warren 	for (i = 0; i < config->num_reg_defaults; i++)
98f01ee60fSStephen Warren 		if (config->reg_defaults[i].reg % map->reg_stride)
99f01ee60fSStephen Warren 			return -EINVAL;
100f01ee60fSStephen Warren 
101e7a6db30SMark Brown 	if (map->cache_type == REGCACHE_NONE) {
102e7a6db30SMark Brown 		map->cache_bypass = true;
1039fabe24eSDimitris Papastamos 		return 0;
104e7a6db30SMark Brown 	}
1059fabe24eSDimitris Papastamos 
1069fabe24eSDimitris Papastamos 	for (i = 0; i < ARRAY_SIZE(cache_types); i++)
1079fabe24eSDimitris Papastamos 		if (cache_types[i]->type == map->cache_type)
1089fabe24eSDimitris Papastamos 			break;
1099fabe24eSDimitris Papastamos 
1109fabe24eSDimitris Papastamos 	if (i == ARRAY_SIZE(cache_types)) {
1119fabe24eSDimitris Papastamos 		dev_err(map->dev, "Could not match compress type: %d\n",
1129fabe24eSDimitris Papastamos 			map->cache_type);
1139fabe24eSDimitris Papastamos 		return -EINVAL;
1149fabe24eSDimitris Papastamos 	}
1159fabe24eSDimitris Papastamos 
116e5e3b8abSLars-Peter Clausen 	map->num_reg_defaults = config->num_reg_defaults;
117e5e3b8abSLars-Peter Clausen 	map->num_reg_defaults_raw = config->num_reg_defaults_raw;
118e5e3b8abSLars-Peter Clausen 	map->reg_defaults_raw = config->reg_defaults_raw;
119064d4db1SLars-Peter Clausen 	map->cache_word_size = DIV_ROUND_UP(config->val_bits, 8);
120064d4db1SLars-Peter Clausen 	map->cache_size_raw = map->cache_word_size * config->num_reg_defaults_raw;
121e5e3b8abSLars-Peter Clausen 
1229fabe24eSDimitris Papastamos 	map->cache = NULL;
1239fabe24eSDimitris Papastamos 	map->cache_ops = cache_types[i];
1249fabe24eSDimitris Papastamos 
1259fabe24eSDimitris Papastamos 	if (!map->cache_ops->read ||
1269fabe24eSDimitris Papastamos 	    !map->cache_ops->write ||
1279fabe24eSDimitris Papastamos 	    !map->cache_ops->name)
1289fabe24eSDimitris Papastamos 		return -EINVAL;
1299fabe24eSDimitris Papastamos 
1309fabe24eSDimitris Papastamos 	/* We still need to ensure that the reg_defaults
1319fabe24eSDimitris Papastamos 	 * won't vanish from under us.  We'll need to make
1329fabe24eSDimitris Papastamos 	 * a copy of it.
1339fabe24eSDimitris Papastamos 	 */
134720e4616SLars-Peter Clausen 	if (config->reg_defaults) {
1359fabe24eSDimitris Papastamos 		if (!map->num_reg_defaults)
1369fabe24eSDimitris Papastamos 			return -EINVAL;
137720e4616SLars-Peter Clausen 		tmp_buf = kmemdup(config->reg_defaults, map->num_reg_defaults *
1389fabe24eSDimitris Papastamos 				  sizeof(struct reg_default), GFP_KERNEL);
1399fabe24eSDimitris Papastamos 		if (!tmp_buf)
1409fabe24eSDimitris Papastamos 			return -ENOMEM;
1419fabe24eSDimitris Papastamos 		map->reg_defaults = tmp_buf;
1428528bdd4SMark Brown 	} else if (map->num_reg_defaults_raw) {
1435fcd2560SMark Brown 		/* Some devices such as PMICs don't have cache defaults,
1449fabe24eSDimitris Papastamos 		 * we cope with this by reading back the HW registers and
1459fabe24eSDimitris Papastamos 		 * crafting the cache defaults by hand.
1469fabe24eSDimitris Papastamos 		 */
1479fabe24eSDimitris Papastamos 		ret = regcache_hw_init(map);
1489fabe24eSDimitris Papastamos 		if (ret < 0)
1499fabe24eSDimitris Papastamos 			return ret;
1509fabe24eSDimitris Papastamos 	}
1519fabe24eSDimitris Papastamos 
1529fabe24eSDimitris Papastamos 	if (!map->max_register)
1539fabe24eSDimitris Papastamos 		map->max_register = map->num_reg_defaults_raw;
1549fabe24eSDimitris Papastamos 
1559fabe24eSDimitris Papastamos 	if (map->cache_ops->init) {
1569fabe24eSDimitris Papastamos 		dev_dbg(map->dev, "Initializing %s cache\n",
1579fabe24eSDimitris Papastamos 			map->cache_ops->name);
158bd061c78SLars-Peter Clausen 		ret = map->cache_ops->init(map);
159bd061c78SLars-Peter Clausen 		if (ret)
160bd061c78SLars-Peter Clausen 			goto err_free;
1619fabe24eSDimitris Papastamos 	}
1629fabe24eSDimitris Papastamos 	return 0;
163bd061c78SLars-Peter Clausen 
164bd061c78SLars-Peter Clausen err_free:
165bd061c78SLars-Peter Clausen 	kfree(map->reg_defaults);
166bd061c78SLars-Peter Clausen 	if (map->cache_free)
167bd061c78SLars-Peter Clausen 		kfree(map->reg_defaults_raw);
168bd061c78SLars-Peter Clausen 
169bd061c78SLars-Peter Clausen 	return ret;
1709fabe24eSDimitris Papastamos }
1719fabe24eSDimitris Papastamos 
1729fabe24eSDimitris Papastamos void regcache_exit(struct regmap *map)
1739fabe24eSDimitris Papastamos {
1749fabe24eSDimitris Papastamos 	if (map->cache_type == REGCACHE_NONE)
1759fabe24eSDimitris Papastamos 		return;
1769fabe24eSDimitris Papastamos 
1779fabe24eSDimitris Papastamos 	BUG_ON(!map->cache_ops);
1789fabe24eSDimitris Papastamos 
1799fabe24eSDimitris Papastamos 	kfree(map->reg_defaults);
1809fabe24eSDimitris Papastamos 	if (map->cache_free)
1819fabe24eSDimitris Papastamos 		kfree(map->reg_defaults_raw);
1829fabe24eSDimitris Papastamos 
1839fabe24eSDimitris Papastamos 	if (map->cache_ops->exit) {
1849fabe24eSDimitris Papastamos 		dev_dbg(map->dev, "Destroying %s cache\n",
1859fabe24eSDimitris Papastamos 			map->cache_ops->name);
1869fabe24eSDimitris Papastamos 		map->cache_ops->exit(map);
1879fabe24eSDimitris Papastamos 	}
1889fabe24eSDimitris Papastamos }
1899fabe24eSDimitris Papastamos 
1909fabe24eSDimitris Papastamos /**
1919fabe24eSDimitris Papastamos  * regcache_read: Fetch the value of a given register from the cache.
1929fabe24eSDimitris Papastamos  *
1939fabe24eSDimitris Papastamos  * @map: map to configure.
1949fabe24eSDimitris Papastamos  * @reg: The register index.
1959fabe24eSDimitris Papastamos  * @value: The value to be returned.
1969fabe24eSDimitris Papastamos  *
1979fabe24eSDimitris Papastamos  * Return a negative value on failure, 0 on success.
1989fabe24eSDimitris Papastamos  */
1999fabe24eSDimitris Papastamos int regcache_read(struct regmap *map,
2009fabe24eSDimitris Papastamos 		  unsigned int reg, unsigned int *value)
2019fabe24eSDimitris Papastamos {
202bc7ee556SMark Brown 	int ret;
203bc7ee556SMark Brown 
2049fabe24eSDimitris Papastamos 	if (map->cache_type == REGCACHE_NONE)
2059fabe24eSDimitris Papastamos 		return -ENOSYS;
2069fabe24eSDimitris Papastamos 
2079fabe24eSDimitris Papastamos 	BUG_ON(!map->cache_ops);
2089fabe24eSDimitris Papastamos 
209bc7ee556SMark Brown 	if (!regmap_volatile(map, reg)) {
210bc7ee556SMark Brown 		ret = map->cache_ops->read(map, reg, value);
211bc7ee556SMark Brown 
212bc7ee556SMark Brown 		if (ret == 0)
213bc7ee556SMark Brown 			trace_regmap_reg_read_cache(map->dev, reg, *value);
214bc7ee556SMark Brown 
215bc7ee556SMark Brown 		return ret;
216bc7ee556SMark Brown 	}
2179fabe24eSDimitris Papastamos 
2189fabe24eSDimitris Papastamos 	return -EINVAL;
2199fabe24eSDimitris Papastamos }
2209fabe24eSDimitris Papastamos 
2219fabe24eSDimitris Papastamos /**
2229fabe24eSDimitris Papastamos  * regcache_write: Set the value of a given register in the cache.
2239fabe24eSDimitris Papastamos  *
2249fabe24eSDimitris Papastamos  * @map: map to configure.
2259fabe24eSDimitris Papastamos  * @reg: The register index.
2269fabe24eSDimitris Papastamos  * @value: The new register value.
2279fabe24eSDimitris Papastamos  *
2289fabe24eSDimitris Papastamos  * Return a negative value on failure, 0 on success.
2299fabe24eSDimitris Papastamos  */
2309fabe24eSDimitris Papastamos int regcache_write(struct regmap *map,
2319fabe24eSDimitris Papastamos 		   unsigned int reg, unsigned int value)
2329fabe24eSDimitris Papastamos {
2339fabe24eSDimitris Papastamos 	if (map->cache_type == REGCACHE_NONE)
2349fabe24eSDimitris Papastamos 		return 0;
2359fabe24eSDimitris Papastamos 
2369fabe24eSDimitris Papastamos 	BUG_ON(!map->cache_ops);
2379fabe24eSDimitris Papastamos 
2389fabe24eSDimitris Papastamos 	if (!regmap_volatile(map, reg))
2399fabe24eSDimitris Papastamos 		return map->cache_ops->write(map, reg, value);
2409fabe24eSDimitris Papastamos 
2419fabe24eSDimitris Papastamos 	return 0;
2429fabe24eSDimitris Papastamos }
2439fabe24eSDimitris Papastamos 
244d856fce4SMaarten ter Huurne static int regcache_default_sync(struct regmap *map, unsigned int min,
245d856fce4SMaarten ter Huurne 				 unsigned int max)
246d856fce4SMaarten ter Huurne {
247d856fce4SMaarten ter Huurne 	unsigned int reg;
248d856fce4SMaarten ter Huurne 
24975617328SDylan Reid 	for (reg = min; reg <= max; reg += map->reg_stride) {
250d856fce4SMaarten ter Huurne 		unsigned int val;
251d856fce4SMaarten ter Huurne 		int ret;
252d856fce4SMaarten ter Huurne 
25383f8475cSDylan Reid 		if (regmap_volatile(map, reg) ||
25483f8475cSDylan Reid 		    !regmap_writeable(map, reg))
255d856fce4SMaarten ter Huurne 			continue;
256d856fce4SMaarten ter Huurne 
257d856fce4SMaarten ter Huurne 		ret = regcache_read(map, reg, &val);
258d856fce4SMaarten ter Huurne 		if (ret)
259d856fce4SMaarten ter Huurne 			return ret;
260d856fce4SMaarten ter Huurne 
261d856fce4SMaarten ter Huurne 		/* Is this the hardware default?  If so skip. */
262d856fce4SMaarten ter Huurne 		ret = regcache_lookup_reg(map, reg);
263d856fce4SMaarten ter Huurne 		if (ret >= 0 && val == map->reg_defaults[ret].def)
264d856fce4SMaarten ter Huurne 			continue;
265d856fce4SMaarten ter Huurne 
266d856fce4SMaarten ter Huurne 		map->cache_bypass = 1;
267d856fce4SMaarten ter Huurne 		ret = _regmap_write(map, reg, val);
268d856fce4SMaarten ter Huurne 		map->cache_bypass = 0;
269f29a4320SJarkko Nikula 		if (ret) {
270f29a4320SJarkko Nikula 			dev_err(map->dev, "Unable to sync register %#x. %d\n",
271f29a4320SJarkko Nikula 				reg, ret);
272d856fce4SMaarten ter Huurne 			return ret;
273f29a4320SJarkko Nikula 		}
274d856fce4SMaarten ter Huurne 		dev_dbg(map->dev, "Synced register %#x, value %#x\n", reg, val);
275d856fce4SMaarten ter Huurne 	}
276d856fce4SMaarten ter Huurne 
277d856fce4SMaarten ter Huurne 	return 0;
278d856fce4SMaarten ter Huurne }
279d856fce4SMaarten ter Huurne 
2809fabe24eSDimitris Papastamos /**
2819fabe24eSDimitris Papastamos  * regcache_sync: Sync the register cache with the hardware.
2829fabe24eSDimitris Papastamos  *
2839fabe24eSDimitris Papastamos  * @map: map to configure.
2849fabe24eSDimitris Papastamos  *
2859fabe24eSDimitris Papastamos  * Any registers that should not be synced should be marked as
2869fabe24eSDimitris Papastamos  * volatile.  In general drivers can choose not to use the provided
2879fabe24eSDimitris Papastamos  * syncing functionality if they so require.
2889fabe24eSDimitris Papastamos  *
2899fabe24eSDimitris Papastamos  * Return a negative value on failure, 0 on success.
2909fabe24eSDimitris Papastamos  */
2919fabe24eSDimitris Papastamos int regcache_sync(struct regmap *map)
2929fabe24eSDimitris Papastamos {
293954757d7SDimitris Papastamos 	int ret = 0;
294954757d7SDimitris Papastamos 	unsigned int i;
29559360089SDimitris Papastamos 	const char *name;
296beb1a10fSDimitris Papastamos 	unsigned int bypass;
29759360089SDimitris Papastamos 
298d856fce4SMaarten ter Huurne 	BUG_ON(!map->cache_ops);
2999fabe24eSDimitris Papastamos 
30081485f52SLars-Peter Clausen 	map->lock(map->lock_arg);
301beb1a10fSDimitris Papastamos 	/* Remember the initial bypass state */
302beb1a10fSDimitris Papastamos 	bypass = map->cache_bypass;
3039fabe24eSDimitris Papastamos 	dev_dbg(map->dev, "Syncing %s cache\n",
3049fabe24eSDimitris Papastamos 		map->cache_ops->name);
30559360089SDimitris Papastamos 	name = map->cache_ops->name;
30659360089SDimitris Papastamos 	trace_regcache_sync(map->dev, name, "start");
30722f0d90aSMark Brown 
3088ae0d7e8SMark Brown 	if (!map->cache_dirty)
3098ae0d7e8SMark Brown 		goto out;
310d9db7627SMark Brown 
311affbe886SMark Brown 	map->async = true;
312affbe886SMark Brown 
31322f0d90aSMark Brown 	/* Apply any patch first */
3148a892d69SMark Brown 	map->cache_bypass = 1;
31522f0d90aSMark Brown 	for (i = 0; i < map->patch_regs; i++) {
31622f0d90aSMark Brown 		ret = _regmap_write(map, map->patch[i].reg, map->patch[i].def);
31722f0d90aSMark Brown 		if (ret != 0) {
31822f0d90aSMark Brown 			dev_err(map->dev, "Failed to write %x = %x: %d\n",
31922f0d90aSMark Brown 				map->patch[i].reg, map->patch[i].def, ret);
32022f0d90aSMark Brown 			goto out;
32122f0d90aSMark Brown 		}
32222f0d90aSMark Brown 	}
3238a892d69SMark Brown 	map->cache_bypass = 0;
32422f0d90aSMark Brown 
325d856fce4SMaarten ter Huurne 	if (map->cache_ops->sync)
326ac8d91c8SMark Brown 		ret = map->cache_ops->sync(map, 0, map->max_register);
327d856fce4SMaarten ter Huurne 	else
328d856fce4SMaarten ter Huurne 		ret = regcache_default_sync(map, 0, map->max_register);
329954757d7SDimitris Papastamos 
3306ff73738SMark Brown 	if (ret == 0)
3316ff73738SMark Brown 		map->cache_dirty = false;
3326ff73738SMark Brown 
333954757d7SDimitris Papastamos out:
334beb1a10fSDimitris Papastamos 	/* Restore the bypass state */
335affbe886SMark Brown 	map->async = false;
336beb1a10fSDimitris Papastamos 	map->cache_bypass = bypass;
33781485f52SLars-Peter Clausen 	map->unlock(map->lock_arg);
338954757d7SDimitris Papastamos 
339affbe886SMark Brown 	regmap_async_complete(map);
340affbe886SMark Brown 
341affbe886SMark Brown 	trace_regcache_sync(map->dev, name, "stop");
342affbe886SMark Brown 
343954757d7SDimitris Papastamos 	return ret;
3449fabe24eSDimitris Papastamos }
3459fabe24eSDimitris Papastamos EXPORT_SYMBOL_GPL(regcache_sync);
3469fabe24eSDimitris Papastamos 
34792afb286SMark Brown /**
3484d4cfd16SMark Brown  * regcache_sync_region: Sync part  of the register cache with the hardware.
3494d4cfd16SMark Brown  *
3504d4cfd16SMark Brown  * @map: map to sync.
3514d4cfd16SMark Brown  * @min: first register to sync
3524d4cfd16SMark Brown  * @max: last register to sync
3534d4cfd16SMark Brown  *
3544d4cfd16SMark Brown  * Write all non-default register values in the specified region to
3554d4cfd16SMark Brown  * the hardware.
3564d4cfd16SMark Brown  *
3574d4cfd16SMark Brown  * Return a negative value on failure, 0 on success.
3584d4cfd16SMark Brown  */
3594d4cfd16SMark Brown int regcache_sync_region(struct regmap *map, unsigned int min,
3604d4cfd16SMark Brown 			 unsigned int max)
3614d4cfd16SMark Brown {
3624d4cfd16SMark Brown 	int ret = 0;
3634d4cfd16SMark Brown 	const char *name;
3644d4cfd16SMark Brown 	unsigned int bypass;
3654d4cfd16SMark Brown 
366d856fce4SMaarten ter Huurne 	BUG_ON(!map->cache_ops);
3674d4cfd16SMark Brown 
36881485f52SLars-Peter Clausen 	map->lock(map->lock_arg);
3694d4cfd16SMark Brown 
3704d4cfd16SMark Brown 	/* Remember the initial bypass state */
3714d4cfd16SMark Brown 	bypass = map->cache_bypass;
3724d4cfd16SMark Brown 
3734d4cfd16SMark Brown 	name = map->cache_ops->name;
3744d4cfd16SMark Brown 	dev_dbg(map->dev, "Syncing %s cache from %d-%d\n", name, min, max);
3754d4cfd16SMark Brown 
3764d4cfd16SMark Brown 	trace_regcache_sync(map->dev, name, "start region");
3774d4cfd16SMark Brown 
3784d4cfd16SMark Brown 	if (!map->cache_dirty)
3794d4cfd16SMark Brown 		goto out;
3804d4cfd16SMark Brown 
381affbe886SMark Brown 	map->async = true;
382affbe886SMark Brown 
383d856fce4SMaarten ter Huurne 	if (map->cache_ops->sync)
3844d4cfd16SMark Brown 		ret = map->cache_ops->sync(map, min, max);
385d856fce4SMaarten ter Huurne 	else
386d856fce4SMaarten ter Huurne 		ret = regcache_default_sync(map, min, max);
3874d4cfd16SMark Brown 
3884d4cfd16SMark Brown out:
3894d4cfd16SMark Brown 	/* Restore the bypass state */
3904d4cfd16SMark Brown 	map->cache_bypass = bypass;
391affbe886SMark Brown 	map->async = false;
39281485f52SLars-Peter Clausen 	map->unlock(map->lock_arg);
3934d4cfd16SMark Brown 
394affbe886SMark Brown 	regmap_async_complete(map);
395affbe886SMark Brown 
396affbe886SMark Brown 	trace_regcache_sync(map->dev, name, "stop region");
397affbe886SMark Brown 
3984d4cfd16SMark Brown 	return ret;
3994d4cfd16SMark Brown }
400e466de05SMark Brown EXPORT_SYMBOL_GPL(regcache_sync_region);
4014d4cfd16SMark Brown 
4024d4cfd16SMark Brown /**
403697e85bcSMark Brown  * regcache_drop_region: Discard part of the register cache
404697e85bcSMark Brown  *
405697e85bcSMark Brown  * @map: map to operate on
406697e85bcSMark Brown  * @min: first register to discard
407697e85bcSMark Brown  * @max: last register to discard
408697e85bcSMark Brown  *
409697e85bcSMark Brown  * Discard part of the register cache.
410697e85bcSMark Brown  *
411697e85bcSMark Brown  * Return a negative value on failure, 0 on success.
412697e85bcSMark Brown  */
413697e85bcSMark Brown int regcache_drop_region(struct regmap *map, unsigned int min,
414697e85bcSMark Brown 			 unsigned int max)
415697e85bcSMark Brown {
416697e85bcSMark Brown 	int ret = 0;
417697e85bcSMark Brown 
4183f4ff561SLars-Peter Clausen 	if (!map->cache_ops || !map->cache_ops->drop)
419697e85bcSMark Brown 		return -EINVAL;
420697e85bcSMark Brown 
42181485f52SLars-Peter Clausen 	map->lock(map->lock_arg);
422697e85bcSMark Brown 
423697e85bcSMark Brown 	trace_regcache_drop_region(map->dev, min, max);
424697e85bcSMark Brown 
425697e85bcSMark Brown 	ret = map->cache_ops->drop(map, min, max);
426697e85bcSMark Brown 
42781485f52SLars-Peter Clausen 	map->unlock(map->lock_arg);
428697e85bcSMark Brown 
429697e85bcSMark Brown 	return ret;
430697e85bcSMark Brown }
431697e85bcSMark Brown EXPORT_SYMBOL_GPL(regcache_drop_region);
432697e85bcSMark Brown 
433697e85bcSMark Brown /**
43492afb286SMark Brown  * regcache_cache_only: Put a register map into cache only mode
43592afb286SMark Brown  *
43692afb286SMark Brown  * @map: map to configure
43792afb286SMark Brown  * @cache_only: flag if changes should be written to the hardware
43892afb286SMark Brown  *
43992afb286SMark Brown  * When a register map is marked as cache only writes to the register
44092afb286SMark Brown  * map API will only update the register cache, they will not cause
44192afb286SMark Brown  * any hardware changes.  This is useful for allowing portions of
44292afb286SMark Brown  * drivers to act as though the device were functioning as normal when
44392afb286SMark Brown  * it is disabled for power saving reasons.
44492afb286SMark Brown  */
44592afb286SMark Brown void regcache_cache_only(struct regmap *map, bool enable)
44692afb286SMark Brown {
44781485f52SLars-Peter Clausen 	map->lock(map->lock_arg);
448ac77a765SDimitris Papastamos 	WARN_ON(map->cache_bypass && enable);
44992afb286SMark Brown 	map->cache_only = enable;
4505d5b7d4fSMark Brown 	trace_regmap_cache_only(map->dev, enable);
45181485f52SLars-Peter Clausen 	map->unlock(map->lock_arg);
45292afb286SMark Brown }
45392afb286SMark Brown EXPORT_SYMBOL_GPL(regcache_cache_only);
45492afb286SMark Brown 
4556eb0f5e0SDimitris Papastamos /**
4568ae0d7e8SMark Brown  * regcache_mark_dirty: Mark the register cache as dirty
4578ae0d7e8SMark Brown  *
4588ae0d7e8SMark Brown  * @map: map to mark
4598ae0d7e8SMark Brown  *
4608ae0d7e8SMark Brown  * Mark the register cache as dirty, for example due to the device
4618ae0d7e8SMark Brown  * having been powered down for suspend.  If the cache is not marked
4628ae0d7e8SMark Brown  * as dirty then the cache sync will be suppressed.
4638ae0d7e8SMark Brown  */
4648ae0d7e8SMark Brown void regcache_mark_dirty(struct regmap *map)
4658ae0d7e8SMark Brown {
46681485f52SLars-Peter Clausen 	map->lock(map->lock_arg);
4678ae0d7e8SMark Brown 	map->cache_dirty = true;
46881485f52SLars-Peter Clausen 	map->unlock(map->lock_arg);
4698ae0d7e8SMark Brown }
4708ae0d7e8SMark Brown EXPORT_SYMBOL_GPL(regcache_mark_dirty);
4718ae0d7e8SMark Brown 
4728ae0d7e8SMark Brown /**
4736eb0f5e0SDimitris Papastamos  * regcache_cache_bypass: Put a register map into cache bypass mode
4746eb0f5e0SDimitris Papastamos  *
4756eb0f5e0SDimitris Papastamos  * @map: map to configure
4760eef6b04SDimitris Papastamos  * @cache_bypass: flag if changes should not be written to the hardware
4776eb0f5e0SDimitris Papastamos  *
4786eb0f5e0SDimitris Papastamos  * When a register map is marked with the cache bypass option, writes
4796eb0f5e0SDimitris Papastamos  * to the register map API will only update the hardware and not the
4806eb0f5e0SDimitris Papastamos  * the cache directly.  This is useful when syncing the cache back to
4816eb0f5e0SDimitris Papastamos  * the hardware.
4826eb0f5e0SDimitris Papastamos  */
4836eb0f5e0SDimitris Papastamos void regcache_cache_bypass(struct regmap *map, bool enable)
4846eb0f5e0SDimitris Papastamos {
48581485f52SLars-Peter Clausen 	map->lock(map->lock_arg);
486ac77a765SDimitris Papastamos 	WARN_ON(map->cache_only && enable);
4876eb0f5e0SDimitris Papastamos 	map->cache_bypass = enable;
4885d5b7d4fSMark Brown 	trace_regmap_cache_bypass(map->dev, enable);
48981485f52SLars-Peter Clausen 	map->unlock(map->lock_arg);
4906eb0f5e0SDimitris Papastamos }
4916eb0f5e0SDimitris Papastamos EXPORT_SYMBOL_GPL(regcache_cache_bypass);
4926eb0f5e0SDimitris Papastamos 
493879082c9SMark Brown bool regcache_set_val(struct regmap *map, void *base, unsigned int idx,
494879082c9SMark Brown 		      unsigned int val)
4959fabe24eSDimitris Papastamos {
496325acab4SMark Brown 	if (regcache_get_val(map, base, idx) == val)
497325acab4SMark Brown 		return true;
498325acab4SMark Brown 
499eb4cb76fSMark Brown 	/* Use device native format if possible */
500eb4cb76fSMark Brown 	if (map->format.format_val) {
501eb4cb76fSMark Brown 		map->format.format_val(base + (map->cache_word_size * idx),
502eb4cb76fSMark Brown 				       val, 0);
503eb4cb76fSMark Brown 		return false;
504eb4cb76fSMark Brown 	}
505eb4cb76fSMark Brown 
506879082c9SMark Brown 	switch (map->cache_word_size) {
5079fabe24eSDimitris Papastamos 	case 1: {
5089fabe24eSDimitris Papastamos 		u8 *cache = base;
5099fabe24eSDimitris Papastamos 		cache[idx] = val;
5109fabe24eSDimitris Papastamos 		break;
5119fabe24eSDimitris Papastamos 	}
5129fabe24eSDimitris Papastamos 	case 2: {
5139fabe24eSDimitris Papastamos 		u16 *cache = base;
5149fabe24eSDimitris Papastamos 		cache[idx] = val;
5159fabe24eSDimitris Papastamos 		break;
5169fabe24eSDimitris Papastamos 	}
5177d5e525bSMark Brown 	case 4: {
5187d5e525bSMark Brown 		u32 *cache = base;
5197d5e525bSMark Brown 		cache[idx] = val;
5207d5e525bSMark Brown 		break;
5217d5e525bSMark Brown 	}
5229fabe24eSDimitris Papastamos 	default:
5239fabe24eSDimitris Papastamos 		BUG();
5249fabe24eSDimitris Papastamos 	}
5259fabe24eSDimitris Papastamos 	return false;
5269fabe24eSDimitris Papastamos }
5279fabe24eSDimitris Papastamos 
528879082c9SMark Brown unsigned int regcache_get_val(struct regmap *map, const void *base,
529879082c9SMark Brown 			      unsigned int idx)
5309fabe24eSDimitris Papastamos {
5319fabe24eSDimitris Papastamos 	if (!base)
5329fabe24eSDimitris Papastamos 		return -EINVAL;
5339fabe24eSDimitris Papastamos 
534eb4cb76fSMark Brown 	/* Use device native format if possible */
535eb4cb76fSMark Brown 	if (map->format.parse_val)
5368817796bSMark Brown 		return map->format.parse_val(regcache_get_val_addr(map, base,
5378817796bSMark Brown 								   idx));
538eb4cb76fSMark Brown 
539879082c9SMark Brown 	switch (map->cache_word_size) {
5409fabe24eSDimitris Papastamos 	case 1: {
5419fabe24eSDimitris Papastamos 		const u8 *cache = base;
5429fabe24eSDimitris Papastamos 		return cache[idx];
5439fabe24eSDimitris Papastamos 	}
5449fabe24eSDimitris Papastamos 	case 2: {
5459fabe24eSDimitris Papastamos 		const u16 *cache = base;
5469fabe24eSDimitris Papastamos 		return cache[idx];
5479fabe24eSDimitris Papastamos 	}
5487d5e525bSMark Brown 	case 4: {
5497d5e525bSMark Brown 		const u32 *cache = base;
5507d5e525bSMark Brown 		return cache[idx];
5517d5e525bSMark Brown 	}
5529fabe24eSDimitris Papastamos 	default:
5539fabe24eSDimitris Papastamos 		BUG();
5549fabe24eSDimitris Papastamos 	}
5559fabe24eSDimitris Papastamos 	/* unreachable */
5569fabe24eSDimitris Papastamos 	return -1;
5579fabe24eSDimitris Papastamos }
5589fabe24eSDimitris Papastamos 
559f094fea6SMark Brown static int regcache_default_cmp(const void *a, const void *b)
560c08604b8SDimitris Papastamos {
561c08604b8SDimitris Papastamos 	const struct reg_default *_a = a;
562c08604b8SDimitris Papastamos 	const struct reg_default *_b = b;
563c08604b8SDimitris Papastamos 
564c08604b8SDimitris Papastamos 	return _a->reg - _b->reg;
565c08604b8SDimitris Papastamos }
566c08604b8SDimitris Papastamos 
567f094fea6SMark Brown int regcache_lookup_reg(struct regmap *map, unsigned int reg)
568f094fea6SMark Brown {
569f094fea6SMark Brown 	struct reg_default key;
570f094fea6SMark Brown 	struct reg_default *r;
571f094fea6SMark Brown 
572f094fea6SMark Brown 	key.reg = reg;
573f094fea6SMark Brown 	key.def = 0;
574f094fea6SMark Brown 
575f094fea6SMark Brown 	r = bsearch(&key, map->reg_defaults, map->num_reg_defaults,
576f094fea6SMark Brown 		    sizeof(struct reg_default), regcache_default_cmp);
577f094fea6SMark Brown 
578f094fea6SMark Brown 	if (r)
579f094fea6SMark Brown 		return r - map->reg_defaults;
580f094fea6SMark Brown 	else
5816e6ace00SMark Brown 		return -ENOENT;
582f094fea6SMark Brown }
583f8bd822cSMark Brown 
5843f4ff561SLars-Peter Clausen static bool regcache_reg_present(unsigned long *cache_present, unsigned int idx)
5853f4ff561SLars-Peter Clausen {
5863f4ff561SLars-Peter Clausen 	if (!cache_present)
5873f4ff561SLars-Peter Clausen 		return true;
5883f4ff561SLars-Peter Clausen 
5893f4ff561SLars-Peter Clausen 	return test_bit(idx, cache_present);
5903f4ff561SLars-Peter Clausen }
5913f4ff561SLars-Peter Clausen 
592cfdeb8c3SMark Brown static int regcache_sync_block_single(struct regmap *map, void *block,
5933f4ff561SLars-Peter Clausen 				      unsigned long *cache_present,
594cfdeb8c3SMark Brown 				      unsigned int block_base,
595cfdeb8c3SMark Brown 				      unsigned int start, unsigned int end)
596cfdeb8c3SMark Brown {
597cfdeb8c3SMark Brown 	unsigned int i, regtmp, val;
598cfdeb8c3SMark Brown 	int ret;
599cfdeb8c3SMark Brown 
600cfdeb8c3SMark Brown 	for (i = start; i < end; i++) {
601cfdeb8c3SMark Brown 		regtmp = block_base + (i * map->reg_stride);
602cfdeb8c3SMark Brown 
6033f4ff561SLars-Peter Clausen 		if (!regcache_reg_present(cache_present, i))
604cfdeb8c3SMark Brown 			continue;
605cfdeb8c3SMark Brown 
606cfdeb8c3SMark Brown 		val = regcache_get_val(map, block, i);
607cfdeb8c3SMark Brown 
608cfdeb8c3SMark Brown 		/* Is this the hardware default?  If so skip. */
609cfdeb8c3SMark Brown 		ret = regcache_lookup_reg(map, regtmp);
610cfdeb8c3SMark Brown 		if (ret >= 0 && val == map->reg_defaults[ret].def)
611cfdeb8c3SMark Brown 			continue;
612cfdeb8c3SMark Brown 
613cfdeb8c3SMark Brown 		map->cache_bypass = 1;
614cfdeb8c3SMark Brown 
615cfdeb8c3SMark Brown 		ret = _regmap_write(map, regtmp, val);
616cfdeb8c3SMark Brown 
617cfdeb8c3SMark Brown 		map->cache_bypass = 0;
618f29a4320SJarkko Nikula 		if (ret != 0) {
619f29a4320SJarkko Nikula 			dev_err(map->dev, "Unable to sync register %#x. %d\n",
620f29a4320SJarkko Nikula 				regtmp, ret);
621cfdeb8c3SMark Brown 			return ret;
622f29a4320SJarkko Nikula 		}
623cfdeb8c3SMark Brown 		dev_dbg(map->dev, "Synced register %#x, value %#x\n",
624cfdeb8c3SMark Brown 			regtmp, val);
625cfdeb8c3SMark Brown 	}
626cfdeb8c3SMark Brown 
627cfdeb8c3SMark Brown 	return 0;
628cfdeb8c3SMark Brown }
629cfdeb8c3SMark Brown 
63075a5f89fSMark Brown static int regcache_sync_block_raw_flush(struct regmap *map, const void **data,
63175a5f89fSMark Brown 					 unsigned int base, unsigned int cur)
63275a5f89fSMark Brown {
63375a5f89fSMark Brown 	size_t val_bytes = map->format.val_bytes;
63475a5f89fSMark Brown 	int ret, count;
63575a5f89fSMark Brown 
63675a5f89fSMark Brown 	if (*data == NULL)
63775a5f89fSMark Brown 		return 0;
63875a5f89fSMark Brown 
63978ba73eeSDylan Reid 	count = (cur - base) / map->reg_stride;
64075a5f89fSMark Brown 
6419659293cSStratos Karafotis 	dev_dbg(map->dev, "Writing %zu bytes for %d registers from 0x%x-0x%x\n",
64278ba73eeSDylan Reid 		count * val_bytes, count, base, cur - map->reg_stride);
64375a5f89fSMark Brown 
64475a5f89fSMark Brown 	map->cache_bypass = 1;
64575a5f89fSMark Brown 
6460a819809SMark Brown 	ret = _regmap_raw_write(map, base, *data, count * val_bytes);
647f29a4320SJarkko Nikula 	if (ret)
648f29a4320SJarkko Nikula 		dev_err(map->dev, "Unable to sync registers %#x-%#x. %d\n",
649f29a4320SJarkko Nikula 			base, cur - map->reg_stride, ret);
65075a5f89fSMark Brown 
65175a5f89fSMark Brown 	map->cache_bypass = 0;
65275a5f89fSMark Brown 
65375a5f89fSMark Brown 	*data = NULL;
65475a5f89fSMark Brown 
65575a5f89fSMark Brown 	return ret;
65675a5f89fSMark Brown }
65775a5f89fSMark Brown 
658f52687afSSachin Kamat static int regcache_sync_block_raw(struct regmap *map, void *block,
6593f4ff561SLars-Peter Clausen 			    unsigned long *cache_present,
660f8bd822cSMark Brown 			    unsigned int block_base, unsigned int start,
661f8bd822cSMark Brown 			    unsigned int end)
662f8bd822cSMark Brown {
66375a5f89fSMark Brown 	unsigned int i, val;
66475a5f89fSMark Brown 	unsigned int regtmp = 0;
66575a5f89fSMark Brown 	unsigned int base = 0;
66675a5f89fSMark Brown 	const void *data = NULL;
667f8bd822cSMark Brown 	int ret;
668f8bd822cSMark Brown 
669f8bd822cSMark Brown 	for (i = start; i < end; i++) {
670f8bd822cSMark Brown 		regtmp = block_base + (i * map->reg_stride);
671f8bd822cSMark Brown 
6723f4ff561SLars-Peter Clausen 		if (!regcache_reg_present(cache_present, i)) {
67375a5f89fSMark Brown 			ret = regcache_sync_block_raw_flush(map, &data,
67475a5f89fSMark Brown 							    base, regtmp);
67575a5f89fSMark Brown 			if (ret != 0)
67675a5f89fSMark Brown 				return ret;
677f8bd822cSMark Brown 			continue;
67875a5f89fSMark Brown 		}
679f8bd822cSMark Brown 
680f8bd822cSMark Brown 		val = regcache_get_val(map, block, i);
681f8bd822cSMark Brown 
682f8bd822cSMark Brown 		/* Is this the hardware default?  If so skip. */
683f8bd822cSMark Brown 		ret = regcache_lookup_reg(map, regtmp);
68475a5f89fSMark Brown 		if (ret >= 0 && val == map->reg_defaults[ret].def) {
68575a5f89fSMark Brown 			ret = regcache_sync_block_raw_flush(map, &data,
68675a5f89fSMark Brown 							    base, regtmp);
687f8bd822cSMark Brown 			if (ret != 0)
688f8bd822cSMark Brown 				return ret;
68975a5f89fSMark Brown 			continue;
690f8bd822cSMark Brown 		}
691f8bd822cSMark Brown 
69275a5f89fSMark Brown 		if (!data) {
69375a5f89fSMark Brown 			data = regcache_get_val_addr(map, block, i);
69475a5f89fSMark Brown 			base = regtmp;
69575a5f89fSMark Brown 		}
69675a5f89fSMark Brown 	}
69775a5f89fSMark Brown 
6982d49b598SLars-Peter Clausen 	return regcache_sync_block_raw_flush(map, &data, base, regtmp +
6992d49b598SLars-Peter Clausen 			map->reg_stride);
700f8bd822cSMark Brown }
701cfdeb8c3SMark Brown 
702cfdeb8c3SMark Brown int regcache_sync_block(struct regmap *map, void *block,
7033f4ff561SLars-Peter Clausen 			unsigned long *cache_present,
704cfdeb8c3SMark Brown 			unsigned int block_base, unsigned int start,
705cfdeb8c3SMark Brown 			unsigned int end)
706cfdeb8c3SMark Brown {
7075c1ebe7fSMark Brown 	if (regmap_can_raw_write(map) && !map->use_single_rw)
7083f4ff561SLars-Peter Clausen 		return regcache_sync_block_raw(map, block, cache_present,
7093f4ff561SLars-Peter Clausen 					       block_base, start, end);
710cfdeb8c3SMark Brown 	else
7113f4ff561SLars-Peter Clausen 		return regcache_sync_block_single(map, block, cache_present,
7123f4ff561SLars-Peter Clausen 						  block_base, start, end);
713cfdeb8c3SMark Brown }
714