xref: /openbmc/linux/drivers/base/regmap/regcache.c (revision 44e46572f0bae431a6092e3cfd2f47bff8b8d18c)
137613fa5SGreg Kroah-Hartman // SPDX-License-Identifier: GPL-2.0
237613fa5SGreg Kroah-Hartman //
337613fa5SGreg Kroah-Hartman // Register cache access API
437613fa5SGreg Kroah-Hartman //
537613fa5SGreg Kroah-Hartman // Copyright 2011 Wolfson Microelectronics plc
637613fa5SGreg Kroah-Hartman //
737613fa5SGreg Kroah-Hartman // Author: Dimitris Papastamos <dp@opensource.wolfsonmicro.com>
89fabe24eSDimitris Papastamos 
9f094fea6SMark Brown #include <linux/bsearch.h>
10e39be3a3SXiubo Li #include <linux/device.h>
11e39be3a3SXiubo Li #include <linux/export.h>
12e39be3a3SXiubo Li #include <linux/slab.h>
13c08604b8SDimitris Papastamos #include <linux/sort.h>
149fabe24eSDimitris Papastamos 
15f58078daSSteven Rostedt #include "trace.h"
169fabe24eSDimitris Papastamos #include "internal.h"
179fabe24eSDimitris Papastamos 
189fabe24eSDimitris Papastamos static const struct regcache_ops *cache_types[] = {
1928644c80SDimitris Papastamos 	&regcache_rbtree_ops,
20f033c26dSMark Brown 	&regcache_maple_ops,
212ac902ceSMark Brown 	&regcache_flat_ops,
229fabe24eSDimitris Papastamos };
239fabe24eSDimitris Papastamos 
249fabe24eSDimitris Papastamos static int regcache_hw_init(struct regmap *map)
259fabe24eSDimitris Papastamos {
269fabe24eSDimitris Papastamos 	int i, j;
279fabe24eSDimitris Papastamos 	int ret;
289fabe24eSDimitris Papastamos 	int count;
293245d460SMark Brown 	unsigned int reg, val;
309fabe24eSDimitris Papastamos 	void *tmp_buf;
319fabe24eSDimitris Papastamos 
329fabe24eSDimitris Papastamos 	if (!map->num_reg_defaults_raw)
339fabe24eSDimitris Papastamos 		return -EINVAL;
349fabe24eSDimitris Papastamos 
35fb70067eSXiubo Li 	/* calculate the size of reg_defaults */
36fb70067eSXiubo Li 	for (count = 0, i = 0; i < map->num_reg_defaults_raw; i++)
37b2c7f5d9SMaarten ter Huurne 		if (regmap_readable(map, i * map->reg_stride) &&
38b2c7f5d9SMaarten ter Huurne 		    !regmap_volatile(map, i * map->reg_stride))
39fb70067eSXiubo Li 			count++;
40fb70067eSXiubo Li 
41b2c7f5d9SMaarten ter Huurne 	/* all registers are unreadable or volatile, so just bypass */
42fb70067eSXiubo Li 	if (!count) {
43fb70067eSXiubo Li 		map->cache_bypass = true;
44fb70067eSXiubo Li 		return 0;
45fb70067eSXiubo Li 	}
46fb70067eSXiubo Li 
47fb70067eSXiubo Li 	map->num_reg_defaults = count;
48fb70067eSXiubo Li 	map->reg_defaults = kmalloc_array(count, sizeof(struct reg_default),
49fb70067eSXiubo Li 					  GFP_KERNEL);
50fb70067eSXiubo Li 	if (!map->reg_defaults)
51fb70067eSXiubo Li 		return -ENOMEM;
52fb70067eSXiubo Li 
539fabe24eSDimitris Papastamos 	if (!map->reg_defaults_raw) {
54621a5f7aSViresh Kumar 		bool cache_bypass = map->cache_bypass;
559fabe24eSDimitris Papastamos 		dev_warn(map->dev, "No cache defaults, reading back from HW\n");
56df00c79fSLaxman Dewangan 
57df00c79fSLaxman Dewangan 		/* Bypass the cache access till data read from HW */
58621a5f7aSViresh Kumar 		map->cache_bypass = true;
599fabe24eSDimitris Papastamos 		tmp_buf = kmalloc(map->cache_size_raw, GFP_KERNEL);
60fb70067eSXiubo Li 		if (!tmp_buf) {
61fb70067eSXiubo Li 			ret = -ENOMEM;
62fb70067eSXiubo Li 			goto err_free;
63fb70067eSXiubo Li 		}
64eb4cb76fSMark Brown 		ret = regmap_raw_read(map, 0, tmp_buf,
65d51fe1f3SMaciej S. Szmigiero 				      map->cache_size_raw);
66df00c79fSLaxman Dewangan 		map->cache_bypass = cache_bypass;
673245d460SMark Brown 		if (ret == 0) {
689fabe24eSDimitris Papastamos 			map->reg_defaults_raw = tmp_buf;
69b67498d6SJiapeng Zhong 			map->cache_free = true;
703245d460SMark Brown 		} else {
713245d460SMark Brown 			kfree(tmp_buf);
723245d460SMark Brown 		}
739fabe24eSDimitris Papastamos 	}
749fabe24eSDimitris Papastamos 
759fabe24eSDimitris Papastamos 	/* fill the reg_defaults */
769fabe24eSDimitris Papastamos 	for (i = 0, j = 0; i < map->num_reg_defaults_raw; i++) {
773245d460SMark Brown 		reg = i * map->reg_stride;
783245d460SMark Brown 
793245d460SMark Brown 		if (!regmap_readable(map, reg))
809fabe24eSDimitris Papastamos 			continue;
813245d460SMark Brown 
823245d460SMark Brown 		if (regmap_volatile(map, reg))
833245d460SMark Brown 			continue;
843245d460SMark Brown 
853245d460SMark Brown 		if (map->reg_defaults_raw) {
86fbba43c5SXiubo Li 			val = regcache_get_val(map, map->reg_defaults_raw, i);
873245d460SMark Brown 		} else {
883245d460SMark Brown 			bool cache_bypass = map->cache_bypass;
893245d460SMark Brown 
903245d460SMark Brown 			map->cache_bypass = true;
913245d460SMark Brown 			ret = regmap_read(map, reg, &val);
923245d460SMark Brown 			map->cache_bypass = cache_bypass;
933245d460SMark Brown 			if (ret != 0) {
943245d460SMark Brown 				dev_err(map->dev, "Failed to read %d: %d\n",
953245d460SMark Brown 					reg, ret);
963245d460SMark Brown 				goto err_free;
973245d460SMark Brown 			}
983245d460SMark Brown 		}
993245d460SMark Brown 
1003245d460SMark Brown 		map->reg_defaults[j].reg = reg;
1019fabe24eSDimitris Papastamos 		map->reg_defaults[j].def = val;
1029fabe24eSDimitris Papastamos 		j++;
1039fabe24eSDimitris Papastamos 	}
1049fabe24eSDimitris Papastamos 
1059fabe24eSDimitris Papastamos 	return 0;
106021cd616SLars-Peter Clausen 
107021cd616SLars-Peter Clausen err_free:
108fb70067eSXiubo Li 	kfree(map->reg_defaults);
109021cd616SLars-Peter Clausen 
110021cd616SLars-Peter Clausen 	return ret;
1119fabe24eSDimitris Papastamos }
1129fabe24eSDimitris Papastamos 
113e5e3b8abSLars-Peter Clausen int regcache_init(struct regmap *map, const struct regmap_config *config)
1149fabe24eSDimitris Papastamos {
1159fabe24eSDimitris Papastamos 	int ret;
1169fabe24eSDimitris Papastamos 	int i;
1179fabe24eSDimitris Papastamos 	void *tmp_buf;
1189fabe24eSDimitris Papastamos 
119e7a6db30SMark Brown 	if (map->cache_type == REGCACHE_NONE) {
1208cfe2fd3SXiubo Li 		if (config->reg_defaults || config->num_reg_defaults_raw)
1218cfe2fd3SXiubo Li 			dev_warn(map->dev,
1228cfe2fd3SXiubo Li 				 "No cache used with register defaults set!\n");
1238cfe2fd3SXiubo Li 
124e7a6db30SMark Brown 		map->cache_bypass = true;
1259fabe24eSDimitris Papastamos 		return 0;
126e7a6db30SMark Brown 	}
1279fabe24eSDimitris Papastamos 
128167f7066SXiubo Li 	if (config->reg_defaults && !config->num_reg_defaults) {
129167f7066SXiubo Li 		dev_err(map->dev,
130167f7066SXiubo Li 			 "Register defaults are set without the number!\n");
131167f7066SXiubo Li 		return -EINVAL;
132167f7066SXiubo Li 	}
133167f7066SXiubo Li 
134a5201d42SSchspa Shi 	if (config->num_reg_defaults && !config->reg_defaults) {
135a5201d42SSchspa Shi 		dev_err(map->dev,
136a5201d42SSchspa Shi 			"Register defaults number are set without the reg!\n");
137a5201d42SSchspa Shi 		return -EINVAL;
138a5201d42SSchspa Shi 	}
139a5201d42SSchspa Shi 
1408cfe2fd3SXiubo Li 	for (i = 0; i < config->num_reg_defaults; i++)
1418cfe2fd3SXiubo Li 		if (config->reg_defaults[i].reg % map->reg_stride)
1428cfe2fd3SXiubo Li 			return -EINVAL;
1438cfe2fd3SXiubo Li 
1449fabe24eSDimitris Papastamos 	for (i = 0; i < ARRAY_SIZE(cache_types); i++)
1459fabe24eSDimitris Papastamos 		if (cache_types[i]->type == map->cache_type)
1469fabe24eSDimitris Papastamos 			break;
1479fabe24eSDimitris Papastamos 
1489fabe24eSDimitris Papastamos 	if (i == ARRAY_SIZE(cache_types)) {
1492d38e861SMark Brown 		dev_err(map->dev, "Could not match cache type: %d\n",
1509fabe24eSDimitris Papastamos 			map->cache_type);
1519fabe24eSDimitris Papastamos 		return -EINVAL;
1529fabe24eSDimitris Papastamos 	}
1539fabe24eSDimitris Papastamos 
154e5e3b8abSLars-Peter Clausen 	map->num_reg_defaults = config->num_reg_defaults;
155e5e3b8abSLars-Peter Clausen 	map->num_reg_defaults_raw = config->num_reg_defaults_raw;
156e5e3b8abSLars-Peter Clausen 	map->reg_defaults_raw = config->reg_defaults_raw;
157064d4db1SLars-Peter Clausen 	map->cache_word_size = DIV_ROUND_UP(config->val_bits, 8);
158064d4db1SLars-Peter Clausen 	map->cache_size_raw = map->cache_word_size * config->num_reg_defaults_raw;
159e5e3b8abSLars-Peter Clausen 
1609fabe24eSDimitris Papastamos 	map->cache = NULL;
1619fabe24eSDimitris Papastamos 	map->cache_ops = cache_types[i];
1629fabe24eSDimitris Papastamos 
1639fabe24eSDimitris Papastamos 	if (!map->cache_ops->read ||
1649fabe24eSDimitris Papastamos 	    !map->cache_ops->write ||
1659fabe24eSDimitris Papastamos 	    !map->cache_ops->name)
1669fabe24eSDimitris Papastamos 		return -EINVAL;
1679fabe24eSDimitris Papastamos 
1689fabe24eSDimitris Papastamos 	/* We still need to ensure that the reg_defaults
1699fabe24eSDimitris Papastamos 	 * won't vanish from under us.  We'll need to make
1709fabe24eSDimitris Papastamos 	 * a copy of it.
1719fabe24eSDimitris Papastamos 	 */
172720e4616SLars-Peter Clausen 	if (config->reg_defaults) {
173720e4616SLars-Peter Clausen 		tmp_buf = kmemdup(config->reg_defaults, map->num_reg_defaults *
1749fabe24eSDimitris Papastamos 				  sizeof(struct reg_default), GFP_KERNEL);
1759fabe24eSDimitris Papastamos 		if (!tmp_buf)
1769fabe24eSDimitris Papastamos 			return -ENOMEM;
1779fabe24eSDimitris Papastamos 		map->reg_defaults = tmp_buf;
1788528bdd4SMark Brown 	} else if (map->num_reg_defaults_raw) {
1795fcd2560SMark Brown 		/* Some devices such as PMICs don't have cache defaults,
1809fabe24eSDimitris Papastamos 		 * we cope with this by reading back the HW registers and
1819fabe24eSDimitris Papastamos 		 * crafting the cache defaults by hand.
1829fabe24eSDimitris Papastamos 		 */
1839fabe24eSDimitris Papastamos 		ret = regcache_hw_init(map);
1849fabe24eSDimitris Papastamos 		if (ret < 0)
1859fabe24eSDimitris Papastamos 			return ret;
186fb70067eSXiubo Li 		if (map->cache_bypass)
187fb70067eSXiubo Li 			return 0;
1889fabe24eSDimitris Papastamos 	}
1899fabe24eSDimitris Papastamos 
190d6409475SJeongtae Park 	if (!map->max_register && map->num_reg_defaults_raw)
191d6409475SJeongtae Park 		map->max_register = (map->num_reg_defaults_raw  - 1) * map->reg_stride;
1929fabe24eSDimitris Papastamos 
1939fabe24eSDimitris Papastamos 	if (map->cache_ops->init) {
1949fabe24eSDimitris Papastamos 		dev_dbg(map->dev, "Initializing %s cache\n",
1959fabe24eSDimitris Papastamos 			map->cache_ops->name);
196bd061c78SLars-Peter Clausen 		ret = map->cache_ops->init(map);
197bd061c78SLars-Peter Clausen 		if (ret)
198bd061c78SLars-Peter Clausen 			goto err_free;
1999fabe24eSDimitris Papastamos 	}
2009fabe24eSDimitris Papastamos 	return 0;
201bd061c78SLars-Peter Clausen 
202bd061c78SLars-Peter Clausen err_free:
203bd061c78SLars-Peter Clausen 	kfree(map->reg_defaults);
204bd061c78SLars-Peter Clausen 	if (map->cache_free)
205bd061c78SLars-Peter Clausen 		kfree(map->reg_defaults_raw);
206bd061c78SLars-Peter Clausen 
207bd061c78SLars-Peter Clausen 	return ret;
2089fabe24eSDimitris Papastamos }
2099fabe24eSDimitris Papastamos 
2109fabe24eSDimitris Papastamos void regcache_exit(struct regmap *map)
2119fabe24eSDimitris Papastamos {
2129fabe24eSDimitris Papastamos 	if (map->cache_type == REGCACHE_NONE)
2139fabe24eSDimitris Papastamos 		return;
2149fabe24eSDimitris Papastamos 
2159fabe24eSDimitris Papastamos 	BUG_ON(!map->cache_ops);
2169fabe24eSDimitris Papastamos 
2179fabe24eSDimitris Papastamos 	kfree(map->reg_defaults);
2189fabe24eSDimitris Papastamos 	if (map->cache_free)
2199fabe24eSDimitris Papastamos 		kfree(map->reg_defaults_raw);
2209fabe24eSDimitris Papastamos 
2219fabe24eSDimitris Papastamos 	if (map->cache_ops->exit) {
2229fabe24eSDimitris Papastamos 		dev_dbg(map->dev, "Destroying %s cache\n",
2239fabe24eSDimitris Papastamos 			map->cache_ops->name);
2249fabe24eSDimitris Papastamos 		map->cache_ops->exit(map);
2259fabe24eSDimitris Papastamos 	}
2269fabe24eSDimitris Papastamos }
2279fabe24eSDimitris Papastamos 
2289fabe24eSDimitris Papastamos /**
2292cf8e2dfSCharles Keepax  * regcache_read - Fetch the value of a given register from the cache.
2309fabe24eSDimitris Papastamos  *
2319fabe24eSDimitris Papastamos  * @map: map to configure.
2329fabe24eSDimitris Papastamos  * @reg: The register index.
2339fabe24eSDimitris Papastamos  * @value: The value to be returned.
2349fabe24eSDimitris Papastamos  *
2359fabe24eSDimitris Papastamos  * Return a negative value on failure, 0 on success.
2369fabe24eSDimitris Papastamos  */
2379fabe24eSDimitris Papastamos int regcache_read(struct regmap *map,
2389fabe24eSDimitris Papastamos 		  unsigned int reg, unsigned int *value)
2399fabe24eSDimitris Papastamos {
240bc7ee556SMark Brown 	int ret;
241bc7ee556SMark Brown 
2429fabe24eSDimitris Papastamos 	if (map->cache_type == REGCACHE_NONE)
24324d80fdeSAlexander Stein 		return -EINVAL;
2449fabe24eSDimitris Papastamos 
2459fabe24eSDimitris Papastamos 	BUG_ON(!map->cache_ops);
2469fabe24eSDimitris Papastamos 
247bc7ee556SMark Brown 	if (!regmap_volatile(map, reg)) {
248bc7ee556SMark Brown 		ret = map->cache_ops->read(map, reg, value);
249bc7ee556SMark Brown 
250bc7ee556SMark Brown 		if (ret == 0)
251c6b570d9SPhilipp Zabel 			trace_regmap_reg_read_cache(map, reg, *value);
252bc7ee556SMark Brown 
253bc7ee556SMark Brown 		return ret;
254bc7ee556SMark Brown 	}
2559fabe24eSDimitris Papastamos 
2569fabe24eSDimitris Papastamos 	return -EINVAL;
2579fabe24eSDimitris Papastamos }
2589fabe24eSDimitris Papastamos 
2599fabe24eSDimitris Papastamos /**
2602cf8e2dfSCharles Keepax  * regcache_write - Set the value of a given register in the cache.
2619fabe24eSDimitris Papastamos  *
2629fabe24eSDimitris Papastamos  * @map: map to configure.
2639fabe24eSDimitris Papastamos  * @reg: The register index.
2649fabe24eSDimitris Papastamos  * @value: The new register value.
2659fabe24eSDimitris Papastamos  *
2669fabe24eSDimitris Papastamos  * Return a negative value on failure, 0 on success.
2679fabe24eSDimitris Papastamos  */
2689fabe24eSDimitris Papastamos int regcache_write(struct regmap *map,
2699fabe24eSDimitris Papastamos 		   unsigned int reg, unsigned int value)
2709fabe24eSDimitris Papastamos {
2719fabe24eSDimitris Papastamos 	if (map->cache_type == REGCACHE_NONE)
2729fabe24eSDimitris Papastamos 		return 0;
2739fabe24eSDimitris Papastamos 
2749fabe24eSDimitris Papastamos 	BUG_ON(!map->cache_ops);
2759fabe24eSDimitris Papastamos 
2769fabe24eSDimitris Papastamos 	if (!regmap_volatile(map, reg))
2779fabe24eSDimitris Papastamos 		return map->cache_ops->write(map, reg, value);
2789fabe24eSDimitris Papastamos 
2799fabe24eSDimitris Papastamos 	return 0;
2809fabe24eSDimitris Papastamos }
2819fabe24eSDimitris Papastamos 
2823969fa08SKevin Cernekee static bool regcache_reg_needs_sync(struct regmap *map, unsigned int reg,
2833969fa08SKevin Cernekee 				    unsigned int val)
2843969fa08SKevin Cernekee {
2853969fa08SKevin Cernekee 	int ret;
2863969fa08SKevin Cernekee 
287*44e46572STakashi Iwai 	if (!regmap_writeable(map, reg))
288*44e46572STakashi Iwai 		return false;
289*44e46572STakashi Iwai 
2901c79771aSKevin Cernekee 	/* If we don't know the chip just got reset, then sync everything. */
2911c79771aSKevin Cernekee 	if (!map->no_sync_defaults)
2921c79771aSKevin Cernekee 		return true;
2931c79771aSKevin Cernekee 
2943969fa08SKevin Cernekee 	/* Is this the hardware default?  If so skip. */
2953969fa08SKevin Cernekee 	ret = regcache_lookup_reg(map, reg);
2963969fa08SKevin Cernekee 	if (ret >= 0 && val == map->reg_defaults[ret].def)
2973969fa08SKevin Cernekee 		return false;
2983969fa08SKevin Cernekee 	return true;
2993969fa08SKevin Cernekee }
3003969fa08SKevin Cernekee 
301d856fce4SMaarten ter Huurne static int regcache_default_sync(struct regmap *map, unsigned int min,
302d856fce4SMaarten ter Huurne 				 unsigned int max)
303d856fce4SMaarten ter Huurne {
304d856fce4SMaarten ter Huurne 	unsigned int reg;
305d856fce4SMaarten ter Huurne 
30675617328SDylan Reid 	for (reg = min; reg <= max; reg += map->reg_stride) {
307d856fce4SMaarten ter Huurne 		unsigned int val;
308d856fce4SMaarten ter Huurne 		int ret;
309d856fce4SMaarten ter Huurne 
31083f8475cSDylan Reid 		if (regmap_volatile(map, reg) ||
31183f8475cSDylan Reid 		    !regmap_writeable(map, reg))
312d856fce4SMaarten ter Huurne 			continue;
313d856fce4SMaarten ter Huurne 
314d856fce4SMaarten ter Huurne 		ret = regcache_read(map, reg, &val);
3152c89db8fSMark Brown 		if (ret == -ENOENT)
3162c89db8fSMark Brown 			continue;
317d856fce4SMaarten ter Huurne 		if (ret)
318d856fce4SMaarten ter Huurne 			return ret;
319d856fce4SMaarten ter Huurne 
3203969fa08SKevin Cernekee 		if (!regcache_reg_needs_sync(map, reg, val))
321d856fce4SMaarten ter Huurne 			continue;
322d856fce4SMaarten ter Huurne 
323621a5f7aSViresh Kumar 		map->cache_bypass = true;
324d856fce4SMaarten ter Huurne 		ret = _regmap_write(map, reg, val);
325621a5f7aSViresh Kumar 		map->cache_bypass = false;
326f29a4320SJarkko Nikula 		if (ret) {
327f29a4320SJarkko Nikula 			dev_err(map->dev, "Unable to sync register %#x. %d\n",
328f29a4320SJarkko Nikula 				reg, ret);
329d856fce4SMaarten ter Huurne 			return ret;
330f29a4320SJarkko Nikula 		}
331d856fce4SMaarten ter Huurne 		dev_dbg(map->dev, "Synced register %#x, value %#x\n", reg, val);
332d856fce4SMaarten ter Huurne 	}
333d856fce4SMaarten ter Huurne 
334d856fce4SMaarten ter Huurne 	return 0;
335d856fce4SMaarten ter Huurne }
336d856fce4SMaarten ter Huurne 
3379fabe24eSDimitris Papastamos /**
3382cf8e2dfSCharles Keepax  * regcache_sync - Sync the register cache with the hardware.
3399fabe24eSDimitris Papastamos  *
3409fabe24eSDimitris Papastamos  * @map: map to configure.
3419fabe24eSDimitris Papastamos  *
3429fabe24eSDimitris Papastamos  * Any registers that should not be synced should be marked as
3439fabe24eSDimitris Papastamos  * volatile.  In general drivers can choose not to use the provided
3449fabe24eSDimitris Papastamos  * syncing functionality if they so require.
3459fabe24eSDimitris Papastamos  *
3469fabe24eSDimitris Papastamos  * Return a negative value on failure, 0 on success.
3479fabe24eSDimitris Papastamos  */
3489fabe24eSDimitris Papastamos int regcache_sync(struct regmap *map)
3499fabe24eSDimitris Papastamos {
350954757d7SDimitris Papastamos 	int ret = 0;
351954757d7SDimitris Papastamos 	unsigned int i;
35259360089SDimitris Papastamos 	const char *name;
353621a5f7aSViresh Kumar 	bool bypass;
35459360089SDimitris Papastamos 
355fd883d79SAlexander Stein 	if (WARN_ON(map->cache_type == REGCACHE_NONE))
356fd883d79SAlexander Stein 		return -EINVAL;
357fd883d79SAlexander Stein 
358d856fce4SMaarten ter Huurne 	BUG_ON(!map->cache_ops);
3599fabe24eSDimitris Papastamos 
36081485f52SLars-Peter Clausen 	map->lock(map->lock_arg);
361beb1a10fSDimitris Papastamos 	/* Remember the initial bypass state */
362beb1a10fSDimitris Papastamos 	bypass = map->cache_bypass;
3639fabe24eSDimitris Papastamos 	dev_dbg(map->dev, "Syncing %s cache\n",
3649fabe24eSDimitris Papastamos 		map->cache_ops->name);
36559360089SDimitris Papastamos 	name = map->cache_ops->name;
366c6b570d9SPhilipp Zabel 	trace_regcache_sync(map, name, "start");
36722f0d90aSMark Brown 
3688ae0d7e8SMark Brown 	if (!map->cache_dirty)
3698ae0d7e8SMark Brown 		goto out;
370d9db7627SMark Brown 
371affbe886SMark Brown 	map->async = true;
372affbe886SMark Brown 
37322f0d90aSMark Brown 	/* Apply any patch first */
374621a5f7aSViresh Kumar 	map->cache_bypass = true;
37522f0d90aSMark Brown 	for (i = 0; i < map->patch_regs; i++) {
37622f0d90aSMark Brown 		ret = _regmap_write(map, map->patch[i].reg, map->patch[i].def);
37722f0d90aSMark Brown 		if (ret != 0) {
37822f0d90aSMark Brown 			dev_err(map->dev, "Failed to write %x = %x: %d\n",
37922f0d90aSMark Brown 				map->patch[i].reg, map->patch[i].def, ret);
38022f0d90aSMark Brown 			goto out;
38122f0d90aSMark Brown 		}
38222f0d90aSMark Brown 	}
383621a5f7aSViresh Kumar 	map->cache_bypass = false;
38422f0d90aSMark Brown 
385d856fce4SMaarten ter Huurne 	if (map->cache_ops->sync)
386ac8d91c8SMark Brown 		ret = map->cache_ops->sync(map, 0, map->max_register);
387d856fce4SMaarten ter Huurne 	else
388d856fce4SMaarten ter Huurne 		ret = regcache_default_sync(map, 0, map->max_register);
389954757d7SDimitris Papastamos 
3906ff73738SMark Brown 	if (ret == 0)
3916ff73738SMark Brown 		map->cache_dirty = false;
3926ff73738SMark Brown 
393954757d7SDimitris Papastamos out:
394beb1a10fSDimitris Papastamos 	/* Restore the bypass state */
395affbe886SMark Brown 	map->async = false;
396beb1a10fSDimitris Papastamos 	map->cache_bypass = bypass;
3971c79771aSKevin Cernekee 	map->no_sync_defaults = false;
39881485f52SLars-Peter Clausen 	map->unlock(map->lock_arg);
399954757d7SDimitris Papastamos 
400affbe886SMark Brown 	regmap_async_complete(map);
401affbe886SMark Brown 
402c6b570d9SPhilipp Zabel 	trace_regcache_sync(map, name, "stop");
403affbe886SMark Brown 
404954757d7SDimitris Papastamos 	return ret;
4059fabe24eSDimitris Papastamos }
4069fabe24eSDimitris Papastamos EXPORT_SYMBOL_GPL(regcache_sync);
4079fabe24eSDimitris Papastamos 
40892afb286SMark Brown /**
4092cf8e2dfSCharles Keepax  * regcache_sync_region - Sync part  of the register cache with the hardware.
4104d4cfd16SMark Brown  *
4114d4cfd16SMark Brown  * @map: map to sync.
4124d4cfd16SMark Brown  * @min: first register to sync
4134d4cfd16SMark Brown  * @max: last register to sync
4144d4cfd16SMark Brown  *
4154d4cfd16SMark Brown  * Write all non-default register values in the specified region to
4164d4cfd16SMark Brown  * the hardware.
4174d4cfd16SMark Brown  *
4184d4cfd16SMark Brown  * Return a negative value on failure, 0 on success.
4194d4cfd16SMark Brown  */
4204d4cfd16SMark Brown int regcache_sync_region(struct regmap *map, unsigned int min,
4214d4cfd16SMark Brown 			 unsigned int max)
4224d4cfd16SMark Brown {
4234d4cfd16SMark Brown 	int ret = 0;
4244d4cfd16SMark Brown 	const char *name;
425621a5f7aSViresh Kumar 	bool bypass;
4264d4cfd16SMark Brown 
427fd883d79SAlexander Stein 	if (WARN_ON(map->cache_type == REGCACHE_NONE))
428fd883d79SAlexander Stein 		return -EINVAL;
429fd883d79SAlexander Stein 
430d856fce4SMaarten ter Huurne 	BUG_ON(!map->cache_ops);
4314d4cfd16SMark Brown 
43281485f52SLars-Peter Clausen 	map->lock(map->lock_arg);
4334d4cfd16SMark Brown 
4344d4cfd16SMark Brown 	/* Remember the initial bypass state */
4354d4cfd16SMark Brown 	bypass = map->cache_bypass;
4364d4cfd16SMark Brown 
4374d4cfd16SMark Brown 	name = map->cache_ops->name;
4384d4cfd16SMark Brown 	dev_dbg(map->dev, "Syncing %s cache from %d-%d\n", name, min, max);
4394d4cfd16SMark Brown 
440c6b570d9SPhilipp Zabel 	trace_regcache_sync(map, name, "start region");
4414d4cfd16SMark Brown 
4424d4cfd16SMark Brown 	if (!map->cache_dirty)
4434d4cfd16SMark Brown 		goto out;
4444d4cfd16SMark Brown 
445affbe886SMark Brown 	map->async = true;
446affbe886SMark Brown 
447d856fce4SMaarten ter Huurne 	if (map->cache_ops->sync)
4484d4cfd16SMark Brown 		ret = map->cache_ops->sync(map, min, max);
449d856fce4SMaarten ter Huurne 	else
450d856fce4SMaarten ter Huurne 		ret = regcache_default_sync(map, min, max);
4514d4cfd16SMark Brown 
4524d4cfd16SMark Brown out:
4534d4cfd16SMark Brown 	/* Restore the bypass state */
4544d4cfd16SMark Brown 	map->cache_bypass = bypass;
455affbe886SMark Brown 	map->async = false;
4561c79771aSKevin Cernekee 	map->no_sync_defaults = false;
45781485f52SLars-Peter Clausen 	map->unlock(map->lock_arg);
4584d4cfd16SMark Brown 
459affbe886SMark Brown 	regmap_async_complete(map);
460affbe886SMark Brown 
461c6b570d9SPhilipp Zabel 	trace_regcache_sync(map, name, "stop region");
462affbe886SMark Brown 
4634d4cfd16SMark Brown 	return ret;
4644d4cfd16SMark Brown }
465e466de05SMark Brown EXPORT_SYMBOL_GPL(regcache_sync_region);
4664d4cfd16SMark Brown 
4674d4cfd16SMark Brown /**
4682cf8e2dfSCharles Keepax  * regcache_drop_region - Discard part of the register cache
469697e85bcSMark Brown  *
470697e85bcSMark Brown  * @map: map to operate on
471697e85bcSMark Brown  * @min: first register to discard
472697e85bcSMark Brown  * @max: last register to discard
473697e85bcSMark Brown  *
474697e85bcSMark Brown  * Discard part of the register cache.
475697e85bcSMark Brown  *
476697e85bcSMark Brown  * Return a negative value on failure, 0 on success.
477697e85bcSMark Brown  */
478697e85bcSMark Brown int regcache_drop_region(struct regmap *map, unsigned int min,
479697e85bcSMark Brown 			 unsigned int max)
480697e85bcSMark Brown {
481697e85bcSMark Brown 	int ret = 0;
482697e85bcSMark Brown 
4833f4ff561SLars-Peter Clausen 	if (!map->cache_ops || !map->cache_ops->drop)
484697e85bcSMark Brown 		return -EINVAL;
485697e85bcSMark Brown 
48681485f52SLars-Peter Clausen 	map->lock(map->lock_arg);
487697e85bcSMark Brown 
488c6b570d9SPhilipp Zabel 	trace_regcache_drop_region(map, min, max);
489697e85bcSMark Brown 
490697e85bcSMark Brown 	ret = map->cache_ops->drop(map, min, max);
491697e85bcSMark Brown 
49281485f52SLars-Peter Clausen 	map->unlock(map->lock_arg);
493697e85bcSMark Brown 
494697e85bcSMark Brown 	return ret;
495697e85bcSMark Brown }
496697e85bcSMark Brown EXPORT_SYMBOL_GPL(regcache_drop_region);
497697e85bcSMark Brown 
498697e85bcSMark Brown /**
4992cf8e2dfSCharles Keepax  * regcache_cache_only - Put a register map into cache only mode
50092afb286SMark Brown  *
50192afb286SMark Brown  * @map: map to configure
5022cf8e2dfSCharles Keepax  * @enable: flag if changes should be written to the hardware
50392afb286SMark Brown  *
50492afb286SMark Brown  * When a register map is marked as cache only writes to the register
50592afb286SMark Brown  * map API will only update the register cache, they will not cause
50692afb286SMark Brown  * any hardware changes.  This is useful for allowing portions of
50792afb286SMark Brown  * drivers to act as though the device were functioning as normal when
50892afb286SMark Brown  * it is disabled for power saving reasons.
50992afb286SMark Brown  */
51092afb286SMark Brown void regcache_cache_only(struct regmap *map, bool enable)
51192afb286SMark Brown {
51281485f52SLars-Peter Clausen 	map->lock(map->lock_arg);
5133d0afe9cSMark Brown 	WARN_ON(map->cache_type != REGCACHE_NONE &&
5143d0afe9cSMark Brown 		map->cache_bypass && enable);
51592afb286SMark Brown 	map->cache_only = enable;
516c6b570d9SPhilipp Zabel 	trace_regmap_cache_only(map, enable);
51781485f52SLars-Peter Clausen 	map->unlock(map->lock_arg);
51892afb286SMark Brown }
51992afb286SMark Brown EXPORT_SYMBOL_GPL(regcache_cache_only);
52092afb286SMark Brown 
5216eb0f5e0SDimitris Papastamos /**
5222cf8e2dfSCharles Keepax  * regcache_mark_dirty - Indicate that HW registers were reset to default values
5238ae0d7e8SMark Brown  *
5248ae0d7e8SMark Brown  * @map: map to mark
5258ae0d7e8SMark Brown  *
5261c79771aSKevin Cernekee  * Inform regcache that the device has been powered down or reset, so that
5271c79771aSKevin Cernekee  * on resume, regcache_sync() knows to write out all non-default values
5281c79771aSKevin Cernekee  * stored in the cache.
5291c79771aSKevin Cernekee  *
5301c79771aSKevin Cernekee  * If this function is not called, regcache_sync() will assume that
5311c79771aSKevin Cernekee  * the hardware state still matches the cache state, modulo any writes that
5321c79771aSKevin Cernekee  * happened when cache_only was true.
5338ae0d7e8SMark Brown  */
5348ae0d7e8SMark Brown void regcache_mark_dirty(struct regmap *map)
5358ae0d7e8SMark Brown {
53681485f52SLars-Peter Clausen 	map->lock(map->lock_arg);
5378ae0d7e8SMark Brown 	map->cache_dirty = true;
5381c79771aSKevin Cernekee 	map->no_sync_defaults = true;
53981485f52SLars-Peter Clausen 	map->unlock(map->lock_arg);
5408ae0d7e8SMark Brown }
5418ae0d7e8SMark Brown EXPORT_SYMBOL_GPL(regcache_mark_dirty);
5428ae0d7e8SMark Brown 
5438ae0d7e8SMark Brown /**
5442cf8e2dfSCharles Keepax  * regcache_cache_bypass - Put a register map into cache bypass mode
5456eb0f5e0SDimitris Papastamos  *
5466eb0f5e0SDimitris Papastamos  * @map: map to configure
5472cf8e2dfSCharles Keepax  * @enable: flag if changes should not be written to the cache
5486eb0f5e0SDimitris Papastamos  *
5496eb0f5e0SDimitris Papastamos  * When a register map is marked with the cache bypass option, writes
55072607f37SXiang wangx  * to the register map API will only update the hardware and not
5516eb0f5e0SDimitris Papastamos  * the cache directly.  This is useful when syncing the cache back to
5526eb0f5e0SDimitris Papastamos  * the hardware.
5536eb0f5e0SDimitris Papastamos  */
5546eb0f5e0SDimitris Papastamos void regcache_cache_bypass(struct regmap *map, bool enable)
5556eb0f5e0SDimitris Papastamos {
55681485f52SLars-Peter Clausen 	map->lock(map->lock_arg);
557ac77a765SDimitris Papastamos 	WARN_ON(map->cache_only && enable);
5586eb0f5e0SDimitris Papastamos 	map->cache_bypass = enable;
559c6b570d9SPhilipp Zabel 	trace_regmap_cache_bypass(map, enable);
56081485f52SLars-Peter Clausen 	map->unlock(map->lock_arg);
5616eb0f5e0SDimitris Papastamos }
5626eb0f5e0SDimitris Papastamos EXPORT_SYMBOL_GPL(regcache_cache_bypass);
5636eb0f5e0SDimitris Papastamos 
564879082c9SMark Brown bool regcache_set_val(struct regmap *map, void *base, unsigned int idx,
565879082c9SMark Brown 		      unsigned int val)
5669fabe24eSDimitris Papastamos {
567325acab4SMark Brown 	if (regcache_get_val(map, base, idx) == val)
568325acab4SMark Brown 		return true;
569325acab4SMark Brown 
570eb4cb76fSMark Brown 	/* Use device native format if possible */
571eb4cb76fSMark Brown 	if (map->format.format_val) {
572eb4cb76fSMark Brown 		map->format.format_val(base + (map->cache_word_size * idx),
573eb4cb76fSMark Brown 				       val, 0);
574eb4cb76fSMark Brown 		return false;
575eb4cb76fSMark Brown 	}
576eb4cb76fSMark Brown 
577879082c9SMark Brown 	switch (map->cache_word_size) {
5789fabe24eSDimitris Papastamos 	case 1: {
5799fabe24eSDimitris Papastamos 		u8 *cache = base;
5802fd6902eSXiubo Li 
5819fabe24eSDimitris Papastamos 		cache[idx] = val;
5829fabe24eSDimitris Papastamos 		break;
5839fabe24eSDimitris Papastamos 	}
5849fabe24eSDimitris Papastamos 	case 2: {
5859fabe24eSDimitris Papastamos 		u16 *cache = base;
5862fd6902eSXiubo Li 
5879fabe24eSDimitris Papastamos 		cache[idx] = val;
5889fabe24eSDimitris Papastamos 		break;
5899fabe24eSDimitris Papastamos 	}
5907d5e525bSMark Brown 	case 4: {
5917d5e525bSMark Brown 		u32 *cache = base;
5922fd6902eSXiubo Li 
5937d5e525bSMark Brown 		cache[idx] = val;
5947d5e525bSMark Brown 		break;
5957d5e525bSMark Brown 	}
5968b7663deSXiubo Li #ifdef CONFIG_64BIT
5978b7663deSXiubo Li 	case 8: {
5988b7663deSXiubo Li 		u64 *cache = base;
5998b7663deSXiubo Li 
6008b7663deSXiubo Li 		cache[idx] = val;
6018b7663deSXiubo Li 		break;
6028b7663deSXiubo Li 	}
6038b7663deSXiubo Li #endif
6049fabe24eSDimitris Papastamos 	default:
6059fabe24eSDimitris Papastamos 		BUG();
6069fabe24eSDimitris Papastamos 	}
6079fabe24eSDimitris Papastamos 	return false;
6089fabe24eSDimitris Papastamos }
6099fabe24eSDimitris Papastamos 
610879082c9SMark Brown unsigned int regcache_get_val(struct regmap *map, const void *base,
611879082c9SMark Brown 			      unsigned int idx)
6129fabe24eSDimitris Papastamos {
6139fabe24eSDimitris Papastamos 	if (!base)
6149fabe24eSDimitris Papastamos 		return -EINVAL;
6159fabe24eSDimitris Papastamos 
616eb4cb76fSMark Brown 	/* Use device native format if possible */
617eb4cb76fSMark Brown 	if (map->format.parse_val)
6188817796bSMark Brown 		return map->format.parse_val(regcache_get_val_addr(map, base,
6198817796bSMark Brown 								   idx));
620eb4cb76fSMark Brown 
621879082c9SMark Brown 	switch (map->cache_word_size) {
6229fabe24eSDimitris Papastamos 	case 1: {
6239fabe24eSDimitris Papastamos 		const u8 *cache = base;
6242fd6902eSXiubo Li 
6259fabe24eSDimitris Papastamos 		return cache[idx];
6269fabe24eSDimitris Papastamos 	}
6279fabe24eSDimitris Papastamos 	case 2: {
6289fabe24eSDimitris Papastamos 		const u16 *cache = base;
6292fd6902eSXiubo Li 
6309fabe24eSDimitris Papastamos 		return cache[idx];
6319fabe24eSDimitris Papastamos 	}
6327d5e525bSMark Brown 	case 4: {
6337d5e525bSMark Brown 		const u32 *cache = base;
6342fd6902eSXiubo Li 
6357d5e525bSMark Brown 		return cache[idx];
6367d5e525bSMark Brown 	}
6378b7663deSXiubo Li #ifdef CONFIG_64BIT
6388b7663deSXiubo Li 	case 8: {
6398b7663deSXiubo Li 		const u64 *cache = base;
6408b7663deSXiubo Li 
6418b7663deSXiubo Li 		return cache[idx];
6428b7663deSXiubo Li 	}
6438b7663deSXiubo Li #endif
6449fabe24eSDimitris Papastamos 	default:
6459fabe24eSDimitris Papastamos 		BUG();
6469fabe24eSDimitris Papastamos 	}
6479fabe24eSDimitris Papastamos 	/* unreachable */
6489fabe24eSDimitris Papastamos 	return -1;
6499fabe24eSDimitris Papastamos }
6509fabe24eSDimitris Papastamos 
651f094fea6SMark Brown static int regcache_default_cmp(const void *a, const void *b)
652c08604b8SDimitris Papastamos {
653c08604b8SDimitris Papastamos 	const struct reg_default *_a = a;
654c08604b8SDimitris Papastamos 	const struct reg_default *_b = b;
655c08604b8SDimitris Papastamos 
656c08604b8SDimitris Papastamos 	return _a->reg - _b->reg;
657c08604b8SDimitris Papastamos }
658c08604b8SDimitris Papastamos 
659f094fea6SMark Brown int regcache_lookup_reg(struct regmap *map, unsigned int reg)
660f094fea6SMark Brown {
661f094fea6SMark Brown 	struct reg_default key;
662f094fea6SMark Brown 	struct reg_default *r;
663f094fea6SMark Brown 
664f094fea6SMark Brown 	key.reg = reg;
665f094fea6SMark Brown 	key.def = 0;
666f094fea6SMark Brown 
667f094fea6SMark Brown 	r = bsearch(&key, map->reg_defaults, map->num_reg_defaults,
668f094fea6SMark Brown 		    sizeof(struct reg_default), regcache_default_cmp);
669f094fea6SMark Brown 
670f094fea6SMark Brown 	if (r)
671f094fea6SMark Brown 		return r - map->reg_defaults;
672f094fea6SMark Brown 	else
6736e6ace00SMark Brown 		return -ENOENT;
674f094fea6SMark Brown }
675f8bd822cSMark Brown 
6763f4ff561SLars-Peter Clausen static bool regcache_reg_present(unsigned long *cache_present, unsigned int idx)
6773f4ff561SLars-Peter Clausen {
6783f4ff561SLars-Peter Clausen 	if (!cache_present)
6793f4ff561SLars-Peter Clausen 		return true;
6803f4ff561SLars-Peter Clausen 
6813f4ff561SLars-Peter Clausen 	return test_bit(idx, cache_present);
6823f4ff561SLars-Peter Clausen }
6833f4ff561SLars-Peter Clausen 
68405933e2dSMark Brown int regcache_sync_val(struct regmap *map, unsigned int reg, unsigned int val)
68505933e2dSMark Brown {
68605933e2dSMark Brown 	int ret;
68705933e2dSMark Brown 
68805933e2dSMark Brown 	if (!regcache_reg_needs_sync(map, reg, val))
68905933e2dSMark Brown 		return 0;
69005933e2dSMark Brown 
69105933e2dSMark Brown 	map->cache_bypass = true;
69205933e2dSMark Brown 
69305933e2dSMark Brown 	ret = _regmap_write(map, reg, val);
69405933e2dSMark Brown 
69505933e2dSMark Brown 	map->cache_bypass = false;
69605933e2dSMark Brown 
69705933e2dSMark Brown 	if (ret != 0) {
69805933e2dSMark Brown 		dev_err(map->dev, "Unable to sync register %#x. %d\n",
69905933e2dSMark Brown 			reg, ret);
70005933e2dSMark Brown 		return ret;
70105933e2dSMark Brown 	}
70205933e2dSMark Brown 	dev_dbg(map->dev, "Synced register %#x, value %#x\n",
70305933e2dSMark Brown 		reg, val);
70405933e2dSMark Brown 
70505933e2dSMark Brown 	return 0;
70605933e2dSMark Brown }
70705933e2dSMark Brown 
708cfdeb8c3SMark Brown static int regcache_sync_block_single(struct regmap *map, void *block,
7093f4ff561SLars-Peter Clausen 				      unsigned long *cache_present,
710cfdeb8c3SMark Brown 				      unsigned int block_base,
711cfdeb8c3SMark Brown 				      unsigned int start, unsigned int end)
712cfdeb8c3SMark Brown {
713cfdeb8c3SMark Brown 	unsigned int i, regtmp, val;
714cfdeb8c3SMark Brown 	int ret;
715cfdeb8c3SMark Brown 
716cfdeb8c3SMark Brown 	for (i = start; i < end; i++) {
717cfdeb8c3SMark Brown 		regtmp = block_base + (i * map->reg_stride);
718cfdeb8c3SMark Brown 
7194ceba98dSTakashi Iwai 		if (!regcache_reg_present(cache_present, i) ||
7204ceba98dSTakashi Iwai 		    !regmap_writeable(map, regtmp))
721cfdeb8c3SMark Brown 			continue;
722cfdeb8c3SMark Brown 
723cfdeb8c3SMark Brown 		val = regcache_get_val(map, block, i);
72405933e2dSMark Brown 		ret = regcache_sync_val(map, regtmp, val);
72505933e2dSMark Brown 		if (ret != 0)
726cfdeb8c3SMark Brown 			return ret;
727f29a4320SJarkko Nikula 	}
728cfdeb8c3SMark Brown 
729cfdeb8c3SMark Brown 	return 0;
730cfdeb8c3SMark Brown }
731cfdeb8c3SMark Brown 
73275a5f89fSMark Brown static int regcache_sync_block_raw_flush(struct regmap *map, const void **data,
73375a5f89fSMark Brown 					 unsigned int base, unsigned int cur)
73475a5f89fSMark Brown {
73575a5f89fSMark Brown 	size_t val_bytes = map->format.val_bytes;
73675a5f89fSMark Brown 	int ret, count;
73775a5f89fSMark Brown 
73875a5f89fSMark Brown 	if (*data == NULL)
73975a5f89fSMark Brown 		return 0;
74075a5f89fSMark Brown 
74178ba73eeSDylan Reid 	count = (cur - base) / map->reg_stride;
74275a5f89fSMark Brown 
7439659293cSStratos Karafotis 	dev_dbg(map->dev, "Writing %zu bytes for %d registers from 0x%x-0x%x\n",
74478ba73eeSDylan Reid 		count * val_bytes, count, base, cur - map->reg_stride);
74575a5f89fSMark Brown 
746621a5f7aSViresh Kumar 	map->cache_bypass = true;
74775a5f89fSMark Brown 
74805669b63SDmitry Baryshkov 	ret = _regmap_raw_write(map, base, *data, count * val_bytes, false);
749f29a4320SJarkko Nikula 	if (ret)
750f29a4320SJarkko Nikula 		dev_err(map->dev, "Unable to sync registers %#x-%#x. %d\n",
751f29a4320SJarkko Nikula 			base, cur - map->reg_stride, ret);
75275a5f89fSMark Brown 
753621a5f7aSViresh Kumar 	map->cache_bypass = false;
75475a5f89fSMark Brown 
75575a5f89fSMark Brown 	*data = NULL;
75675a5f89fSMark Brown 
75775a5f89fSMark Brown 	return ret;
75875a5f89fSMark Brown }
75975a5f89fSMark Brown 
760f52687afSSachin Kamat static int regcache_sync_block_raw(struct regmap *map, void *block,
7613f4ff561SLars-Peter Clausen 			    unsigned long *cache_present,
762f8bd822cSMark Brown 			    unsigned int block_base, unsigned int start,
763f8bd822cSMark Brown 			    unsigned int end)
764f8bd822cSMark Brown {
76575a5f89fSMark Brown 	unsigned int i, val;
76675a5f89fSMark Brown 	unsigned int regtmp = 0;
76775a5f89fSMark Brown 	unsigned int base = 0;
76875a5f89fSMark Brown 	const void *data = NULL;
769f8bd822cSMark Brown 	int ret;
770f8bd822cSMark Brown 
771f8bd822cSMark Brown 	for (i = start; i < end; i++) {
772f8bd822cSMark Brown 		regtmp = block_base + (i * map->reg_stride);
773f8bd822cSMark Brown 
7744ceba98dSTakashi Iwai 		if (!regcache_reg_present(cache_present, i) ||
7754ceba98dSTakashi Iwai 		    !regmap_writeable(map, regtmp)) {
77675a5f89fSMark Brown 			ret = regcache_sync_block_raw_flush(map, &data,
77775a5f89fSMark Brown 							    base, regtmp);
77875a5f89fSMark Brown 			if (ret != 0)
77975a5f89fSMark Brown 				return ret;
780f8bd822cSMark Brown 			continue;
78175a5f89fSMark Brown 		}
782f8bd822cSMark Brown 
783f8bd822cSMark Brown 		val = regcache_get_val(map, block, i);
7843969fa08SKevin Cernekee 		if (!regcache_reg_needs_sync(map, regtmp, val)) {
78575a5f89fSMark Brown 			ret = regcache_sync_block_raw_flush(map, &data,
78675a5f89fSMark Brown 							    base, regtmp);
787f8bd822cSMark Brown 			if (ret != 0)
788f8bd822cSMark Brown 				return ret;
78975a5f89fSMark Brown 			continue;
790f8bd822cSMark Brown 		}
791f8bd822cSMark Brown 
79275a5f89fSMark Brown 		if (!data) {
79375a5f89fSMark Brown 			data = regcache_get_val_addr(map, block, i);
79475a5f89fSMark Brown 			base = regtmp;
79575a5f89fSMark Brown 		}
79675a5f89fSMark Brown 	}
79775a5f89fSMark Brown 
7982d49b598SLars-Peter Clausen 	return regcache_sync_block_raw_flush(map, &data, base, regtmp +
7992d49b598SLars-Peter Clausen 			map->reg_stride);
800f8bd822cSMark Brown }
801cfdeb8c3SMark Brown 
802cfdeb8c3SMark Brown int regcache_sync_block(struct regmap *map, void *block,
8033f4ff561SLars-Peter Clausen 			unsigned long *cache_present,
804cfdeb8c3SMark Brown 			unsigned int block_base, unsigned int start,
805cfdeb8c3SMark Brown 			unsigned int end)
806cfdeb8c3SMark Brown {
80767921a1aSMarkus Pargmann 	if (regmap_can_raw_write(map) && !map->use_single_write)
8083f4ff561SLars-Peter Clausen 		return regcache_sync_block_raw(map, block, cache_present,
8093f4ff561SLars-Peter Clausen 					       block_base, start, end);
810cfdeb8c3SMark Brown 	else
8113f4ff561SLars-Peter Clausen 		return regcache_sync_block_single(map, block, cache_present,
8123f4ff561SLars-Peter Clausen 						  block_base, start, end);
813cfdeb8c3SMark Brown }
814