19fabe24eSDimitris Papastamos /* 29fabe24eSDimitris Papastamos * Register cache access API 39fabe24eSDimitris Papastamos * 49fabe24eSDimitris Papastamos * Copyright 2011 Wolfson Microelectronics plc 59fabe24eSDimitris Papastamos * 69fabe24eSDimitris Papastamos * Author: Dimitris Papastamos <dp@opensource.wolfsonmicro.com> 79fabe24eSDimitris Papastamos * 89fabe24eSDimitris Papastamos * This program is free software; you can redistribute it and/or modify 99fabe24eSDimitris Papastamos * it under the terms of the GNU General Public License version 2 as 109fabe24eSDimitris Papastamos * published by the Free Software Foundation. 119fabe24eSDimitris Papastamos */ 129fabe24eSDimitris Papastamos 13f094fea6SMark Brown #include <linux/bsearch.h> 14e39be3a3SXiubo Li #include <linux/device.h> 15e39be3a3SXiubo Li #include <linux/export.h> 16e39be3a3SXiubo Li #include <linux/slab.h> 17c08604b8SDimitris Papastamos #include <linux/sort.h> 189fabe24eSDimitris Papastamos 19f58078daSSteven Rostedt #include "trace.h" 209fabe24eSDimitris Papastamos #include "internal.h" 219fabe24eSDimitris Papastamos 229fabe24eSDimitris Papastamos static const struct regcache_ops *cache_types[] = { 2328644c80SDimitris Papastamos ®cache_rbtree_ops, 242cbbb579SDimitris Papastamos ®cache_lzo_ops, 252ac902ceSMark Brown ®cache_flat_ops, 269fabe24eSDimitris Papastamos }; 279fabe24eSDimitris Papastamos 289fabe24eSDimitris Papastamos static int regcache_hw_init(struct regmap *map) 299fabe24eSDimitris Papastamos { 309fabe24eSDimitris Papastamos int i, j; 319fabe24eSDimitris Papastamos int ret; 329fabe24eSDimitris Papastamos int count; 33*3245d460SMark Brown unsigned int reg, val; 349fabe24eSDimitris Papastamos void *tmp_buf; 359fabe24eSDimitris Papastamos 369fabe24eSDimitris Papastamos if (!map->num_reg_defaults_raw) 379fabe24eSDimitris Papastamos return -EINVAL; 389fabe24eSDimitris Papastamos 39fb70067eSXiubo Li /* calculate the size of reg_defaults */ 40fb70067eSXiubo Li for (count = 0, i = 0; i < map->num_reg_defaults_raw; i++) 41fb70067eSXiubo Li if (!regmap_volatile(map, i * map->reg_stride)) 42fb70067eSXiubo Li count++; 43fb70067eSXiubo Li 44fb70067eSXiubo Li /* all registers are volatile, so just bypass */ 45fb70067eSXiubo Li if (!count) { 46fb70067eSXiubo Li map->cache_bypass = true; 47fb70067eSXiubo Li return 0; 48fb70067eSXiubo Li } 49fb70067eSXiubo Li 50fb70067eSXiubo Li map->num_reg_defaults = count; 51fb70067eSXiubo Li map->reg_defaults = kmalloc_array(count, sizeof(struct reg_default), 52fb70067eSXiubo Li GFP_KERNEL); 53fb70067eSXiubo Li if (!map->reg_defaults) 54fb70067eSXiubo Li return -ENOMEM; 55fb70067eSXiubo Li 569fabe24eSDimitris Papastamos if (!map->reg_defaults_raw) { 57621a5f7aSViresh Kumar bool cache_bypass = map->cache_bypass; 589fabe24eSDimitris Papastamos dev_warn(map->dev, "No cache defaults, reading back from HW\n"); 59df00c79fSLaxman Dewangan 60df00c79fSLaxman Dewangan /* Bypass the cache access till data read from HW*/ 61621a5f7aSViresh Kumar map->cache_bypass = true; 629fabe24eSDimitris Papastamos tmp_buf = kmalloc(map->cache_size_raw, GFP_KERNEL); 63fb70067eSXiubo Li if (!tmp_buf) { 64fb70067eSXiubo Li ret = -ENOMEM; 65fb70067eSXiubo Li goto err_free; 66fb70067eSXiubo Li } 67eb4cb76fSMark Brown ret = regmap_raw_read(map, 0, tmp_buf, 689fabe24eSDimitris Papastamos map->num_reg_defaults_raw); 69df00c79fSLaxman Dewangan map->cache_bypass = cache_bypass; 70*3245d460SMark Brown if (ret == 0) { 719fabe24eSDimitris Papastamos map->reg_defaults_raw = tmp_buf; 729fabe24eSDimitris Papastamos map->cache_free = 1; 73*3245d460SMark Brown } else { 74*3245d460SMark Brown kfree(tmp_buf); 75*3245d460SMark Brown } 769fabe24eSDimitris Papastamos } 779fabe24eSDimitris Papastamos 789fabe24eSDimitris Papastamos /* fill the reg_defaults */ 799fabe24eSDimitris Papastamos for (i = 0, j = 0; i < map->num_reg_defaults_raw; i++) { 80*3245d460SMark Brown reg = i * map->reg_stride; 81*3245d460SMark Brown 82*3245d460SMark Brown if (!regmap_readable(map, reg)) 839fabe24eSDimitris Papastamos continue; 84*3245d460SMark Brown 85*3245d460SMark Brown if (regmap_volatile(map, reg)) 86*3245d460SMark Brown continue; 87*3245d460SMark Brown 88*3245d460SMark Brown if (map->reg_defaults_raw) { 89fbba43c5SXiubo Li val = regcache_get_val(map, map->reg_defaults_raw, i); 90*3245d460SMark Brown } else { 91*3245d460SMark Brown bool cache_bypass = map->cache_bypass; 92*3245d460SMark Brown 93*3245d460SMark Brown map->cache_bypass = true; 94*3245d460SMark Brown ret = regmap_read(map, reg, &val); 95*3245d460SMark Brown map->cache_bypass = cache_bypass; 96*3245d460SMark Brown if (ret != 0) { 97*3245d460SMark Brown dev_err(map->dev, "Failed to read %d: %d\n", 98*3245d460SMark Brown reg, ret); 99*3245d460SMark Brown goto err_free; 100*3245d460SMark Brown } 101*3245d460SMark Brown } 102*3245d460SMark Brown 103*3245d460SMark Brown map->reg_defaults[j].reg = reg; 1049fabe24eSDimitris Papastamos map->reg_defaults[j].def = val; 1059fabe24eSDimitris Papastamos j++; 1069fabe24eSDimitris Papastamos } 1079fabe24eSDimitris Papastamos 1089fabe24eSDimitris Papastamos return 0; 109021cd616SLars-Peter Clausen 110021cd616SLars-Peter Clausen err_free: 111fb70067eSXiubo Li kfree(map->reg_defaults); 112021cd616SLars-Peter Clausen 113021cd616SLars-Peter Clausen return ret; 1149fabe24eSDimitris Papastamos } 1159fabe24eSDimitris Papastamos 116e5e3b8abSLars-Peter Clausen int regcache_init(struct regmap *map, const struct regmap_config *config) 1179fabe24eSDimitris Papastamos { 1189fabe24eSDimitris Papastamos int ret; 1199fabe24eSDimitris Papastamos int i; 1209fabe24eSDimitris Papastamos void *tmp_buf; 1219fabe24eSDimitris Papastamos 122e7a6db30SMark Brown if (map->cache_type == REGCACHE_NONE) { 1238cfe2fd3SXiubo Li if (config->reg_defaults || config->num_reg_defaults_raw) 1248cfe2fd3SXiubo Li dev_warn(map->dev, 1258cfe2fd3SXiubo Li "No cache used with register defaults set!\n"); 1268cfe2fd3SXiubo Li 127e7a6db30SMark Brown map->cache_bypass = true; 1289fabe24eSDimitris Papastamos return 0; 129e7a6db30SMark Brown } 1309fabe24eSDimitris Papastamos 131167f7066SXiubo Li if (config->reg_defaults && !config->num_reg_defaults) { 132167f7066SXiubo Li dev_err(map->dev, 133167f7066SXiubo Li "Register defaults are set without the number!\n"); 134167f7066SXiubo Li return -EINVAL; 135167f7066SXiubo Li } 136167f7066SXiubo Li 1378cfe2fd3SXiubo Li for (i = 0; i < config->num_reg_defaults; i++) 1388cfe2fd3SXiubo Li if (config->reg_defaults[i].reg % map->reg_stride) 1398cfe2fd3SXiubo Li return -EINVAL; 1408cfe2fd3SXiubo Li 1419fabe24eSDimitris Papastamos for (i = 0; i < ARRAY_SIZE(cache_types); i++) 1429fabe24eSDimitris Papastamos if (cache_types[i]->type == map->cache_type) 1439fabe24eSDimitris Papastamos break; 1449fabe24eSDimitris Papastamos 1459fabe24eSDimitris Papastamos if (i == ARRAY_SIZE(cache_types)) { 1469fabe24eSDimitris Papastamos dev_err(map->dev, "Could not match compress type: %d\n", 1479fabe24eSDimitris Papastamos map->cache_type); 1489fabe24eSDimitris Papastamos return -EINVAL; 1499fabe24eSDimitris Papastamos } 1509fabe24eSDimitris Papastamos 151e5e3b8abSLars-Peter Clausen map->num_reg_defaults = config->num_reg_defaults; 152e5e3b8abSLars-Peter Clausen map->num_reg_defaults_raw = config->num_reg_defaults_raw; 153e5e3b8abSLars-Peter Clausen map->reg_defaults_raw = config->reg_defaults_raw; 154064d4db1SLars-Peter Clausen map->cache_word_size = DIV_ROUND_UP(config->val_bits, 8); 155064d4db1SLars-Peter Clausen map->cache_size_raw = map->cache_word_size * config->num_reg_defaults_raw; 156e5e3b8abSLars-Peter Clausen 1579fabe24eSDimitris Papastamos map->cache = NULL; 1589fabe24eSDimitris Papastamos map->cache_ops = cache_types[i]; 1599fabe24eSDimitris Papastamos 1609fabe24eSDimitris Papastamos if (!map->cache_ops->read || 1619fabe24eSDimitris Papastamos !map->cache_ops->write || 1629fabe24eSDimitris Papastamos !map->cache_ops->name) 1639fabe24eSDimitris Papastamos return -EINVAL; 1649fabe24eSDimitris Papastamos 1659fabe24eSDimitris Papastamos /* We still need to ensure that the reg_defaults 1669fabe24eSDimitris Papastamos * won't vanish from under us. We'll need to make 1679fabe24eSDimitris Papastamos * a copy of it. 1689fabe24eSDimitris Papastamos */ 169720e4616SLars-Peter Clausen if (config->reg_defaults) { 170720e4616SLars-Peter Clausen tmp_buf = kmemdup(config->reg_defaults, map->num_reg_defaults * 1719fabe24eSDimitris Papastamos sizeof(struct reg_default), GFP_KERNEL); 1729fabe24eSDimitris Papastamos if (!tmp_buf) 1739fabe24eSDimitris Papastamos return -ENOMEM; 1749fabe24eSDimitris Papastamos map->reg_defaults = tmp_buf; 1758528bdd4SMark Brown } else if (map->num_reg_defaults_raw) { 1765fcd2560SMark Brown /* Some devices such as PMICs don't have cache defaults, 1779fabe24eSDimitris Papastamos * we cope with this by reading back the HW registers and 1789fabe24eSDimitris Papastamos * crafting the cache defaults by hand. 1799fabe24eSDimitris Papastamos */ 1809fabe24eSDimitris Papastamos ret = regcache_hw_init(map); 1819fabe24eSDimitris Papastamos if (ret < 0) 1829fabe24eSDimitris Papastamos return ret; 183fb70067eSXiubo Li if (map->cache_bypass) 184fb70067eSXiubo Li return 0; 1859fabe24eSDimitris Papastamos } 1869fabe24eSDimitris Papastamos 1879fabe24eSDimitris Papastamos if (!map->max_register) 1889fabe24eSDimitris Papastamos map->max_register = map->num_reg_defaults_raw; 1899fabe24eSDimitris Papastamos 1909fabe24eSDimitris Papastamos if (map->cache_ops->init) { 1919fabe24eSDimitris Papastamos dev_dbg(map->dev, "Initializing %s cache\n", 1929fabe24eSDimitris Papastamos map->cache_ops->name); 193bd061c78SLars-Peter Clausen ret = map->cache_ops->init(map); 194bd061c78SLars-Peter Clausen if (ret) 195bd061c78SLars-Peter Clausen goto err_free; 1969fabe24eSDimitris Papastamos } 1979fabe24eSDimitris Papastamos return 0; 198bd061c78SLars-Peter Clausen 199bd061c78SLars-Peter Clausen err_free: 200bd061c78SLars-Peter Clausen kfree(map->reg_defaults); 201bd061c78SLars-Peter Clausen if (map->cache_free) 202bd061c78SLars-Peter Clausen kfree(map->reg_defaults_raw); 203bd061c78SLars-Peter Clausen 204bd061c78SLars-Peter Clausen return ret; 2059fabe24eSDimitris Papastamos } 2069fabe24eSDimitris Papastamos 2079fabe24eSDimitris Papastamos void regcache_exit(struct regmap *map) 2089fabe24eSDimitris Papastamos { 2099fabe24eSDimitris Papastamos if (map->cache_type == REGCACHE_NONE) 2109fabe24eSDimitris Papastamos return; 2119fabe24eSDimitris Papastamos 2129fabe24eSDimitris Papastamos BUG_ON(!map->cache_ops); 2139fabe24eSDimitris Papastamos 2149fabe24eSDimitris Papastamos kfree(map->reg_defaults); 2159fabe24eSDimitris Papastamos if (map->cache_free) 2169fabe24eSDimitris Papastamos kfree(map->reg_defaults_raw); 2179fabe24eSDimitris Papastamos 2189fabe24eSDimitris Papastamos if (map->cache_ops->exit) { 2199fabe24eSDimitris Papastamos dev_dbg(map->dev, "Destroying %s cache\n", 2209fabe24eSDimitris Papastamos map->cache_ops->name); 2219fabe24eSDimitris Papastamos map->cache_ops->exit(map); 2229fabe24eSDimitris Papastamos } 2239fabe24eSDimitris Papastamos } 2249fabe24eSDimitris Papastamos 2259fabe24eSDimitris Papastamos /** 2269fabe24eSDimitris Papastamos * regcache_read: Fetch the value of a given register from the cache. 2279fabe24eSDimitris Papastamos * 2289fabe24eSDimitris Papastamos * @map: map to configure. 2299fabe24eSDimitris Papastamos * @reg: The register index. 2309fabe24eSDimitris Papastamos * @value: The value to be returned. 2319fabe24eSDimitris Papastamos * 2329fabe24eSDimitris Papastamos * Return a negative value on failure, 0 on success. 2339fabe24eSDimitris Papastamos */ 2349fabe24eSDimitris Papastamos int regcache_read(struct regmap *map, 2359fabe24eSDimitris Papastamos unsigned int reg, unsigned int *value) 2369fabe24eSDimitris Papastamos { 237bc7ee556SMark Brown int ret; 238bc7ee556SMark Brown 2399fabe24eSDimitris Papastamos if (map->cache_type == REGCACHE_NONE) 2409fabe24eSDimitris Papastamos return -ENOSYS; 2419fabe24eSDimitris Papastamos 2429fabe24eSDimitris Papastamos BUG_ON(!map->cache_ops); 2439fabe24eSDimitris Papastamos 244bc7ee556SMark Brown if (!regmap_volatile(map, reg)) { 245bc7ee556SMark Brown ret = map->cache_ops->read(map, reg, value); 246bc7ee556SMark Brown 247bc7ee556SMark Brown if (ret == 0) 248c6b570d9SPhilipp Zabel trace_regmap_reg_read_cache(map, reg, *value); 249bc7ee556SMark Brown 250bc7ee556SMark Brown return ret; 251bc7ee556SMark Brown } 2529fabe24eSDimitris Papastamos 2539fabe24eSDimitris Papastamos return -EINVAL; 2549fabe24eSDimitris Papastamos } 2559fabe24eSDimitris Papastamos 2569fabe24eSDimitris Papastamos /** 2579fabe24eSDimitris Papastamos * regcache_write: Set the value of a given register in the cache. 2589fabe24eSDimitris Papastamos * 2599fabe24eSDimitris Papastamos * @map: map to configure. 2609fabe24eSDimitris Papastamos * @reg: The register index. 2619fabe24eSDimitris Papastamos * @value: The new register value. 2629fabe24eSDimitris Papastamos * 2639fabe24eSDimitris Papastamos * Return a negative value on failure, 0 on success. 2649fabe24eSDimitris Papastamos */ 2659fabe24eSDimitris Papastamos int regcache_write(struct regmap *map, 2669fabe24eSDimitris Papastamos unsigned int reg, unsigned int value) 2679fabe24eSDimitris Papastamos { 2689fabe24eSDimitris Papastamos if (map->cache_type == REGCACHE_NONE) 2699fabe24eSDimitris Papastamos return 0; 2709fabe24eSDimitris Papastamos 2719fabe24eSDimitris Papastamos BUG_ON(!map->cache_ops); 2729fabe24eSDimitris Papastamos 2739fabe24eSDimitris Papastamos if (!regmap_volatile(map, reg)) 2749fabe24eSDimitris Papastamos return map->cache_ops->write(map, reg, value); 2759fabe24eSDimitris Papastamos 2769fabe24eSDimitris Papastamos return 0; 2779fabe24eSDimitris Papastamos } 2789fabe24eSDimitris Papastamos 2793969fa08SKevin Cernekee static bool regcache_reg_needs_sync(struct regmap *map, unsigned int reg, 2803969fa08SKevin Cernekee unsigned int val) 2813969fa08SKevin Cernekee { 2823969fa08SKevin Cernekee int ret; 2833969fa08SKevin Cernekee 2841c79771aSKevin Cernekee /* If we don't know the chip just got reset, then sync everything. */ 2851c79771aSKevin Cernekee if (!map->no_sync_defaults) 2861c79771aSKevin Cernekee return true; 2871c79771aSKevin Cernekee 2883969fa08SKevin Cernekee /* Is this the hardware default? If so skip. */ 2893969fa08SKevin Cernekee ret = regcache_lookup_reg(map, reg); 2903969fa08SKevin Cernekee if (ret >= 0 && val == map->reg_defaults[ret].def) 2913969fa08SKevin Cernekee return false; 2923969fa08SKevin Cernekee return true; 2933969fa08SKevin Cernekee } 2943969fa08SKevin Cernekee 295d856fce4SMaarten ter Huurne static int regcache_default_sync(struct regmap *map, unsigned int min, 296d856fce4SMaarten ter Huurne unsigned int max) 297d856fce4SMaarten ter Huurne { 298d856fce4SMaarten ter Huurne unsigned int reg; 299d856fce4SMaarten ter Huurne 30075617328SDylan Reid for (reg = min; reg <= max; reg += map->reg_stride) { 301d856fce4SMaarten ter Huurne unsigned int val; 302d856fce4SMaarten ter Huurne int ret; 303d856fce4SMaarten ter Huurne 30483f8475cSDylan Reid if (regmap_volatile(map, reg) || 30583f8475cSDylan Reid !regmap_writeable(map, reg)) 306d856fce4SMaarten ter Huurne continue; 307d856fce4SMaarten ter Huurne 308d856fce4SMaarten ter Huurne ret = regcache_read(map, reg, &val); 309d856fce4SMaarten ter Huurne if (ret) 310d856fce4SMaarten ter Huurne return ret; 311d856fce4SMaarten ter Huurne 3123969fa08SKevin Cernekee if (!regcache_reg_needs_sync(map, reg, val)) 313d856fce4SMaarten ter Huurne continue; 314d856fce4SMaarten ter Huurne 315621a5f7aSViresh Kumar map->cache_bypass = true; 316d856fce4SMaarten ter Huurne ret = _regmap_write(map, reg, val); 317621a5f7aSViresh Kumar map->cache_bypass = false; 318f29a4320SJarkko Nikula if (ret) { 319f29a4320SJarkko Nikula dev_err(map->dev, "Unable to sync register %#x. %d\n", 320f29a4320SJarkko Nikula reg, ret); 321d856fce4SMaarten ter Huurne return ret; 322f29a4320SJarkko Nikula } 323d856fce4SMaarten ter Huurne dev_dbg(map->dev, "Synced register %#x, value %#x\n", reg, val); 324d856fce4SMaarten ter Huurne } 325d856fce4SMaarten ter Huurne 326d856fce4SMaarten ter Huurne return 0; 327d856fce4SMaarten ter Huurne } 328d856fce4SMaarten ter Huurne 3299fabe24eSDimitris Papastamos /** 3309fabe24eSDimitris Papastamos * regcache_sync: Sync the register cache with the hardware. 3319fabe24eSDimitris Papastamos * 3329fabe24eSDimitris Papastamos * @map: map to configure. 3339fabe24eSDimitris Papastamos * 3349fabe24eSDimitris Papastamos * Any registers that should not be synced should be marked as 3359fabe24eSDimitris Papastamos * volatile. In general drivers can choose not to use the provided 3369fabe24eSDimitris Papastamos * syncing functionality if they so require. 3379fabe24eSDimitris Papastamos * 3389fabe24eSDimitris Papastamos * Return a negative value on failure, 0 on success. 3399fabe24eSDimitris Papastamos */ 3409fabe24eSDimitris Papastamos int regcache_sync(struct regmap *map) 3419fabe24eSDimitris Papastamos { 342954757d7SDimitris Papastamos int ret = 0; 343954757d7SDimitris Papastamos unsigned int i; 34459360089SDimitris Papastamos const char *name; 345621a5f7aSViresh Kumar bool bypass; 34659360089SDimitris Papastamos 347d856fce4SMaarten ter Huurne BUG_ON(!map->cache_ops); 3489fabe24eSDimitris Papastamos 34981485f52SLars-Peter Clausen map->lock(map->lock_arg); 350beb1a10fSDimitris Papastamos /* Remember the initial bypass state */ 351beb1a10fSDimitris Papastamos bypass = map->cache_bypass; 3529fabe24eSDimitris Papastamos dev_dbg(map->dev, "Syncing %s cache\n", 3539fabe24eSDimitris Papastamos map->cache_ops->name); 35459360089SDimitris Papastamos name = map->cache_ops->name; 355c6b570d9SPhilipp Zabel trace_regcache_sync(map, name, "start"); 35622f0d90aSMark Brown 3578ae0d7e8SMark Brown if (!map->cache_dirty) 3588ae0d7e8SMark Brown goto out; 359d9db7627SMark Brown 360affbe886SMark Brown map->async = true; 361affbe886SMark Brown 36222f0d90aSMark Brown /* Apply any patch first */ 363621a5f7aSViresh Kumar map->cache_bypass = true; 36422f0d90aSMark Brown for (i = 0; i < map->patch_regs; i++) { 36522f0d90aSMark Brown ret = _regmap_write(map, map->patch[i].reg, map->patch[i].def); 36622f0d90aSMark Brown if (ret != 0) { 36722f0d90aSMark Brown dev_err(map->dev, "Failed to write %x = %x: %d\n", 36822f0d90aSMark Brown map->patch[i].reg, map->patch[i].def, ret); 36922f0d90aSMark Brown goto out; 37022f0d90aSMark Brown } 37122f0d90aSMark Brown } 372621a5f7aSViresh Kumar map->cache_bypass = false; 37322f0d90aSMark Brown 374d856fce4SMaarten ter Huurne if (map->cache_ops->sync) 375ac8d91c8SMark Brown ret = map->cache_ops->sync(map, 0, map->max_register); 376d856fce4SMaarten ter Huurne else 377d856fce4SMaarten ter Huurne ret = regcache_default_sync(map, 0, map->max_register); 378954757d7SDimitris Papastamos 3796ff73738SMark Brown if (ret == 0) 3806ff73738SMark Brown map->cache_dirty = false; 3816ff73738SMark Brown 382954757d7SDimitris Papastamos out: 383beb1a10fSDimitris Papastamos /* Restore the bypass state */ 384affbe886SMark Brown map->async = false; 385beb1a10fSDimitris Papastamos map->cache_bypass = bypass; 3861c79771aSKevin Cernekee map->no_sync_defaults = false; 38781485f52SLars-Peter Clausen map->unlock(map->lock_arg); 388954757d7SDimitris Papastamos 389affbe886SMark Brown regmap_async_complete(map); 390affbe886SMark Brown 391c6b570d9SPhilipp Zabel trace_regcache_sync(map, name, "stop"); 392affbe886SMark Brown 393954757d7SDimitris Papastamos return ret; 3949fabe24eSDimitris Papastamos } 3959fabe24eSDimitris Papastamos EXPORT_SYMBOL_GPL(regcache_sync); 3969fabe24eSDimitris Papastamos 39792afb286SMark Brown /** 3984d4cfd16SMark Brown * regcache_sync_region: Sync part of the register cache with the hardware. 3994d4cfd16SMark Brown * 4004d4cfd16SMark Brown * @map: map to sync. 4014d4cfd16SMark Brown * @min: first register to sync 4024d4cfd16SMark Brown * @max: last register to sync 4034d4cfd16SMark Brown * 4044d4cfd16SMark Brown * Write all non-default register values in the specified region to 4054d4cfd16SMark Brown * the hardware. 4064d4cfd16SMark Brown * 4074d4cfd16SMark Brown * Return a negative value on failure, 0 on success. 4084d4cfd16SMark Brown */ 4094d4cfd16SMark Brown int regcache_sync_region(struct regmap *map, unsigned int min, 4104d4cfd16SMark Brown unsigned int max) 4114d4cfd16SMark Brown { 4124d4cfd16SMark Brown int ret = 0; 4134d4cfd16SMark Brown const char *name; 414621a5f7aSViresh Kumar bool bypass; 4154d4cfd16SMark Brown 416d856fce4SMaarten ter Huurne BUG_ON(!map->cache_ops); 4174d4cfd16SMark Brown 41881485f52SLars-Peter Clausen map->lock(map->lock_arg); 4194d4cfd16SMark Brown 4204d4cfd16SMark Brown /* Remember the initial bypass state */ 4214d4cfd16SMark Brown bypass = map->cache_bypass; 4224d4cfd16SMark Brown 4234d4cfd16SMark Brown name = map->cache_ops->name; 4244d4cfd16SMark Brown dev_dbg(map->dev, "Syncing %s cache from %d-%d\n", name, min, max); 4254d4cfd16SMark Brown 426c6b570d9SPhilipp Zabel trace_regcache_sync(map, name, "start region"); 4274d4cfd16SMark Brown 4284d4cfd16SMark Brown if (!map->cache_dirty) 4294d4cfd16SMark Brown goto out; 4304d4cfd16SMark Brown 431affbe886SMark Brown map->async = true; 432affbe886SMark Brown 433d856fce4SMaarten ter Huurne if (map->cache_ops->sync) 4344d4cfd16SMark Brown ret = map->cache_ops->sync(map, min, max); 435d856fce4SMaarten ter Huurne else 436d856fce4SMaarten ter Huurne ret = regcache_default_sync(map, min, max); 4374d4cfd16SMark Brown 4384d4cfd16SMark Brown out: 4394d4cfd16SMark Brown /* Restore the bypass state */ 4404d4cfd16SMark Brown map->cache_bypass = bypass; 441affbe886SMark Brown map->async = false; 4421c79771aSKevin Cernekee map->no_sync_defaults = false; 44381485f52SLars-Peter Clausen map->unlock(map->lock_arg); 4444d4cfd16SMark Brown 445affbe886SMark Brown regmap_async_complete(map); 446affbe886SMark Brown 447c6b570d9SPhilipp Zabel trace_regcache_sync(map, name, "stop region"); 448affbe886SMark Brown 4494d4cfd16SMark Brown return ret; 4504d4cfd16SMark Brown } 451e466de05SMark Brown EXPORT_SYMBOL_GPL(regcache_sync_region); 4524d4cfd16SMark Brown 4534d4cfd16SMark Brown /** 454697e85bcSMark Brown * regcache_drop_region: Discard part of the register cache 455697e85bcSMark Brown * 456697e85bcSMark Brown * @map: map to operate on 457697e85bcSMark Brown * @min: first register to discard 458697e85bcSMark Brown * @max: last register to discard 459697e85bcSMark Brown * 460697e85bcSMark Brown * Discard part of the register cache. 461697e85bcSMark Brown * 462697e85bcSMark Brown * Return a negative value on failure, 0 on success. 463697e85bcSMark Brown */ 464697e85bcSMark Brown int regcache_drop_region(struct regmap *map, unsigned int min, 465697e85bcSMark Brown unsigned int max) 466697e85bcSMark Brown { 467697e85bcSMark Brown int ret = 0; 468697e85bcSMark Brown 4693f4ff561SLars-Peter Clausen if (!map->cache_ops || !map->cache_ops->drop) 470697e85bcSMark Brown return -EINVAL; 471697e85bcSMark Brown 47281485f52SLars-Peter Clausen map->lock(map->lock_arg); 473697e85bcSMark Brown 474c6b570d9SPhilipp Zabel trace_regcache_drop_region(map, min, max); 475697e85bcSMark Brown 476697e85bcSMark Brown ret = map->cache_ops->drop(map, min, max); 477697e85bcSMark Brown 47881485f52SLars-Peter Clausen map->unlock(map->lock_arg); 479697e85bcSMark Brown 480697e85bcSMark Brown return ret; 481697e85bcSMark Brown } 482697e85bcSMark Brown EXPORT_SYMBOL_GPL(regcache_drop_region); 483697e85bcSMark Brown 484697e85bcSMark Brown /** 48592afb286SMark Brown * regcache_cache_only: Put a register map into cache only mode 48692afb286SMark Brown * 48792afb286SMark Brown * @map: map to configure 48892afb286SMark Brown * @cache_only: flag if changes should be written to the hardware 48992afb286SMark Brown * 49092afb286SMark Brown * When a register map is marked as cache only writes to the register 49192afb286SMark Brown * map API will only update the register cache, they will not cause 49292afb286SMark Brown * any hardware changes. This is useful for allowing portions of 49392afb286SMark Brown * drivers to act as though the device were functioning as normal when 49492afb286SMark Brown * it is disabled for power saving reasons. 49592afb286SMark Brown */ 49692afb286SMark Brown void regcache_cache_only(struct regmap *map, bool enable) 49792afb286SMark Brown { 49881485f52SLars-Peter Clausen map->lock(map->lock_arg); 499ac77a765SDimitris Papastamos WARN_ON(map->cache_bypass && enable); 50092afb286SMark Brown map->cache_only = enable; 501c6b570d9SPhilipp Zabel trace_regmap_cache_only(map, enable); 50281485f52SLars-Peter Clausen map->unlock(map->lock_arg); 50392afb286SMark Brown } 50492afb286SMark Brown EXPORT_SYMBOL_GPL(regcache_cache_only); 50592afb286SMark Brown 5066eb0f5e0SDimitris Papastamos /** 5071c79771aSKevin Cernekee * regcache_mark_dirty: Indicate that HW registers were reset to default values 5088ae0d7e8SMark Brown * 5098ae0d7e8SMark Brown * @map: map to mark 5108ae0d7e8SMark Brown * 5111c79771aSKevin Cernekee * Inform regcache that the device has been powered down or reset, so that 5121c79771aSKevin Cernekee * on resume, regcache_sync() knows to write out all non-default values 5131c79771aSKevin Cernekee * stored in the cache. 5141c79771aSKevin Cernekee * 5151c79771aSKevin Cernekee * If this function is not called, regcache_sync() will assume that 5161c79771aSKevin Cernekee * the hardware state still matches the cache state, modulo any writes that 5171c79771aSKevin Cernekee * happened when cache_only was true. 5188ae0d7e8SMark Brown */ 5198ae0d7e8SMark Brown void regcache_mark_dirty(struct regmap *map) 5208ae0d7e8SMark Brown { 52181485f52SLars-Peter Clausen map->lock(map->lock_arg); 5228ae0d7e8SMark Brown map->cache_dirty = true; 5231c79771aSKevin Cernekee map->no_sync_defaults = true; 52481485f52SLars-Peter Clausen map->unlock(map->lock_arg); 5258ae0d7e8SMark Brown } 5268ae0d7e8SMark Brown EXPORT_SYMBOL_GPL(regcache_mark_dirty); 5278ae0d7e8SMark Brown 5288ae0d7e8SMark Brown /** 5296eb0f5e0SDimitris Papastamos * regcache_cache_bypass: Put a register map into cache bypass mode 5306eb0f5e0SDimitris Papastamos * 5316eb0f5e0SDimitris Papastamos * @map: map to configure 5320eef6b04SDimitris Papastamos * @cache_bypass: flag if changes should not be written to the hardware 5336eb0f5e0SDimitris Papastamos * 5346eb0f5e0SDimitris Papastamos * When a register map is marked with the cache bypass option, writes 5356eb0f5e0SDimitris Papastamos * to the register map API will only update the hardware and not the 5366eb0f5e0SDimitris Papastamos * the cache directly. This is useful when syncing the cache back to 5376eb0f5e0SDimitris Papastamos * the hardware. 5386eb0f5e0SDimitris Papastamos */ 5396eb0f5e0SDimitris Papastamos void regcache_cache_bypass(struct regmap *map, bool enable) 5406eb0f5e0SDimitris Papastamos { 54181485f52SLars-Peter Clausen map->lock(map->lock_arg); 542ac77a765SDimitris Papastamos WARN_ON(map->cache_only && enable); 5436eb0f5e0SDimitris Papastamos map->cache_bypass = enable; 544c6b570d9SPhilipp Zabel trace_regmap_cache_bypass(map, enable); 54581485f52SLars-Peter Clausen map->unlock(map->lock_arg); 5466eb0f5e0SDimitris Papastamos } 5476eb0f5e0SDimitris Papastamos EXPORT_SYMBOL_GPL(regcache_cache_bypass); 5486eb0f5e0SDimitris Papastamos 549879082c9SMark Brown bool regcache_set_val(struct regmap *map, void *base, unsigned int idx, 550879082c9SMark Brown unsigned int val) 5519fabe24eSDimitris Papastamos { 552325acab4SMark Brown if (regcache_get_val(map, base, idx) == val) 553325acab4SMark Brown return true; 554325acab4SMark Brown 555eb4cb76fSMark Brown /* Use device native format if possible */ 556eb4cb76fSMark Brown if (map->format.format_val) { 557eb4cb76fSMark Brown map->format.format_val(base + (map->cache_word_size * idx), 558eb4cb76fSMark Brown val, 0); 559eb4cb76fSMark Brown return false; 560eb4cb76fSMark Brown } 561eb4cb76fSMark Brown 562879082c9SMark Brown switch (map->cache_word_size) { 5639fabe24eSDimitris Papastamos case 1: { 5649fabe24eSDimitris Papastamos u8 *cache = base; 5652fd6902eSXiubo Li 5669fabe24eSDimitris Papastamos cache[idx] = val; 5679fabe24eSDimitris Papastamos break; 5689fabe24eSDimitris Papastamos } 5699fabe24eSDimitris Papastamos case 2: { 5709fabe24eSDimitris Papastamos u16 *cache = base; 5712fd6902eSXiubo Li 5729fabe24eSDimitris Papastamos cache[idx] = val; 5739fabe24eSDimitris Papastamos break; 5749fabe24eSDimitris Papastamos } 5757d5e525bSMark Brown case 4: { 5767d5e525bSMark Brown u32 *cache = base; 5772fd6902eSXiubo Li 5787d5e525bSMark Brown cache[idx] = val; 5797d5e525bSMark Brown break; 5807d5e525bSMark Brown } 5818b7663deSXiubo Li #ifdef CONFIG_64BIT 5828b7663deSXiubo Li case 8: { 5838b7663deSXiubo Li u64 *cache = base; 5848b7663deSXiubo Li 5858b7663deSXiubo Li cache[idx] = val; 5868b7663deSXiubo Li break; 5878b7663deSXiubo Li } 5888b7663deSXiubo Li #endif 5899fabe24eSDimitris Papastamos default: 5909fabe24eSDimitris Papastamos BUG(); 5919fabe24eSDimitris Papastamos } 5929fabe24eSDimitris Papastamos return false; 5939fabe24eSDimitris Papastamos } 5949fabe24eSDimitris Papastamos 595879082c9SMark Brown unsigned int regcache_get_val(struct regmap *map, const void *base, 596879082c9SMark Brown unsigned int idx) 5979fabe24eSDimitris Papastamos { 5989fabe24eSDimitris Papastamos if (!base) 5999fabe24eSDimitris Papastamos return -EINVAL; 6009fabe24eSDimitris Papastamos 601eb4cb76fSMark Brown /* Use device native format if possible */ 602eb4cb76fSMark Brown if (map->format.parse_val) 6038817796bSMark Brown return map->format.parse_val(regcache_get_val_addr(map, base, 6048817796bSMark Brown idx)); 605eb4cb76fSMark Brown 606879082c9SMark Brown switch (map->cache_word_size) { 6079fabe24eSDimitris Papastamos case 1: { 6089fabe24eSDimitris Papastamos const u8 *cache = base; 6092fd6902eSXiubo Li 6109fabe24eSDimitris Papastamos return cache[idx]; 6119fabe24eSDimitris Papastamos } 6129fabe24eSDimitris Papastamos case 2: { 6139fabe24eSDimitris Papastamos const u16 *cache = base; 6142fd6902eSXiubo Li 6159fabe24eSDimitris Papastamos return cache[idx]; 6169fabe24eSDimitris Papastamos } 6177d5e525bSMark Brown case 4: { 6187d5e525bSMark Brown const u32 *cache = base; 6192fd6902eSXiubo Li 6207d5e525bSMark Brown return cache[idx]; 6217d5e525bSMark Brown } 6228b7663deSXiubo Li #ifdef CONFIG_64BIT 6238b7663deSXiubo Li case 8: { 6248b7663deSXiubo Li const u64 *cache = base; 6258b7663deSXiubo Li 6268b7663deSXiubo Li return cache[idx]; 6278b7663deSXiubo Li } 6288b7663deSXiubo Li #endif 6299fabe24eSDimitris Papastamos default: 6309fabe24eSDimitris Papastamos BUG(); 6319fabe24eSDimitris Papastamos } 6329fabe24eSDimitris Papastamos /* unreachable */ 6339fabe24eSDimitris Papastamos return -1; 6349fabe24eSDimitris Papastamos } 6359fabe24eSDimitris Papastamos 636f094fea6SMark Brown static int regcache_default_cmp(const void *a, const void *b) 637c08604b8SDimitris Papastamos { 638c08604b8SDimitris Papastamos const struct reg_default *_a = a; 639c08604b8SDimitris Papastamos const struct reg_default *_b = b; 640c08604b8SDimitris Papastamos 641c08604b8SDimitris Papastamos return _a->reg - _b->reg; 642c08604b8SDimitris Papastamos } 643c08604b8SDimitris Papastamos 644f094fea6SMark Brown int regcache_lookup_reg(struct regmap *map, unsigned int reg) 645f094fea6SMark Brown { 646f094fea6SMark Brown struct reg_default key; 647f094fea6SMark Brown struct reg_default *r; 648f094fea6SMark Brown 649f094fea6SMark Brown key.reg = reg; 650f094fea6SMark Brown key.def = 0; 651f094fea6SMark Brown 652f094fea6SMark Brown r = bsearch(&key, map->reg_defaults, map->num_reg_defaults, 653f094fea6SMark Brown sizeof(struct reg_default), regcache_default_cmp); 654f094fea6SMark Brown 655f094fea6SMark Brown if (r) 656f094fea6SMark Brown return r - map->reg_defaults; 657f094fea6SMark Brown else 6586e6ace00SMark Brown return -ENOENT; 659f094fea6SMark Brown } 660f8bd822cSMark Brown 6613f4ff561SLars-Peter Clausen static bool regcache_reg_present(unsigned long *cache_present, unsigned int idx) 6623f4ff561SLars-Peter Clausen { 6633f4ff561SLars-Peter Clausen if (!cache_present) 6643f4ff561SLars-Peter Clausen return true; 6653f4ff561SLars-Peter Clausen 6663f4ff561SLars-Peter Clausen return test_bit(idx, cache_present); 6673f4ff561SLars-Peter Clausen } 6683f4ff561SLars-Peter Clausen 669cfdeb8c3SMark Brown static int regcache_sync_block_single(struct regmap *map, void *block, 6703f4ff561SLars-Peter Clausen unsigned long *cache_present, 671cfdeb8c3SMark Brown unsigned int block_base, 672cfdeb8c3SMark Brown unsigned int start, unsigned int end) 673cfdeb8c3SMark Brown { 674cfdeb8c3SMark Brown unsigned int i, regtmp, val; 675cfdeb8c3SMark Brown int ret; 676cfdeb8c3SMark Brown 677cfdeb8c3SMark Brown for (i = start; i < end; i++) { 678cfdeb8c3SMark Brown regtmp = block_base + (i * map->reg_stride); 679cfdeb8c3SMark Brown 6804ceba98dSTakashi Iwai if (!regcache_reg_present(cache_present, i) || 6814ceba98dSTakashi Iwai !regmap_writeable(map, regtmp)) 682cfdeb8c3SMark Brown continue; 683cfdeb8c3SMark Brown 684cfdeb8c3SMark Brown val = regcache_get_val(map, block, i); 6853969fa08SKevin Cernekee if (!regcache_reg_needs_sync(map, regtmp, val)) 686cfdeb8c3SMark Brown continue; 687cfdeb8c3SMark Brown 688621a5f7aSViresh Kumar map->cache_bypass = true; 689cfdeb8c3SMark Brown 690cfdeb8c3SMark Brown ret = _regmap_write(map, regtmp, val); 691cfdeb8c3SMark Brown 692621a5f7aSViresh Kumar map->cache_bypass = false; 693f29a4320SJarkko Nikula if (ret != 0) { 694f29a4320SJarkko Nikula dev_err(map->dev, "Unable to sync register %#x. %d\n", 695f29a4320SJarkko Nikula regtmp, ret); 696cfdeb8c3SMark Brown return ret; 697f29a4320SJarkko Nikula } 698cfdeb8c3SMark Brown dev_dbg(map->dev, "Synced register %#x, value %#x\n", 699cfdeb8c3SMark Brown regtmp, val); 700cfdeb8c3SMark Brown } 701cfdeb8c3SMark Brown 702cfdeb8c3SMark Brown return 0; 703cfdeb8c3SMark Brown } 704cfdeb8c3SMark Brown 70575a5f89fSMark Brown static int regcache_sync_block_raw_flush(struct regmap *map, const void **data, 70675a5f89fSMark Brown unsigned int base, unsigned int cur) 70775a5f89fSMark Brown { 70875a5f89fSMark Brown size_t val_bytes = map->format.val_bytes; 70975a5f89fSMark Brown int ret, count; 71075a5f89fSMark Brown 71175a5f89fSMark Brown if (*data == NULL) 71275a5f89fSMark Brown return 0; 71375a5f89fSMark Brown 71478ba73eeSDylan Reid count = (cur - base) / map->reg_stride; 71575a5f89fSMark Brown 7169659293cSStratos Karafotis dev_dbg(map->dev, "Writing %zu bytes for %d registers from 0x%x-0x%x\n", 71778ba73eeSDylan Reid count * val_bytes, count, base, cur - map->reg_stride); 71875a5f89fSMark Brown 719621a5f7aSViresh Kumar map->cache_bypass = true; 72075a5f89fSMark Brown 7210a819809SMark Brown ret = _regmap_raw_write(map, base, *data, count * val_bytes); 722f29a4320SJarkko Nikula if (ret) 723f29a4320SJarkko Nikula dev_err(map->dev, "Unable to sync registers %#x-%#x. %d\n", 724f29a4320SJarkko Nikula base, cur - map->reg_stride, ret); 72575a5f89fSMark Brown 726621a5f7aSViresh Kumar map->cache_bypass = false; 72775a5f89fSMark Brown 72875a5f89fSMark Brown *data = NULL; 72975a5f89fSMark Brown 73075a5f89fSMark Brown return ret; 73175a5f89fSMark Brown } 73275a5f89fSMark Brown 733f52687afSSachin Kamat static int regcache_sync_block_raw(struct regmap *map, void *block, 7343f4ff561SLars-Peter Clausen unsigned long *cache_present, 735f8bd822cSMark Brown unsigned int block_base, unsigned int start, 736f8bd822cSMark Brown unsigned int end) 737f8bd822cSMark Brown { 73875a5f89fSMark Brown unsigned int i, val; 73975a5f89fSMark Brown unsigned int regtmp = 0; 74075a5f89fSMark Brown unsigned int base = 0; 74175a5f89fSMark Brown const void *data = NULL; 742f8bd822cSMark Brown int ret; 743f8bd822cSMark Brown 744f8bd822cSMark Brown for (i = start; i < end; i++) { 745f8bd822cSMark Brown regtmp = block_base + (i * map->reg_stride); 746f8bd822cSMark Brown 7474ceba98dSTakashi Iwai if (!regcache_reg_present(cache_present, i) || 7484ceba98dSTakashi Iwai !regmap_writeable(map, regtmp)) { 74975a5f89fSMark Brown ret = regcache_sync_block_raw_flush(map, &data, 75075a5f89fSMark Brown base, regtmp); 75175a5f89fSMark Brown if (ret != 0) 75275a5f89fSMark Brown return ret; 753f8bd822cSMark Brown continue; 75475a5f89fSMark Brown } 755f8bd822cSMark Brown 756f8bd822cSMark Brown val = regcache_get_val(map, block, i); 7573969fa08SKevin Cernekee if (!regcache_reg_needs_sync(map, regtmp, val)) { 75875a5f89fSMark Brown ret = regcache_sync_block_raw_flush(map, &data, 75975a5f89fSMark Brown base, regtmp); 760f8bd822cSMark Brown if (ret != 0) 761f8bd822cSMark Brown return ret; 76275a5f89fSMark Brown continue; 763f8bd822cSMark Brown } 764f8bd822cSMark Brown 76575a5f89fSMark Brown if (!data) { 76675a5f89fSMark Brown data = regcache_get_val_addr(map, block, i); 76775a5f89fSMark Brown base = regtmp; 76875a5f89fSMark Brown } 76975a5f89fSMark Brown } 77075a5f89fSMark Brown 7712d49b598SLars-Peter Clausen return regcache_sync_block_raw_flush(map, &data, base, regtmp + 7722d49b598SLars-Peter Clausen map->reg_stride); 773f8bd822cSMark Brown } 774cfdeb8c3SMark Brown 775cfdeb8c3SMark Brown int regcache_sync_block(struct regmap *map, void *block, 7763f4ff561SLars-Peter Clausen unsigned long *cache_present, 777cfdeb8c3SMark Brown unsigned int block_base, unsigned int start, 778cfdeb8c3SMark Brown unsigned int end) 779cfdeb8c3SMark Brown { 78067921a1aSMarkus Pargmann if (regmap_can_raw_write(map) && !map->use_single_write) 7813f4ff561SLars-Peter Clausen return regcache_sync_block_raw(map, block, cache_present, 7823f4ff561SLars-Peter Clausen block_base, start, end); 783cfdeb8c3SMark Brown else 7843f4ff561SLars-Peter Clausen return regcache_sync_block_single(map, block, cache_present, 7853f4ff561SLars-Peter Clausen block_base, start, end); 786cfdeb8c3SMark Brown } 787