19fabe24eSDimitris Papastamos /* 29fabe24eSDimitris Papastamos * Register cache access API 39fabe24eSDimitris Papastamos * 49fabe24eSDimitris Papastamos * Copyright 2011 Wolfson Microelectronics plc 59fabe24eSDimitris Papastamos * 69fabe24eSDimitris Papastamos * Author: Dimitris Papastamos <dp@opensource.wolfsonmicro.com> 79fabe24eSDimitris Papastamos * 89fabe24eSDimitris Papastamos * This program is free software; you can redistribute it and/or modify 99fabe24eSDimitris Papastamos * it under the terms of the GNU General Public License version 2 as 109fabe24eSDimitris Papastamos * published by the Free Software Foundation. 119fabe24eSDimitris Papastamos */ 129fabe24eSDimitris Papastamos 13f094fea6SMark Brown #include <linux/bsearch.h> 14e39be3a3SXiubo Li #include <linux/device.h> 15e39be3a3SXiubo Li #include <linux/export.h> 16e39be3a3SXiubo Li #include <linux/slab.h> 17c08604b8SDimitris Papastamos #include <linux/sort.h> 189fabe24eSDimitris Papastamos 19f58078daSSteven Rostedt #include "trace.h" 209fabe24eSDimitris Papastamos #include "internal.h" 219fabe24eSDimitris Papastamos 229fabe24eSDimitris Papastamos static const struct regcache_ops *cache_types[] = { 2328644c80SDimitris Papastamos ®cache_rbtree_ops, 242cbbb579SDimitris Papastamos ®cache_lzo_ops, 252ac902ceSMark Brown ®cache_flat_ops, 269fabe24eSDimitris Papastamos }; 279fabe24eSDimitris Papastamos 289fabe24eSDimitris Papastamos static int regcache_hw_init(struct regmap *map) 299fabe24eSDimitris Papastamos { 309fabe24eSDimitris Papastamos int i, j; 319fabe24eSDimitris Papastamos int ret; 329fabe24eSDimitris Papastamos int count; 333245d460SMark Brown unsigned int reg, val; 349fabe24eSDimitris Papastamos void *tmp_buf; 359fabe24eSDimitris Papastamos 369fabe24eSDimitris Papastamos if (!map->num_reg_defaults_raw) 379fabe24eSDimitris Papastamos return -EINVAL; 389fabe24eSDimitris Papastamos 39fb70067eSXiubo Li /* calculate the size of reg_defaults */ 40fb70067eSXiubo Li for (count = 0, i = 0; i < map->num_reg_defaults_raw; i++) 41b2c7f5d9SMaarten ter Huurne if (regmap_readable(map, i * map->reg_stride) && 42b2c7f5d9SMaarten ter Huurne !regmap_volatile(map, i * map->reg_stride)) 43fb70067eSXiubo Li count++; 44fb70067eSXiubo Li 45b2c7f5d9SMaarten ter Huurne /* all registers are unreadable or volatile, so just bypass */ 46fb70067eSXiubo Li if (!count) { 47fb70067eSXiubo Li map->cache_bypass = true; 48fb70067eSXiubo Li return 0; 49fb70067eSXiubo Li } 50fb70067eSXiubo Li 51fb70067eSXiubo Li map->num_reg_defaults = count; 52fb70067eSXiubo Li map->reg_defaults = kmalloc_array(count, sizeof(struct reg_default), 53fb70067eSXiubo Li GFP_KERNEL); 54fb70067eSXiubo Li if (!map->reg_defaults) 55fb70067eSXiubo Li return -ENOMEM; 56fb70067eSXiubo Li 579fabe24eSDimitris Papastamos if (!map->reg_defaults_raw) { 58621a5f7aSViresh Kumar bool cache_bypass = map->cache_bypass; 599fabe24eSDimitris Papastamos dev_warn(map->dev, "No cache defaults, reading back from HW\n"); 60df00c79fSLaxman Dewangan 61df00c79fSLaxman Dewangan /* Bypass the cache access till data read from HW */ 62621a5f7aSViresh Kumar map->cache_bypass = true; 639fabe24eSDimitris Papastamos tmp_buf = kmalloc(map->cache_size_raw, GFP_KERNEL); 64fb70067eSXiubo Li if (!tmp_buf) { 65fb70067eSXiubo Li ret = -ENOMEM; 66fb70067eSXiubo Li goto err_free; 67fb70067eSXiubo Li } 68eb4cb76fSMark Brown ret = regmap_raw_read(map, 0, tmp_buf, 69d51fe1f3SMaciej S. Szmigiero map->cache_size_raw); 70df00c79fSLaxman Dewangan map->cache_bypass = cache_bypass; 713245d460SMark Brown if (ret == 0) { 729fabe24eSDimitris Papastamos map->reg_defaults_raw = tmp_buf; 739fabe24eSDimitris Papastamos map->cache_free = 1; 743245d460SMark Brown } else { 753245d460SMark Brown kfree(tmp_buf); 763245d460SMark Brown } 779fabe24eSDimitris Papastamos } 789fabe24eSDimitris Papastamos 799fabe24eSDimitris Papastamos /* fill the reg_defaults */ 809fabe24eSDimitris Papastamos for (i = 0, j = 0; i < map->num_reg_defaults_raw; i++) { 813245d460SMark Brown reg = i * map->reg_stride; 823245d460SMark Brown 833245d460SMark Brown if (!regmap_readable(map, reg)) 849fabe24eSDimitris Papastamos continue; 853245d460SMark Brown 863245d460SMark Brown if (regmap_volatile(map, reg)) 873245d460SMark Brown continue; 883245d460SMark Brown 893245d460SMark Brown if (map->reg_defaults_raw) { 90fbba43c5SXiubo Li val = regcache_get_val(map, map->reg_defaults_raw, i); 913245d460SMark Brown } else { 923245d460SMark Brown bool cache_bypass = map->cache_bypass; 933245d460SMark Brown 943245d460SMark Brown map->cache_bypass = true; 953245d460SMark Brown ret = regmap_read(map, reg, &val); 963245d460SMark Brown map->cache_bypass = cache_bypass; 973245d460SMark Brown if (ret != 0) { 983245d460SMark Brown dev_err(map->dev, "Failed to read %d: %d\n", 993245d460SMark Brown reg, ret); 1003245d460SMark Brown goto err_free; 1013245d460SMark Brown } 1023245d460SMark Brown } 1033245d460SMark Brown 1043245d460SMark Brown map->reg_defaults[j].reg = reg; 1059fabe24eSDimitris Papastamos map->reg_defaults[j].def = val; 1069fabe24eSDimitris Papastamos j++; 1079fabe24eSDimitris Papastamos } 1089fabe24eSDimitris Papastamos 1099fabe24eSDimitris Papastamos return 0; 110021cd616SLars-Peter Clausen 111021cd616SLars-Peter Clausen err_free: 112fb70067eSXiubo Li kfree(map->reg_defaults); 113021cd616SLars-Peter Clausen 114021cd616SLars-Peter Clausen return ret; 1159fabe24eSDimitris Papastamos } 1169fabe24eSDimitris Papastamos 117e5e3b8abSLars-Peter Clausen int regcache_init(struct regmap *map, const struct regmap_config *config) 1189fabe24eSDimitris Papastamos { 1199fabe24eSDimitris Papastamos int ret; 1209fabe24eSDimitris Papastamos int i; 1219fabe24eSDimitris Papastamos void *tmp_buf; 1229fabe24eSDimitris Papastamos 123e7a6db30SMark Brown if (map->cache_type == REGCACHE_NONE) { 1248cfe2fd3SXiubo Li if (config->reg_defaults || config->num_reg_defaults_raw) 1258cfe2fd3SXiubo Li dev_warn(map->dev, 1268cfe2fd3SXiubo Li "No cache used with register defaults set!\n"); 1278cfe2fd3SXiubo Li 128e7a6db30SMark Brown map->cache_bypass = true; 1299fabe24eSDimitris Papastamos return 0; 130e7a6db30SMark Brown } 1319fabe24eSDimitris Papastamos 132167f7066SXiubo Li if (config->reg_defaults && !config->num_reg_defaults) { 133167f7066SXiubo Li dev_err(map->dev, 134167f7066SXiubo Li "Register defaults are set without the number!\n"); 135167f7066SXiubo Li return -EINVAL; 136167f7066SXiubo Li } 137167f7066SXiubo Li 1388cfe2fd3SXiubo Li for (i = 0; i < config->num_reg_defaults; i++) 1398cfe2fd3SXiubo Li if (config->reg_defaults[i].reg % map->reg_stride) 1408cfe2fd3SXiubo Li return -EINVAL; 1418cfe2fd3SXiubo Li 1429fabe24eSDimitris Papastamos for (i = 0; i < ARRAY_SIZE(cache_types); i++) 1439fabe24eSDimitris Papastamos if (cache_types[i]->type == map->cache_type) 1449fabe24eSDimitris Papastamos break; 1459fabe24eSDimitris Papastamos 1469fabe24eSDimitris Papastamos if (i == ARRAY_SIZE(cache_types)) { 1479fabe24eSDimitris Papastamos dev_err(map->dev, "Could not match compress type: %d\n", 1489fabe24eSDimitris Papastamos map->cache_type); 1499fabe24eSDimitris Papastamos return -EINVAL; 1509fabe24eSDimitris Papastamos } 1519fabe24eSDimitris Papastamos 152e5e3b8abSLars-Peter Clausen map->num_reg_defaults = config->num_reg_defaults; 153e5e3b8abSLars-Peter Clausen map->num_reg_defaults_raw = config->num_reg_defaults_raw; 154e5e3b8abSLars-Peter Clausen map->reg_defaults_raw = config->reg_defaults_raw; 155064d4db1SLars-Peter Clausen map->cache_word_size = DIV_ROUND_UP(config->val_bits, 8); 156064d4db1SLars-Peter Clausen map->cache_size_raw = map->cache_word_size * config->num_reg_defaults_raw; 157e5e3b8abSLars-Peter Clausen 1589fabe24eSDimitris Papastamos map->cache = NULL; 1599fabe24eSDimitris Papastamos map->cache_ops = cache_types[i]; 1609fabe24eSDimitris Papastamos 1619fabe24eSDimitris Papastamos if (!map->cache_ops->read || 1629fabe24eSDimitris Papastamos !map->cache_ops->write || 1639fabe24eSDimitris Papastamos !map->cache_ops->name) 1649fabe24eSDimitris Papastamos return -EINVAL; 1659fabe24eSDimitris Papastamos 1669fabe24eSDimitris Papastamos /* We still need to ensure that the reg_defaults 1679fabe24eSDimitris Papastamos * won't vanish from under us. We'll need to make 1689fabe24eSDimitris Papastamos * a copy of it. 1699fabe24eSDimitris Papastamos */ 170720e4616SLars-Peter Clausen if (config->reg_defaults) { 171720e4616SLars-Peter Clausen tmp_buf = kmemdup(config->reg_defaults, map->num_reg_defaults * 1729fabe24eSDimitris Papastamos sizeof(struct reg_default), GFP_KERNEL); 1739fabe24eSDimitris Papastamos if (!tmp_buf) 1749fabe24eSDimitris Papastamos return -ENOMEM; 1759fabe24eSDimitris Papastamos map->reg_defaults = tmp_buf; 1768528bdd4SMark Brown } else if (map->num_reg_defaults_raw) { 1775fcd2560SMark Brown /* Some devices such as PMICs don't have cache defaults, 1789fabe24eSDimitris Papastamos * we cope with this by reading back the HW registers and 1799fabe24eSDimitris Papastamos * crafting the cache defaults by hand. 1809fabe24eSDimitris Papastamos */ 1819fabe24eSDimitris Papastamos ret = regcache_hw_init(map); 1829fabe24eSDimitris Papastamos if (ret < 0) 1839fabe24eSDimitris Papastamos return ret; 184fb70067eSXiubo Li if (map->cache_bypass) 185fb70067eSXiubo Li return 0; 1869fabe24eSDimitris Papastamos } 1879fabe24eSDimitris Papastamos 1889fabe24eSDimitris Papastamos if (!map->max_register) 1899fabe24eSDimitris Papastamos map->max_register = map->num_reg_defaults_raw; 1909fabe24eSDimitris Papastamos 1919fabe24eSDimitris Papastamos if (map->cache_ops->init) { 1929fabe24eSDimitris Papastamos dev_dbg(map->dev, "Initializing %s cache\n", 1939fabe24eSDimitris Papastamos map->cache_ops->name); 194bd061c78SLars-Peter Clausen ret = map->cache_ops->init(map); 195bd061c78SLars-Peter Clausen if (ret) 196bd061c78SLars-Peter Clausen goto err_free; 1979fabe24eSDimitris Papastamos } 1989fabe24eSDimitris Papastamos return 0; 199bd061c78SLars-Peter Clausen 200bd061c78SLars-Peter Clausen err_free: 201bd061c78SLars-Peter Clausen kfree(map->reg_defaults); 202bd061c78SLars-Peter Clausen if (map->cache_free) 203bd061c78SLars-Peter Clausen kfree(map->reg_defaults_raw); 204bd061c78SLars-Peter Clausen 205bd061c78SLars-Peter Clausen return ret; 2069fabe24eSDimitris Papastamos } 2079fabe24eSDimitris Papastamos 2089fabe24eSDimitris Papastamos void regcache_exit(struct regmap *map) 2099fabe24eSDimitris Papastamos { 2109fabe24eSDimitris Papastamos if (map->cache_type == REGCACHE_NONE) 2119fabe24eSDimitris Papastamos return; 2129fabe24eSDimitris Papastamos 2139fabe24eSDimitris Papastamos BUG_ON(!map->cache_ops); 2149fabe24eSDimitris Papastamos 2159fabe24eSDimitris Papastamos kfree(map->reg_defaults); 2169fabe24eSDimitris Papastamos if (map->cache_free) 2179fabe24eSDimitris Papastamos kfree(map->reg_defaults_raw); 2189fabe24eSDimitris Papastamos 2199fabe24eSDimitris Papastamos if (map->cache_ops->exit) { 2209fabe24eSDimitris Papastamos dev_dbg(map->dev, "Destroying %s cache\n", 2219fabe24eSDimitris Papastamos map->cache_ops->name); 2229fabe24eSDimitris Papastamos map->cache_ops->exit(map); 2239fabe24eSDimitris Papastamos } 2249fabe24eSDimitris Papastamos } 2259fabe24eSDimitris Papastamos 2269fabe24eSDimitris Papastamos /** 227*2cf8e2dfSCharles Keepax * regcache_read - Fetch the value of a given register from the cache. 2289fabe24eSDimitris Papastamos * 2299fabe24eSDimitris Papastamos * @map: map to configure. 2309fabe24eSDimitris Papastamos * @reg: The register index. 2319fabe24eSDimitris Papastamos * @value: The value to be returned. 2329fabe24eSDimitris Papastamos * 2339fabe24eSDimitris Papastamos * Return a negative value on failure, 0 on success. 2349fabe24eSDimitris Papastamos */ 2359fabe24eSDimitris Papastamos int regcache_read(struct regmap *map, 2369fabe24eSDimitris Papastamos unsigned int reg, unsigned int *value) 2379fabe24eSDimitris Papastamos { 238bc7ee556SMark Brown int ret; 239bc7ee556SMark Brown 2409fabe24eSDimitris Papastamos if (map->cache_type == REGCACHE_NONE) 2419fabe24eSDimitris Papastamos return -ENOSYS; 2429fabe24eSDimitris Papastamos 2439fabe24eSDimitris Papastamos BUG_ON(!map->cache_ops); 2449fabe24eSDimitris Papastamos 245bc7ee556SMark Brown if (!regmap_volatile(map, reg)) { 246bc7ee556SMark Brown ret = map->cache_ops->read(map, reg, value); 247bc7ee556SMark Brown 248bc7ee556SMark Brown if (ret == 0) 249c6b570d9SPhilipp Zabel trace_regmap_reg_read_cache(map, reg, *value); 250bc7ee556SMark Brown 251bc7ee556SMark Brown return ret; 252bc7ee556SMark Brown } 2539fabe24eSDimitris Papastamos 2549fabe24eSDimitris Papastamos return -EINVAL; 2559fabe24eSDimitris Papastamos } 2569fabe24eSDimitris Papastamos 2579fabe24eSDimitris Papastamos /** 258*2cf8e2dfSCharles Keepax * regcache_write - Set the value of a given register in the cache. 2599fabe24eSDimitris Papastamos * 2609fabe24eSDimitris Papastamos * @map: map to configure. 2619fabe24eSDimitris Papastamos * @reg: The register index. 2629fabe24eSDimitris Papastamos * @value: The new register value. 2639fabe24eSDimitris Papastamos * 2649fabe24eSDimitris Papastamos * Return a negative value on failure, 0 on success. 2659fabe24eSDimitris Papastamos */ 2669fabe24eSDimitris Papastamos int regcache_write(struct regmap *map, 2679fabe24eSDimitris Papastamos unsigned int reg, unsigned int value) 2689fabe24eSDimitris Papastamos { 2699fabe24eSDimitris Papastamos if (map->cache_type == REGCACHE_NONE) 2709fabe24eSDimitris Papastamos return 0; 2719fabe24eSDimitris Papastamos 2729fabe24eSDimitris Papastamos BUG_ON(!map->cache_ops); 2739fabe24eSDimitris Papastamos 2749fabe24eSDimitris Papastamos if (!regmap_volatile(map, reg)) 2759fabe24eSDimitris Papastamos return map->cache_ops->write(map, reg, value); 2769fabe24eSDimitris Papastamos 2779fabe24eSDimitris Papastamos return 0; 2789fabe24eSDimitris Papastamos } 2799fabe24eSDimitris Papastamos 2803969fa08SKevin Cernekee static bool regcache_reg_needs_sync(struct regmap *map, unsigned int reg, 2813969fa08SKevin Cernekee unsigned int val) 2823969fa08SKevin Cernekee { 2833969fa08SKevin Cernekee int ret; 2843969fa08SKevin Cernekee 2851c79771aSKevin Cernekee /* If we don't know the chip just got reset, then sync everything. */ 2861c79771aSKevin Cernekee if (!map->no_sync_defaults) 2871c79771aSKevin Cernekee return true; 2881c79771aSKevin Cernekee 2893969fa08SKevin Cernekee /* Is this the hardware default? If so skip. */ 2903969fa08SKevin Cernekee ret = regcache_lookup_reg(map, reg); 2913969fa08SKevin Cernekee if (ret >= 0 && val == map->reg_defaults[ret].def) 2923969fa08SKevin Cernekee return false; 2933969fa08SKevin Cernekee return true; 2943969fa08SKevin Cernekee } 2953969fa08SKevin Cernekee 296d856fce4SMaarten ter Huurne static int regcache_default_sync(struct regmap *map, unsigned int min, 297d856fce4SMaarten ter Huurne unsigned int max) 298d856fce4SMaarten ter Huurne { 299d856fce4SMaarten ter Huurne unsigned int reg; 300d856fce4SMaarten ter Huurne 30175617328SDylan Reid for (reg = min; reg <= max; reg += map->reg_stride) { 302d856fce4SMaarten ter Huurne unsigned int val; 303d856fce4SMaarten ter Huurne int ret; 304d856fce4SMaarten ter Huurne 30583f8475cSDylan Reid if (regmap_volatile(map, reg) || 30683f8475cSDylan Reid !regmap_writeable(map, reg)) 307d856fce4SMaarten ter Huurne continue; 308d856fce4SMaarten ter Huurne 309d856fce4SMaarten ter Huurne ret = regcache_read(map, reg, &val); 310d856fce4SMaarten ter Huurne if (ret) 311d856fce4SMaarten ter Huurne return ret; 312d856fce4SMaarten ter Huurne 3133969fa08SKevin Cernekee if (!regcache_reg_needs_sync(map, reg, val)) 314d856fce4SMaarten ter Huurne continue; 315d856fce4SMaarten ter Huurne 316621a5f7aSViresh Kumar map->cache_bypass = true; 317d856fce4SMaarten ter Huurne ret = _regmap_write(map, reg, val); 318621a5f7aSViresh Kumar map->cache_bypass = false; 319f29a4320SJarkko Nikula if (ret) { 320f29a4320SJarkko Nikula dev_err(map->dev, "Unable to sync register %#x. %d\n", 321f29a4320SJarkko Nikula reg, ret); 322d856fce4SMaarten ter Huurne return ret; 323f29a4320SJarkko Nikula } 324d856fce4SMaarten ter Huurne dev_dbg(map->dev, "Synced register %#x, value %#x\n", reg, val); 325d856fce4SMaarten ter Huurne } 326d856fce4SMaarten ter Huurne 327d856fce4SMaarten ter Huurne return 0; 328d856fce4SMaarten ter Huurne } 329d856fce4SMaarten ter Huurne 3309fabe24eSDimitris Papastamos /** 331*2cf8e2dfSCharles Keepax * regcache_sync - Sync the register cache with the hardware. 3329fabe24eSDimitris Papastamos * 3339fabe24eSDimitris Papastamos * @map: map to configure. 3349fabe24eSDimitris Papastamos * 3359fabe24eSDimitris Papastamos * Any registers that should not be synced should be marked as 3369fabe24eSDimitris Papastamos * volatile. In general drivers can choose not to use the provided 3379fabe24eSDimitris Papastamos * syncing functionality if they so require. 3389fabe24eSDimitris Papastamos * 3399fabe24eSDimitris Papastamos * Return a negative value on failure, 0 on success. 3409fabe24eSDimitris Papastamos */ 3419fabe24eSDimitris Papastamos int regcache_sync(struct regmap *map) 3429fabe24eSDimitris Papastamos { 343954757d7SDimitris Papastamos int ret = 0; 344954757d7SDimitris Papastamos unsigned int i; 34559360089SDimitris Papastamos const char *name; 346621a5f7aSViresh Kumar bool bypass; 34759360089SDimitris Papastamos 348d856fce4SMaarten ter Huurne BUG_ON(!map->cache_ops); 3499fabe24eSDimitris Papastamos 35081485f52SLars-Peter Clausen map->lock(map->lock_arg); 351beb1a10fSDimitris Papastamos /* Remember the initial bypass state */ 352beb1a10fSDimitris Papastamos bypass = map->cache_bypass; 3539fabe24eSDimitris Papastamos dev_dbg(map->dev, "Syncing %s cache\n", 3549fabe24eSDimitris Papastamos map->cache_ops->name); 35559360089SDimitris Papastamos name = map->cache_ops->name; 356c6b570d9SPhilipp Zabel trace_regcache_sync(map, name, "start"); 35722f0d90aSMark Brown 3588ae0d7e8SMark Brown if (!map->cache_dirty) 3598ae0d7e8SMark Brown goto out; 360d9db7627SMark Brown 361affbe886SMark Brown map->async = true; 362affbe886SMark Brown 36322f0d90aSMark Brown /* Apply any patch first */ 364621a5f7aSViresh Kumar map->cache_bypass = true; 36522f0d90aSMark Brown for (i = 0; i < map->patch_regs; i++) { 36622f0d90aSMark Brown ret = _regmap_write(map, map->patch[i].reg, map->patch[i].def); 36722f0d90aSMark Brown if (ret != 0) { 36822f0d90aSMark Brown dev_err(map->dev, "Failed to write %x = %x: %d\n", 36922f0d90aSMark Brown map->patch[i].reg, map->patch[i].def, ret); 37022f0d90aSMark Brown goto out; 37122f0d90aSMark Brown } 37222f0d90aSMark Brown } 373621a5f7aSViresh Kumar map->cache_bypass = false; 37422f0d90aSMark Brown 375d856fce4SMaarten ter Huurne if (map->cache_ops->sync) 376ac8d91c8SMark Brown ret = map->cache_ops->sync(map, 0, map->max_register); 377d856fce4SMaarten ter Huurne else 378d856fce4SMaarten ter Huurne ret = regcache_default_sync(map, 0, map->max_register); 379954757d7SDimitris Papastamos 3806ff73738SMark Brown if (ret == 0) 3816ff73738SMark Brown map->cache_dirty = false; 3826ff73738SMark Brown 383954757d7SDimitris Papastamos out: 384beb1a10fSDimitris Papastamos /* Restore the bypass state */ 385affbe886SMark Brown map->async = false; 386beb1a10fSDimitris Papastamos map->cache_bypass = bypass; 3871c79771aSKevin Cernekee map->no_sync_defaults = false; 38881485f52SLars-Peter Clausen map->unlock(map->lock_arg); 389954757d7SDimitris Papastamos 390affbe886SMark Brown regmap_async_complete(map); 391affbe886SMark Brown 392c6b570d9SPhilipp Zabel trace_regcache_sync(map, name, "stop"); 393affbe886SMark Brown 394954757d7SDimitris Papastamos return ret; 3959fabe24eSDimitris Papastamos } 3969fabe24eSDimitris Papastamos EXPORT_SYMBOL_GPL(regcache_sync); 3979fabe24eSDimitris Papastamos 39892afb286SMark Brown /** 399*2cf8e2dfSCharles Keepax * regcache_sync_region - Sync part of the register cache with the hardware. 4004d4cfd16SMark Brown * 4014d4cfd16SMark Brown * @map: map to sync. 4024d4cfd16SMark Brown * @min: first register to sync 4034d4cfd16SMark Brown * @max: last register to sync 4044d4cfd16SMark Brown * 4054d4cfd16SMark Brown * Write all non-default register values in the specified region to 4064d4cfd16SMark Brown * the hardware. 4074d4cfd16SMark Brown * 4084d4cfd16SMark Brown * Return a negative value on failure, 0 on success. 4094d4cfd16SMark Brown */ 4104d4cfd16SMark Brown int regcache_sync_region(struct regmap *map, unsigned int min, 4114d4cfd16SMark Brown unsigned int max) 4124d4cfd16SMark Brown { 4134d4cfd16SMark Brown int ret = 0; 4144d4cfd16SMark Brown const char *name; 415621a5f7aSViresh Kumar bool bypass; 4164d4cfd16SMark Brown 417d856fce4SMaarten ter Huurne BUG_ON(!map->cache_ops); 4184d4cfd16SMark Brown 41981485f52SLars-Peter Clausen map->lock(map->lock_arg); 4204d4cfd16SMark Brown 4214d4cfd16SMark Brown /* Remember the initial bypass state */ 4224d4cfd16SMark Brown bypass = map->cache_bypass; 4234d4cfd16SMark Brown 4244d4cfd16SMark Brown name = map->cache_ops->name; 4254d4cfd16SMark Brown dev_dbg(map->dev, "Syncing %s cache from %d-%d\n", name, min, max); 4264d4cfd16SMark Brown 427c6b570d9SPhilipp Zabel trace_regcache_sync(map, name, "start region"); 4284d4cfd16SMark Brown 4294d4cfd16SMark Brown if (!map->cache_dirty) 4304d4cfd16SMark Brown goto out; 4314d4cfd16SMark Brown 432affbe886SMark Brown map->async = true; 433affbe886SMark Brown 434d856fce4SMaarten ter Huurne if (map->cache_ops->sync) 4354d4cfd16SMark Brown ret = map->cache_ops->sync(map, min, max); 436d856fce4SMaarten ter Huurne else 437d856fce4SMaarten ter Huurne ret = regcache_default_sync(map, min, max); 4384d4cfd16SMark Brown 4394d4cfd16SMark Brown out: 4404d4cfd16SMark Brown /* Restore the bypass state */ 4414d4cfd16SMark Brown map->cache_bypass = bypass; 442affbe886SMark Brown map->async = false; 4431c79771aSKevin Cernekee map->no_sync_defaults = false; 44481485f52SLars-Peter Clausen map->unlock(map->lock_arg); 4454d4cfd16SMark Brown 446affbe886SMark Brown regmap_async_complete(map); 447affbe886SMark Brown 448c6b570d9SPhilipp Zabel trace_regcache_sync(map, name, "stop region"); 449affbe886SMark Brown 4504d4cfd16SMark Brown return ret; 4514d4cfd16SMark Brown } 452e466de05SMark Brown EXPORT_SYMBOL_GPL(regcache_sync_region); 4534d4cfd16SMark Brown 4544d4cfd16SMark Brown /** 455*2cf8e2dfSCharles Keepax * regcache_drop_region - Discard part of the register cache 456697e85bcSMark Brown * 457697e85bcSMark Brown * @map: map to operate on 458697e85bcSMark Brown * @min: first register to discard 459697e85bcSMark Brown * @max: last register to discard 460697e85bcSMark Brown * 461697e85bcSMark Brown * Discard part of the register cache. 462697e85bcSMark Brown * 463697e85bcSMark Brown * Return a negative value on failure, 0 on success. 464697e85bcSMark Brown */ 465697e85bcSMark Brown int regcache_drop_region(struct regmap *map, unsigned int min, 466697e85bcSMark Brown unsigned int max) 467697e85bcSMark Brown { 468697e85bcSMark Brown int ret = 0; 469697e85bcSMark Brown 4703f4ff561SLars-Peter Clausen if (!map->cache_ops || !map->cache_ops->drop) 471697e85bcSMark Brown return -EINVAL; 472697e85bcSMark Brown 47381485f52SLars-Peter Clausen map->lock(map->lock_arg); 474697e85bcSMark Brown 475c6b570d9SPhilipp Zabel trace_regcache_drop_region(map, min, max); 476697e85bcSMark Brown 477697e85bcSMark Brown ret = map->cache_ops->drop(map, min, max); 478697e85bcSMark Brown 47981485f52SLars-Peter Clausen map->unlock(map->lock_arg); 480697e85bcSMark Brown 481697e85bcSMark Brown return ret; 482697e85bcSMark Brown } 483697e85bcSMark Brown EXPORT_SYMBOL_GPL(regcache_drop_region); 484697e85bcSMark Brown 485697e85bcSMark Brown /** 486*2cf8e2dfSCharles Keepax * regcache_cache_only - Put a register map into cache only mode 48792afb286SMark Brown * 48892afb286SMark Brown * @map: map to configure 489*2cf8e2dfSCharles Keepax * @enable: flag if changes should be written to the hardware 49092afb286SMark Brown * 49192afb286SMark Brown * When a register map is marked as cache only writes to the register 49292afb286SMark Brown * map API will only update the register cache, they will not cause 49392afb286SMark Brown * any hardware changes. This is useful for allowing portions of 49492afb286SMark Brown * drivers to act as though the device were functioning as normal when 49592afb286SMark Brown * it is disabled for power saving reasons. 49692afb286SMark Brown */ 49792afb286SMark Brown void regcache_cache_only(struct regmap *map, bool enable) 49892afb286SMark Brown { 49981485f52SLars-Peter Clausen map->lock(map->lock_arg); 500ac77a765SDimitris Papastamos WARN_ON(map->cache_bypass && enable); 50192afb286SMark Brown map->cache_only = enable; 502c6b570d9SPhilipp Zabel trace_regmap_cache_only(map, enable); 50381485f52SLars-Peter Clausen map->unlock(map->lock_arg); 50492afb286SMark Brown } 50592afb286SMark Brown EXPORT_SYMBOL_GPL(regcache_cache_only); 50692afb286SMark Brown 5076eb0f5e0SDimitris Papastamos /** 508*2cf8e2dfSCharles Keepax * regcache_mark_dirty - Indicate that HW registers were reset to default values 5098ae0d7e8SMark Brown * 5108ae0d7e8SMark Brown * @map: map to mark 5118ae0d7e8SMark Brown * 5121c79771aSKevin Cernekee * Inform regcache that the device has been powered down or reset, so that 5131c79771aSKevin Cernekee * on resume, regcache_sync() knows to write out all non-default values 5141c79771aSKevin Cernekee * stored in the cache. 5151c79771aSKevin Cernekee * 5161c79771aSKevin Cernekee * If this function is not called, regcache_sync() will assume that 5171c79771aSKevin Cernekee * the hardware state still matches the cache state, modulo any writes that 5181c79771aSKevin Cernekee * happened when cache_only was true. 5198ae0d7e8SMark Brown */ 5208ae0d7e8SMark Brown void regcache_mark_dirty(struct regmap *map) 5218ae0d7e8SMark Brown { 52281485f52SLars-Peter Clausen map->lock(map->lock_arg); 5238ae0d7e8SMark Brown map->cache_dirty = true; 5241c79771aSKevin Cernekee map->no_sync_defaults = true; 52581485f52SLars-Peter Clausen map->unlock(map->lock_arg); 5268ae0d7e8SMark Brown } 5278ae0d7e8SMark Brown EXPORT_SYMBOL_GPL(regcache_mark_dirty); 5288ae0d7e8SMark Brown 5298ae0d7e8SMark Brown /** 530*2cf8e2dfSCharles Keepax * regcache_cache_bypass - Put a register map into cache bypass mode 5316eb0f5e0SDimitris Papastamos * 5326eb0f5e0SDimitris Papastamos * @map: map to configure 533*2cf8e2dfSCharles Keepax * @enable: flag if changes should not be written to the cache 5346eb0f5e0SDimitris Papastamos * 5356eb0f5e0SDimitris Papastamos * When a register map is marked with the cache bypass option, writes 5366eb0f5e0SDimitris Papastamos * to the register map API will only update the hardware and not the 5376eb0f5e0SDimitris Papastamos * the cache directly. This is useful when syncing the cache back to 5386eb0f5e0SDimitris Papastamos * the hardware. 5396eb0f5e0SDimitris Papastamos */ 5406eb0f5e0SDimitris Papastamos void regcache_cache_bypass(struct regmap *map, bool enable) 5416eb0f5e0SDimitris Papastamos { 54281485f52SLars-Peter Clausen map->lock(map->lock_arg); 543ac77a765SDimitris Papastamos WARN_ON(map->cache_only && enable); 5446eb0f5e0SDimitris Papastamos map->cache_bypass = enable; 545c6b570d9SPhilipp Zabel trace_regmap_cache_bypass(map, enable); 54681485f52SLars-Peter Clausen map->unlock(map->lock_arg); 5476eb0f5e0SDimitris Papastamos } 5486eb0f5e0SDimitris Papastamos EXPORT_SYMBOL_GPL(regcache_cache_bypass); 5496eb0f5e0SDimitris Papastamos 550879082c9SMark Brown bool regcache_set_val(struct regmap *map, void *base, unsigned int idx, 551879082c9SMark Brown unsigned int val) 5529fabe24eSDimitris Papastamos { 553325acab4SMark Brown if (regcache_get_val(map, base, idx) == val) 554325acab4SMark Brown return true; 555325acab4SMark Brown 556eb4cb76fSMark Brown /* Use device native format if possible */ 557eb4cb76fSMark Brown if (map->format.format_val) { 558eb4cb76fSMark Brown map->format.format_val(base + (map->cache_word_size * idx), 559eb4cb76fSMark Brown val, 0); 560eb4cb76fSMark Brown return false; 561eb4cb76fSMark Brown } 562eb4cb76fSMark Brown 563879082c9SMark Brown switch (map->cache_word_size) { 5649fabe24eSDimitris Papastamos case 1: { 5659fabe24eSDimitris Papastamos u8 *cache = base; 5662fd6902eSXiubo Li 5679fabe24eSDimitris Papastamos cache[idx] = val; 5689fabe24eSDimitris Papastamos break; 5699fabe24eSDimitris Papastamos } 5709fabe24eSDimitris Papastamos case 2: { 5719fabe24eSDimitris Papastamos u16 *cache = base; 5722fd6902eSXiubo Li 5739fabe24eSDimitris Papastamos cache[idx] = val; 5749fabe24eSDimitris Papastamos break; 5759fabe24eSDimitris Papastamos } 5767d5e525bSMark Brown case 4: { 5777d5e525bSMark Brown u32 *cache = base; 5782fd6902eSXiubo Li 5797d5e525bSMark Brown cache[idx] = val; 5807d5e525bSMark Brown break; 5817d5e525bSMark Brown } 5828b7663deSXiubo Li #ifdef CONFIG_64BIT 5838b7663deSXiubo Li case 8: { 5848b7663deSXiubo Li u64 *cache = base; 5858b7663deSXiubo Li 5868b7663deSXiubo Li cache[idx] = val; 5878b7663deSXiubo Li break; 5888b7663deSXiubo Li } 5898b7663deSXiubo Li #endif 5909fabe24eSDimitris Papastamos default: 5919fabe24eSDimitris Papastamos BUG(); 5929fabe24eSDimitris Papastamos } 5939fabe24eSDimitris Papastamos return false; 5949fabe24eSDimitris Papastamos } 5959fabe24eSDimitris Papastamos 596879082c9SMark Brown unsigned int regcache_get_val(struct regmap *map, const void *base, 597879082c9SMark Brown unsigned int idx) 5989fabe24eSDimitris Papastamos { 5999fabe24eSDimitris Papastamos if (!base) 6009fabe24eSDimitris Papastamos return -EINVAL; 6019fabe24eSDimitris Papastamos 602eb4cb76fSMark Brown /* Use device native format if possible */ 603eb4cb76fSMark Brown if (map->format.parse_val) 6048817796bSMark Brown return map->format.parse_val(regcache_get_val_addr(map, base, 6058817796bSMark Brown idx)); 606eb4cb76fSMark Brown 607879082c9SMark Brown switch (map->cache_word_size) { 6089fabe24eSDimitris Papastamos case 1: { 6099fabe24eSDimitris Papastamos const u8 *cache = base; 6102fd6902eSXiubo Li 6119fabe24eSDimitris Papastamos return cache[idx]; 6129fabe24eSDimitris Papastamos } 6139fabe24eSDimitris Papastamos case 2: { 6149fabe24eSDimitris Papastamos const u16 *cache = base; 6152fd6902eSXiubo Li 6169fabe24eSDimitris Papastamos return cache[idx]; 6179fabe24eSDimitris Papastamos } 6187d5e525bSMark Brown case 4: { 6197d5e525bSMark Brown const u32 *cache = base; 6202fd6902eSXiubo Li 6217d5e525bSMark Brown return cache[idx]; 6227d5e525bSMark Brown } 6238b7663deSXiubo Li #ifdef CONFIG_64BIT 6248b7663deSXiubo Li case 8: { 6258b7663deSXiubo Li const u64 *cache = base; 6268b7663deSXiubo Li 6278b7663deSXiubo Li return cache[idx]; 6288b7663deSXiubo Li } 6298b7663deSXiubo Li #endif 6309fabe24eSDimitris Papastamos default: 6319fabe24eSDimitris Papastamos BUG(); 6329fabe24eSDimitris Papastamos } 6339fabe24eSDimitris Papastamos /* unreachable */ 6349fabe24eSDimitris Papastamos return -1; 6359fabe24eSDimitris Papastamos } 6369fabe24eSDimitris Papastamos 637f094fea6SMark Brown static int regcache_default_cmp(const void *a, const void *b) 638c08604b8SDimitris Papastamos { 639c08604b8SDimitris Papastamos const struct reg_default *_a = a; 640c08604b8SDimitris Papastamos const struct reg_default *_b = b; 641c08604b8SDimitris Papastamos 642c08604b8SDimitris Papastamos return _a->reg - _b->reg; 643c08604b8SDimitris Papastamos } 644c08604b8SDimitris Papastamos 645f094fea6SMark Brown int regcache_lookup_reg(struct regmap *map, unsigned int reg) 646f094fea6SMark Brown { 647f094fea6SMark Brown struct reg_default key; 648f094fea6SMark Brown struct reg_default *r; 649f094fea6SMark Brown 650f094fea6SMark Brown key.reg = reg; 651f094fea6SMark Brown key.def = 0; 652f094fea6SMark Brown 653f094fea6SMark Brown r = bsearch(&key, map->reg_defaults, map->num_reg_defaults, 654f094fea6SMark Brown sizeof(struct reg_default), regcache_default_cmp); 655f094fea6SMark Brown 656f094fea6SMark Brown if (r) 657f094fea6SMark Brown return r - map->reg_defaults; 658f094fea6SMark Brown else 6596e6ace00SMark Brown return -ENOENT; 660f094fea6SMark Brown } 661f8bd822cSMark Brown 6623f4ff561SLars-Peter Clausen static bool regcache_reg_present(unsigned long *cache_present, unsigned int idx) 6633f4ff561SLars-Peter Clausen { 6643f4ff561SLars-Peter Clausen if (!cache_present) 6653f4ff561SLars-Peter Clausen return true; 6663f4ff561SLars-Peter Clausen 6673f4ff561SLars-Peter Clausen return test_bit(idx, cache_present); 6683f4ff561SLars-Peter Clausen } 6693f4ff561SLars-Peter Clausen 670cfdeb8c3SMark Brown static int regcache_sync_block_single(struct regmap *map, void *block, 6713f4ff561SLars-Peter Clausen unsigned long *cache_present, 672cfdeb8c3SMark Brown unsigned int block_base, 673cfdeb8c3SMark Brown unsigned int start, unsigned int end) 674cfdeb8c3SMark Brown { 675cfdeb8c3SMark Brown unsigned int i, regtmp, val; 676cfdeb8c3SMark Brown int ret; 677cfdeb8c3SMark Brown 678cfdeb8c3SMark Brown for (i = start; i < end; i++) { 679cfdeb8c3SMark Brown regtmp = block_base + (i * map->reg_stride); 680cfdeb8c3SMark Brown 6814ceba98dSTakashi Iwai if (!regcache_reg_present(cache_present, i) || 6824ceba98dSTakashi Iwai !regmap_writeable(map, regtmp)) 683cfdeb8c3SMark Brown continue; 684cfdeb8c3SMark Brown 685cfdeb8c3SMark Brown val = regcache_get_val(map, block, i); 6863969fa08SKevin Cernekee if (!regcache_reg_needs_sync(map, regtmp, val)) 687cfdeb8c3SMark Brown continue; 688cfdeb8c3SMark Brown 689621a5f7aSViresh Kumar map->cache_bypass = true; 690cfdeb8c3SMark Brown 691cfdeb8c3SMark Brown ret = _regmap_write(map, regtmp, val); 692cfdeb8c3SMark Brown 693621a5f7aSViresh Kumar map->cache_bypass = false; 694f29a4320SJarkko Nikula if (ret != 0) { 695f29a4320SJarkko Nikula dev_err(map->dev, "Unable to sync register %#x. %d\n", 696f29a4320SJarkko Nikula regtmp, ret); 697cfdeb8c3SMark Brown return ret; 698f29a4320SJarkko Nikula } 699cfdeb8c3SMark Brown dev_dbg(map->dev, "Synced register %#x, value %#x\n", 700cfdeb8c3SMark Brown regtmp, val); 701cfdeb8c3SMark Brown } 702cfdeb8c3SMark Brown 703cfdeb8c3SMark Brown return 0; 704cfdeb8c3SMark Brown } 705cfdeb8c3SMark Brown 70675a5f89fSMark Brown static int regcache_sync_block_raw_flush(struct regmap *map, const void **data, 70775a5f89fSMark Brown unsigned int base, unsigned int cur) 70875a5f89fSMark Brown { 70975a5f89fSMark Brown size_t val_bytes = map->format.val_bytes; 71075a5f89fSMark Brown int ret, count; 71175a5f89fSMark Brown 71275a5f89fSMark Brown if (*data == NULL) 71375a5f89fSMark Brown return 0; 71475a5f89fSMark Brown 71578ba73eeSDylan Reid count = (cur - base) / map->reg_stride; 71675a5f89fSMark Brown 7179659293cSStratos Karafotis dev_dbg(map->dev, "Writing %zu bytes for %d registers from 0x%x-0x%x\n", 71878ba73eeSDylan Reid count * val_bytes, count, base, cur - map->reg_stride); 71975a5f89fSMark Brown 720621a5f7aSViresh Kumar map->cache_bypass = true; 72175a5f89fSMark Brown 7220a819809SMark Brown ret = _regmap_raw_write(map, base, *data, count * val_bytes); 723f29a4320SJarkko Nikula if (ret) 724f29a4320SJarkko Nikula dev_err(map->dev, "Unable to sync registers %#x-%#x. %d\n", 725f29a4320SJarkko Nikula base, cur - map->reg_stride, ret); 72675a5f89fSMark Brown 727621a5f7aSViresh Kumar map->cache_bypass = false; 72875a5f89fSMark Brown 72975a5f89fSMark Brown *data = NULL; 73075a5f89fSMark Brown 73175a5f89fSMark Brown return ret; 73275a5f89fSMark Brown } 73375a5f89fSMark Brown 734f52687afSSachin Kamat static int regcache_sync_block_raw(struct regmap *map, void *block, 7353f4ff561SLars-Peter Clausen unsigned long *cache_present, 736f8bd822cSMark Brown unsigned int block_base, unsigned int start, 737f8bd822cSMark Brown unsigned int end) 738f8bd822cSMark Brown { 73975a5f89fSMark Brown unsigned int i, val; 74075a5f89fSMark Brown unsigned int regtmp = 0; 74175a5f89fSMark Brown unsigned int base = 0; 74275a5f89fSMark Brown const void *data = NULL; 743f8bd822cSMark Brown int ret; 744f8bd822cSMark Brown 745f8bd822cSMark Brown for (i = start; i < end; i++) { 746f8bd822cSMark Brown regtmp = block_base + (i * map->reg_stride); 747f8bd822cSMark Brown 7484ceba98dSTakashi Iwai if (!regcache_reg_present(cache_present, i) || 7494ceba98dSTakashi Iwai !regmap_writeable(map, regtmp)) { 75075a5f89fSMark Brown ret = regcache_sync_block_raw_flush(map, &data, 75175a5f89fSMark Brown base, regtmp); 75275a5f89fSMark Brown if (ret != 0) 75375a5f89fSMark Brown return ret; 754f8bd822cSMark Brown continue; 75575a5f89fSMark Brown } 756f8bd822cSMark Brown 757f8bd822cSMark Brown val = regcache_get_val(map, block, i); 7583969fa08SKevin Cernekee if (!regcache_reg_needs_sync(map, regtmp, val)) { 75975a5f89fSMark Brown ret = regcache_sync_block_raw_flush(map, &data, 76075a5f89fSMark Brown base, regtmp); 761f8bd822cSMark Brown if (ret != 0) 762f8bd822cSMark Brown return ret; 76375a5f89fSMark Brown continue; 764f8bd822cSMark Brown } 765f8bd822cSMark Brown 76675a5f89fSMark Brown if (!data) { 76775a5f89fSMark Brown data = regcache_get_val_addr(map, block, i); 76875a5f89fSMark Brown base = regtmp; 76975a5f89fSMark Brown } 77075a5f89fSMark Brown } 77175a5f89fSMark Brown 7722d49b598SLars-Peter Clausen return regcache_sync_block_raw_flush(map, &data, base, regtmp + 7732d49b598SLars-Peter Clausen map->reg_stride); 774f8bd822cSMark Brown } 775cfdeb8c3SMark Brown 776cfdeb8c3SMark Brown int regcache_sync_block(struct regmap *map, void *block, 7773f4ff561SLars-Peter Clausen unsigned long *cache_present, 778cfdeb8c3SMark Brown unsigned int block_base, unsigned int start, 779cfdeb8c3SMark Brown unsigned int end) 780cfdeb8c3SMark Brown { 78167921a1aSMarkus Pargmann if (regmap_can_raw_write(map) && !map->use_single_write) 7823f4ff561SLars-Peter Clausen return regcache_sync_block_raw(map, block, cache_present, 7833f4ff561SLars-Peter Clausen block_base, start, end); 784cfdeb8c3SMark Brown else 7853f4ff561SLars-Peter Clausen return regcache_sync_block_single(map, block, cache_present, 7863f4ff561SLars-Peter Clausen block_base, start, end); 787cfdeb8c3SMark Brown } 788