xref: /openbmc/linux/drivers/base/regmap/regcache.c (revision 2c89db8f8d1e544fd817d4c0dc508a00b78a8f7f)
137613fa5SGreg Kroah-Hartman // SPDX-License-Identifier: GPL-2.0
237613fa5SGreg Kroah-Hartman //
337613fa5SGreg Kroah-Hartman // Register cache access API
437613fa5SGreg Kroah-Hartman //
537613fa5SGreg Kroah-Hartman // Copyright 2011 Wolfson Microelectronics plc
637613fa5SGreg Kroah-Hartman //
737613fa5SGreg Kroah-Hartman // Author: Dimitris Papastamos <dp@opensource.wolfsonmicro.com>
89fabe24eSDimitris Papastamos 
9f094fea6SMark Brown #include <linux/bsearch.h>
10e39be3a3SXiubo Li #include <linux/device.h>
11e39be3a3SXiubo Li #include <linux/export.h>
12e39be3a3SXiubo Li #include <linux/slab.h>
13c08604b8SDimitris Papastamos #include <linux/sort.h>
149fabe24eSDimitris Papastamos 
15f58078daSSteven Rostedt #include "trace.h"
169fabe24eSDimitris Papastamos #include "internal.h"
179fabe24eSDimitris Papastamos 
189fabe24eSDimitris Papastamos static const struct regcache_ops *cache_types[] = {
1928644c80SDimitris Papastamos 	&regcache_rbtree_ops,
20f458e610SMark Brown #if IS_ENABLED(CONFIG_REGCACHE_COMPRESSED)
212cbbb579SDimitris Papastamos 	&regcache_lzo_ops,
2234a730aaSJonas Gorski #endif
232ac902ceSMark Brown 	&regcache_flat_ops,
249fabe24eSDimitris Papastamos };
259fabe24eSDimitris Papastamos 
269fabe24eSDimitris Papastamos static int regcache_hw_init(struct regmap *map)
279fabe24eSDimitris Papastamos {
289fabe24eSDimitris Papastamos 	int i, j;
299fabe24eSDimitris Papastamos 	int ret;
309fabe24eSDimitris Papastamos 	int count;
313245d460SMark Brown 	unsigned int reg, val;
329fabe24eSDimitris Papastamos 	void *tmp_buf;
339fabe24eSDimitris Papastamos 
349fabe24eSDimitris Papastamos 	if (!map->num_reg_defaults_raw)
359fabe24eSDimitris Papastamos 		return -EINVAL;
369fabe24eSDimitris Papastamos 
37fb70067eSXiubo Li 	/* calculate the size of reg_defaults */
38fb70067eSXiubo Li 	for (count = 0, i = 0; i < map->num_reg_defaults_raw; i++)
39b2c7f5d9SMaarten ter Huurne 		if (regmap_readable(map, i * map->reg_stride) &&
40b2c7f5d9SMaarten ter Huurne 		    !regmap_volatile(map, i * map->reg_stride))
41fb70067eSXiubo Li 			count++;
42fb70067eSXiubo Li 
43b2c7f5d9SMaarten ter Huurne 	/* all registers are unreadable or volatile, so just bypass */
44fb70067eSXiubo Li 	if (!count) {
45fb70067eSXiubo Li 		map->cache_bypass = true;
46fb70067eSXiubo Li 		return 0;
47fb70067eSXiubo Li 	}
48fb70067eSXiubo Li 
49fb70067eSXiubo Li 	map->num_reg_defaults = count;
50fb70067eSXiubo Li 	map->reg_defaults = kmalloc_array(count, sizeof(struct reg_default),
51fb70067eSXiubo Li 					  GFP_KERNEL);
52fb70067eSXiubo Li 	if (!map->reg_defaults)
53fb70067eSXiubo Li 		return -ENOMEM;
54fb70067eSXiubo Li 
559fabe24eSDimitris Papastamos 	if (!map->reg_defaults_raw) {
56621a5f7aSViresh Kumar 		bool cache_bypass = map->cache_bypass;
579fabe24eSDimitris Papastamos 		dev_warn(map->dev, "No cache defaults, reading back from HW\n");
58df00c79fSLaxman Dewangan 
59df00c79fSLaxman Dewangan 		/* Bypass the cache access till data read from HW */
60621a5f7aSViresh Kumar 		map->cache_bypass = true;
619fabe24eSDimitris Papastamos 		tmp_buf = kmalloc(map->cache_size_raw, GFP_KERNEL);
62fb70067eSXiubo Li 		if (!tmp_buf) {
63fb70067eSXiubo Li 			ret = -ENOMEM;
64fb70067eSXiubo Li 			goto err_free;
65fb70067eSXiubo Li 		}
66eb4cb76fSMark Brown 		ret = regmap_raw_read(map, 0, tmp_buf,
67d51fe1f3SMaciej S. Szmigiero 				      map->cache_size_raw);
68df00c79fSLaxman Dewangan 		map->cache_bypass = cache_bypass;
693245d460SMark Brown 		if (ret == 0) {
709fabe24eSDimitris Papastamos 			map->reg_defaults_raw = tmp_buf;
71b67498d6SJiapeng Zhong 			map->cache_free = true;
723245d460SMark Brown 		} else {
733245d460SMark Brown 			kfree(tmp_buf);
743245d460SMark Brown 		}
759fabe24eSDimitris Papastamos 	}
769fabe24eSDimitris Papastamos 
779fabe24eSDimitris Papastamos 	/* fill the reg_defaults */
789fabe24eSDimitris Papastamos 	for (i = 0, j = 0; i < map->num_reg_defaults_raw; i++) {
793245d460SMark Brown 		reg = i * map->reg_stride;
803245d460SMark Brown 
813245d460SMark Brown 		if (!regmap_readable(map, reg))
829fabe24eSDimitris Papastamos 			continue;
833245d460SMark Brown 
843245d460SMark Brown 		if (regmap_volatile(map, reg))
853245d460SMark Brown 			continue;
863245d460SMark Brown 
873245d460SMark Brown 		if (map->reg_defaults_raw) {
88fbba43c5SXiubo Li 			val = regcache_get_val(map, map->reg_defaults_raw, i);
893245d460SMark Brown 		} else {
903245d460SMark Brown 			bool cache_bypass = map->cache_bypass;
913245d460SMark Brown 
923245d460SMark Brown 			map->cache_bypass = true;
933245d460SMark Brown 			ret = regmap_read(map, reg, &val);
943245d460SMark Brown 			map->cache_bypass = cache_bypass;
953245d460SMark Brown 			if (ret != 0) {
963245d460SMark Brown 				dev_err(map->dev, "Failed to read %d: %d\n",
973245d460SMark Brown 					reg, ret);
983245d460SMark Brown 				goto err_free;
993245d460SMark Brown 			}
1003245d460SMark Brown 		}
1013245d460SMark Brown 
1023245d460SMark Brown 		map->reg_defaults[j].reg = reg;
1039fabe24eSDimitris Papastamos 		map->reg_defaults[j].def = val;
1049fabe24eSDimitris Papastamos 		j++;
1059fabe24eSDimitris Papastamos 	}
1069fabe24eSDimitris Papastamos 
1079fabe24eSDimitris Papastamos 	return 0;
108021cd616SLars-Peter Clausen 
109021cd616SLars-Peter Clausen err_free:
110fb70067eSXiubo Li 	kfree(map->reg_defaults);
111021cd616SLars-Peter Clausen 
112021cd616SLars-Peter Clausen 	return ret;
1139fabe24eSDimitris Papastamos }
1149fabe24eSDimitris Papastamos 
115e5e3b8abSLars-Peter Clausen int regcache_init(struct regmap *map, const struct regmap_config *config)
1169fabe24eSDimitris Papastamos {
1179fabe24eSDimitris Papastamos 	int ret;
1189fabe24eSDimitris Papastamos 	int i;
1199fabe24eSDimitris Papastamos 	void *tmp_buf;
1209fabe24eSDimitris Papastamos 
121e7a6db30SMark Brown 	if (map->cache_type == REGCACHE_NONE) {
1228cfe2fd3SXiubo Li 		if (config->reg_defaults || config->num_reg_defaults_raw)
1238cfe2fd3SXiubo Li 			dev_warn(map->dev,
1248cfe2fd3SXiubo Li 				 "No cache used with register defaults set!\n");
1258cfe2fd3SXiubo Li 
126e7a6db30SMark Brown 		map->cache_bypass = true;
1279fabe24eSDimitris Papastamos 		return 0;
128e7a6db30SMark Brown 	}
1299fabe24eSDimitris Papastamos 
130167f7066SXiubo Li 	if (config->reg_defaults && !config->num_reg_defaults) {
131167f7066SXiubo Li 		dev_err(map->dev,
132167f7066SXiubo Li 			 "Register defaults are set without the number!\n");
133167f7066SXiubo Li 		return -EINVAL;
134167f7066SXiubo Li 	}
135167f7066SXiubo Li 
136a5201d42SSchspa Shi 	if (config->num_reg_defaults && !config->reg_defaults) {
137a5201d42SSchspa Shi 		dev_err(map->dev,
138a5201d42SSchspa Shi 			"Register defaults number are set without the reg!\n");
139a5201d42SSchspa Shi 		return -EINVAL;
140a5201d42SSchspa Shi 	}
141a5201d42SSchspa Shi 
1428cfe2fd3SXiubo Li 	for (i = 0; i < config->num_reg_defaults; i++)
1438cfe2fd3SXiubo Li 		if (config->reg_defaults[i].reg % map->reg_stride)
1448cfe2fd3SXiubo Li 			return -EINVAL;
1458cfe2fd3SXiubo Li 
1469fabe24eSDimitris Papastamos 	for (i = 0; i < ARRAY_SIZE(cache_types); i++)
1479fabe24eSDimitris Papastamos 		if (cache_types[i]->type == map->cache_type)
1489fabe24eSDimitris Papastamos 			break;
1499fabe24eSDimitris Papastamos 
1509fabe24eSDimitris Papastamos 	if (i == ARRAY_SIZE(cache_types)) {
1519fabe24eSDimitris Papastamos 		dev_err(map->dev, "Could not match compress type: %d\n",
1529fabe24eSDimitris Papastamos 			map->cache_type);
1539fabe24eSDimitris Papastamos 		return -EINVAL;
1549fabe24eSDimitris Papastamos 	}
1559fabe24eSDimitris Papastamos 
156e5e3b8abSLars-Peter Clausen 	map->num_reg_defaults = config->num_reg_defaults;
157e5e3b8abSLars-Peter Clausen 	map->num_reg_defaults_raw = config->num_reg_defaults_raw;
158e5e3b8abSLars-Peter Clausen 	map->reg_defaults_raw = config->reg_defaults_raw;
159064d4db1SLars-Peter Clausen 	map->cache_word_size = DIV_ROUND_UP(config->val_bits, 8);
160064d4db1SLars-Peter Clausen 	map->cache_size_raw = map->cache_word_size * config->num_reg_defaults_raw;
161e5e3b8abSLars-Peter Clausen 
1629fabe24eSDimitris Papastamos 	map->cache = NULL;
1639fabe24eSDimitris Papastamos 	map->cache_ops = cache_types[i];
1649fabe24eSDimitris Papastamos 
1659fabe24eSDimitris Papastamos 	if (!map->cache_ops->read ||
1669fabe24eSDimitris Papastamos 	    !map->cache_ops->write ||
1679fabe24eSDimitris Papastamos 	    !map->cache_ops->name)
1689fabe24eSDimitris Papastamos 		return -EINVAL;
1699fabe24eSDimitris Papastamos 
1709fabe24eSDimitris Papastamos 	/* We still need to ensure that the reg_defaults
1719fabe24eSDimitris Papastamos 	 * won't vanish from under us.  We'll need to make
1729fabe24eSDimitris Papastamos 	 * a copy of it.
1739fabe24eSDimitris Papastamos 	 */
174720e4616SLars-Peter Clausen 	if (config->reg_defaults) {
175720e4616SLars-Peter Clausen 		tmp_buf = kmemdup(config->reg_defaults, map->num_reg_defaults *
1769fabe24eSDimitris Papastamos 				  sizeof(struct reg_default), GFP_KERNEL);
1779fabe24eSDimitris Papastamos 		if (!tmp_buf)
1789fabe24eSDimitris Papastamos 			return -ENOMEM;
1799fabe24eSDimitris Papastamos 		map->reg_defaults = tmp_buf;
1808528bdd4SMark Brown 	} else if (map->num_reg_defaults_raw) {
1815fcd2560SMark Brown 		/* Some devices such as PMICs don't have cache defaults,
1829fabe24eSDimitris Papastamos 		 * we cope with this by reading back the HW registers and
1839fabe24eSDimitris Papastamos 		 * crafting the cache defaults by hand.
1849fabe24eSDimitris Papastamos 		 */
1859fabe24eSDimitris Papastamos 		ret = regcache_hw_init(map);
1869fabe24eSDimitris Papastamos 		if (ret < 0)
1879fabe24eSDimitris Papastamos 			return ret;
188fb70067eSXiubo Li 		if (map->cache_bypass)
189fb70067eSXiubo Li 			return 0;
1909fabe24eSDimitris Papastamos 	}
1919fabe24eSDimitris Papastamos 
192d6409475SJeongtae Park 	if (!map->max_register && map->num_reg_defaults_raw)
193d6409475SJeongtae Park 		map->max_register = (map->num_reg_defaults_raw  - 1) * map->reg_stride;
1949fabe24eSDimitris Papastamos 
1959fabe24eSDimitris Papastamos 	if (map->cache_ops->init) {
1969fabe24eSDimitris Papastamos 		dev_dbg(map->dev, "Initializing %s cache\n",
1979fabe24eSDimitris Papastamos 			map->cache_ops->name);
198bd061c78SLars-Peter Clausen 		ret = map->cache_ops->init(map);
199bd061c78SLars-Peter Clausen 		if (ret)
200bd061c78SLars-Peter Clausen 			goto err_free;
2019fabe24eSDimitris Papastamos 	}
2029fabe24eSDimitris Papastamos 	return 0;
203bd061c78SLars-Peter Clausen 
204bd061c78SLars-Peter Clausen err_free:
205bd061c78SLars-Peter Clausen 	kfree(map->reg_defaults);
206bd061c78SLars-Peter Clausen 	if (map->cache_free)
207bd061c78SLars-Peter Clausen 		kfree(map->reg_defaults_raw);
208bd061c78SLars-Peter Clausen 
209bd061c78SLars-Peter Clausen 	return ret;
2109fabe24eSDimitris Papastamos }
2119fabe24eSDimitris Papastamos 
2129fabe24eSDimitris Papastamos void regcache_exit(struct regmap *map)
2139fabe24eSDimitris Papastamos {
2149fabe24eSDimitris Papastamos 	if (map->cache_type == REGCACHE_NONE)
2159fabe24eSDimitris Papastamos 		return;
2169fabe24eSDimitris Papastamos 
2179fabe24eSDimitris Papastamos 	BUG_ON(!map->cache_ops);
2189fabe24eSDimitris Papastamos 
2199fabe24eSDimitris Papastamos 	kfree(map->reg_defaults);
2209fabe24eSDimitris Papastamos 	if (map->cache_free)
2219fabe24eSDimitris Papastamos 		kfree(map->reg_defaults_raw);
2229fabe24eSDimitris Papastamos 
2239fabe24eSDimitris Papastamos 	if (map->cache_ops->exit) {
2249fabe24eSDimitris Papastamos 		dev_dbg(map->dev, "Destroying %s cache\n",
2259fabe24eSDimitris Papastamos 			map->cache_ops->name);
2269fabe24eSDimitris Papastamos 		map->cache_ops->exit(map);
2279fabe24eSDimitris Papastamos 	}
2289fabe24eSDimitris Papastamos }
2299fabe24eSDimitris Papastamos 
2309fabe24eSDimitris Papastamos /**
2312cf8e2dfSCharles Keepax  * regcache_read - Fetch the value of a given register from the cache.
2329fabe24eSDimitris Papastamos  *
2339fabe24eSDimitris Papastamos  * @map: map to configure.
2349fabe24eSDimitris Papastamos  * @reg: The register index.
2359fabe24eSDimitris Papastamos  * @value: The value to be returned.
2369fabe24eSDimitris Papastamos  *
2379fabe24eSDimitris Papastamos  * Return a negative value on failure, 0 on success.
2389fabe24eSDimitris Papastamos  */
2399fabe24eSDimitris Papastamos int regcache_read(struct regmap *map,
2409fabe24eSDimitris Papastamos 		  unsigned int reg, unsigned int *value)
2419fabe24eSDimitris Papastamos {
242bc7ee556SMark Brown 	int ret;
243bc7ee556SMark Brown 
2449fabe24eSDimitris Papastamos 	if (map->cache_type == REGCACHE_NONE)
24524d80fdeSAlexander Stein 		return -EINVAL;
2469fabe24eSDimitris Papastamos 
2479fabe24eSDimitris Papastamos 	BUG_ON(!map->cache_ops);
2489fabe24eSDimitris Papastamos 
249bc7ee556SMark Brown 	if (!regmap_volatile(map, reg)) {
250bc7ee556SMark Brown 		ret = map->cache_ops->read(map, reg, value);
251bc7ee556SMark Brown 
252bc7ee556SMark Brown 		if (ret == 0)
253c6b570d9SPhilipp Zabel 			trace_regmap_reg_read_cache(map, reg, *value);
254bc7ee556SMark Brown 
255bc7ee556SMark Brown 		return ret;
256bc7ee556SMark Brown 	}
2579fabe24eSDimitris Papastamos 
2589fabe24eSDimitris Papastamos 	return -EINVAL;
2599fabe24eSDimitris Papastamos }
2609fabe24eSDimitris Papastamos 
2619fabe24eSDimitris Papastamos /**
2622cf8e2dfSCharles Keepax  * regcache_write - Set the value of a given register in the cache.
2639fabe24eSDimitris Papastamos  *
2649fabe24eSDimitris Papastamos  * @map: map to configure.
2659fabe24eSDimitris Papastamos  * @reg: The register index.
2669fabe24eSDimitris Papastamos  * @value: The new register value.
2679fabe24eSDimitris Papastamos  *
2689fabe24eSDimitris Papastamos  * Return a negative value on failure, 0 on success.
2699fabe24eSDimitris Papastamos  */
2709fabe24eSDimitris Papastamos int regcache_write(struct regmap *map,
2719fabe24eSDimitris Papastamos 		   unsigned int reg, unsigned int value)
2729fabe24eSDimitris Papastamos {
2739fabe24eSDimitris Papastamos 	if (map->cache_type == REGCACHE_NONE)
2749fabe24eSDimitris Papastamos 		return 0;
2759fabe24eSDimitris Papastamos 
2769fabe24eSDimitris Papastamos 	BUG_ON(!map->cache_ops);
2779fabe24eSDimitris Papastamos 
2789fabe24eSDimitris Papastamos 	if (!regmap_volatile(map, reg))
2799fabe24eSDimitris Papastamos 		return map->cache_ops->write(map, reg, value);
2809fabe24eSDimitris Papastamos 
2819fabe24eSDimitris Papastamos 	return 0;
2829fabe24eSDimitris Papastamos }
2839fabe24eSDimitris Papastamos 
2843969fa08SKevin Cernekee static bool regcache_reg_needs_sync(struct regmap *map, unsigned int reg,
2853969fa08SKevin Cernekee 				    unsigned int val)
2863969fa08SKevin Cernekee {
2873969fa08SKevin Cernekee 	int ret;
2883969fa08SKevin Cernekee 
2891c79771aSKevin Cernekee 	/* If we don't know the chip just got reset, then sync everything. */
2901c79771aSKevin Cernekee 	if (!map->no_sync_defaults)
2911c79771aSKevin Cernekee 		return true;
2921c79771aSKevin Cernekee 
2933969fa08SKevin Cernekee 	/* Is this the hardware default?  If so skip. */
2943969fa08SKevin Cernekee 	ret = regcache_lookup_reg(map, reg);
2953969fa08SKevin Cernekee 	if (ret >= 0 && val == map->reg_defaults[ret].def)
2963969fa08SKevin Cernekee 		return false;
2973969fa08SKevin Cernekee 	return true;
2983969fa08SKevin Cernekee }
2993969fa08SKevin Cernekee 
300d856fce4SMaarten ter Huurne static int regcache_default_sync(struct regmap *map, unsigned int min,
301d856fce4SMaarten ter Huurne 				 unsigned int max)
302d856fce4SMaarten ter Huurne {
303d856fce4SMaarten ter Huurne 	unsigned int reg;
304d856fce4SMaarten ter Huurne 
30575617328SDylan Reid 	for (reg = min; reg <= max; reg += map->reg_stride) {
306d856fce4SMaarten ter Huurne 		unsigned int val;
307d856fce4SMaarten ter Huurne 		int ret;
308d856fce4SMaarten ter Huurne 
30983f8475cSDylan Reid 		if (regmap_volatile(map, reg) ||
31083f8475cSDylan Reid 		    !regmap_writeable(map, reg))
311d856fce4SMaarten ter Huurne 			continue;
312d856fce4SMaarten ter Huurne 
313d856fce4SMaarten ter Huurne 		ret = regcache_read(map, reg, &val);
314*2c89db8fSMark Brown 		if (ret == -ENOENT)
315*2c89db8fSMark Brown 			continue;
316d856fce4SMaarten ter Huurne 		if (ret)
317d856fce4SMaarten ter Huurne 			return ret;
318d856fce4SMaarten ter Huurne 
3193969fa08SKevin Cernekee 		if (!regcache_reg_needs_sync(map, reg, val))
320d856fce4SMaarten ter Huurne 			continue;
321d856fce4SMaarten ter Huurne 
322621a5f7aSViresh Kumar 		map->cache_bypass = true;
323d856fce4SMaarten ter Huurne 		ret = _regmap_write(map, reg, val);
324621a5f7aSViresh Kumar 		map->cache_bypass = false;
325f29a4320SJarkko Nikula 		if (ret) {
326f29a4320SJarkko Nikula 			dev_err(map->dev, "Unable to sync register %#x. %d\n",
327f29a4320SJarkko Nikula 				reg, ret);
328d856fce4SMaarten ter Huurne 			return ret;
329f29a4320SJarkko Nikula 		}
330d856fce4SMaarten ter Huurne 		dev_dbg(map->dev, "Synced register %#x, value %#x\n", reg, val);
331d856fce4SMaarten ter Huurne 	}
332d856fce4SMaarten ter Huurne 
333d856fce4SMaarten ter Huurne 	return 0;
334d856fce4SMaarten ter Huurne }
335d856fce4SMaarten ter Huurne 
3369fabe24eSDimitris Papastamos /**
3372cf8e2dfSCharles Keepax  * regcache_sync - Sync the register cache with the hardware.
3389fabe24eSDimitris Papastamos  *
3399fabe24eSDimitris Papastamos  * @map: map to configure.
3409fabe24eSDimitris Papastamos  *
3419fabe24eSDimitris Papastamos  * Any registers that should not be synced should be marked as
3429fabe24eSDimitris Papastamos  * volatile.  In general drivers can choose not to use the provided
3439fabe24eSDimitris Papastamos  * syncing functionality if they so require.
3449fabe24eSDimitris Papastamos  *
3459fabe24eSDimitris Papastamos  * Return a negative value on failure, 0 on success.
3469fabe24eSDimitris Papastamos  */
3479fabe24eSDimitris Papastamos int regcache_sync(struct regmap *map)
3489fabe24eSDimitris Papastamos {
349954757d7SDimitris Papastamos 	int ret = 0;
350954757d7SDimitris Papastamos 	unsigned int i;
35159360089SDimitris Papastamos 	const char *name;
352621a5f7aSViresh Kumar 	bool bypass;
35359360089SDimitris Papastamos 
354fd883d79SAlexander Stein 	if (WARN_ON(map->cache_type == REGCACHE_NONE))
355fd883d79SAlexander Stein 		return -EINVAL;
356fd883d79SAlexander Stein 
357d856fce4SMaarten ter Huurne 	BUG_ON(!map->cache_ops);
3589fabe24eSDimitris Papastamos 
35981485f52SLars-Peter Clausen 	map->lock(map->lock_arg);
360beb1a10fSDimitris Papastamos 	/* Remember the initial bypass state */
361beb1a10fSDimitris Papastamos 	bypass = map->cache_bypass;
3629fabe24eSDimitris Papastamos 	dev_dbg(map->dev, "Syncing %s cache\n",
3639fabe24eSDimitris Papastamos 		map->cache_ops->name);
36459360089SDimitris Papastamos 	name = map->cache_ops->name;
365c6b570d9SPhilipp Zabel 	trace_regcache_sync(map, name, "start");
36622f0d90aSMark Brown 
3678ae0d7e8SMark Brown 	if (!map->cache_dirty)
3688ae0d7e8SMark Brown 		goto out;
369d9db7627SMark Brown 
370affbe886SMark Brown 	map->async = true;
371affbe886SMark Brown 
37222f0d90aSMark Brown 	/* Apply any patch first */
373621a5f7aSViresh Kumar 	map->cache_bypass = true;
37422f0d90aSMark Brown 	for (i = 0; i < map->patch_regs; i++) {
37522f0d90aSMark Brown 		ret = _regmap_write(map, map->patch[i].reg, map->patch[i].def);
37622f0d90aSMark Brown 		if (ret != 0) {
37722f0d90aSMark Brown 			dev_err(map->dev, "Failed to write %x = %x: %d\n",
37822f0d90aSMark Brown 				map->patch[i].reg, map->patch[i].def, ret);
37922f0d90aSMark Brown 			goto out;
38022f0d90aSMark Brown 		}
38122f0d90aSMark Brown 	}
382621a5f7aSViresh Kumar 	map->cache_bypass = false;
38322f0d90aSMark Brown 
384d856fce4SMaarten ter Huurne 	if (map->cache_ops->sync)
385ac8d91c8SMark Brown 		ret = map->cache_ops->sync(map, 0, map->max_register);
386d856fce4SMaarten ter Huurne 	else
387d856fce4SMaarten ter Huurne 		ret = regcache_default_sync(map, 0, map->max_register);
388954757d7SDimitris Papastamos 
3896ff73738SMark Brown 	if (ret == 0)
3906ff73738SMark Brown 		map->cache_dirty = false;
3916ff73738SMark Brown 
392954757d7SDimitris Papastamos out:
393beb1a10fSDimitris Papastamos 	/* Restore the bypass state */
394affbe886SMark Brown 	map->async = false;
395beb1a10fSDimitris Papastamos 	map->cache_bypass = bypass;
3961c79771aSKevin Cernekee 	map->no_sync_defaults = false;
39781485f52SLars-Peter Clausen 	map->unlock(map->lock_arg);
398954757d7SDimitris Papastamos 
399affbe886SMark Brown 	regmap_async_complete(map);
400affbe886SMark Brown 
401c6b570d9SPhilipp Zabel 	trace_regcache_sync(map, name, "stop");
402affbe886SMark Brown 
403954757d7SDimitris Papastamos 	return ret;
4049fabe24eSDimitris Papastamos }
4059fabe24eSDimitris Papastamos EXPORT_SYMBOL_GPL(regcache_sync);
4069fabe24eSDimitris Papastamos 
40792afb286SMark Brown /**
4082cf8e2dfSCharles Keepax  * regcache_sync_region - Sync part  of the register cache with the hardware.
4094d4cfd16SMark Brown  *
4104d4cfd16SMark Brown  * @map: map to sync.
4114d4cfd16SMark Brown  * @min: first register to sync
4124d4cfd16SMark Brown  * @max: last register to sync
4134d4cfd16SMark Brown  *
4144d4cfd16SMark Brown  * Write all non-default register values in the specified region to
4154d4cfd16SMark Brown  * the hardware.
4164d4cfd16SMark Brown  *
4174d4cfd16SMark Brown  * Return a negative value on failure, 0 on success.
4184d4cfd16SMark Brown  */
4194d4cfd16SMark Brown int regcache_sync_region(struct regmap *map, unsigned int min,
4204d4cfd16SMark Brown 			 unsigned int max)
4214d4cfd16SMark Brown {
4224d4cfd16SMark Brown 	int ret = 0;
4234d4cfd16SMark Brown 	const char *name;
424621a5f7aSViresh Kumar 	bool bypass;
4254d4cfd16SMark Brown 
426fd883d79SAlexander Stein 	if (WARN_ON(map->cache_type == REGCACHE_NONE))
427fd883d79SAlexander Stein 		return -EINVAL;
428fd883d79SAlexander Stein 
429d856fce4SMaarten ter Huurne 	BUG_ON(!map->cache_ops);
4304d4cfd16SMark Brown 
43181485f52SLars-Peter Clausen 	map->lock(map->lock_arg);
4324d4cfd16SMark Brown 
4334d4cfd16SMark Brown 	/* Remember the initial bypass state */
4344d4cfd16SMark Brown 	bypass = map->cache_bypass;
4354d4cfd16SMark Brown 
4364d4cfd16SMark Brown 	name = map->cache_ops->name;
4374d4cfd16SMark Brown 	dev_dbg(map->dev, "Syncing %s cache from %d-%d\n", name, min, max);
4384d4cfd16SMark Brown 
439c6b570d9SPhilipp Zabel 	trace_regcache_sync(map, name, "start region");
4404d4cfd16SMark Brown 
4414d4cfd16SMark Brown 	if (!map->cache_dirty)
4424d4cfd16SMark Brown 		goto out;
4434d4cfd16SMark Brown 
444affbe886SMark Brown 	map->async = true;
445affbe886SMark Brown 
446d856fce4SMaarten ter Huurne 	if (map->cache_ops->sync)
4474d4cfd16SMark Brown 		ret = map->cache_ops->sync(map, min, max);
448d856fce4SMaarten ter Huurne 	else
449d856fce4SMaarten ter Huurne 		ret = regcache_default_sync(map, min, max);
4504d4cfd16SMark Brown 
4514d4cfd16SMark Brown out:
4524d4cfd16SMark Brown 	/* Restore the bypass state */
4534d4cfd16SMark Brown 	map->cache_bypass = bypass;
454affbe886SMark Brown 	map->async = false;
4551c79771aSKevin Cernekee 	map->no_sync_defaults = false;
45681485f52SLars-Peter Clausen 	map->unlock(map->lock_arg);
4574d4cfd16SMark Brown 
458affbe886SMark Brown 	regmap_async_complete(map);
459affbe886SMark Brown 
460c6b570d9SPhilipp Zabel 	trace_regcache_sync(map, name, "stop region");
461affbe886SMark Brown 
4624d4cfd16SMark Brown 	return ret;
4634d4cfd16SMark Brown }
464e466de05SMark Brown EXPORT_SYMBOL_GPL(regcache_sync_region);
4654d4cfd16SMark Brown 
4664d4cfd16SMark Brown /**
4672cf8e2dfSCharles Keepax  * regcache_drop_region - Discard part of the register cache
468697e85bcSMark Brown  *
469697e85bcSMark Brown  * @map: map to operate on
470697e85bcSMark Brown  * @min: first register to discard
471697e85bcSMark Brown  * @max: last register to discard
472697e85bcSMark Brown  *
473697e85bcSMark Brown  * Discard part of the register cache.
474697e85bcSMark Brown  *
475697e85bcSMark Brown  * Return a negative value on failure, 0 on success.
476697e85bcSMark Brown  */
477697e85bcSMark Brown int regcache_drop_region(struct regmap *map, unsigned int min,
478697e85bcSMark Brown 			 unsigned int max)
479697e85bcSMark Brown {
480697e85bcSMark Brown 	int ret = 0;
481697e85bcSMark Brown 
4823f4ff561SLars-Peter Clausen 	if (!map->cache_ops || !map->cache_ops->drop)
483697e85bcSMark Brown 		return -EINVAL;
484697e85bcSMark Brown 
48581485f52SLars-Peter Clausen 	map->lock(map->lock_arg);
486697e85bcSMark Brown 
487c6b570d9SPhilipp Zabel 	trace_regcache_drop_region(map, min, max);
488697e85bcSMark Brown 
489697e85bcSMark Brown 	ret = map->cache_ops->drop(map, min, max);
490697e85bcSMark Brown 
49181485f52SLars-Peter Clausen 	map->unlock(map->lock_arg);
492697e85bcSMark Brown 
493697e85bcSMark Brown 	return ret;
494697e85bcSMark Brown }
495697e85bcSMark Brown EXPORT_SYMBOL_GPL(regcache_drop_region);
496697e85bcSMark Brown 
497697e85bcSMark Brown /**
4982cf8e2dfSCharles Keepax  * regcache_cache_only - Put a register map into cache only mode
49992afb286SMark Brown  *
50092afb286SMark Brown  * @map: map to configure
5012cf8e2dfSCharles Keepax  * @enable: flag if changes should be written to the hardware
50292afb286SMark Brown  *
50392afb286SMark Brown  * When a register map is marked as cache only writes to the register
50492afb286SMark Brown  * map API will only update the register cache, they will not cause
50592afb286SMark Brown  * any hardware changes.  This is useful for allowing portions of
50692afb286SMark Brown  * drivers to act as though the device were functioning as normal when
50792afb286SMark Brown  * it is disabled for power saving reasons.
50892afb286SMark Brown  */
50992afb286SMark Brown void regcache_cache_only(struct regmap *map, bool enable)
51092afb286SMark Brown {
51181485f52SLars-Peter Clausen 	map->lock(map->lock_arg);
5123d0afe9cSMark Brown 	WARN_ON(map->cache_type != REGCACHE_NONE &&
5133d0afe9cSMark Brown 		map->cache_bypass && enable);
51492afb286SMark Brown 	map->cache_only = enable;
515c6b570d9SPhilipp Zabel 	trace_regmap_cache_only(map, enable);
51681485f52SLars-Peter Clausen 	map->unlock(map->lock_arg);
51792afb286SMark Brown }
51892afb286SMark Brown EXPORT_SYMBOL_GPL(regcache_cache_only);
51992afb286SMark Brown 
5206eb0f5e0SDimitris Papastamos /**
5212cf8e2dfSCharles Keepax  * regcache_mark_dirty - Indicate that HW registers were reset to default values
5228ae0d7e8SMark Brown  *
5238ae0d7e8SMark Brown  * @map: map to mark
5248ae0d7e8SMark Brown  *
5251c79771aSKevin Cernekee  * Inform regcache that the device has been powered down or reset, so that
5261c79771aSKevin Cernekee  * on resume, regcache_sync() knows to write out all non-default values
5271c79771aSKevin Cernekee  * stored in the cache.
5281c79771aSKevin Cernekee  *
5291c79771aSKevin Cernekee  * If this function is not called, regcache_sync() will assume that
5301c79771aSKevin Cernekee  * the hardware state still matches the cache state, modulo any writes that
5311c79771aSKevin Cernekee  * happened when cache_only was true.
5328ae0d7e8SMark Brown  */
5338ae0d7e8SMark Brown void regcache_mark_dirty(struct regmap *map)
5348ae0d7e8SMark Brown {
53581485f52SLars-Peter Clausen 	map->lock(map->lock_arg);
5368ae0d7e8SMark Brown 	map->cache_dirty = true;
5371c79771aSKevin Cernekee 	map->no_sync_defaults = true;
53881485f52SLars-Peter Clausen 	map->unlock(map->lock_arg);
5398ae0d7e8SMark Brown }
5408ae0d7e8SMark Brown EXPORT_SYMBOL_GPL(regcache_mark_dirty);
5418ae0d7e8SMark Brown 
5428ae0d7e8SMark Brown /**
5432cf8e2dfSCharles Keepax  * regcache_cache_bypass - Put a register map into cache bypass mode
5446eb0f5e0SDimitris Papastamos  *
5456eb0f5e0SDimitris Papastamos  * @map: map to configure
5462cf8e2dfSCharles Keepax  * @enable: flag if changes should not be written to the cache
5476eb0f5e0SDimitris Papastamos  *
5486eb0f5e0SDimitris Papastamos  * When a register map is marked with the cache bypass option, writes
54972607f37SXiang wangx  * to the register map API will only update the hardware and not
5506eb0f5e0SDimitris Papastamos  * the cache directly.  This is useful when syncing the cache back to
5516eb0f5e0SDimitris Papastamos  * the hardware.
5526eb0f5e0SDimitris Papastamos  */
5536eb0f5e0SDimitris Papastamos void regcache_cache_bypass(struct regmap *map, bool enable)
5546eb0f5e0SDimitris Papastamos {
55581485f52SLars-Peter Clausen 	map->lock(map->lock_arg);
556ac77a765SDimitris Papastamos 	WARN_ON(map->cache_only && enable);
5576eb0f5e0SDimitris Papastamos 	map->cache_bypass = enable;
558c6b570d9SPhilipp Zabel 	trace_regmap_cache_bypass(map, enable);
55981485f52SLars-Peter Clausen 	map->unlock(map->lock_arg);
5606eb0f5e0SDimitris Papastamos }
5616eb0f5e0SDimitris Papastamos EXPORT_SYMBOL_GPL(regcache_cache_bypass);
5626eb0f5e0SDimitris Papastamos 
563879082c9SMark Brown bool regcache_set_val(struct regmap *map, void *base, unsigned int idx,
564879082c9SMark Brown 		      unsigned int val)
5659fabe24eSDimitris Papastamos {
566325acab4SMark Brown 	if (regcache_get_val(map, base, idx) == val)
567325acab4SMark Brown 		return true;
568325acab4SMark Brown 
569eb4cb76fSMark Brown 	/* Use device native format if possible */
570eb4cb76fSMark Brown 	if (map->format.format_val) {
571eb4cb76fSMark Brown 		map->format.format_val(base + (map->cache_word_size * idx),
572eb4cb76fSMark Brown 				       val, 0);
573eb4cb76fSMark Brown 		return false;
574eb4cb76fSMark Brown 	}
575eb4cb76fSMark Brown 
576879082c9SMark Brown 	switch (map->cache_word_size) {
5779fabe24eSDimitris Papastamos 	case 1: {
5789fabe24eSDimitris Papastamos 		u8 *cache = base;
5792fd6902eSXiubo Li 
5809fabe24eSDimitris Papastamos 		cache[idx] = val;
5819fabe24eSDimitris Papastamos 		break;
5829fabe24eSDimitris Papastamos 	}
5839fabe24eSDimitris Papastamos 	case 2: {
5849fabe24eSDimitris Papastamos 		u16 *cache = base;
5852fd6902eSXiubo Li 
5869fabe24eSDimitris Papastamos 		cache[idx] = val;
5879fabe24eSDimitris Papastamos 		break;
5889fabe24eSDimitris Papastamos 	}
5897d5e525bSMark Brown 	case 4: {
5907d5e525bSMark Brown 		u32 *cache = base;
5912fd6902eSXiubo Li 
5927d5e525bSMark Brown 		cache[idx] = val;
5937d5e525bSMark Brown 		break;
5947d5e525bSMark Brown 	}
5958b7663deSXiubo Li #ifdef CONFIG_64BIT
5968b7663deSXiubo Li 	case 8: {
5978b7663deSXiubo Li 		u64 *cache = base;
5988b7663deSXiubo Li 
5998b7663deSXiubo Li 		cache[idx] = val;
6008b7663deSXiubo Li 		break;
6018b7663deSXiubo Li 	}
6028b7663deSXiubo Li #endif
6039fabe24eSDimitris Papastamos 	default:
6049fabe24eSDimitris Papastamos 		BUG();
6059fabe24eSDimitris Papastamos 	}
6069fabe24eSDimitris Papastamos 	return false;
6079fabe24eSDimitris Papastamos }
6089fabe24eSDimitris Papastamos 
609879082c9SMark Brown unsigned int regcache_get_val(struct regmap *map, const void *base,
610879082c9SMark Brown 			      unsigned int idx)
6119fabe24eSDimitris Papastamos {
6129fabe24eSDimitris Papastamos 	if (!base)
6139fabe24eSDimitris Papastamos 		return -EINVAL;
6149fabe24eSDimitris Papastamos 
615eb4cb76fSMark Brown 	/* Use device native format if possible */
616eb4cb76fSMark Brown 	if (map->format.parse_val)
6178817796bSMark Brown 		return map->format.parse_val(regcache_get_val_addr(map, base,
6188817796bSMark Brown 								   idx));
619eb4cb76fSMark Brown 
620879082c9SMark Brown 	switch (map->cache_word_size) {
6219fabe24eSDimitris Papastamos 	case 1: {
6229fabe24eSDimitris Papastamos 		const u8 *cache = base;
6232fd6902eSXiubo Li 
6249fabe24eSDimitris Papastamos 		return cache[idx];
6259fabe24eSDimitris Papastamos 	}
6269fabe24eSDimitris Papastamos 	case 2: {
6279fabe24eSDimitris Papastamos 		const u16 *cache = base;
6282fd6902eSXiubo Li 
6299fabe24eSDimitris Papastamos 		return cache[idx];
6309fabe24eSDimitris Papastamos 	}
6317d5e525bSMark Brown 	case 4: {
6327d5e525bSMark Brown 		const u32 *cache = base;
6332fd6902eSXiubo Li 
6347d5e525bSMark Brown 		return cache[idx];
6357d5e525bSMark Brown 	}
6368b7663deSXiubo Li #ifdef CONFIG_64BIT
6378b7663deSXiubo Li 	case 8: {
6388b7663deSXiubo Li 		const u64 *cache = base;
6398b7663deSXiubo Li 
6408b7663deSXiubo Li 		return cache[idx];
6418b7663deSXiubo Li 	}
6428b7663deSXiubo Li #endif
6439fabe24eSDimitris Papastamos 	default:
6449fabe24eSDimitris Papastamos 		BUG();
6459fabe24eSDimitris Papastamos 	}
6469fabe24eSDimitris Papastamos 	/* unreachable */
6479fabe24eSDimitris Papastamos 	return -1;
6489fabe24eSDimitris Papastamos }
6499fabe24eSDimitris Papastamos 
650f094fea6SMark Brown static int regcache_default_cmp(const void *a, const void *b)
651c08604b8SDimitris Papastamos {
652c08604b8SDimitris Papastamos 	const struct reg_default *_a = a;
653c08604b8SDimitris Papastamos 	const struct reg_default *_b = b;
654c08604b8SDimitris Papastamos 
655c08604b8SDimitris Papastamos 	return _a->reg - _b->reg;
656c08604b8SDimitris Papastamos }
657c08604b8SDimitris Papastamos 
658f094fea6SMark Brown int regcache_lookup_reg(struct regmap *map, unsigned int reg)
659f094fea6SMark Brown {
660f094fea6SMark Brown 	struct reg_default key;
661f094fea6SMark Brown 	struct reg_default *r;
662f094fea6SMark Brown 
663f094fea6SMark Brown 	key.reg = reg;
664f094fea6SMark Brown 	key.def = 0;
665f094fea6SMark Brown 
666f094fea6SMark Brown 	r = bsearch(&key, map->reg_defaults, map->num_reg_defaults,
667f094fea6SMark Brown 		    sizeof(struct reg_default), regcache_default_cmp);
668f094fea6SMark Brown 
669f094fea6SMark Brown 	if (r)
670f094fea6SMark Brown 		return r - map->reg_defaults;
671f094fea6SMark Brown 	else
6726e6ace00SMark Brown 		return -ENOENT;
673f094fea6SMark Brown }
674f8bd822cSMark Brown 
6753f4ff561SLars-Peter Clausen static bool regcache_reg_present(unsigned long *cache_present, unsigned int idx)
6763f4ff561SLars-Peter Clausen {
6773f4ff561SLars-Peter Clausen 	if (!cache_present)
6783f4ff561SLars-Peter Clausen 		return true;
6793f4ff561SLars-Peter Clausen 
6803f4ff561SLars-Peter Clausen 	return test_bit(idx, cache_present);
6813f4ff561SLars-Peter Clausen }
6823f4ff561SLars-Peter Clausen 
683cfdeb8c3SMark Brown static int regcache_sync_block_single(struct regmap *map, void *block,
6843f4ff561SLars-Peter Clausen 				      unsigned long *cache_present,
685cfdeb8c3SMark Brown 				      unsigned int block_base,
686cfdeb8c3SMark Brown 				      unsigned int start, unsigned int end)
687cfdeb8c3SMark Brown {
688cfdeb8c3SMark Brown 	unsigned int i, regtmp, val;
689cfdeb8c3SMark Brown 	int ret;
690cfdeb8c3SMark Brown 
691cfdeb8c3SMark Brown 	for (i = start; i < end; i++) {
692cfdeb8c3SMark Brown 		regtmp = block_base + (i * map->reg_stride);
693cfdeb8c3SMark Brown 
6944ceba98dSTakashi Iwai 		if (!regcache_reg_present(cache_present, i) ||
6954ceba98dSTakashi Iwai 		    !regmap_writeable(map, regtmp))
696cfdeb8c3SMark Brown 			continue;
697cfdeb8c3SMark Brown 
698cfdeb8c3SMark Brown 		val = regcache_get_val(map, block, i);
6993969fa08SKevin Cernekee 		if (!regcache_reg_needs_sync(map, regtmp, val))
700cfdeb8c3SMark Brown 			continue;
701cfdeb8c3SMark Brown 
702621a5f7aSViresh Kumar 		map->cache_bypass = true;
703cfdeb8c3SMark Brown 
704cfdeb8c3SMark Brown 		ret = _regmap_write(map, regtmp, val);
705cfdeb8c3SMark Brown 
706621a5f7aSViresh Kumar 		map->cache_bypass = false;
707f29a4320SJarkko Nikula 		if (ret != 0) {
708f29a4320SJarkko Nikula 			dev_err(map->dev, "Unable to sync register %#x. %d\n",
709f29a4320SJarkko Nikula 				regtmp, ret);
710cfdeb8c3SMark Brown 			return ret;
711f29a4320SJarkko Nikula 		}
712cfdeb8c3SMark Brown 		dev_dbg(map->dev, "Synced register %#x, value %#x\n",
713cfdeb8c3SMark Brown 			regtmp, val);
714cfdeb8c3SMark Brown 	}
715cfdeb8c3SMark Brown 
716cfdeb8c3SMark Brown 	return 0;
717cfdeb8c3SMark Brown }
718cfdeb8c3SMark Brown 
71975a5f89fSMark Brown static int regcache_sync_block_raw_flush(struct regmap *map, const void **data,
72075a5f89fSMark Brown 					 unsigned int base, unsigned int cur)
72175a5f89fSMark Brown {
72275a5f89fSMark Brown 	size_t val_bytes = map->format.val_bytes;
72375a5f89fSMark Brown 	int ret, count;
72475a5f89fSMark Brown 
72575a5f89fSMark Brown 	if (*data == NULL)
72675a5f89fSMark Brown 		return 0;
72775a5f89fSMark Brown 
72878ba73eeSDylan Reid 	count = (cur - base) / map->reg_stride;
72975a5f89fSMark Brown 
7309659293cSStratos Karafotis 	dev_dbg(map->dev, "Writing %zu bytes for %d registers from 0x%x-0x%x\n",
73178ba73eeSDylan Reid 		count * val_bytes, count, base, cur - map->reg_stride);
73275a5f89fSMark Brown 
733621a5f7aSViresh Kumar 	map->cache_bypass = true;
73475a5f89fSMark Brown 
73505669b63SDmitry Baryshkov 	ret = _regmap_raw_write(map, base, *data, count * val_bytes, false);
736f29a4320SJarkko Nikula 	if (ret)
737f29a4320SJarkko Nikula 		dev_err(map->dev, "Unable to sync registers %#x-%#x. %d\n",
738f29a4320SJarkko Nikula 			base, cur - map->reg_stride, ret);
73975a5f89fSMark Brown 
740621a5f7aSViresh Kumar 	map->cache_bypass = false;
74175a5f89fSMark Brown 
74275a5f89fSMark Brown 	*data = NULL;
74375a5f89fSMark Brown 
74475a5f89fSMark Brown 	return ret;
74575a5f89fSMark Brown }
74675a5f89fSMark Brown 
747f52687afSSachin Kamat static int regcache_sync_block_raw(struct regmap *map, void *block,
7483f4ff561SLars-Peter Clausen 			    unsigned long *cache_present,
749f8bd822cSMark Brown 			    unsigned int block_base, unsigned int start,
750f8bd822cSMark Brown 			    unsigned int end)
751f8bd822cSMark Brown {
75275a5f89fSMark Brown 	unsigned int i, val;
75375a5f89fSMark Brown 	unsigned int regtmp = 0;
75475a5f89fSMark Brown 	unsigned int base = 0;
75575a5f89fSMark Brown 	const void *data = NULL;
756f8bd822cSMark Brown 	int ret;
757f8bd822cSMark Brown 
758f8bd822cSMark Brown 	for (i = start; i < end; i++) {
759f8bd822cSMark Brown 		regtmp = block_base + (i * map->reg_stride);
760f8bd822cSMark Brown 
7614ceba98dSTakashi Iwai 		if (!regcache_reg_present(cache_present, i) ||
7624ceba98dSTakashi Iwai 		    !regmap_writeable(map, regtmp)) {
76375a5f89fSMark Brown 			ret = regcache_sync_block_raw_flush(map, &data,
76475a5f89fSMark Brown 							    base, regtmp);
76575a5f89fSMark Brown 			if (ret != 0)
76675a5f89fSMark Brown 				return ret;
767f8bd822cSMark Brown 			continue;
76875a5f89fSMark Brown 		}
769f8bd822cSMark Brown 
770f8bd822cSMark Brown 		val = regcache_get_val(map, block, i);
7713969fa08SKevin Cernekee 		if (!regcache_reg_needs_sync(map, regtmp, val)) {
77275a5f89fSMark Brown 			ret = regcache_sync_block_raw_flush(map, &data,
77375a5f89fSMark Brown 							    base, regtmp);
774f8bd822cSMark Brown 			if (ret != 0)
775f8bd822cSMark Brown 				return ret;
77675a5f89fSMark Brown 			continue;
777f8bd822cSMark Brown 		}
778f8bd822cSMark Brown 
77975a5f89fSMark Brown 		if (!data) {
78075a5f89fSMark Brown 			data = regcache_get_val_addr(map, block, i);
78175a5f89fSMark Brown 			base = regtmp;
78275a5f89fSMark Brown 		}
78375a5f89fSMark Brown 	}
78475a5f89fSMark Brown 
7852d49b598SLars-Peter Clausen 	return regcache_sync_block_raw_flush(map, &data, base, regtmp +
7862d49b598SLars-Peter Clausen 			map->reg_stride);
787f8bd822cSMark Brown }
788cfdeb8c3SMark Brown 
789cfdeb8c3SMark Brown int regcache_sync_block(struct regmap *map, void *block,
7903f4ff561SLars-Peter Clausen 			unsigned long *cache_present,
791cfdeb8c3SMark Brown 			unsigned int block_base, unsigned int start,
792cfdeb8c3SMark Brown 			unsigned int end)
793cfdeb8c3SMark Brown {
79467921a1aSMarkus Pargmann 	if (regmap_can_raw_write(map) && !map->use_single_write)
7953f4ff561SLars-Peter Clausen 		return regcache_sync_block_raw(map, block, cache_present,
7963f4ff561SLars-Peter Clausen 					       block_base, start, end);
797cfdeb8c3SMark Brown 	else
7983f4ff561SLars-Peter Clausen 		return regcache_sync_block_single(map, block, cache_present,
7993f4ff561SLars-Peter Clausen 						  block_base, start, end);
800cfdeb8c3SMark Brown }
801