137613fa5SGreg Kroah-Hartman // SPDX-License-Identifier: GPL-2.0 237613fa5SGreg Kroah-Hartman // 337613fa5SGreg Kroah-Hartman // Register cache access API 437613fa5SGreg Kroah-Hartman // 537613fa5SGreg Kroah-Hartman // Copyright 2011 Wolfson Microelectronics plc 637613fa5SGreg Kroah-Hartman // 737613fa5SGreg Kroah-Hartman // Author: Dimitris Papastamos <dp@opensource.wolfsonmicro.com> 89fabe24eSDimitris Papastamos 9f094fea6SMark Brown #include <linux/bsearch.h> 10e39be3a3SXiubo Li #include <linux/device.h> 11e39be3a3SXiubo Li #include <linux/export.h> 12e39be3a3SXiubo Li #include <linux/slab.h> 13c08604b8SDimitris Papastamos #include <linux/sort.h> 149fabe24eSDimitris Papastamos 15f58078daSSteven Rostedt #include "trace.h" 169fabe24eSDimitris Papastamos #include "internal.h" 179fabe24eSDimitris Papastamos 189fabe24eSDimitris Papastamos static const struct regcache_ops *cache_types[] = { 1928644c80SDimitris Papastamos ®cache_rbtree_ops, 202ac902ceSMark Brown ®cache_flat_ops, 219fabe24eSDimitris Papastamos }; 229fabe24eSDimitris Papastamos 239fabe24eSDimitris Papastamos static int regcache_hw_init(struct regmap *map) 249fabe24eSDimitris Papastamos { 259fabe24eSDimitris Papastamos int i, j; 269fabe24eSDimitris Papastamos int ret; 279fabe24eSDimitris Papastamos int count; 283245d460SMark Brown unsigned int reg, val; 299fabe24eSDimitris Papastamos void *tmp_buf; 309fabe24eSDimitris Papastamos 319fabe24eSDimitris Papastamos if (!map->num_reg_defaults_raw) 329fabe24eSDimitris Papastamos return -EINVAL; 339fabe24eSDimitris Papastamos 34fb70067eSXiubo Li /* calculate the size of reg_defaults */ 35fb70067eSXiubo Li for (count = 0, i = 0; i < map->num_reg_defaults_raw; i++) 36b2c7f5d9SMaarten ter Huurne if (regmap_readable(map, i * map->reg_stride) && 37b2c7f5d9SMaarten ter Huurne !regmap_volatile(map, i * map->reg_stride)) 38fb70067eSXiubo Li count++; 39fb70067eSXiubo Li 40b2c7f5d9SMaarten ter Huurne /* all registers are unreadable or volatile, so just bypass */ 41fb70067eSXiubo Li if (!count) { 42fb70067eSXiubo Li map->cache_bypass = true; 43fb70067eSXiubo Li return 0; 44fb70067eSXiubo Li } 45fb70067eSXiubo Li 46fb70067eSXiubo Li map->num_reg_defaults = count; 47fb70067eSXiubo Li map->reg_defaults = kmalloc_array(count, sizeof(struct reg_default), 48fb70067eSXiubo Li GFP_KERNEL); 49fb70067eSXiubo Li if (!map->reg_defaults) 50fb70067eSXiubo Li return -ENOMEM; 51fb70067eSXiubo Li 529fabe24eSDimitris Papastamos if (!map->reg_defaults_raw) { 53621a5f7aSViresh Kumar bool cache_bypass = map->cache_bypass; 549fabe24eSDimitris Papastamos dev_warn(map->dev, "No cache defaults, reading back from HW\n"); 55df00c79fSLaxman Dewangan 56df00c79fSLaxman Dewangan /* Bypass the cache access till data read from HW */ 57621a5f7aSViresh Kumar map->cache_bypass = true; 589fabe24eSDimitris Papastamos tmp_buf = kmalloc(map->cache_size_raw, GFP_KERNEL); 59fb70067eSXiubo Li if (!tmp_buf) { 60fb70067eSXiubo Li ret = -ENOMEM; 61fb70067eSXiubo Li goto err_free; 62fb70067eSXiubo Li } 63eb4cb76fSMark Brown ret = regmap_raw_read(map, 0, tmp_buf, 64d51fe1f3SMaciej S. Szmigiero map->cache_size_raw); 65df00c79fSLaxman Dewangan map->cache_bypass = cache_bypass; 663245d460SMark Brown if (ret == 0) { 679fabe24eSDimitris Papastamos map->reg_defaults_raw = tmp_buf; 68b67498d6SJiapeng Zhong map->cache_free = true; 693245d460SMark Brown } else { 703245d460SMark Brown kfree(tmp_buf); 713245d460SMark Brown } 729fabe24eSDimitris Papastamos } 739fabe24eSDimitris Papastamos 749fabe24eSDimitris Papastamos /* fill the reg_defaults */ 759fabe24eSDimitris Papastamos for (i = 0, j = 0; i < map->num_reg_defaults_raw; i++) { 763245d460SMark Brown reg = i * map->reg_stride; 773245d460SMark Brown 783245d460SMark Brown if (!regmap_readable(map, reg)) 799fabe24eSDimitris Papastamos continue; 803245d460SMark Brown 813245d460SMark Brown if (regmap_volatile(map, reg)) 823245d460SMark Brown continue; 833245d460SMark Brown 843245d460SMark Brown if (map->reg_defaults_raw) { 85fbba43c5SXiubo Li val = regcache_get_val(map, map->reg_defaults_raw, i); 863245d460SMark Brown } else { 873245d460SMark Brown bool cache_bypass = map->cache_bypass; 883245d460SMark Brown 893245d460SMark Brown map->cache_bypass = true; 903245d460SMark Brown ret = regmap_read(map, reg, &val); 913245d460SMark Brown map->cache_bypass = cache_bypass; 923245d460SMark Brown if (ret != 0) { 933245d460SMark Brown dev_err(map->dev, "Failed to read %d: %d\n", 943245d460SMark Brown reg, ret); 953245d460SMark Brown goto err_free; 963245d460SMark Brown } 973245d460SMark Brown } 983245d460SMark Brown 993245d460SMark Brown map->reg_defaults[j].reg = reg; 1009fabe24eSDimitris Papastamos map->reg_defaults[j].def = val; 1019fabe24eSDimitris Papastamos j++; 1029fabe24eSDimitris Papastamos } 1039fabe24eSDimitris Papastamos 1049fabe24eSDimitris Papastamos return 0; 105021cd616SLars-Peter Clausen 106021cd616SLars-Peter Clausen err_free: 107fb70067eSXiubo Li kfree(map->reg_defaults); 108021cd616SLars-Peter Clausen 109021cd616SLars-Peter Clausen return ret; 1109fabe24eSDimitris Papastamos } 1119fabe24eSDimitris Papastamos 112e5e3b8abSLars-Peter Clausen int regcache_init(struct regmap *map, const struct regmap_config *config) 1139fabe24eSDimitris Papastamos { 1149fabe24eSDimitris Papastamos int ret; 1159fabe24eSDimitris Papastamos int i; 1169fabe24eSDimitris Papastamos void *tmp_buf; 1179fabe24eSDimitris Papastamos 118e7a6db30SMark Brown if (map->cache_type == REGCACHE_NONE) { 1198cfe2fd3SXiubo Li if (config->reg_defaults || config->num_reg_defaults_raw) 1208cfe2fd3SXiubo Li dev_warn(map->dev, 1218cfe2fd3SXiubo Li "No cache used with register defaults set!\n"); 1228cfe2fd3SXiubo Li 123e7a6db30SMark Brown map->cache_bypass = true; 1249fabe24eSDimitris Papastamos return 0; 125e7a6db30SMark Brown } 1269fabe24eSDimitris Papastamos 127167f7066SXiubo Li if (config->reg_defaults && !config->num_reg_defaults) { 128167f7066SXiubo Li dev_err(map->dev, 129167f7066SXiubo Li "Register defaults are set without the number!\n"); 130167f7066SXiubo Li return -EINVAL; 131167f7066SXiubo Li } 132167f7066SXiubo Li 133a5201d42SSchspa Shi if (config->num_reg_defaults && !config->reg_defaults) { 134a5201d42SSchspa Shi dev_err(map->dev, 135a5201d42SSchspa Shi "Register defaults number are set without the reg!\n"); 136a5201d42SSchspa Shi return -EINVAL; 137a5201d42SSchspa Shi } 138a5201d42SSchspa Shi 1398cfe2fd3SXiubo Li for (i = 0; i < config->num_reg_defaults; i++) 1408cfe2fd3SXiubo Li if (config->reg_defaults[i].reg % map->reg_stride) 1418cfe2fd3SXiubo Li return -EINVAL; 1428cfe2fd3SXiubo Li 1439fabe24eSDimitris Papastamos for (i = 0; i < ARRAY_SIZE(cache_types); i++) 1449fabe24eSDimitris Papastamos if (cache_types[i]->type == map->cache_type) 1459fabe24eSDimitris Papastamos break; 1469fabe24eSDimitris Papastamos 1479fabe24eSDimitris Papastamos if (i == ARRAY_SIZE(cache_types)) { 1482d38e861SMark Brown dev_err(map->dev, "Could not match cache type: %d\n", 1499fabe24eSDimitris Papastamos map->cache_type); 1509fabe24eSDimitris Papastamos return -EINVAL; 1519fabe24eSDimitris Papastamos } 1529fabe24eSDimitris Papastamos 153e5e3b8abSLars-Peter Clausen map->num_reg_defaults = config->num_reg_defaults; 154e5e3b8abSLars-Peter Clausen map->num_reg_defaults_raw = config->num_reg_defaults_raw; 155e5e3b8abSLars-Peter Clausen map->reg_defaults_raw = config->reg_defaults_raw; 156064d4db1SLars-Peter Clausen map->cache_word_size = DIV_ROUND_UP(config->val_bits, 8); 157064d4db1SLars-Peter Clausen map->cache_size_raw = map->cache_word_size * config->num_reg_defaults_raw; 158e5e3b8abSLars-Peter Clausen 1599fabe24eSDimitris Papastamos map->cache = NULL; 1609fabe24eSDimitris Papastamos map->cache_ops = cache_types[i]; 1619fabe24eSDimitris Papastamos 1629fabe24eSDimitris Papastamos if (!map->cache_ops->read || 1639fabe24eSDimitris Papastamos !map->cache_ops->write || 1649fabe24eSDimitris Papastamos !map->cache_ops->name) 1659fabe24eSDimitris Papastamos return -EINVAL; 1669fabe24eSDimitris Papastamos 1679fabe24eSDimitris Papastamos /* We still need to ensure that the reg_defaults 1689fabe24eSDimitris Papastamos * won't vanish from under us. We'll need to make 1699fabe24eSDimitris Papastamos * a copy of it. 1709fabe24eSDimitris Papastamos */ 171720e4616SLars-Peter Clausen if (config->reg_defaults) { 172720e4616SLars-Peter Clausen tmp_buf = kmemdup(config->reg_defaults, map->num_reg_defaults * 1739fabe24eSDimitris Papastamos sizeof(struct reg_default), GFP_KERNEL); 1749fabe24eSDimitris Papastamos if (!tmp_buf) 1759fabe24eSDimitris Papastamos return -ENOMEM; 1769fabe24eSDimitris Papastamos map->reg_defaults = tmp_buf; 1778528bdd4SMark Brown } else if (map->num_reg_defaults_raw) { 1785fcd2560SMark Brown /* Some devices such as PMICs don't have cache defaults, 1799fabe24eSDimitris Papastamos * we cope with this by reading back the HW registers and 1809fabe24eSDimitris Papastamos * crafting the cache defaults by hand. 1819fabe24eSDimitris Papastamos */ 1829fabe24eSDimitris Papastamos ret = regcache_hw_init(map); 1839fabe24eSDimitris Papastamos if (ret < 0) 1849fabe24eSDimitris Papastamos return ret; 185fb70067eSXiubo Li if (map->cache_bypass) 186fb70067eSXiubo Li return 0; 1879fabe24eSDimitris Papastamos } 1889fabe24eSDimitris Papastamos 189d6409475SJeongtae Park if (!map->max_register && map->num_reg_defaults_raw) 190d6409475SJeongtae Park map->max_register = (map->num_reg_defaults_raw - 1) * map->reg_stride; 1919fabe24eSDimitris Papastamos 1929fabe24eSDimitris Papastamos if (map->cache_ops->init) { 1939fabe24eSDimitris Papastamos dev_dbg(map->dev, "Initializing %s cache\n", 1949fabe24eSDimitris Papastamos map->cache_ops->name); 195bd061c78SLars-Peter Clausen ret = map->cache_ops->init(map); 196bd061c78SLars-Peter Clausen if (ret) 197bd061c78SLars-Peter Clausen goto err_free; 1989fabe24eSDimitris Papastamos } 1999fabe24eSDimitris Papastamos return 0; 200bd061c78SLars-Peter Clausen 201bd061c78SLars-Peter Clausen err_free: 202bd061c78SLars-Peter Clausen kfree(map->reg_defaults); 203bd061c78SLars-Peter Clausen if (map->cache_free) 204bd061c78SLars-Peter Clausen kfree(map->reg_defaults_raw); 205bd061c78SLars-Peter Clausen 206bd061c78SLars-Peter Clausen return ret; 2079fabe24eSDimitris Papastamos } 2089fabe24eSDimitris Papastamos 2099fabe24eSDimitris Papastamos void regcache_exit(struct regmap *map) 2109fabe24eSDimitris Papastamos { 2119fabe24eSDimitris Papastamos if (map->cache_type == REGCACHE_NONE) 2129fabe24eSDimitris Papastamos return; 2139fabe24eSDimitris Papastamos 2149fabe24eSDimitris Papastamos BUG_ON(!map->cache_ops); 2159fabe24eSDimitris Papastamos 2169fabe24eSDimitris Papastamos kfree(map->reg_defaults); 2179fabe24eSDimitris Papastamos if (map->cache_free) 2189fabe24eSDimitris Papastamos kfree(map->reg_defaults_raw); 2199fabe24eSDimitris Papastamos 2209fabe24eSDimitris Papastamos if (map->cache_ops->exit) { 2219fabe24eSDimitris Papastamos dev_dbg(map->dev, "Destroying %s cache\n", 2229fabe24eSDimitris Papastamos map->cache_ops->name); 2239fabe24eSDimitris Papastamos map->cache_ops->exit(map); 2249fabe24eSDimitris Papastamos } 2259fabe24eSDimitris Papastamos } 2269fabe24eSDimitris Papastamos 2279fabe24eSDimitris Papastamos /** 2282cf8e2dfSCharles Keepax * regcache_read - Fetch the value of a given register from the cache. 2299fabe24eSDimitris Papastamos * 2309fabe24eSDimitris Papastamos * @map: map to configure. 2319fabe24eSDimitris Papastamos * @reg: The register index. 2329fabe24eSDimitris Papastamos * @value: The value to be returned. 2339fabe24eSDimitris Papastamos * 2349fabe24eSDimitris Papastamos * Return a negative value on failure, 0 on success. 2359fabe24eSDimitris Papastamos */ 2369fabe24eSDimitris Papastamos int regcache_read(struct regmap *map, 2379fabe24eSDimitris Papastamos unsigned int reg, unsigned int *value) 2389fabe24eSDimitris Papastamos { 239bc7ee556SMark Brown int ret; 240bc7ee556SMark Brown 2419fabe24eSDimitris Papastamos if (map->cache_type == REGCACHE_NONE) 24224d80fdeSAlexander Stein return -EINVAL; 2439fabe24eSDimitris Papastamos 2449fabe24eSDimitris Papastamos BUG_ON(!map->cache_ops); 2459fabe24eSDimitris Papastamos 246bc7ee556SMark Brown if (!regmap_volatile(map, reg)) { 247bc7ee556SMark Brown ret = map->cache_ops->read(map, reg, value); 248bc7ee556SMark Brown 249bc7ee556SMark Brown if (ret == 0) 250c6b570d9SPhilipp Zabel trace_regmap_reg_read_cache(map, reg, *value); 251bc7ee556SMark Brown 252bc7ee556SMark Brown return ret; 253bc7ee556SMark Brown } 2549fabe24eSDimitris Papastamos 2559fabe24eSDimitris Papastamos return -EINVAL; 2569fabe24eSDimitris Papastamos } 2579fabe24eSDimitris Papastamos 2589fabe24eSDimitris Papastamos /** 2592cf8e2dfSCharles Keepax * regcache_write - Set the value of a given register in the cache. 2609fabe24eSDimitris Papastamos * 2619fabe24eSDimitris Papastamos * @map: map to configure. 2629fabe24eSDimitris Papastamos * @reg: The register index. 2639fabe24eSDimitris Papastamos * @value: The new register value. 2649fabe24eSDimitris Papastamos * 2659fabe24eSDimitris Papastamos * Return a negative value on failure, 0 on success. 2669fabe24eSDimitris Papastamos */ 2679fabe24eSDimitris Papastamos int regcache_write(struct regmap *map, 2689fabe24eSDimitris Papastamos unsigned int reg, unsigned int value) 2699fabe24eSDimitris Papastamos { 2709fabe24eSDimitris Papastamos if (map->cache_type == REGCACHE_NONE) 2719fabe24eSDimitris Papastamos return 0; 2729fabe24eSDimitris Papastamos 2739fabe24eSDimitris Papastamos BUG_ON(!map->cache_ops); 2749fabe24eSDimitris Papastamos 2759fabe24eSDimitris Papastamos if (!regmap_volatile(map, reg)) 2769fabe24eSDimitris Papastamos return map->cache_ops->write(map, reg, value); 2779fabe24eSDimitris Papastamos 2789fabe24eSDimitris Papastamos return 0; 2799fabe24eSDimitris Papastamos } 2809fabe24eSDimitris Papastamos 2813969fa08SKevin Cernekee static bool regcache_reg_needs_sync(struct regmap *map, unsigned int reg, 2823969fa08SKevin Cernekee unsigned int val) 2833969fa08SKevin Cernekee { 2843969fa08SKevin Cernekee int ret; 2853969fa08SKevin Cernekee 2861c79771aSKevin Cernekee /* If we don't know the chip just got reset, then sync everything. */ 2871c79771aSKevin Cernekee if (!map->no_sync_defaults) 2881c79771aSKevin Cernekee return true; 2891c79771aSKevin Cernekee 2903969fa08SKevin Cernekee /* Is this the hardware default? If so skip. */ 2913969fa08SKevin Cernekee ret = regcache_lookup_reg(map, reg); 2923969fa08SKevin Cernekee if (ret >= 0 && val == map->reg_defaults[ret].def) 2933969fa08SKevin Cernekee return false; 2943969fa08SKevin Cernekee return true; 2953969fa08SKevin Cernekee } 2963969fa08SKevin Cernekee 297d856fce4SMaarten ter Huurne static int regcache_default_sync(struct regmap *map, unsigned int min, 298d856fce4SMaarten ter Huurne unsigned int max) 299d856fce4SMaarten ter Huurne { 300d856fce4SMaarten ter Huurne unsigned int reg; 301d856fce4SMaarten ter Huurne 30275617328SDylan Reid for (reg = min; reg <= max; reg += map->reg_stride) { 303d856fce4SMaarten ter Huurne unsigned int val; 304d856fce4SMaarten ter Huurne int ret; 305d856fce4SMaarten ter Huurne 30683f8475cSDylan Reid if (regmap_volatile(map, reg) || 30783f8475cSDylan Reid !regmap_writeable(map, reg)) 308d856fce4SMaarten ter Huurne continue; 309d856fce4SMaarten ter Huurne 310d856fce4SMaarten ter Huurne ret = regcache_read(map, reg, &val); 3112c89db8fSMark Brown if (ret == -ENOENT) 3122c89db8fSMark Brown continue; 313d856fce4SMaarten ter Huurne if (ret) 314d856fce4SMaarten ter Huurne return ret; 315d856fce4SMaarten ter Huurne 3163969fa08SKevin Cernekee if (!regcache_reg_needs_sync(map, reg, val)) 317d856fce4SMaarten ter Huurne continue; 318d856fce4SMaarten ter Huurne 319621a5f7aSViresh Kumar map->cache_bypass = true; 320d856fce4SMaarten ter Huurne ret = _regmap_write(map, reg, val); 321621a5f7aSViresh Kumar map->cache_bypass = false; 322f29a4320SJarkko Nikula if (ret) { 323f29a4320SJarkko Nikula dev_err(map->dev, "Unable to sync register %#x. %d\n", 324f29a4320SJarkko Nikula reg, ret); 325d856fce4SMaarten ter Huurne return ret; 326f29a4320SJarkko Nikula } 327d856fce4SMaarten ter Huurne dev_dbg(map->dev, "Synced register %#x, value %#x\n", reg, val); 328d856fce4SMaarten ter Huurne } 329d856fce4SMaarten ter Huurne 330d856fce4SMaarten ter Huurne return 0; 331d856fce4SMaarten ter Huurne } 332d856fce4SMaarten ter Huurne 3339fabe24eSDimitris Papastamos /** 3342cf8e2dfSCharles Keepax * regcache_sync - Sync the register cache with the hardware. 3359fabe24eSDimitris Papastamos * 3369fabe24eSDimitris Papastamos * @map: map to configure. 3379fabe24eSDimitris Papastamos * 3389fabe24eSDimitris Papastamos * Any registers that should not be synced should be marked as 3399fabe24eSDimitris Papastamos * volatile. In general drivers can choose not to use the provided 3409fabe24eSDimitris Papastamos * syncing functionality if they so require. 3419fabe24eSDimitris Papastamos * 3429fabe24eSDimitris Papastamos * Return a negative value on failure, 0 on success. 3439fabe24eSDimitris Papastamos */ 3449fabe24eSDimitris Papastamos int regcache_sync(struct regmap *map) 3459fabe24eSDimitris Papastamos { 346954757d7SDimitris Papastamos int ret = 0; 347954757d7SDimitris Papastamos unsigned int i; 34859360089SDimitris Papastamos const char *name; 349621a5f7aSViresh Kumar bool bypass; 35059360089SDimitris Papastamos 351fd883d79SAlexander Stein if (WARN_ON(map->cache_type == REGCACHE_NONE)) 352fd883d79SAlexander Stein return -EINVAL; 353fd883d79SAlexander Stein 354d856fce4SMaarten ter Huurne BUG_ON(!map->cache_ops); 3559fabe24eSDimitris Papastamos 35681485f52SLars-Peter Clausen map->lock(map->lock_arg); 357beb1a10fSDimitris Papastamos /* Remember the initial bypass state */ 358beb1a10fSDimitris Papastamos bypass = map->cache_bypass; 3599fabe24eSDimitris Papastamos dev_dbg(map->dev, "Syncing %s cache\n", 3609fabe24eSDimitris Papastamos map->cache_ops->name); 36159360089SDimitris Papastamos name = map->cache_ops->name; 362c6b570d9SPhilipp Zabel trace_regcache_sync(map, name, "start"); 36322f0d90aSMark Brown 3648ae0d7e8SMark Brown if (!map->cache_dirty) 3658ae0d7e8SMark Brown goto out; 366d9db7627SMark Brown 367affbe886SMark Brown map->async = true; 368affbe886SMark Brown 36922f0d90aSMark Brown /* Apply any patch first */ 370621a5f7aSViresh Kumar map->cache_bypass = true; 37122f0d90aSMark Brown for (i = 0; i < map->patch_regs; i++) { 37222f0d90aSMark Brown ret = _regmap_write(map, map->patch[i].reg, map->patch[i].def); 37322f0d90aSMark Brown if (ret != 0) { 37422f0d90aSMark Brown dev_err(map->dev, "Failed to write %x = %x: %d\n", 37522f0d90aSMark Brown map->patch[i].reg, map->patch[i].def, ret); 37622f0d90aSMark Brown goto out; 37722f0d90aSMark Brown } 37822f0d90aSMark Brown } 379621a5f7aSViresh Kumar map->cache_bypass = false; 38022f0d90aSMark Brown 381d856fce4SMaarten ter Huurne if (map->cache_ops->sync) 382ac8d91c8SMark Brown ret = map->cache_ops->sync(map, 0, map->max_register); 383d856fce4SMaarten ter Huurne else 384d856fce4SMaarten ter Huurne ret = regcache_default_sync(map, 0, map->max_register); 385954757d7SDimitris Papastamos 3866ff73738SMark Brown if (ret == 0) 3876ff73738SMark Brown map->cache_dirty = false; 3886ff73738SMark Brown 389954757d7SDimitris Papastamos out: 390beb1a10fSDimitris Papastamos /* Restore the bypass state */ 391affbe886SMark Brown map->async = false; 392beb1a10fSDimitris Papastamos map->cache_bypass = bypass; 3931c79771aSKevin Cernekee map->no_sync_defaults = false; 39481485f52SLars-Peter Clausen map->unlock(map->lock_arg); 395954757d7SDimitris Papastamos 396affbe886SMark Brown regmap_async_complete(map); 397affbe886SMark Brown 398c6b570d9SPhilipp Zabel trace_regcache_sync(map, name, "stop"); 399affbe886SMark Brown 400954757d7SDimitris Papastamos return ret; 4019fabe24eSDimitris Papastamos } 4029fabe24eSDimitris Papastamos EXPORT_SYMBOL_GPL(regcache_sync); 4039fabe24eSDimitris Papastamos 40492afb286SMark Brown /** 4052cf8e2dfSCharles Keepax * regcache_sync_region - Sync part of the register cache with the hardware. 4064d4cfd16SMark Brown * 4074d4cfd16SMark Brown * @map: map to sync. 4084d4cfd16SMark Brown * @min: first register to sync 4094d4cfd16SMark Brown * @max: last register to sync 4104d4cfd16SMark Brown * 4114d4cfd16SMark Brown * Write all non-default register values in the specified region to 4124d4cfd16SMark Brown * the hardware. 4134d4cfd16SMark Brown * 4144d4cfd16SMark Brown * Return a negative value on failure, 0 on success. 4154d4cfd16SMark Brown */ 4164d4cfd16SMark Brown int regcache_sync_region(struct regmap *map, unsigned int min, 4174d4cfd16SMark Brown unsigned int max) 4184d4cfd16SMark Brown { 4194d4cfd16SMark Brown int ret = 0; 4204d4cfd16SMark Brown const char *name; 421621a5f7aSViresh Kumar bool bypass; 4224d4cfd16SMark Brown 423fd883d79SAlexander Stein if (WARN_ON(map->cache_type == REGCACHE_NONE)) 424fd883d79SAlexander Stein return -EINVAL; 425fd883d79SAlexander Stein 426d856fce4SMaarten ter Huurne BUG_ON(!map->cache_ops); 4274d4cfd16SMark Brown 42881485f52SLars-Peter Clausen map->lock(map->lock_arg); 4294d4cfd16SMark Brown 4304d4cfd16SMark Brown /* Remember the initial bypass state */ 4314d4cfd16SMark Brown bypass = map->cache_bypass; 4324d4cfd16SMark Brown 4334d4cfd16SMark Brown name = map->cache_ops->name; 4344d4cfd16SMark Brown dev_dbg(map->dev, "Syncing %s cache from %d-%d\n", name, min, max); 4354d4cfd16SMark Brown 436c6b570d9SPhilipp Zabel trace_regcache_sync(map, name, "start region"); 4374d4cfd16SMark Brown 4384d4cfd16SMark Brown if (!map->cache_dirty) 4394d4cfd16SMark Brown goto out; 4404d4cfd16SMark Brown 441affbe886SMark Brown map->async = true; 442affbe886SMark Brown 443d856fce4SMaarten ter Huurne if (map->cache_ops->sync) 4444d4cfd16SMark Brown ret = map->cache_ops->sync(map, min, max); 445d856fce4SMaarten ter Huurne else 446d856fce4SMaarten ter Huurne ret = regcache_default_sync(map, min, max); 4474d4cfd16SMark Brown 4484d4cfd16SMark Brown out: 4494d4cfd16SMark Brown /* Restore the bypass state */ 4504d4cfd16SMark Brown map->cache_bypass = bypass; 451affbe886SMark Brown map->async = false; 4521c79771aSKevin Cernekee map->no_sync_defaults = false; 45381485f52SLars-Peter Clausen map->unlock(map->lock_arg); 4544d4cfd16SMark Brown 455affbe886SMark Brown regmap_async_complete(map); 456affbe886SMark Brown 457c6b570d9SPhilipp Zabel trace_regcache_sync(map, name, "stop region"); 458affbe886SMark Brown 4594d4cfd16SMark Brown return ret; 4604d4cfd16SMark Brown } 461e466de05SMark Brown EXPORT_SYMBOL_GPL(regcache_sync_region); 4624d4cfd16SMark Brown 4634d4cfd16SMark Brown /** 4642cf8e2dfSCharles Keepax * regcache_drop_region - Discard part of the register cache 465697e85bcSMark Brown * 466697e85bcSMark Brown * @map: map to operate on 467697e85bcSMark Brown * @min: first register to discard 468697e85bcSMark Brown * @max: last register to discard 469697e85bcSMark Brown * 470697e85bcSMark Brown * Discard part of the register cache. 471697e85bcSMark Brown * 472697e85bcSMark Brown * Return a negative value on failure, 0 on success. 473697e85bcSMark Brown */ 474697e85bcSMark Brown int regcache_drop_region(struct regmap *map, unsigned int min, 475697e85bcSMark Brown unsigned int max) 476697e85bcSMark Brown { 477697e85bcSMark Brown int ret = 0; 478697e85bcSMark Brown 4793f4ff561SLars-Peter Clausen if (!map->cache_ops || !map->cache_ops->drop) 480697e85bcSMark Brown return -EINVAL; 481697e85bcSMark Brown 48281485f52SLars-Peter Clausen map->lock(map->lock_arg); 483697e85bcSMark Brown 484c6b570d9SPhilipp Zabel trace_regcache_drop_region(map, min, max); 485697e85bcSMark Brown 486697e85bcSMark Brown ret = map->cache_ops->drop(map, min, max); 487697e85bcSMark Brown 48881485f52SLars-Peter Clausen map->unlock(map->lock_arg); 489697e85bcSMark Brown 490697e85bcSMark Brown return ret; 491697e85bcSMark Brown } 492697e85bcSMark Brown EXPORT_SYMBOL_GPL(regcache_drop_region); 493697e85bcSMark Brown 494697e85bcSMark Brown /** 4952cf8e2dfSCharles Keepax * regcache_cache_only - Put a register map into cache only mode 49692afb286SMark Brown * 49792afb286SMark Brown * @map: map to configure 4982cf8e2dfSCharles Keepax * @enable: flag if changes should be written to the hardware 49992afb286SMark Brown * 50092afb286SMark Brown * When a register map is marked as cache only writes to the register 50192afb286SMark Brown * map API will only update the register cache, they will not cause 50292afb286SMark Brown * any hardware changes. This is useful for allowing portions of 50392afb286SMark Brown * drivers to act as though the device were functioning as normal when 50492afb286SMark Brown * it is disabled for power saving reasons. 50592afb286SMark Brown */ 50692afb286SMark Brown void regcache_cache_only(struct regmap *map, bool enable) 50792afb286SMark Brown { 50881485f52SLars-Peter Clausen map->lock(map->lock_arg); 5093d0afe9cSMark Brown WARN_ON(map->cache_type != REGCACHE_NONE && 5103d0afe9cSMark Brown map->cache_bypass && enable); 51192afb286SMark Brown map->cache_only = enable; 512c6b570d9SPhilipp Zabel trace_regmap_cache_only(map, enable); 51381485f52SLars-Peter Clausen map->unlock(map->lock_arg); 51492afb286SMark Brown } 51592afb286SMark Brown EXPORT_SYMBOL_GPL(regcache_cache_only); 51692afb286SMark Brown 5176eb0f5e0SDimitris Papastamos /** 5182cf8e2dfSCharles Keepax * regcache_mark_dirty - Indicate that HW registers were reset to default values 5198ae0d7e8SMark Brown * 5208ae0d7e8SMark Brown * @map: map to mark 5218ae0d7e8SMark Brown * 5221c79771aSKevin Cernekee * Inform regcache that the device has been powered down or reset, so that 5231c79771aSKevin Cernekee * on resume, regcache_sync() knows to write out all non-default values 5241c79771aSKevin Cernekee * stored in the cache. 5251c79771aSKevin Cernekee * 5261c79771aSKevin Cernekee * If this function is not called, regcache_sync() will assume that 5271c79771aSKevin Cernekee * the hardware state still matches the cache state, modulo any writes that 5281c79771aSKevin Cernekee * happened when cache_only was true. 5298ae0d7e8SMark Brown */ 5308ae0d7e8SMark Brown void regcache_mark_dirty(struct regmap *map) 5318ae0d7e8SMark Brown { 53281485f52SLars-Peter Clausen map->lock(map->lock_arg); 5338ae0d7e8SMark Brown map->cache_dirty = true; 5341c79771aSKevin Cernekee map->no_sync_defaults = true; 53581485f52SLars-Peter Clausen map->unlock(map->lock_arg); 5368ae0d7e8SMark Brown } 5378ae0d7e8SMark Brown EXPORT_SYMBOL_GPL(regcache_mark_dirty); 5388ae0d7e8SMark Brown 5398ae0d7e8SMark Brown /** 5402cf8e2dfSCharles Keepax * regcache_cache_bypass - Put a register map into cache bypass mode 5416eb0f5e0SDimitris Papastamos * 5426eb0f5e0SDimitris Papastamos * @map: map to configure 5432cf8e2dfSCharles Keepax * @enable: flag if changes should not be written to the cache 5446eb0f5e0SDimitris Papastamos * 5456eb0f5e0SDimitris Papastamos * When a register map is marked with the cache bypass option, writes 54672607f37SXiang wangx * to the register map API will only update the hardware and not 5476eb0f5e0SDimitris Papastamos * the cache directly. This is useful when syncing the cache back to 5486eb0f5e0SDimitris Papastamos * the hardware. 5496eb0f5e0SDimitris Papastamos */ 5506eb0f5e0SDimitris Papastamos void regcache_cache_bypass(struct regmap *map, bool enable) 5516eb0f5e0SDimitris Papastamos { 55281485f52SLars-Peter Clausen map->lock(map->lock_arg); 553ac77a765SDimitris Papastamos WARN_ON(map->cache_only && enable); 5546eb0f5e0SDimitris Papastamos map->cache_bypass = enable; 555c6b570d9SPhilipp Zabel trace_regmap_cache_bypass(map, enable); 55681485f52SLars-Peter Clausen map->unlock(map->lock_arg); 5576eb0f5e0SDimitris Papastamos } 5586eb0f5e0SDimitris Papastamos EXPORT_SYMBOL_GPL(regcache_cache_bypass); 5596eb0f5e0SDimitris Papastamos 560879082c9SMark Brown bool regcache_set_val(struct regmap *map, void *base, unsigned int idx, 561879082c9SMark Brown unsigned int val) 5629fabe24eSDimitris Papastamos { 563325acab4SMark Brown if (regcache_get_val(map, base, idx) == val) 564325acab4SMark Brown return true; 565325acab4SMark Brown 566eb4cb76fSMark Brown /* Use device native format if possible */ 567eb4cb76fSMark Brown if (map->format.format_val) { 568eb4cb76fSMark Brown map->format.format_val(base + (map->cache_word_size * idx), 569eb4cb76fSMark Brown val, 0); 570eb4cb76fSMark Brown return false; 571eb4cb76fSMark Brown } 572eb4cb76fSMark Brown 573879082c9SMark Brown switch (map->cache_word_size) { 5749fabe24eSDimitris Papastamos case 1: { 5759fabe24eSDimitris Papastamos u8 *cache = base; 5762fd6902eSXiubo Li 5779fabe24eSDimitris Papastamos cache[idx] = val; 5789fabe24eSDimitris Papastamos break; 5799fabe24eSDimitris Papastamos } 5809fabe24eSDimitris Papastamos case 2: { 5819fabe24eSDimitris Papastamos u16 *cache = base; 5822fd6902eSXiubo Li 5839fabe24eSDimitris Papastamos cache[idx] = val; 5849fabe24eSDimitris Papastamos break; 5859fabe24eSDimitris Papastamos } 5867d5e525bSMark Brown case 4: { 5877d5e525bSMark Brown u32 *cache = base; 5882fd6902eSXiubo Li 5897d5e525bSMark Brown cache[idx] = val; 5907d5e525bSMark Brown break; 5917d5e525bSMark Brown } 5928b7663deSXiubo Li #ifdef CONFIG_64BIT 5938b7663deSXiubo Li case 8: { 5948b7663deSXiubo Li u64 *cache = base; 5958b7663deSXiubo Li 5968b7663deSXiubo Li cache[idx] = val; 5978b7663deSXiubo Li break; 5988b7663deSXiubo Li } 5998b7663deSXiubo Li #endif 6009fabe24eSDimitris Papastamos default: 6019fabe24eSDimitris Papastamos BUG(); 6029fabe24eSDimitris Papastamos } 6039fabe24eSDimitris Papastamos return false; 6049fabe24eSDimitris Papastamos } 6059fabe24eSDimitris Papastamos 606879082c9SMark Brown unsigned int regcache_get_val(struct regmap *map, const void *base, 607879082c9SMark Brown unsigned int idx) 6089fabe24eSDimitris Papastamos { 6099fabe24eSDimitris Papastamos if (!base) 6109fabe24eSDimitris Papastamos return -EINVAL; 6119fabe24eSDimitris Papastamos 612eb4cb76fSMark Brown /* Use device native format if possible */ 613eb4cb76fSMark Brown if (map->format.parse_val) 6148817796bSMark Brown return map->format.parse_val(regcache_get_val_addr(map, base, 6158817796bSMark Brown idx)); 616eb4cb76fSMark Brown 617879082c9SMark Brown switch (map->cache_word_size) { 6189fabe24eSDimitris Papastamos case 1: { 6199fabe24eSDimitris Papastamos const u8 *cache = base; 6202fd6902eSXiubo Li 6219fabe24eSDimitris Papastamos return cache[idx]; 6229fabe24eSDimitris Papastamos } 6239fabe24eSDimitris Papastamos case 2: { 6249fabe24eSDimitris Papastamos const u16 *cache = base; 6252fd6902eSXiubo Li 6269fabe24eSDimitris Papastamos return cache[idx]; 6279fabe24eSDimitris Papastamos } 6287d5e525bSMark Brown case 4: { 6297d5e525bSMark Brown const u32 *cache = base; 6302fd6902eSXiubo Li 6317d5e525bSMark Brown return cache[idx]; 6327d5e525bSMark Brown } 6338b7663deSXiubo Li #ifdef CONFIG_64BIT 6348b7663deSXiubo Li case 8: { 6358b7663deSXiubo Li const u64 *cache = base; 6368b7663deSXiubo Li 6378b7663deSXiubo Li return cache[idx]; 6388b7663deSXiubo Li } 6398b7663deSXiubo Li #endif 6409fabe24eSDimitris Papastamos default: 6419fabe24eSDimitris Papastamos BUG(); 6429fabe24eSDimitris Papastamos } 6439fabe24eSDimitris Papastamos /* unreachable */ 6449fabe24eSDimitris Papastamos return -1; 6459fabe24eSDimitris Papastamos } 6469fabe24eSDimitris Papastamos 647f094fea6SMark Brown static int regcache_default_cmp(const void *a, const void *b) 648c08604b8SDimitris Papastamos { 649c08604b8SDimitris Papastamos const struct reg_default *_a = a; 650c08604b8SDimitris Papastamos const struct reg_default *_b = b; 651c08604b8SDimitris Papastamos 652c08604b8SDimitris Papastamos return _a->reg - _b->reg; 653c08604b8SDimitris Papastamos } 654c08604b8SDimitris Papastamos 655f094fea6SMark Brown int regcache_lookup_reg(struct regmap *map, unsigned int reg) 656f094fea6SMark Brown { 657f094fea6SMark Brown struct reg_default key; 658f094fea6SMark Brown struct reg_default *r; 659f094fea6SMark Brown 660f094fea6SMark Brown key.reg = reg; 661f094fea6SMark Brown key.def = 0; 662f094fea6SMark Brown 663f094fea6SMark Brown r = bsearch(&key, map->reg_defaults, map->num_reg_defaults, 664f094fea6SMark Brown sizeof(struct reg_default), regcache_default_cmp); 665f094fea6SMark Brown 666f094fea6SMark Brown if (r) 667f094fea6SMark Brown return r - map->reg_defaults; 668f094fea6SMark Brown else 6696e6ace00SMark Brown return -ENOENT; 670f094fea6SMark Brown } 671f8bd822cSMark Brown 6723f4ff561SLars-Peter Clausen static bool regcache_reg_present(unsigned long *cache_present, unsigned int idx) 6733f4ff561SLars-Peter Clausen { 6743f4ff561SLars-Peter Clausen if (!cache_present) 6753f4ff561SLars-Peter Clausen return true; 6763f4ff561SLars-Peter Clausen 6773f4ff561SLars-Peter Clausen return test_bit(idx, cache_present); 6783f4ff561SLars-Peter Clausen } 6793f4ff561SLars-Peter Clausen 680*05933e2dSMark Brown int regcache_sync_val(struct regmap *map, unsigned int reg, unsigned int val) 681*05933e2dSMark Brown { 682*05933e2dSMark Brown int ret; 683*05933e2dSMark Brown 684*05933e2dSMark Brown if (!regcache_reg_needs_sync(map, reg, val)) 685*05933e2dSMark Brown return 0; 686*05933e2dSMark Brown 687*05933e2dSMark Brown map->cache_bypass = true; 688*05933e2dSMark Brown 689*05933e2dSMark Brown ret = _regmap_write(map, reg, val); 690*05933e2dSMark Brown 691*05933e2dSMark Brown map->cache_bypass = false; 692*05933e2dSMark Brown 693*05933e2dSMark Brown if (ret != 0) { 694*05933e2dSMark Brown dev_err(map->dev, "Unable to sync register %#x. %d\n", 695*05933e2dSMark Brown reg, ret); 696*05933e2dSMark Brown return ret; 697*05933e2dSMark Brown } 698*05933e2dSMark Brown dev_dbg(map->dev, "Synced register %#x, value %#x\n", 699*05933e2dSMark Brown reg, val); 700*05933e2dSMark Brown 701*05933e2dSMark Brown return 0; 702*05933e2dSMark Brown } 703*05933e2dSMark Brown 704cfdeb8c3SMark Brown static int regcache_sync_block_single(struct regmap *map, void *block, 7053f4ff561SLars-Peter Clausen unsigned long *cache_present, 706cfdeb8c3SMark Brown unsigned int block_base, 707cfdeb8c3SMark Brown unsigned int start, unsigned int end) 708cfdeb8c3SMark Brown { 709cfdeb8c3SMark Brown unsigned int i, regtmp, val; 710cfdeb8c3SMark Brown int ret; 711cfdeb8c3SMark Brown 712cfdeb8c3SMark Brown for (i = start; i < end; i++) { 713cfdeb8c3SMark Brown regtmp = block_base + (i * map->reg_stride); 714cfdeb8c3SMark Brown 7154ceba98dSTakashi Iwai if (!regcache_reg_present(cache_present, i) || 7164ceba98dSTakashi Iwai !regmap_writeable(map, regtmp)) 717cfdeb8c3SMark Brown continue; 718cfdeb8c3SMark Brown 719cfdeb8c3SMark Brown val = regcache_get_val(map, block, i); 720*05933e2dSMark Brown ret = regcache_sync_val(map, regtmp, val); 721*05933e2dSMark Brown if (ret != 0) 722cfdeb8c3SMark Brown return ret; 723f29a4320SJarkko Nikula } 724cfdeb8c3SMark Brown 725cfdeb8c3SMark Brown return 0; 726cfdeb8c3SMark Brown } 727cfdeb8c3SMark Brown 72875a5f89fSMark Brown static int regcache_sync_block_raw_flush(struct regmap *map, const void **data, 72975a5f89fSMark Brown unsigned int base, unsigned int cur) 73075a5f89fSMark Brown { 73175a5f89fSMark Brown size_t val_bytes = map->format.val_bytes; 73275a5f89fSMark Brown int ret, count; 73375a5f89fSMark Brown 73475a5f89fSMark Brown if (*data == NULL) 73575a5f89fSMark Brown return 0; 73675a5f89fSMark Brown 73778ba73eeSDylan Reid count = (cur - base) / map->reg_stride; 73875a5f89fSMark Brown 7399659293cSStratos Karafotis dev_dbg(map->dev, "Writing %zu bytes for %d registers from 0x%x-0x%x\n", 74078ba73eeSDylan Reid count * val_bytes, count, base, cur - map->reg_stride); 74175a5f89fSMark Brown 742621a5f7aSViresh Kumar map->cache_bypass = true; 74375a5f89fSMark Brown 74405669b63SDmitry Baryshkov ret = _regmap_raw_write(map, base, *data, count * val_bytes, false); 745f29a4320SJarkko Nikula if (ret) 746f29a4320SJarkko Nikula dev_err(map->dev, "Unable to sync registers %#x-%#x. %d\n", 747f29a4320SJarkko Nikula base, cur - map->reg_stride, ret); 74875a5f89fSMark Brown 749621a5f7aSViresh Kumar map->cache_bypass = false; 75075a5f89fSMark Brown 75175a5f89fSMark Brown *data = NULL; 75275a5f89fSMark Brown 75375a5f89fSMark Brown return ret; 75475a5f89fSMark Brown } 75575a5f89fSMark Brown 756f52687afSSachin Kamat static int regcache_sync_block_raw(struct regmap *map, void *block, 7573f4ff561SLars-Peter Clausen unsigned long *cache_present, 758f8bd822cSMark Brown unsigned int block_base, unsigned int start, 759f8bd822cSMark Brown unsigned int end) 760f8bd822cSMark Brown { 76175a5f89fSMark Brown unsigned int i, val; 76275a5f89fSMark Brown unsigned int regtmp = 0; 76375a5f89fSMark Brown unsigned int base = 0; 76475a5f89fSMark Brown const void *data = NULL; 765f8bd822cSMark Brown int ret; 766f8bd822cSMark Brown 767f8bd822cSMark Brown for (i = start; i < end; i++) { 768f8bd822cSMark Brown regtmp = block_base + (i * map->reg_stride); 769f8bd822cSMark Brown 7704ceba98dSTakashi Iwai if (!regcache_reg_present(cache_present, i) || 7714ceba98dSTakashi Iwai !regmap_writeable(map, regtmp)) { 77275a5f89fSMark Brown ret = regcache_sync_block_raw_flush(map, &data, 77375a5f89fSMark Brown base, regtmp); 77475a5f89fSMark Brown if (ret != 0) 77575a5f89fSMark Brown return ret; 776f8bd822cSMark Brown continue; 77775a5f89fSMark Brown } 778f8bd822cSMark Brown 779f8bd822cSMark Brown val = regcache_get_val(map, block, i); 7803969fa08SKevin Cernekee if (!regcache_reg_needs_sync(map, regtmp, val)) { 78175a5f89fSMark Brown ret = regcache_sync_block_raw_flush(map, &data, 78275a5f89fSMark Brown base, regtmp); 783f8bd822cSMark Brown if (ret != 0) 784f8bd822cSMark Brown return ret; 78575a5f89fSMark Brown continue; 786f8bd822cSMark Brown } 787f8bd822cSMark Brown 78875a5f89fSMark Brown if (!data) { 78975a5f89fSMark Brown data = regcache_get_val_addr(map, block, i); 79075a5f89fSMark Brown base = regtmp; 79175a5f89fSMark Brown } 79275a5f89fSMark Brown } 79375a5f89fSMark Brown 7942d49b598SLars-Peter Clausen return regcache_sync_block_raw_flush(map, &data, base, regtmp + 7952d49b598SLars-Peter Clausen map->reg_stride); 796f8bd822cSMark Brown } 797cfdeb8c3SMark Brown 798cfdeb8c3SMark Brown int regcache_sync_block(struct regmap *map, void *block, 7993f4ff561SLars-Peter Clausen unsigned long *cache_present, 800cfdeb8c3SMark Brown unsigned int block_base, unsigned int start, 801cfdeb8c3SMark Brown unsigned int end) 802cfdeb8c3SMark Brown { 80367921a1aSMarkus Pargmann if (regmap_can_raw_write(map) && !map->use_single_write) 8043f4ff561SLars-Peter Clausen return regcache_sync_block_raw(map, block, cache_present, 8053f4ff561SLars-Peter Clausen block_base, start, end); 806cfdeb8c3SMark Brown else 8073f4ff561SLars-Peter Clausen return regcache_sync_block_single(map, block, cache_present, 8083f4ff561SLars-Peter Clausen block_base, start, end); 809cfdeb8c3SMark Brown } 810