1b2441318SGreg Kroah-Hartman /* SPDX-License-Identifier: GPL-2.0 */ 21da177e4SLinus Torvalds #ifndef _FORE200E_H 31da177e4SLinus Torvalds #define _FORE200E_H 41da177e4SLinus Torvalds 51da177e4SLinus Torvalds #ifdef __KERNEL__ 61da177e4SLinus Torvalds 71da177e4SLinus Torvalds /* rx buffer sizes */ 81da177e4SLinus Torvalds 91da177e4SLinus Torvalds #define SMALL_BUFFER_SIZE 384 /* size of small buffers (multiple of 48 (PCA) and 64 (SBA) bytes) */ 101da177e4SLinus Torvalds #define LARGE_BUFFER_SIZE 4032 /* size of large buffers (multiple of 48 (PCA) and 64 (SBA) bytes) */ 111da177e4SLinus Torvalds 121da177e4SLinus Torvalds 131da177e4SLinus Torvalds #define RBD_BLK_SIZE 32 /* nbr of supplied rx buffers per rbd */ 141da177e4SLinus Torvalds 151da177e4SLinus Torvalds 161da177e4SLinus Torvalds #define MAX_PDU_SIZE 65535 /* maximum PDU size supported by AALs */ 171da177e4SLinus Torvalds 181da177e4SLinus Torvalds 191da177e4SLinus Torvalds #define BUFFER_S1_SIZE SMALL_BUFFER_SIZE /* size of small buffers, scheme 1 */ 201da177e4SLinus Torvalds #define BUFFER_L1_SIZE LARGE_BUFFER_SIZE /* size of large buffers, scheme 1 */ 211da177e4SLinus Torvalds 221da177e4SLinus Torvalds #define BUFFER_S2_SIZE SMALL_BUFFER_SIZE /* size of small buffers, scheme 2 */ 231da177e4SLinus Torvalds #define BUFFER_L2_SIZE LARGE_BUFFER_SIZE /* size of large buffers, scheme 2 */ 241da177e4SLinus Torvalds 251da177e4SLinus Torvalds #define BUFFER_S1_NBR (RBD_BLK_SIZE * 6) 261da177e4SLinus Torvalds #define BUFFER_L1_NBR (RBD_BLK_SIZE * 4) 271da177e4SLinus Torvalds 281da177e4SLinus Torvalds #define BUFFER_S2_NBR (RBD_BLK_SIZE * 6) 291da177e4SLinus Torvalds #define BUFFER_L2_NBR (RBD_BLK_SIZE * 4) 301da177e4SLinus Torvalds 311da177e4SLinus Torvalds 321da177e4SLinus Torvalds #define QUEUE_SIZE_CMD 16 /* command queue capacity */ 331da177e4SLinus Torvalds #define QUEUE_SIZE_RX 64 /* receive queue capacity */ 341da177e4SLinus Torvalds #define QUEUE_SIZE_TX 256 /* transmit queue capacity */ 351da177e4SLinus Torvalds #define QUEUE_SIZE_BS 32 /* buffer supply queue capacity */ 361da177e4SLinus Torvalds 371da177e4SLinus Torvalds #define FORE200E_VPI_BITS 0 381da177e4SLinus Torvalds #define FORE200E_VCI_BITS 10 391da177e4SLinus Torvalds #define NBR_CONNECT (1 << (FORE200E_VPI_BITS + FORE200E_VCI_BITS)) /* number of connections */ 401da177e4SLinus Torvalds 411da177e4SLinus Torvalds 421da177e4SLinus Torvalds #define TSD_FIXED 2 431da177e4SLinus Torvalds #define TSD_EXTENSION 0 441da177e4SLinus Torvalds #define TSD_NBR (TSD_FIXED + TSD_EXTENSION) 451da177e4SLinus Torvalds 461da177e4SLinus Torvalds 471da177e4SLinus Torvalds /* the cp starts putting a received PDU into one *small* buffer, 481da177e4SLinus Torvalds then it uses a number of *large* buffers for the trailing data. 491da177e4SLinus Torvalds we compute here the total number of receive segment descriptors 501da177e4SLinus Torvalds required to hold the largest possible PDU */ 511da177e4SLinus Torvalds 521da177e4SLinus Torvalds #define RSD_REQUIRED (((MAX_PDU_SIZE - SMALL_BUFFER_SIZE + LARGE_BUFFER_SIZE) / LARGE_BUFFER_SIZE) + 1) 531da177e4SLinus Torvalds 541da177e4SLinus Torvalds #define RSD_FIXED 3 551da177e4SLinus Torvalds 561da177e4SLinus Torvalds /* RSD_REQUIRED receive segment descriptors are enough to describe a max-sized PDU, 571da177e4SLinus Torvalds but we have to keep the size of the receive PDU descriptor multiple of 32 bytes, 581da177e4SLinus Torvalds so we add one extra RSD to RSD_EXTENSION 591da177e4SLinus Torvalds (WARNING: THIS MAY CHANGE IF BUFFER SIZES ARE MODIFIED) */ 601da177e4SLinus Torvalds 611da177e4SLinus Torvalds #define RSD_EXTENSION ((RSD_REQUIRED - RSD_FIXED) + 1) 621da177e4SLinus Torvalds #define RSD_NBR (RSD_FIXED + RSD_EXTENSION) 631da177e4SLinus Torvalds 641da177e4SLinus Torvalds 651da177e4SLinus Torvalds #define FORE200E_DEV(d) ((struct fore200e*)((d)->dev_data)) 661da177e4SLinus Torvalds #define FORE200E_VCC(d) ((struct fore200e_vcc*)((d)->dev_data)) 671da177e4SLinus Torvalds 681da177e4SLinus Torvalds /* bitfields endian games */ 691da177e4SLinus Torvalds 701da177e4SLinus Torvalds #if defined(__LITTLE_ENDIAN_BITFIELD) 711da177e4SLinus Torvalds #define BITFIELD2(b1, b2) b1; b2; 721da177e4SLinus Torvalds #define BITFIELD3(b1, b2, b3) b1; b2; b3; 731da177e4SLinus Torvalds #define BITFIELD4(b1, b2, b3, b4) b1; b2; b3; b4; 741da177e4SLinus Torvalds #define BITFIELD5(b1, b2, b3, b4, b5) b1; b2; b3; b4; b5; 751da177e4SLinus Torvalds #define BITFIELD6(b1, b2, b3, b4, b5, b6) b1; b2; b3; b4; b5; b6; 761da177e4SLinus Torvalds #elif defined(__BIG_ENDIAN_BITFIELD) 771da177e4SLinus Torvalds #define BITFIELD2(b1, b2) b2; b1; 781da177e4SLinus Torvalds #define BITFIELD3(b1, b2, b3) b3; b2; b1; 791da177e4SLinus Torvalds #define BITFIELD4(b1, b2, b3, b4) b4; b3; b2; b1; 801da177e4SLinus Torvalds #define BITFIELD5(b1, b2, b3, b4, b5) b5; b4; b3; b2; b1; 811da177e4SLinus Torvalds #define BITFIELD6(b1, b2, b3, b4, b5, b6) b6; b5; b4; b3; b2; b1; 821da177e4SLinus Torvalds #else 831da177e4SLinus Torvalds #error unknown bitfield endianess 841da177e4SLinus Torvalds #endif 851da177e4SLinus Torvalds 861da177e4SLinus Torvalds 871da177e4SLinus Torvalds /* ATM cell header (minus HEC byte) */ 881da177e4SLinus Torvalds 891da177e4SLinus Torvalds typedef struct atm_header { 901da177e4SLinus Torvalds BITFIELD5( 911da177e4SLinus Torvalds u32 clp : 1, /* cell loss priority */ 921da177e4SLinus Torvalds u32 plt : 3, /* payload type */ 931da177e4SLinus Torvalds u32 vci : 16, /* virtual channel identifier */ 941da177e4SLinus Torvalds u32 vpi : 8, /* virtual path identifier */ 951da177e4SLinus Torvalds u32 gfc : 4 /* generic flow control */ 961da177e4SLinus Torvalds ) 971da177e4SLinus Torvalds } atm_header_t; 981da177e4SLinus Torvalds 991da177e4SLinus Torvalds 1001da177e4SLinus Torvalds /* ATM adaptation layer id */ 1011da177e4SLinus Torvalds 1021da177e4SLinus Torvalds typedef enum fore200e_aal { 1031da177e4SLinus Torvalds FORE200E_AAL0 = 0, 1041da177e4SLinus Torvalds FORE200E_AAL34 = 4, 1051da177e4SLinus Torvalds FORE200E_AAL5 = 5, 1061da177e4SLinus Torvalds } fore200e_aal_t; 1071da177e4SLinus Torvalds 1081da177e4SLinus Torvalds 1091da177e4SLinus Torvalds /* transmit PDU descriptor specification */ 1101da177e4SLinus Torvalds 1111da177e4SLinus Torvalds typedef struct tpd_spec { 1121da177e4SLinus Torvalds BITFIELD4( 1131da177e4SLinus Torvalds u32 length : 16, /* total PDU length */ 1141da177e4SLinus Torvalds u32 nseg : 8, /* number of transmit segments */ 1151da177e4SLinus Torvalds enum fore200e_aal aal : 4, /* adaptation layer */ 1161da177e4SLinus Torvalds u32 intr : 4 /* interrupt requested */ 1171da177e4SLinus Torvalds ) 1181da177e4SLinus Torvalds } tpd_spec_t; 1191da177e4SLinus Torvalds 1201da177e4SLinus Torvalds 1211da177e4SLinus Torvalds /* transmit PDU rate control */ 1221da177e4SLinus Torvalds 1231da177e4SLinus Torvalds typedef struct tpd_rate 1241da177e4SLinus Torvalds { 1251da177e4SLinus Torvalds BITFIELD2( 1261da177e4SLinus Torvalds u32 idle_cells : 16, /* number of idle cells to insert */ 1271da177e4SLinus Torvalds u32 data_cells : 16 /* number of data cells to transmit */ 1281da177e4SLinus Torvalds ) 1291da177e4SLinus Torvalds } tpd_rate_t; 1301da177e4SLinus Torvalds 1311da177e4SLinus Torvalds 1321da177e4SLinus Torvalds /* transmit segment descriptor */ 1331da177e4SLinus Torvalds 1341da177e4SLinus Torvalds typedef struct tsd { 1351da177e4SLinus Torvalds u32 buffer; /* transmit buffer DMA address */ 1361da177e4SLinus Torvalds u32 length; /* number of bytes in buffer */ 1371da177e4SLinus Torvalds } tsd_t; 1381da177e4SLinus Torvalds 1391da177e4SLinus Torvalds 1401da177e4SLinus Torvalds /* transmit PDU descriptor */ 1411da177e4SLinus Torvalds 1421da177e4SLinus Torvalds typedef struct tpd { 1431da177e4SLinus Torvalds struct atm_header atm_header; /* ATM header minus HEC byte */ 1441da177e4SLinus Torvalds struct tpd_spec spec; /* tpd specification */ 1451da177e4SLinus Torvalds struct tpd_rate rate; /* tpd rate control */ 1461da177e4SLinus Torvalds u32 pad; /* reserved */ 1471da177e4SLinus Torvalds struct tsd tsd[ TSD_NBR ]; /* transmit segment descriptors */ 1481da177e4SLinus Torvalds } tpd_t; 1491da177e4SLinus Torvalds 1501da177e4SLinus Torvalds 1511da177e4SLinus Torvalds /* receive segment descriptor */ 1521da177e4SLinus Torvalds 1531da177e4SLinus Torvalds typedef struct rsd { 1541da177e4SLinus Torvalds u32 handle; /* host supplied receive buffer handle */ 1551da177e4SLinus Torvalds u32 length; /* number of bytes in buffer */ 1561da177e4SLinus Torvalds } rsd_t; 1571da177e4SLinus Torvalds 1581da177e4SLinus Torvalds 1591da177e4SLinus Torvalds /* receive PDU descriptor */ 1601da177e4SLinus Torvalds 1611da177e4SLinus Torvalds typedef struct rpd { 1621da177e4SLinus Torvalds struct atm_header atm_header; /* ATM header minus HEC byte */ 1631da177e4SLinus Torvalds u32 nseg; /* number of receive segments */ 1641da177e4SLinus Torvalds struct rsd rsd[ RSD_NBR ]; /* receive segment descriptors */ 1651da177e4SLinus Torvalds } rpd_t; 1661da177e4SLinus Torvalds 1671da177e4SLinus Torvalds 1681da177e4SLinus Torvalds /* buffer scheme */ 1691da177e4SLinus Torvalds 1701da177e4SLinus Torvalds typedef enum buffer_scheme { 1711da177e4SLinus Torvalds BUFFER_SCHEME_ONE, 1721da177e4SLinus Torvalds BUFFER_SCHEME_TWO, 1731da177e4SLinus Torvalds BUFFER_SCHEME_NBR /* always last */ 1741da177e4SLinus Torvalds } buffer_scheme_t; 1751da177e4SLinus Torvalds 1761da177e4SLinus Torvalds 1771da177e4SLinus Torvalds /* buffer magnitude */ 1781da177e4SLinus Torvalds 1791da177e4SLinus Torvalds typedef enum buffer_magn { 1801da177e4SLinus Torvalds BUFFER_MAGN_SMALL, 1811da177e4SLinus Torvalds BUFFER_MAGN_LARGE, 1821da177e4SLinus Torvalds BUFFER_MAGN_NBR /* always last */ 1831da177e4SLinus Torvalds } buffer_magn_t; 1841da177e4SLinus Torvalds 1851da177e4SLinus Torvalds 1861da177e4SLinus Torvalds /* receive buffer descriptor */ 1871da177e4SLinus Torvalds 1881da177e4SLinus Torvalds typedef struct rbd { 1891da177e4SLinus Torvalds u32 handle; /* host supplied handle */ 1901da177e4SLinus Torvalds u32 buffer_haddr; /* host DMA address of host buffer */ 1911da177e4SLinus Torvalds } rbd_t; 1921da177e4SLinus Torvalds 1931da177e4SLinus Torvalds 1941da177e4SLinus Torvalds /* receive buffer descriptor block */ 1951da177e4SLinus Torvalds 1961da177e4SLinus Torvalds typedef struct rbd_block { 1971da177e4SLinus Torvalds struct rbd rbd[ RBD_BLK_SIZE ]; /* receive buffer descriptor */ 1981da177e4SLinus Torvalds } rbd_block_t; 1991da177e4SLinus Torvalds 2001da177e4SLinus Torvalds 2011da177e4SLinus Torvalds /* tpd DMA address */ 2021da177e4SLinus Torvalds 2031da177e4SLinus Torvalds typedef struct tpd_haddr { 2041da177e4SLinus Torvalds BITFIELD3( 2051da177e4SLinus Torvalds u32 size : 4, /* tpd size expressed in 32 byte blocks */ 2061da177e4SLinus Torvalds u32 pad : 1, /* reserved */ 2071da177e4SLinus Torvalds u32 haddr : 27 /* tpd DMA addr aligned on 32 byte boundary */ 2081da177e4SLinus Torvalds ) 2091da177e4SLinus Torvalds } tpd_haddr_t; 2101da177e4SLinus Torvalds 2111da177e4SLinus Torvalds #define TPD_HADDR_SHIFT 5 /* addr aligned on 32 byte boundary */ 2121da177e4SLinus Torvalds 2131da177e4SLinus Torvalds /* cp resident transmit queue entry */ 2141da177e4SLinus Torvalds 2151da177e4SLinus Torvalds typedef struct cp_txq_entry { 2161da177e4SLinus Torvalds struct tpd_haddr tpd_haddr; /* host DMA address of tpd */ 2171da177e4SLinus Torvalds u32 status_haddr; /* host DMA address of completion status */ 2181da177e4SLinus Torvalds } cp_txq_entry_t; 2191da177e4SLinus Torvalds 2201da177e4SLinus Torvalds 2211da177e4SLinus Torvalds /* cp resident receive queue entry */ 2221da177e4SLinus Torvalds 2231da177e4SLinus Torvalds typedef struct cp_rxq_entry { 2241da177e4SLinus Torvalds u32 rpd_haddr; /* host DMA address of rpd */ 2251da177e4SLinus Torvalds u32 status_haddr; /* host DMA address of completion status */ 2261da177e4SLinus Torvalds } cp_rxq_entry_t; 2271da177e4SLinus Torvalds 2281da177e4SLinus Torvalds 2291da177e4SLinus Torvalds /* cp resident buffer supply queue entry */ 2301da177e4SLinus Torvalds 2311da177e4SLinus Torvalds typedef struct cp_bsq_entry { 2321da177e4SLinus Torvalds u32 rbd_block_haddr; /* host DMA address of rbd block */ 2331da177e4SLinus Torvalds u32 status_haddr; /* host DMA address of completion status */ 2341da177e4SLinus Torvalds } cp_bsq_entry_t; 2351da177e4SLinus Torvalds 2361da177e4SLinus Torvalds 2371da177e4SLinus Torvalds /* completion status */ 2381da177e4SLinus Torvalds 2391da177e4SLinus Torvalds typedef volatile enum status { 2401da177e4SLinus Torvalds STATUS_PENDING = (1<<0), /* initial status (written by host) */ 2411da177e4SLinus Torvalds STATUS_COMPLETE = (1<<1), /* completion status (written by cp) */ 2421da177e4SLinus Torvalds STATUS_FREE = (1<<2), /* initial status (written by host) */ 2431da177e4SLinus Torvalds STATUS_ERROR = (1<<3) /* completion status (written by cp) */ 2441da177e4SLinus Torvalds } status_t; 2451da177e4SLinus Torvalds 2461da177e4SLinus Torvalds 2471da177e4SLinus Torvalds /* cp operation code */ 2481da177e4SLinus Torvalds 2491da177e4SLinus Torvalds typedef enum opcode { 2501da177e4SLinus Torvalds OPCODE_INITIALIZE = 1, /* initialize board */ 2511da177e4SLinus Torvalds OPCODE_ACTIVATE_VCIN, /* activate incoming VCI */ 2521da177e4SLinus Torvalds OPCODE_ACTIVATE_VCOUT, /* activate outgoing VCI */ 2531da177e4SLinus Torvalds OPCODE_DEACTIVATE_VCIN, /* deactivate incoming VCI */ 2541da177e4SLinus Torvalds OPCODE_DEACTIVATE_VCOUT, /* deactivate incoing VCI */ 2551da177e4SLinus Torvalds OPCODE_GET_STATS, /* get board statistics */ 2561da177e4SLinus Torvalds OPCODE_SET_OC3, /* set OC-3 registers */ 2571da177e4SLinus Torvalds OPCODE_GET_OC3, /* get OC-3 registers */ 2581da177e4SLinus Torvalds OPCODE_RESET_STATS, /* reset board statistics */ 2591da177e4SLinus Torvalds OPCODE_GET_PROM, /* get expansion PROM data (PCI specific) */ 2601da177e4SLinus Torvalds OPCODE_SET_VPI_BITS, /* set x bits of those decoded by the 2611da177e4SLinus Torvalds firmware to be low order bits from 2621da177e4SLinus Torvalds the VPI field of the ATM cell header */ 2631da177e4SLinus Torvalds OPCODE_REQUEST_INTR = (1<<7) /* request interrupt */ 2641da177e4SLinus Torvalds } opcode_t; 2651da177e4SLinus Torvalds 2661da177e4SLinus Torvalds 26725985edcSLucas De Marchi /* virtual path / virtual channel identifiers */ 2681da177e4SLinus Torvalds 2691da177e4SLinus Torvalds typedef struct vpvc { 2701da177e4SLinus Torvalds BITFIELD3( 2711da177e4SLinus Torvalds u32 vci : 16, /* virtual channel identifier */ 2721da177e4SLinus Torvalds u32 vpi : 8, /* virtual path identifier */ 2731da177e4SLinus Torvalds u32 pad : 8 /* reserved */ 2741da177e4SLinus Torvalds ) 2751da177e4SLinus Torvalds } vpvc_t; 2761da177e4SLinus Torvalds 2771da177e4SLinus Torvalds 2781da177e4SLinus Torvalds /* activate VC command opcode */ 2791da177e4SLinus Torvalds 2801da177e4SLinus Torvalds typedef struct activate_opcode { 2811da177e4SLinus Torvalds BITFIELD4( 2821da177e4SLinus Torvalds enum opcode opcode : 8, /* cp opcode */ 2831da177e4SLinus Torvalds enum fore200e_aal aal : 8, /* adaptation layer */ 2841da177e4SLinus Torvalds enum buffer_scheme scheme : 8, /* buffer scheme */ 2851da177e4SLinus Torvalds u32 pad : 8 /* reserved */ 2861da177e4SLinus Torvalds ) 2871da177e4SLinus Torvalds } activate_opcode_t; 2881da177e4SLinus Torvalds 2891da177e4SLinus Torvalds 2901da177e4SLinus Torvalds /* activate VC command block */ 2911da177e4SLinus Torvalds 2921da177e4SLinus Torvalds typedef struct activate_block { 2931da177e4SLinus Torvalds struct activate_opcode opcode; /* activate VC command opcode */ 2941da177e4SLinus Torvalds struct vpvc vpvc; /* VPI/VCI */ 2951da177e4SLinus Torvalds u32 mtu; /* for AAL0 only */ 2961da177e4SLinus Torvalds 2971da177e4SLinus Torvalds } activate_block_t; 2981da177e4SLinus Torvalds 2991da177e4SLinus Torvalds 3001da177e4SLinus Torvalds /* deactivate VC command opcode */ 3011da177e4SLinus Torvalds 3021da177e4SLinus Torvalds typedef struct deactivate_opcode { 3031da177e4SLinus Torvalds BITFIELD2( 3041da177e4SLinus Torvalds enum opcode opcode : 8, /* cp opcode */ 3051da177e4SLinus Torvalds u32 pad : 24 /* reserved */ 3061da177e4SLinus Torvalds ) 3071da177e4SLinus Torvalds } deactivate_opcode_t; 3081da177e4SLinus Torvalds 3091da177e4SLinus Torvalds 3101da177e4SLinus Torvalds /* deactivate VC command block */ 3111da177e4SLinus Torvalds 3121da177e4SLinus Torvalds typedef struct deactivate_block { 3131da177e4SLinus Torvalds struct deactivate_opcode opcode; /* deactivate VC command opcode */ 3141da177e4SLinus Torvalds struct vpvc vpvc; /* VPI/VCI */ 3151da177e4SLinus Torvalds } deactivate_block_t; 3161da177e4SLinus Torvalds 3171da177e4SLinus Torvalds 3181da177e4SLinus Torvalds /* OC-3 registers */ 3191da177e4SLinus Torvalds 3201da177e4SLinus Torvalds typedef struct oc3_regs { 3211da177e4SLinus Torvalds u32 reg[ 128 ]; /* see the PMC Sierra PC5346 S/UNI-155-Lite 3221da177e4SLinus Torvalds Saturn User Network Interface documentation 3231da177e4SLinus Torvalds for a description of the OC-3 chip registers */ 3241da177e4SLinus Torvalds } oc3_regs_t; 3251da177e4SLinus Torvalds 3261da177e4SLinus Torvalds 3271da177e4SLinus Torvalds /* set/get OC-3 regs command opcode */ 3281da177e4SLinus Torvalds 3291da177e4SLinus Torvalds typedef struct oc3_opcode { 3301da177e4SLinus Torvalds BITFIELD4( 3311da177e4SLinus Torvalds enum opcode opcode : 8, /* cp opcode */ 3321da177e4SLinus Torvalds u32 reg : 8, /* register index */ 3331da177e4SLinus Torvalds u32 value : 8, /* register value */ 3341da177e4SLinus Torvalds u32 mask : 8 /* register mask that specifies which 3351da177e4SLinus Torvalds bits of the register value field 3361da177e4SLinus Torvalds are significant */ 3371da177e4SLinus Torvalds ) 3381da177e4SLinus Torvalds } oc3_opcode_t; 3391da177e4SLinus Torvalds 3401da177e4SLinus Torvalds 3411da177e4SLinus Torvalds /* set/get OC-3 regs command block */ 3421da177e4SLinus Torvalds 3431da177e4SLinus Torvalds typedef struct oc3_block { 3441da177e4SLinus Torvalds struct oc3_opcode opcode; /* set/get OC-3 regs command opcode */ 3451da177e4SLinus Torvalds u32 regs_haddr; /* host DMA address of OC-3 regs buffer */ 3461da177e4SLinus Torvalds } oc3_block_t; 3471da177e4SLinus Torvalds 3481da177e4SLinus Torvalds 3491da177e4SLinus Torvalds /* physical encoding statistics */ 3501da177e4SLinus Torvalds 3511da177e4SLinus Torvalds typedef struct stats_phy { 35263734a32SAl Viro __be32 crc_header_errors; /* cells received with bad header CRC */ 35363734a32SAl Viro __be32 framing_errors; /* cells received with bad framing */ 35463734a32SAl Viro __be32 pad[ 2 ]; /* i960 padding */ 3551da177e4SLinus Torvalds } stats_phy_t; 3561da177e4SLinus Torvalds 3571da177e4SLinus Torvalds 3581da177e4SLinus Torvalds /* OC-3 statistics */ 3591da177e4SLinus Torvalds 3601da177e4SLinus Torvalds typedef struct stats_oc3 { 36163734a32SAl Viro __be32 section_bip8_errors; /* section 8 bit interleaved parity */ 36263734a32SAl Viro __be32 path_bip8_errors; /* path 8 bit interleaved parity */ 36363734a32SAl Viro __be32 line_bip24_errors; /* line 24 bit interleaved parity */ 36463734a32SAl Viro __be32 line_febe_errors; /* line far end block errors */ 36563734a32SAl Viro __be32 path_febe_errors; /* path far end block errors */ 36663734a32SAl Viro __be32 corr_hcs_errors; /* correctable header check sequence */ 36763734a32SAl Viro __be32 ucorr_hcs_errors; /* uncorrectable header check sequence */ 36863734a32SAl Viro __be32 pad[ 1 ]; /* i960 padding */ 3691da177e4SLinus Torvalds } stats_oc3_t; 3701da177e4SLinus Torvalds 3711da177e4SLinus Torvalds 3721da177e4SLinus Torvalds /* ATM statistics */ 3731da177e4SLinus Torvalds 3741da177e4SLinus Torvalds typedef struct stats_atm { 37563734a32SAl Viro __be32 cells_transmitted; /* cells transmitted */ 37663734a32SAl Viro __be32 cells_received; /* cells received */ 37763734a32SAl Viro __be32 vpi_bad_range; /* cell drops: VPI out of range */ 37863734a32SAl Viro __be32 vpi_no_conn; /* cell drops: no connection for VPI */ 37963734a32SAl Viro __be32 vci_bad_range; /* cell drops: VCI out of range */ 38063734a32SAl Viro __be32 vci_no_conn; /* cell drops: no connection for VCI */ 38163734a32SAl Viro __be32 pad[ 2 ]; /* i960 padding */ 3821da177e4SLinus Torvalds } stats_atm_t; 3831da177e4SLinus Torvalds 3841da177e4SLinus Torvalds /* AAL0 statistics */ 3851da177e4SLinus Torvalds 3861da177e4SLinus Torvalds typedef struct stats_aal0 { 38763734a32SAl Viro __be32 cells_transmitted; /* cells transmitted */ 38863734a32SAl Viro __be32 cells_received; /* cells received */ 38963734a32SAl Viro __be32 cells_dropped; /* cells dropped */ 39063734a32SAl Viro __be32 pad[ 1 ]; /* i960 padding */ 3911da177e4SLinus Torvalds } stats_aal0_t; 3921da177e4SLinus Torvalds 3931da177e4SLinus Torvalds 3941da177e4SLinus Torvalds /* AAL3/4 statistics */ 3951da177e4SLinus Torvalds 3961da177e4SLinus Torvalds typedef struct stats_aal34 { 39763734a32SAl Viro __be32 cells_transmitted; /* cells transmitted from segmented PDUs */ 39863734a32SAl Viro __be32 cells_received; /* cells reassembled into PDUs */ 39963734a32SAl Viro __be32 cells_crc_errors; /* payload CRC error count */ 40063734a32SAl Viro __be32 cells_protocol_errors; /* SAR or CS layer protocol errors */ 40163734a32SAl Viro __be32 cells_dropped; /* cells dropped: partial reassembly */ 40263734a32SAl Viro __be32 cspdus_transmitted; /* CS PDUs transmitted */ 40363734a32SAl Viro __be32 cspdus_received; /* CS PDUs received */ 40463734a32SAl Viro __be32 cspdus_protocol_errors; /* CS layer protocol errors */ 40563734a32SAl Viro __be32 cspdus_dropped; /* reassembled PDUs drop'd (in cells) */ 40663734a32SAl Viro __be32 pad[ 3 ]; /* i960 padding */ 4071da177e4SLinus Torvalds } stats_aal34_t; 4081da177e4SLinus Torvalds 4091da177e4SLinus Torvalds 4101da177e4SLinus Torvalds /* AAL5 statistics */ 4111da177e4SLinus Torvalds 4121da177e4SLinus Torvalds typedef struct stats_aal5 { 41363734a32SAl Viro __be32 cells_transmitted; /* cells transmitted from segmented SDUs */ 41463734a32SAl Viro __be32 cells_received; /* cells reassembled into SDUs */ 41563734a32SAl Viro __be32 cells_dropped; /* reassembled PDUs dropped (in cells) */ 41663734a32SAl Viro __be32 congestion_experienced; /* CRC error and length wrong */ 41763734a32SAl Viro __be32 cspdus_transmitted; /* CS PDUs transmitted */ 41863734a32SAl Viro __be32 cspdus_received; /* CS PDUs received */ 41963734a32SAl Viro __be32 cspdus_crc_errors; /* CS PDUs CRC errors */ 42063734a32SAl Viro __be32 cspdus_protocol_errors; /* CS layer protocol errors */ 42163734a32SAl Viro __be32 cspdus_dropped; /* reassembled PDUs dropped */ 42263734a32SAl Viro __be32 pad[ 3 ]; /* i960 padding */ 4231da177e4SLinus Torvalds } stats_aal5_t; 4241da177e4SLinus Torvalds 4251da177e4SLinus Torvalds 4261da177e4SLinus Torvalds /* auxiliary statistics */ 4271da177e4SLinus Torvalds 4281da177e4SLinus Torvalds typedef struct stats_aux { 42963734a32SAl Viro __be32 small_b1_failed; /* receive BD allocation failures */ 43063734a32SAl Viro __be32 large_b1_failed; /* receive BD allocation failures */ 43163734a32SAl Viro __be32 small_b2_failed; /* receive BD allocation failures */ 43263734a32SAl Viro __be32 large_b2_failed; /* receive BD allocation failures */ 43363734a32SAl Viro __be32 rpd_alloc_failed; /* receive PDU allocation failures */ 43463734a32SAl Viro __be32 receive_carrier; /* no carrier = 0, carrier = 1 */ 43563734a32SAl Viro __be32 pad[ 2 ]; /* i960 padding */ 4361da177e4SLinus Torvalds } stats_aux_t; 4371da177e4SLinus Torvalds 4381da177e4SLinus Torvalds 4391da177e4SLinus Torvalds /* whole statistics buffer */ 4401da177e4SLinus Torvalds 4411da177e4SLinus Torvalds typedef struct stats { 4421da177e4SLinus Torvalds struct stats_phy phy; /* physical encoding statistics */ 4431da177e4SLinus Torvalds struct stats_oc3 oc3; /* OC-3 statistics */ 4441da177e4SLinus Torvalds struct stats_atm atm; /* ATM statistics */ 4451da177e4SLinus Torvalds struct stats_aal0 aal0; /* AAL0 statistics */ 4461da177e4SLinus Torvalds struct stats_aal34 aal34; /* AAL3/4 statistics */ 4471da177e4SLinus Torvalds struct stats_aal5 aal5; /* AAL5 statistics */ 4481da177e4SLinus Torvalds struct stats_aux aux; /* auxiliary statistics */ 4491da177e4SLinus Torvalds } stats_t; 4501da177e4SLinus Torvalds 4511da177e4SLinus Torvalds 4521da177e4SLinus Torvalds /* get statistics command opcode */ 4531da177e4SLinus Torvalds 4541da177e4SLinus Torvalds typedef struct stats_opcode { 4551da177e4SLinus Torvalds BITFIELD2( 4561da177e4SLinus Torvalds enum opcode opcode : 8, /* cp opcode */ 4571da177e4SLinus Torvalds u32 pad : 24 /* reserved */ 4581da177e4SLinus Torvalds ) 4591da177e4SLinus Torvalds } stats_opcode_t; 4601da177e4SLinus Torvalds 4611da177e4SLinus Torvalds 4621da177e4SLinus Torvalds /* get statistics command block */ 4631da177e4SLinus Torvalds 4641da177e4SLinus Torvalds typedef struct stats_block { 4651da177e4SLinus Torvalds struct stats_opcode opcode; /* get statistics command opcode */ 4661da177e4SLinus Torvalds u32 stats_haddr; /* host DMA address of stats buffer */ 4671da177e4SLinus Torvalds } stats_block_t; 4681da177e4SLinus Torvalds 4691da177e4SLinus Torvalds 4701da177e4SLinus Torvalds /* expansion PROM data (PCI specific) */ 4711da177e4SLinus Torvalds 4721da177e4SLinus Torvalds typedef struct prom_data { 4731da177e4SLinus Torvalds u32 hw_revision; /* hardware revision */ 4741da177e4SLinus Torvalds u32 serial_number; /* board serial number */ 4751da177e4SLinus Torvalds u8 mac_addr[ 8 ]; /* board MAC address */ 4761da177e4SLinus Torvalds } prom_data_t; 4771da177e4SLinus Torvalds 4781da177e4SLinus Torvalds 4791da177e4SLinus Torvalds /* get expansion PROM data command opcode */ 4801da177e4SLinus Torvalds 4811da177e4SLinus Torvalds typedef struct prom_opcode { 4821da177e4SLinus Torvalds BITFIELD2( 4831da177e4SLinus Torvalds enum opcode opcode : 8, /* cp opcode */ 4841da177e4SLinus Torvalds u32 pad : 24 /* reserved */ 4851da177e4SLinus Torvalds ) 4861da177e4SLinus Torvalds } prom_opcode_t; 4871da177e4SLinus Torvalds 4881da177e4SLinus Torvalds 4891da177e4SLinus Torvalds /* get expansion PROM data command block */ 4901da177e4SLinus Torvalds 4911da177e4SLinus Torvalds typedef struct prom_block { 4921da177e4SLinus Torvalds struct prom_opcode opcode; /* get PROM data command opcode */ 4931da177e4SLinus Torvalds u32 prom_haddr; /* host DMA address of PROM buffer */ 4941da177e4SLinus Torvalds } prom_block_t; 4951da177e4SLinus Torvalds 4961da177e4SLinus Torvalds 4971da177e4SLinus Torvalds /* cp command */ 4981da177e4SLinus Torvalds 4991da177e4SLinus Torvalds typedef union cmd { 5001da177e4SLinus Torvalds enum opcode opcode; /* operation code */ 5011da177e4SLinus Torvalds struct activate_block activate_block; /* activate VC */ 5021da177e4SLinus Torvalds struct deactivate_block deactivate_block; /* deactivate VC */ 5031da177e4SLinus Torvalds struct stats_block stats_block; /* get statistics */ 5041da177e4SLinus Torvalds struct prom_block prom_block; /* get expansion PROM data */ 5051da177e4SLinus Torvalds struct oc3_block oc3_block; /* get/set OC-3 registers */ 5061da177e4SLinus Torvalds u32 pad[ 4 ]; /* i960 padding */ 5071da177e4SLinus Torvalds } cmd_t; 5081da177e4SLinus Torvalds 5091da177e4SLinus Torvalds 5101da177e4SLinus Torvalds /* cp resident command queue */ 5111da177e4SLinus Torvalds 5121da177e4SLinus Torvalds typedef struct cp_cmdq_entry { 5131da177e4SLinus Torvalds union cmd cmd; /* command */ 5141da177e4SLinus Torvalds u32 status_haddr; /* host DMA address of completion status */ 5151da177e4SLinus Torvalds u32 pad[ 3 ]; /* i960 padding */ 5161da177e4SLinus Torvalds } cp_cmdq_entry_t; 5171da177e4SLinus Torvalds 5181da177e4SLinus Torvalds 5191da177e4SLinus Torvalds /* host resident transmit queue entry */ 5201da177e4SLinus Torvalds 5211da177e4SLinus Torvalds typedef struct host_txq_entry { 5221da177e4SLinus Torvalds struct cp_txq_entry __iomem *cp_entry; /* addr of cp resident tx queue entry */ 5231da177e4SLinus Torvalds enum status* status; /* addr of host resident status */ 5241da177e4SLinus Torvalds struct tpd* tpd; /* addr of transmit PDU descriptor */ 5251da177e4SLinus Torvalds u32 tpd_dma; /* DMA address of tpd */ 5261da177e4SLinus Torvalds struct sk_buff* skb; /* related skb */ 5271da177e4SLinus Torvalds void* data; /* copy of misaligned data */ 5281da177e4SLinus Torvalds unsigned long incarn; /* vc_map incarnation when submitted for tx */ 5291da177e4SLinus Torvalds struct fore200e_vc_map* vc_map; 5301da177e4SLinus Torvalds 5311da177e4SLinus Torvalds } host_txq_entry_t; 5321da177e4SLinus Torvalds 5331da177e4SLinus Torvalds 5341da177e4SLinus Torvalds /* host resident receive queue entry */ 5351da177e4SLinus Torvalds 5361da177e4SLinus Torvalds typedef struct host_rxq_entry { 5371da177e4SLinus Torvalds struct cp_rxq_entry __iomem *cp_entry; /* addr of cp resident rx queue entry */ 5381da177e4SLinus Torvalds enum status* status; /* addr of host resident status */ 5391da177e4SLinus Torvalds struct rpd* rpd; /* addr of receive PDU descriptor */ 5401da177e4SLinus Torvalds u32 rpd_dma; /* DMA address of rpd */ 5411da177e4SLinus Torvalds } host_rxq_entry_t; 5421da177e4SLinus Torvalds 5431da177e4SLinus Torvalds 5441da177e4SLinus Torvalds /* host resident buffer supply queue entry */ 5451da177e4SLinus Torvalds 5461da177e4SLinus Torvalds typedef struct host_bsq_entry { 5471da177e4SLinus Torvalds struct cp_bsq_entry __iomem *cp_entry; /* addr of cp resident buffer supply queue entry */ 5481da177e4SLinus Torvalds enum status* status; /* addr of host resident status */ 5491da177e4SLinus Torvalds struct rbd_block* rbd_block; /* addr of receive buffer descriptor block */ 5501da177e4SLinus Torvalds u32 rbd_block_dma; /* DMA address od rdb */ 5511da177e4SLinus Torvalds } host_bsq_entry_t; 5521da177e4SLinus Torvalds 5531da177e4SLinus Torvalds 5541da177e4SLinus Torvalds /* host resident command queue entry */ 5551da177e4SLinus Torvalds 5561da177e4SLinus Torvalds typedef struct host_cmdq_entry { 5571da177e4SLinus Torvalds struct cp_cmdq_entry __iomem *cp_entry; /* addr of cp resident cmd queue entry */ 5581da177e4SLinus Torvalds enum status *status; /* addr of host resident status */ 5591da177e4SLinus Torvalds } host_cmdq_entry_t; 5601da177e4SLinus Torvalds 5611da177e4SLinus Torvalds 5621da177e4SLinus Torvalds /* chunk of memory */ 5631da177e4SLinus Torvalds 5641da177e4SLinus Torvalds typedef struct chunk { 5651da177e4SLinus Torvalds void* alloc_addr; /* base address of allocated chunk */ 5661da177e4SLinus Torvalds void* align_addr; /* base address of aligned chunk */ 5671da177e4SLinus Torvalds dma_addr_t dma_addr; /* DMA address of aligned chunk */ 5681da177e4SLinus Torvalds int direction; /* direction of DMA mapping */ 5691da177e4SLinus Torvalds u32 alloc_size; /* length of allocated chunk */ 5701da177e4SLinus Torvalds u32 align_size; /* length of aligned chunk */ 5711da177e4SLinus Torvalds } chunk_t; 5721da177e4SLinus Torvalds 5731da177e4SLinus Torvalds #define dma_size align_size /* DMA useable size */ 5741da177e4SLinus Torvalds 5751da177e4SLinus Torvalds 5761da177e4SLinus Torvalds /* host resident receive buffer */ 5771da177e4SLinus Torvalds 5781da177e4SLinus Torvalds typedef struct buffer { 5791da177e4SLinus Torvalds struct buffer* next; /* next receive buffer */ 5801da177e4SLinus Torvalds enum buffer_scheme scheme; /* buffer scheme */ 5811da177e4SLinus Torvalds enum buffer_magn magn; /* buffer magnitude */ 5821da177e4SLinus Torvalds struct chunk data; /* data buffer */ 5831da177e4SLinus Torvalds #ifdef FORE200E_BSQ_DEBUG 5841da177e4SLinus Torvalds unsigned long index; /* buffer # in queue */ 5851da177e4SLinus Torvalds int supplied; /* 'buffer supplied' flag */ 5861da177e4SLinus Torvalds #endif 5871da177e4SLinus Torvalds } buffer_t; 5881da177e4SLinus Torvalds 5891da177e4SLinus Torvalds 5901da177e4SLinus Torvalds #if (BITS_PER_LONG == 32) 5911da177e4SLinus Torvalds #define FORE200E_BUF2HDL(buffer) ((u32)(buffer)) 5921da177e4SLinus Torvalds #define FORE200E_HDL2BUF(handle) ((struct buffer*)(handle)) 5931da177e4SLinus Torvalds #else /* deal with 64 bit pointers */ 5941da177e4SLinus Torvalds #define FORE200E_BUF2HDL(buffer) ((u32)((u64)(buffer))) 5951da177e4SLinus Torvalds #define FORE200E_HDL2BUF(handle) ((struct buffer*)(((u64)(handle)) | PAGE_OFFSET)) 5961da177e4SLinus Torvalds #endif 5971da177e4SLinus Torvalds 5981da177e4SLinus Torvalds 5991da177e4SLinus Torvalds /* host resident command queue */ 6001da177e4SLinus Torvalds 6011da177e4SLinus Torvalds typedef struct host_cmdq { 6021da177e4SLinus Torvalds struct host_cmdq_entry host_entry[ QUEUE_SIZE_CMD ]; /* host resident cmd queue entries */ 6031da177e4SLinus Torvalds int head; /* head of cmd queue */ 6041da177e4SLinus Torvalds struct chunk status; /* array of completion status */ 6051da177e4SLinus Torvalds } host_cmdq_t; 6061da177e4SLinus Torvalds 6071da177e4SLinus Torvalds 6081da177e4SLinus Torvalds /* host resident transmit queue */ 6091da177e4SLinus Torvalds 6101da177e4SLinus Torvalds typedef struct host_txq { 6111da177e4SLinus Torvalds struct host_txq_entry host_entry[ QUEUE_SIZE_TX ]; /* host resident tx queue entries */ 6121da177e4SLinus Torvalds int head; /* head of tx queue */ 6131da177e4SLinus Torvalds int tail; /* tail of tx queue */ 6141da177e4SLinus Torvalds struct chunk tpd; /* array of tpds */ 6151da177e4SLinus Torvalds struct chunk status; /* arry of completion status */ 6161da177e4SLinus Torvalds int txing; /* number of pending PDUs in tx queue */ 6171da177e4SLinus Torvalds } host_txq_t; 6181da177e4SLinus Torvalds 6191da177e4SLinus Torvalds 6201da177e4SLinus Torvalds /* host resident receive queue */ 6211da177e4SLinus Torvalds 6221da177e4SLinus Torvalds typedef struct host_rxq { 6231da177e4SLinus Torvalds struct host_rxq_entry host_entry[ QUEUE_SIZE_RX ]; /* host resident rx queue entries */ 6241da177e4SLinus Torvalds int head; /* head of rx queue */ 6251da177e4SLinus Torvalds struct chunk rpd; /* array of rpds */ 6261da177e4SLinus Torvalds struct chunk status; /* array of completion status */ 6271da177e4SLinus Torvalds } host_rxq_t; 6281da177e4SLinus Torvalds 6291da177e4SLinus Torvalds 6301da177e4SLinus Torvalds /* host resident buffer supply queues */ 6311da177e4SLinus Torvalds 6321da177e4SLinus Torvalds typedef struct host_bsq { 6331da177e4SLinus Torvalds struct host_bsq_entry host_entry[ QUEUE_SIZE_BS ]; /* host resident buffer supply queue entries */ 6341da177e4SLinus Torvalds int head; /* head of buffer supply queue */ 6351da177e4SLinus Torvalds struct chunk rbd_block; /* array of rbds */ 6361da177e4SLinus Torvalds struct chunk status; /* array of completion status */ 6371da177e4SLinus Torvalds struct buffer* buffer; /* array of rx buffers */ 6381da177e4SLinus Torvalds struct buffer* freebuf; /* list of free rx buffers */ 6391da177e4SLinus Torvalds volatile int freebuf_count; /* count of free rx buffers */ 6401da177e4SLinus Torvalds } host_bsq_t; 6411da177e4SLinus Torvalds 6421da177e4SLinus Torvalds 6431da177e4SLinus Torvalds /* header of the firmware image */ 6441da177e4SLinus Torvalds 6451da177e4SLinus Torvalds typedef struct fw_header { 64663734a32SAl Viro __le32 magic; /* magic number */ 64763734a32SAl Viro __le32 version; /* firmware version id */ 64863734a32SAl Viro __le32 load_offset; /* fw load offset in board memory */ 64963734a32SAl Viro __le32 start_offset; /* fw execution start address in board memory */ 6501da177e4SLinus Torvalds } fw_header_t; 6511da177e4SLinus Torvalds 6521da177e4SLinus Torvalds #define FW_HEADER_MAGIC 0x65726f66 /* 'fore' */ 6531da177e4SLinus Torvalds 6541da177e4SLinus Torvalds 6551da177e4SLinus Torvalds /* receive buffer supply queues scheme specification */ 6561da177e4SLinus Torvalds 6571da177e4SLinus Torvalds typedef struct bs_spec { 6581da177e4SLinus Torvalds u32 queue_length; /* queue capacity */ 6591da177e4SLinus Torvalds u32 buffer_size; /* host buffer size */ 6601da177e4SLinus Torvalds u32 pool_size; /* number of rbds */ 6611da177e4SLinus Torvalds u32 supply_blksize; /* num of rbds in I/O block (multiple 6621da177e4SLinus Torvalds of 4 between 4 and 124 inclusive) */ 6631da177e4SLinus Torvalds } bs_spec_t; 6641da177e4SLinus Torvalds 6651da177e4SLinus Torvalds 6661da177e4SLinus Torvalds /* initialization command block (one-time command, not in cmd queue) */ 6671da177e4SLinus Torvalds 6681da177e4SLinus Torvalds typedef struct init_block { 6691da177e4SLinus Torvalds enum opcode opcode; /* initialize command */ 6701da177e4SLinus Torvalds enum status status; /* related status word */ 6711da177e4SLinus Torvalds u32 receive_threshold; /* not used */ 6721da177e4SLinus Torvalds u32 num_connect; /* ATM connections */ 6731da177e4SLinus Torvalds u32 cmd_queue_len; /* length of command queue */ 6741da177e4SLinus Torvalds u32 tx_queue_len; /* length of transmit queue */ 6751da177e4SLinus Torvalds u32 rx_queue_len; /* length of receive queue */ 6761da177e4SLinus Torvalds u32 rsd_extension; /* number of extra 32 byte blocks */ 6771da177e4SLinus Torvalds u32 tsd_extension; /* number of extra 32 byte blocks */ 6781da177e4SLinus Torvalds u32 conless_vpvc; /* not used */ 6791da177e4SLinus Torvalds u32 pad[ 2 ]; /* force quad alignment */ 6801da177e4SLinus Torvalds struct bs_spec bs_spec[ BUFFER_SCHEME_NBR ][ BUFFER_MAGN_NBR ]; /* buffer supply queues spec */ 6811da177e4SLinus Torvalds } init_block_t; 6821da177e4SLinus Torvalds 6831da177e4SLinus Torvalds 6841da177e4SLinus Torvalds typedef enum media_type { 6851da177e4SLinus Torvalds MEDIA_TYPE_CAT5_UTP = 0x06, /* unshielded twisted pair */ 6861da177e4SLinus Torvalds MEDIA_TYPE_MM_OC3_ST = 0x16, /* multimode fiber ST */ 6871da177e4SLinus Torvalds MEDIA_TYPE_MM_OC3_SC = 0x26, /* multimode fiber SC */ 6881da177e4SLinus Torvalds MEDIA_TYPE_SM_OC3_ST = 0x36, /* single-mode fiber ST */ 6891da177e4SLinus Torvalds MEDIA_TYPE_SM_OC3_SC = 0x46 /* single-mode fiber SC */ 6901da177e4SLinus Torvalds } media_type_t; 6911da177e4SLinus Torvalds 6921da177e4SLinus Torvalds #define FORE200E_MEDIA_INDEX(media_type) ((media_type)>>4) 6931da177e4SLinus Torvalds 6941da177e4SLinus Torvalds 6951da177e4SLinus Torvalds /* cp resident queues */ 6961da177e4SLinus Torvalds 6971da177e4SLinus Torvalds typedef struct cp_queues { 6981da177e4SLinus Torvalds u32 cp_cmdq; /* command queue */ 6991da177e4SLinus Torvalds u32 cp_txq; /* transmit queue */ 7001da177e4SLinus Torvalds u32 cp_rxq; /* receive queue */ 7011da177e4SLinus Torvalds u32 cp_bsq[ BUFFER_SCHEME_NBR ][ BUFFER_MAGN_NBR ]; /* buffer supply queues */ 7021da177e4SLinus Torvalds u32 imask; /* 1 enables cp to host interrupts */ 7031da177e4SLinus Torvalds u32 istat; /* 1 for interrupt posted */ 7041da177e4SLinus Torvalds u32 heap_base; /* offset form beginning of ram */ 7051da177e4SLinus Torvalds u32 heap_size; /* space available for queues */ 7061da177e4SLinus Torvalds u32 hlogger; /* non zero for host logging */ 7071da177e4SLinus Torvalds u32 heartbeat; /* cp heartbeat */ 7081da177e4SLinus Torvalds u32 fw_release; /* firmware version */ 7091da177e4SLinus Torvalds u32 mon960_release; /* i960 monitor version */ 7101da177e4SLinus Torvalds u32 tq_plen; /* transmit throughput measurements */ 7111da177e4SLinus Torvalds /* make sure the init block remains on a quad word boundary */ 7121da177e4SLinus Torvalds struct init_block init; /* one time cmd, not in cmd queue */ 7131da177e4SLinus Torvalds enum media_type media_type; /* media type id */ 7141da177e4SLinus Torvalds u32 oc3_revision; /* OC-3 revision number */ 7151da177e4SLinus Torvalds } cp_queues_t; 7161da177e4SLinus Torvalds 7171da177e4SLinus Torvalds 7181da177e4SLinus Torvalds /* boot status */ 7191da177e4SLinus Torvalds 7201da177e4SLinus Torvalds typedef enum boot_status { 7211da177e4SLinus Torvalds BSTAT_COLD_START = (u32) 0xc01dc01d, /* cold start */ 7221da177e4SLinus Torvalds BSTAT_SELFTEST_OK = (u32) 0x02201958, /* self-test ok */ 7231da177e4SLinus Torvalds BSTAT_SELFTEST_FAIL = (u32) 0xadbadbad, /* self-test failed */ 7241da177e4SLinus Torvalds BSTAT_CP_RUNNING = (u32) 0xce11feed, /* cp is running */ 7251da177e4SLinus Torvalds BSTAT_MON_TOO_BIG = (u32) 0x10aded00 /* i960 monitor is too big */ 7261da177e4SLinus Torvalds } boot_status_t; 7271da177e4SLinus Torvalds 7281da177e4SLinus Torvalds 7291da177e4SLinus Torvalds /* software UART */ 7301da177e4SLinus Torvalds 7311da177e4SLinus Torvalds typedef struct soft_uart { 7321da177e4SLinus Torvalds u32 send; /* write register */ 7331da177e4SLinus Torvalds u32 recv; /* read register */ 7341da177e4SLinus Torvalds } soft_uart_t; 7351da177e4SLinus Torvalds 7361da177e4SLinus Torvalds #define FORE200E_CP_MONITOR_UART_FREE 0x00000000 7371da177e4SLinus Torvalds #define FORE200E_CP_MONITOR_UART_AVAIL 0x01000000 7381da177e4SLinus Torvalds 7391da177e4SLinus Torvalds 7401da177e4SLinus Torvalds /* i960 monitor */ 7411da177e4SLinus Torvalds 7421da177e4SLinus Torvalds typedef struct cp_monitor { 7431da177e4SLinus Torvalds struct soft_uart soft_uart; /* software UART */ 7441da177e4SLinus Torvalds enum boot_status bstat; /* boot status */ 7451da177e4SLinus Torvalds u32 app_base; /* application base offset */ 7461da177e4SLinus Torvalds u32 mon_version; /* i960 monitor version */ 7471da177e4SLinus Torvalds } cp_monitor_t; 7481da177e4SLinus Torvalds 7491da177e4SLinus Torvalds 7501da177e4SLinus Torvalds /* device state */ 7511da177e4SLinus Torvalds 7521da177e4SLinus Torvalds typedef enum fore200e_state { 7531da177e4SLinus Torvalds FORE200E_STATE_BLANK, /* initial state */ 7541da177e4SLinus Torvalds FORE200E_STATE_REGISTER, /* device registered */ 7551da177e4SLinus Torvalds FORE200E_STATE_CONFIGURE, /* bus interface configured */ 7561da177e4SLinus Torvalds FORE200E_STATE_MAP, /* board space mapped in host memory */ 7571da177e4SLinus Torvalds FORE200E_STATE_RESET, /* board resetted */ 7581da177e4SLinus Torvalds FORE200E_STATE_START_FW, /* firmware started */ 7591da177e4SLinus Torvalds FORE200E_STATE_INITIALIZE, /* initialize command successful */ 7601da177e4SLinus Torvalds FORE200E_STATE_INIT_CMDQ, /* command queue initialized */ 7611da177e4SLinus Torvalds FORE200E_STATE_INIT_TXQ, /* transmit queue initialized */ 7621da177e4SLinus Torvalds FORE200E_STATE_INIT_RXQ, /* receive queue initialized */ 7631da177e4SLinus Torvalds FORE200E_STATE_INIT_BSQ, /* buffer supply queue initialized */ 7641da177e4SLinus Torvalds FORE200E_STATE_ALLOC_BUF, /* receive buffers allocated */ 7651da177e4SLinus Torvalds FORE200E_STATE_IRQ, /* host interrupt requested */ 7661da177e4SLinus Torvalds FORE200E_STATE_COMPLETE /* initialization completed */ 7671da177e4SLinus Torvalds } fore200e_state; 7681da177e4SLinus Torvalds 7691da177e4SLinus Torvalds 7701da177e4SLinus Torvalds /* PCA-200E registers */ 7711da177e4SLinus Torvalds 7721da177e4SLinus Torvalds typedef struct fore200e_pca_regs { 7731da177e4SLinus Torvalds volatile u32 __iomem * hcr; /* address of host control register */ 7741da177e4SLinus Torvalds volatile u32 __iomem * imr; /* address of host interrupt mask register */ 7751da177e4SLinus Torvalds volatile u32 __iomem * psr; /* address of PCI specific register */ 7761da177e4SLinus Torvalds } fore200e_pca_regs_t; 7771da177e4SLinus Torvalds 7781da177e4SLinus Torvalds 7791da177e4SLinus Torvalds /* SBA-200E registers */ 7801da177e4SLinus Torvalds 7811da177e4SLinus Torvalds typedef struct fore200e_sba_regs { 782826b6cfcSDavid S. Miller u32 __iomem *hcr; /* address of host control register */ 783826b6cfcSDavid S. Miller u32 __iomem *bsr; /* address of burst transfer size register */ 784826b6cfcSDavid S. Miller u32 __iomem *isr; /* address of interrupt level selection register */ 7851da177e4SLinus Torvalds } fore200e_sba_regs_t; 7861da177e4SLinus Torvalds 7871da177e4SLinus Torvalds 7881da177e4SLinus Torvalds /* model-specific registers */ 7891da177e4SLinus Torvalds 7901da177e4SLinus Torvalds typedef union fore200e_regs { 7911da177e4SLinus Torvalds struct fore200e_pca_regs pca; /* PCA-200E registers */ 7921da177e4SLinus Torvalds struct fore200e_sba_regs sba; /* SBA-200E registers */ 7931da177e4SLinus Torvalds } fore200e_regs; 7941da177e4SLinus Torvalds 7951da177e4SLinus Torvalds 7961da177e4SLinus Torvalds struct fore200e; 7971da177e4SLinus Torvalds 7981da177e4SLinus Torvalds /* bus-dependent data */ 7991da177e4SLinus Torvalds 8001da177e4SLinus Torvalds typedef struct fore200e_bus { 8011da177e4SLinus Torvalds char* model_name; /* board model name */ 8021da177e4SLinus Torvalds char* proc_name; /* board name under /proc/atm */ 8031da177e4SLinus Torvalds int descr_alignment; /* tpd/rpd/rbd DMA alignment requirement */ 8041da177e4SLinus Torvalds int buffer_alignment; /* rx buffers DMA alignment requirement */ 8051da177e4SLinus Torvalds int status_alignment; /* status words DMA alignment requirement */ 8061da177e4SLinus Torvalds u32 (*read)(volatile u32 __iomem *); 8071da177e4SLinus Torvalds void (*write)(u32, volatile u32 __iomem *); 8081da177e4SLinus Torvalds int (*configure)(struct fore200e*); 8091da177e4SLinus Torvalds int (*map)(struct fore200e*); 8101da177e4SLinus Torvalds void (*reset)(struct fore200e*); 8111da177e4SLinus Torvalds int (*prom_read)(struct fore200e*, struct prom_data*); 8121da177e4SLinus Torvalds void (*unmap)(struct fore200e*); 8131da177e4SLinus Torvalds void (*irq_enable)(struct fore200e*); 8141da177e4SLinus Torvalds int (*irq_check)(struct fore200e*); 8151da177e4SLinus Torvalds void (*irq_ack)(struct fore200e*); 8161da177e4SLinus Torvalds int (*proc_read)(struct fore200e*, char*); 8171da177e4SLinus Torvalds } fore200e_bus_t; 8181da177e4SLinus Torvalds 8191da177e4SLinus Torvalds /* vc mapping */ 8201da177e4SLinus Torvalds 8211da177e4SLinus Torvalds typedef struct fore200e_vc_map { 8221da177e4SLinus Torvalds struct atm_vcc* vcc; /* vcc entry */ 8231da177e4SLinus Torvalds unsigned long incarn; /* vcc incarnation number */ 8241da177e4SLinus Torvalds } fore200e_vc_map_t; 8251da177e4SLinus Torvalds 8261da177e4SLinus Torvalds #define FORE200E_VC_MAP(fore200e, vpi, vci) \ 8271da177e4SLinus Torvalds (& (fore200e)->vc_map[ ((vpi) << FORE200E_VCI_BITS) | (vci) ]) 8281da177e4SLinus Torvalds 8291da177e4SLinus Torvalds 8301da177e4SLinus Torvalds /* per-device data */ 8311da177e4SLinus Torvalds 8321da177e4SLinus Torvalds typedef struct fore200e { 8331da177e4SLinus Torvalds struct list_head entry; /* next device */ 8341da177e4SLinus Torvalds const struct fore200e_bus* bus; /* bus-dependent code and data */ 8351da177e4SLinus Torvalds union fore200e_regs regs; /* bus-dependent registers */ 8361da177e4SLinus Torvalds struct atm_dev* atm_dev; /* ATM device */ 8371da177e4SLinus Torvalds 8381da177e4SLinus Torvalds enum fore200e_state state; /* device state */ 8391da177e4SLinus Torvalds 8401da177e4SLinus Torvalds char name[16]; /* device name */ 841*aff9d262SChristoph Hellwig struct device *dev; 8421da177e4SLinus Torvalds int irq; /* irq number */ 8431da177e4SLinus Torvalds unsigned long phys_base; /* physical base address */ 8441da177e4SLinus Torvalds void __iomem * virt_base; /* virtual base address */ 8451da177e4SLinus Torvalds 8461da177e4SLinus Torvalds unsigned char esi[ ESI_LEN ]; /* end system identifier */ 8471da177e4SLinus Torvalds 8481da177e4SLinus Torvalds struct cp_monitor __iomem * cp_monitor; /* i960 monitor address */ 8491da177e4SLinus Torvalds struct cp_queues __iomem * cp_queues; /* cp resident queues */ 8501da177e4SLinus Torvalds struct host_cmdq host_cmdq; /* host resident cmd queue */ 8511da177e4SLinus Torvalds struct host_txq host_txq; /* host resident tx queue */ 8521da177e4SLinus Torvalds struct host_rxq host_rxq; /* host resident rx queue */ 8531da177e4SLinus Torvalds /* host resident buffer supply queues */ 8541da177e4SLinus Torvalds struct host_bsq host_bsq[ BUFFER_SCHEME_NBR ][ BUFFER_MAGN_NBR ]; 8551da177e4SLinus Torvalds 8561da177e4SLinus Torvalds u32 available_cell_rate; /* remaining pseudo-CBR bw on link */ 8571da177e4SLinus Torvalds 8581da177e4SLinus Torvalds int loop_mode; /* S/UNI loopback mode */ 8591da177e4SLinus Torvalds 8601da177e4SLinus Torvalds struct stats* stats; /* last snapshot of the stats */ 8611da177e4SLinus Torvalds 862bfbf3c09SMatthias Kaehlcke struct mutex rate_mtx; /* protects rate reservation ops */ 8631da177e4SLinus Torvalds spinlock_t q_lock; /* protects queue ops */ 8641da177e4SLinus Torvalds #ifdef FORE200E_USE_TASKLET 8651da177e4SLinus Torvalds struct tasklet_struct tx_tasklet; /* performs tx interrupt work */ 8661da177e4SLinus Torvalds struct tasklet_struct rx_tasklet; /* performs rx interrupt work */ 8671da177e4SLinus Torvalds #endif 8681da177e4SLinus Torvalds unsigned long tx_sat; /* tx queue saturation count */ 8691da177e4SLinus Torvalds 8701da177e4SLinus Torvalds unsigned long incarn_count; 8711da177e4SLinus Torvalds struct fore200e_vc_map vc_map[ NBR_CONNECT ]; /* vc mapping */ 8721da177e4SLinus Torvalds } fore200e_t; 8731da177e4SLinus Torvalds 8741da177e4SLinus Torvalds 8751da177e4SLinus Torvalds /* per-vcc data */ 8761da177e4SLinus Torvalds 8771da177e4SLinus Torvalds typedef struct fore200e_vcc { 8781da177e4SLinus Torvalds enum buffer_scheme scheme; /* rx buffer scheme */ 8791da177e4SLinus Torvalds struct tpd_rate rate; /* tx rate control data */ 8801da177e4SLinus Torvalds int rx_min_pdu; /* size of smallest PDU received */ 8811da177e4SLinus Torvalds int rx_max_pdu; /* size of largest PDU received */ 8821da177e4SLinus Torvalds int tx_min_pdu; /* size of smallest PDU transmitted */ 8831da177e4SLinus Torvalds int tx_max_pdu; /* size of largest PDU transmitted */ 8841da177e4SLinus Torvalds unsigned long tx_pdu; /* nbr of tx pdus */ 8851da177e4SLinus Torvalds unsigned long rx_pdu; /* nbr of rx pdus */ 8861da177e4SLinus Torvalds } fore200e_vcc_t; 8871da177e4SLinus Torvalds 8881da177e4SLinus Torvalds 8891da177e4SLinus Torvalds 8901da177e4SLinus Torvalds /* 200E-series common memory layout */ 8911da177e4SLinus Torvalds 8921da177e4SLinus Torvalds #define FORE200E_CP_MONITOR_OFFSET 0x00000400 /* i960 monitor interface */ 8931da177e4SLinus Torvalds #define FORE200E_CP_QUEUES_OFFSET 0x00004d40 /* cp resident queues */ 8941da177e4SLinus Torvalds 8951da177e4SLinus Torvalds 8961da177e4SLinus Torvalds /* PCA-200E memory layout */ 8971da177e4SLinus Torvalds 8981da177e4SLinus Torvalds #define PCA200E_IOSPACE_LENGTH 0x00200000 8991da177e4SLinus Torvalds 9001da177e4SLinus Torvalds #define PCA200E_HCR_OFFSET 0x00100000 /* board control register */ 9011da177e4SLinus Torvalds #define PCA200E_IMR_OFFSET 0x00100004 /* host IRQ mask register */ 9021da177e4SLinus Torvalds #define PCA200E_PSR_OFFSET 0x00100008 /* PCI specific register */ 9031da177e4SLinus Torvalds 9041da177e4SLinus Torvalds 9051da177e4SLinus Torvalds /* PCA-200E host control register */ 9061da177e4SLinus Torvalds 9071da177e4SLinus Torvalds #define PCA200E_HCR_RESET (1<<0) /* read / write */ 9081da177e4SLinus Torvalds #define PCA200E_HCR_HOLD_LOCK (1<<1) /* read / write */ 9091da177e4SLinus Torvalds #define PCA200E_HCR_I960FAIL (1<<2) /* read */ 9101da177e4SLinus Torvalds #define PCA200E_HCR_INTRB (1<<2) /* write */ 9111da177e4SLinus Torvalds #define PCA200E_HCR_HOLD_ACK (1<<3) /* read */ 9121da177e4SLinus Torvalds #define PCA200E_HCR_INTRA (1<<3) /* write */ 9131da177e4SLinus Torvalds #define PCA200E_HCR_OUTFULL (1<<4) /* read */ 9141da177e4SLinus Torvalds #define PCA200E_HCR_CLRINTR (1<<4) /* write */ 9151da177e4SLinus Torvalds #define PCA200E_HCR_ESPHOLD (1<<5) /* read */ 9161da177e4SLinus Torvalds #define PCA200E_HCR_INFULL (1<<6) /* read */ 9171da177e4SLinus Torvalds #define PCA200E_HCR_TESTMODE (1<<7) /* read */ 9181da177e4SLinus Torvalds 9191da177e4SLinus Torvalds 9201da177e4SLinus Torvalds /* PCA-200E PCI bus interface regs (offsets in PCI config space) */ 9211da177e4SLinus Torvalds 9221da177e4SLinus Torvalds #define PCA200E_PCI_LATENCY 0x40 /* maximum slave latenty */ 9231da177e4SLinus Torvalds #define PCA200E_PCI_MASTER_CTRL 0x41 /* master control */ 92425985edcSLucas De Marchi #define PCA200E_PCI_THRESHOLD 0x42 /* burst / continuous req threshold */ 9251da177e4SLinus Torvalds 9261da177e4SLinus Torvalds /* PBI master control register */ 9271da177e4SLinus Torvalds 9281da177e4SLinus Torvalds #define PCA200E_CTRL_DIS_CACHE_RD (1<<0) /* disable cache-line reads */ 9291da177e4SLinus Torvalds #define PCA200E_CTRL_DIS_WRT_INVAL (1<<1) /* disable writes and invalidates */ 9301da177e4SLinus Torvalds #define PCA200E_CTRL_2_CACHE_WRT_INVAL (1<<2) /* require 2 cache-lines for writes and invalidates */ 9311da177e4SLinus Torvalds #define PCA200E_CTRL_IGN_LAT_TIMER (1<<3) /* ignore the latency timer */ 9321da177e4SLinus Torvalds #define PCA200E_CTRL_ENA_CONT_REQ_MODE (1<<4) /* enable continuous request mode */ 9331da177e4SLinus Torvalds #define PCA200E_CTRL_LARGE_PCI_BURSTS (1<<5) /* force large PCI bus bursts */ 9341da177e4SLinus Torvalds #define PCA200E_CTRL_CONVERT_ENDIAN (1<<6) /* convert endianess of slave RAM accesses */ 9351da177e4SLinus Torvalds 9361da177e4SLinus Torvalds 9371da177e4SLinus Torvalds 9381da177e4SLinus Torvalds #define SBA200E_PROM_NAME "FORE,sba-200e" /* device name in openprom tree */ 9391da177e4SLinus Torvalds 9401da177e4SLinus Torvalds 9411da177e4SLinus Torvalds /* size of SBA-200E registers */ 9421da177e4SLinus Torvalds 9431da177e4SLinus Torvalds #define SBA200E_HCR_LENGTH 4 9441da177e4SLinus Torvalds #define SBA200E_BSR_LENGTH 4 9451da177e4SLinus Torvalds #define SBA200E_ISR_LENGTH 4 9461da177e4SLinus Torvalds #define SBA200E_RAM_LENGTH 0x40000 9471da177e4SLinus Torvalds 9481da177e4SLinus Torvalds 9491da177e4SLinus Torvalds /* SBA-200E SBUS burst transfer size register */ 9501da177e4SLinus Torvalds 9511da177e4SLinus Torvalds #define SBA200E_BSR_BURST4 0x04 9521da177e4SLinus Torvalds #define SBA200E_BSR_BURST8 0x08 9531da177e4SLinus Torvalds #define SBA200E_BSR_BURST16 0x10 9541da177e4SLinus Torvalds 9551da177e4SLinus Torvalds 9561da177e4SLinus Torvalds /* SBA-200E host control register */ 9571da177e4SLinus Torvalds 9581da177e4SLinus Torvalds #define SBA200E_HCR_RESET (1<<0) /* read / write (sticky) */ 9591da177e4SLinus Torvalds #define SBA200E_HCR_HOLD_LOCK (1<<1) /* read / write (sticky) */ 9601da177e4SLinus Torvalds #define SBA200E_HCR_I960FAIL (1<<2) /* read */ 9611da177e4SLinus Torvalds #define SBA200E_HCR_I960SETINTR (1<<2) /* write */ 9621da177e4SLinus Torvalds #define SBA200E_HCR_OUTFULL (1<<3) /* read */ 9631da177e4SLinus Torvalds #define SBA200E_HCR_INTR_CLR (1<<3) /* write */ 9641da177e4SLinus Torvalds #define SBA200E_HCR_INTR_ENA (1<<4) /* read / write (sticky) */ 9651da177e4SLinus Torvalds #define SBA200E_HCR_ESPHOLD (1<<5) /* read */ 9661da177e4SLinus Torvalds #define SBA200E_HCR_INFULL (1<<6) /* read */ 9671da177e4SLinus Torvalds #define SBA200E_HCR_TESTMODE (1<<7) /* read */ 9681da177e4SLinus Torvalds #define SBA200E_HCR_INTR_REQ (1<<8) /* read */ 9691da177e4SLinus Torvalds 9701da177e4SLinus Torvalds #define SBA200E_HCR_STICKY (SBA200E_HCR_RESET | SBA200E_HCR_HOLD_LOCK | SBA200E_HCR_INTR_ENA) 9711da177e4SLinus Torvalds 9721da177e4SLinus Torvalds 9731da177e4SLinus Torvalds #endif /* __KERNEL__ */ 9741da177e4SLinus Torvalds #endif /* _FORE200E_H */ 975