1c6fd2807SJeff Garzik /* 2c6fd2807SJeff Garzik * sata_sil24.c - Driver for Silicon Image 3124/3132 SATA-2 controllers 3c6fd2807SJeff Garzik * 4c6fd2807SJeff Garzik * Copyright 2005 Tejun Heo 5c6fd2807SJeff Garzik * 6c6fd2807SJeff Garzik * Based on preview driver from Silicon Image. 7c6fd2807SJeff Garzik * 8c6fd2807SJeff Garzik * This program is free software; you can redistribute it and/or modify it 9c6fd2807SJeff Garzik * under the terms of the GNU General Public License as published by the 10c6fd2807SJeff Garzik * Free Software Foundation; either version 2, or (at your option) any 11c6fd2807SJeff Garzik * later version. 12c6fd2807SJeff Garzik * 13c6fd2807SJeff Garzik * This program is distributed in the hope that it will be useful, but 14c6fd2807SJeff Garzik * WITHOUT ANY WARRANTY; without even the implied warranty of 15c6fd2807SJeff Garzik * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU 16c6fd2807SJeff Garzik * General Public License for more details. 17c6fd2807SJeff Garzik * 18c6fd2807SJeff Garzik */ 19c6fd2807SJeff Garzik 20c6fd2807SJeff Garzik #include <linux/kernel.h> 21c6fd2807SJeff Garzik #include <linux/module.h> 22c6fd2807SJeff Garzik #include <linux/pci.h> 23c6fd2807SJeff Garzik #include <linux/blkdev.h> 24c6fd2807SJeff Garzik #include <linux/delay.h> 25c6fd2807SJeff Garzik #include <linux/interrupt.h> 26c6fd2807SJeff Garzik #include <linux/dma-mapping.h> 27c6fd2807SJeff Garzik #include <linux/device.h> 28c6fd2807SJeff Garzik #include <scsi/scsi_host.h> 29c6fd2807SJeff Garzik #include <scsi/scsi_cmnd.h> 30c6fd2807SJeff Garzik #include <linux/libata.h> 31c6fd2807SJeff Garzik 32c6fd2807SJeff Garzik #define DRV_NAME "sata_sil24" 333454dc69STejun Heo #define DRV_VERSION "1.1" 34c6fd2807SJeff Garzik 35c6fd2807SJeff Garzik /* 36c6fd2807SJeff Garzik * Port request block (PRB) 32 bytes 37c6fd2807SJeff Garzik */ 38c6fd2807SJeff Garzik struct sil24_prb { 39c6fd2807SJeff Garzik __le16 ctrl; 40c6fd2807SJeff Garzik __le16 prot; 41c6fd2807SJeff Garzik __le32 rx_cnt; 42c6fd2807SJeff Garzik u8 fis[6 * 4]; 43c6fd2807SJeff Garzik }; 44c6fd2807SJeff Garzik 45c6fd2807SJeff Garzik /* 46c6fd2807SJeff Garzik * Scatter gather entry (SGE) 16 bytes 47c6fd2807SJeff Garzik */ 48c6fd2807SJeff Garzik struct sil24_sge { 49c6fd2807SJeff Garzik __le64 addr; 50c6fd2807SJeff Garzik __le32 cnt; 51c6fd2807SJeff Garzik __le32 flags; 52c6fd2807SJeff Garzik }; 53c6fd2807SJeff Garzik 54c6fd2807SJeff Garzik /* 55c6fd2807SJeff Garzik * Port multiplier 56c6fd2807SJeff Garzik */ 57c6fd2807SJeff Garzik struct sil24_port_multiplier { 58c6fd2807SJeff Garzik __le32 diag; 59c6fd2807SJeff Garzik __le32 sactive; 60c6fd2807SJeff Garzik }; 61c6fd2807SJeff Garzik 62c6fd2807SJeff Garzik enum { 630d5ff566STejun Heo SIL24_HOST_BAR = 0, 640d5ff566STejun Heo SIL24_PORT_BAR = 2, 650d5ff566STejun Heo 6693e2618eSTejun Heo /* sil24 fetches in chunks of 64bytes. The first block 6793e2618eSTejun Heo * contains the PRB and two SGEs. From the second block, it's 6893e2618eSTejun Heo * consisted of four SGEs and called SGT. Calculate the 6993e2618eSTejun Heo * number of SGTs that fit into one page. 7093e2618eSTejun Heo */ 7193e2618eSTejun Heo SIL24_PRB_SZ = sizeof(struct sil24_prb) 7293e2618eSTejun Heo + 2 * sizeof(struct sil24_sge), 7393e2618eSTejun Heo SIL24_MAX_SGT = (PAGE_SIZE - SIL24_PRB_SZ) 7493e2618eSTejun Heo / (4 * sizeof(struct sil24_sge)), 7593e2618eSTejun Heo 7693e2618eSTejun Heo /* This will give us one unused SGEs for ATA. This extra SGE 7793e2618eSTejun Heo * will be used to store CDB for ATAPI devices. 7893e2618eSTejun Heo */ 7993e2618eSTejun Heo SIL24_MAX_SGE = 4 * SIL24_MAX_SGT + 1, 8093e2618eSTejun Heo 81c6fd2807SJeff Garzik /* 82c6fd2807SJeff Garzik * Global controller registers (128 bytes @ BAR0) 83c6fd2807SJeff Garzik */ 84c6fd2807SJeff Garzik /* 32 bit regs */ 85c6fd2807SJeff Garzik HOST_SLOT_STAT = 0x00, /* 32 bit slot stat * 4 */ 86c6fd2807SJeff Garzik HOST_CTRL = 0x40, 87c6fd2807SJeff Garzik HOST_IRQ_STAT = 0x44, 88c6fd2807SJeff Garzik HOST_PHY_CFG = 0x48, 89c6fd2807SJeff Garzik HOST_BIST_CTRL = 0x50, 90c6fd2807SJeff Garzik HOST_BIST_PTRN = 0x54, 91c6fd2807SJeff Garzik HOST_BIST_STAT = 0x58, 92c6fd2807SJeff Garzik HOST_MEM_BIST_STAT = 0x5c, 93c6fd2807SJeff Garzik HOST_FLASH_CMD = 0x70, 94c6fd2807SJeff Garzik /* 8 bit regs */ 95c6fd2807SJeff Garzik HOST_FLASH_DATA = 0x74, 96c6fd2807SJeff Garzik HOST_TRANSITION_DETECT = 0x75, 97c6fd2807SJeff Garzik HOST_GPIO_CTRL = 0x76, 98c6fd2807SJeff Garzik HOST_I2C_ADDR = 0x78, /* 32 bit */ 99c6fd2807SJeff Garzik HOST_I2C_DATA = 0x7c, 100c6fd2807SJeff Garzik HOST_I2C_XFER_CNT = 0x7e, 101c6fd2807SJeff Garzik HOST_I2C_CTRL = 0x7f, 102c6fd2807SJeff Garzik 103c6fd2807SJeff Garzik /* HOST_SLOT_STAT bits */ 104c6fd2807SJeff Garzik HOST_SSTAT_ATTN = (1 << 31), 105c6fd2807SJeff Garzik 106c6fd2807SJeff Garzik /* HOST_CTRL bits */ 107c6fd2807SJeff Garzik HOST_CTRL_M66EN = (1 << 16), /* M66EN PCI bus signal */ 108c6fd2807SJeff Garzik HOST_CTRL_TRDY = (1 << 17), /* latched PCI TRDY */ 109c6fd2807SJeff Garzik HOST_CTRL_STOP = (1 << 18), /* latched PCI STOP */ 110c6fd2807SJeff Garzik HOST_CTRL_DEVSEL = (1 << 19), /* latched PCI DEVSEL */ 111c6fd2807SJeff Garzik HOST_CTRL_REQ64 = (1 << 20), /* latched PCI REQ64 */ 112c6fd2807SJeff Garzik HOST_CTRL_GLOBAL_RST = (1 << 31), /* global reset */ 113c6fd2807SJeff Garzik 114c6fd2807SJeff Garzik /* 115c6fd2807SJeff Garzik * Port registers 116c6fd2807SJeff Garzik * (8192 bytes @ +0x0000, +0x2000, +0x4000 and +0x6000 @ BAR2) 117c6fd2807SJeff Garzik */ 118c6fd2807SJeff Garzik PORT_REGS_SIZE = 0x2000, 119c6fd2807SJeff Garzik 12028c8f3b4STejun Heo PORT_LRAM = 0x0000, /* 31 LRAM slots and PMP regs */ 121c6fd2807SJeff Garzik PORT_LRAM_SLOT_SZ = 0x0080, /* 32 bytes PRB + 2 SGE, ACT... */ 122c6fd2807SJeff Garzik 12328c8f3b4STejun Heo PORT_PMP = 0x0f80, /* 8 bytes PMP * 16 (128 bytes) */ 124c0c55908STejun Heo PORT_PMP_STATUS = 0x0000, /* port device status offset */ 125c0c55908STejun Heo PORT_PMP_QACTIVE = 0x0004, /* port device QActive offset */ 126c0c55908STejun Heo PORT_PMP_SIZE = 0x0008, /* 8 bytes per PMP */ 127c0c55908STejun Heo 128c6fd2807SJeff Garzik /* 32 bit regs */ 129c6fd2807SJeff Garzik PORT_CTRL_STAT = 0x1000, /* write: ctrl-set, read: stat */ 130c6fd2807SJeff Garzik PORT_CTRL_CLR = 0x1004, /* write: ctrl-clear */ 131c6fd2807SJeff Garzik PORT_IRQ_STAT = 0x1008, /* high: status, low: interrupt */ 132c6fd2807SJeff Garzik PORT_IRQ_ENABLE_SET = 0x1010, /* write: enable-set */ 133c6fd2807SJeff Garzik PORT_IRQ_ENABLE_CLR = 0x1014, /* write: enable-clear */ 134c6fd2807SJeff Garzik PORT_ACTIVATE_UPPER_ADDR= 0x101c, 135c6fd2807SJeff Garzik PORT_EXEC_FIFO = 0x1020, /* command execution fifo */ 136c6fd2807SJeff Garzik PORT_CMD_ERR = 0x1024, /* command error number */ 137c6fd2807SJeff Garzik PORT_FIS_CFG = 0x1028, 138c6fd2807SJeff Garzik PORT_FIFO_THRES = 0x102c, 139c6fd2807SJeff Garzik /* 16 bit regs */ 140c6fd2807SJeff Garzik PORT_DECODE_ERR_CNT = 0x1040, 141c6fd2807SJeff Garzik PORT_DECODE_ERR_THRESH = 0x1042, 142c6fd2807SJeff Garzik PORT_CRC_ERR_CNT = 0x1044, 143c6fd2807SJeff Garzik PORT_CRC_ERR_THRESH = 0x1046, 144c6fd2807SJeff Garzik PORT_HSHK_ERR_CNT = 0x1048, 145c6fd2807SJeff Garzik PORT_HSHK_ERR_THRESH = 0x104a, 146c6fd2807SJeff Garzik /* 32 bit regs */ 147c6fd2807SJeff Garzik PORT_PHY_CFG = 0x1050, 148c6fd2807SJeff Garzik PORT_SLOT_STAT = 0x1800, 149c6fd2807SJeff Garzik PORT_CMD_ACTIVATE = 0x1c00, /* 64 bit cmd activate * 31 (248 bytes) */ 150c0c55908STejun Heo PORT_CONTEXT = 0x1e04, 151c6fd2807SJeff Garzik PORT_EXEC_DIAG = 0x1e00, /* 32bit exec diag * 16 (64 bytes, 0-10 used on 3124) */ 152c6fd2807SJeff Garzik PORT_PSD_DIAG = 0x1e40, /* 32bit psd diag * 16 (64 bytes, 0-8 used on 3124) */ 153c6fd2807SJeff Garzik PORT_SCONTROL = 0x1f00, 154c6fd2807SJeff Garzik PORT_SSTATUS = 0x1f04, 155c6fd2807SJeff Garzik PORT_SERROR = 0x1f08, 156c6fd2807SJeff Garzik PORT_SACTIVE = 0x1f0c, 157c6fd2807SJeff Garzik 158c6fd2807SJeff Garzik /* PORT_CTRL_STAT bits */ 159c6fd2807SJeff Garzik PORT_CS_PORT_RST = (1 << 0), /* port reset */ 160c6fd2807SJeff Garzik PORT_CS_DEV_RST = (1 << 1), /* device reset */ 161c6fd2807SJeff Garzik PORT_CS_INIT = (1 << 2), /* port initialize */ 162c6fd2807SJeff Garzik PORT_CS_IRQ_WOC = (1 << 3), /* interrupt write one to clear */ 163c6fd2807SJeff Garzik PORT_CS_CDB16 = (1 << 5), /* 0=12b cdb, 1=16b cdb */ 16428c8f3b4STejun Heo PORT_CS_PMP_RESUME = (1 << 6), /* PMP resume */ 165c6fd2807SJeff Garzik PORT_CS_32BIT_ACTV = (1 << 10), /* 32-bit activation */ 16628c8f3b4STejun Heo PORT_CS_PMP_EN = (1 << 13), /* port multiplier enable */ 167c6fd2807SJeff Garzik PORT_CS_RDY = (1 << 31), /* port ready to accept commands */ 168c6fd2807SJeff Garzik 169c6fd2807SJeff Garzik /* PORT_IRQ_STAT/ENABLE_SET/CLR */ 170c6fd2807SJeff Garzik /* bits[11:0] are masked */ 171c6fd2807SJeff Garzik PORT_IRQ_COMPLETE = (1 << 0), /* command(s) completed */ 172c6fd2807SJeff Garzik PORT_IRQ_ERROR = (1 << 1), /* command execution error */ 173c6fd2807SJeff Garzik PORT_IRQ_PORTRDY_CHG = (1 << 2), /* port ready change */ 174c6fd2807SJeff Garzik PORT_IRQ_PWR_CHG = (1 << 3), /* power management change */ 175c6fd2807SJeff Garzik PORT_IRQ_PHYRDY_CHG = (1 << 4), /* PHY ready change */ 176c6fd2807SJeff Garzik PORT_IRQ_COMWAKE = (1 << 5), /* COMWAKE received */ 177c6fd2807SJeff Garzik PORT_IRQ_UNK_FIS = (1 << 6), /* unknown FIS received */ 178c6fd2807SJeff Garzik PORT_IRQ_DEV_XCHG = (1 << 7), /* device exchanged */ 179c6fd2807SJeff Garzik PORT_IRQ_8B10B = (1 << 8), /* 8b/10b decode error threshold */ 180c6fd2807SJeff Garzik PORT_IRQ_CRC = (1 << 9), /* CRC error threshold */ 181c6fd2807SJeff Garzik PORT_IRQ_HANDSHAKE = (1 << 10), /* handshake error threshold */ 182c6fd2807SJeff Garzik PORT_IRQ_SDB_NOTIFY = (1 << 11), /* SDB notify received */ 183c6fd2807SJeff Garzik 184c6fd2807SJeff Garzik DEF_PORT_IRQ = PORT_IRQ_COMPLETE | PORT_IRQ_ERROR | 185c6fd2807SJeff Garzik PORT_IRQ_PHYRDY_CHG | PORT_IRQ_DEV_XCHG | 186854c73a2STejun Heo PORT_IRQ_UNK_FIS | PORT_IRQ_SDB_NOTIFY, 187c6fd2807SJeff Garzik 188c6fd2807SJeff Garzik /* bits[27:16] are unmasked (raw) */ 189c6fd2807SJeff Garzik PORT_IRQ_RAW_SHIFT = 16, 190c6fd2807SJeff Garzik PORT_IRQ_MASKED_MASK = 0x7ff, 191c6fd2807SJeff Garzik PORT_IRQ_RAW_MASK = (0x7ff << PORT_IRQ_RAW_SHIFT), 192c6fd2807SJeff Garzik 193c6fd2807SJeff Garzik /* ENABLE_SET/CLR specific, intr steering - 2 bit field */ 194c6fd2807SJeff Garzik PORT_IRQ_STEER_SHIFT = 30, 195c6fd2807SJeff Garzik PORT_IRQ_STEER_MASK = (3 << PORT_IRQ_STEER_SHIFT), 196c6fd2807SJeff Garzik 197c6fd2807SJeff Garzik /* PORT_CMD_ERR constants */ 198c6fd2807SJeff Garzik PORT_CERR_DEV = 1, /* Error bit in D2H Register FIS */ 199c6fd2807SJeff Garzik PORT_CERR_SDB = 2, /* Error bit in SDB FIS */ 200c6fd2807SJeff Garzik PORT_CERR_DATA = 3, /* Error in data FIS not detected by dev */ 201c6fd2807SJeff Garzik PORT_CERR_SEND = 4, /* Initial cmd FIS transmission failure */ 202c6fd2807SJeff Garzik PORT_CERR_INCONSISTENT = 5, /* Protocol mismatch */ 203c6fd2807SJeff Garzik PORT_CERR_DIRECTION = 6, /* Data direction mismatch */ 204c6fd2807SJeff Garzik PORT_CERR_UNDERRUN = 7, /* Ran out of SGEs while writing */ 205c6fd2807SJeff Garzik PORT_CERR_OVERRUN = 8, /* Ran out of SGEs while reading */ 206c6fd2807SJeff Garzik PORT_CERR_PKT_PROT = 11, /* DIR invalid in 1st PIO setup of ATAPI */ 207c6fd2807SJeff Garzik PORT_CERR_SGT_BOUNDARY = 16, /* PLD ecode 00 - SGT not on qword boundary */ 208c6fd2807SJeff Garzik PORT_CERR_SGT_TGTABRT = 17, /* PLD ecode 01 - target abort */ 209c6fd2807SJeff Garzik PORT_CERR_SGT_MSTABRT = 18, /* PLD ecode 10 - master abort */ 210c6fd2807SJeff Garzik PORT_CERR_SGT_PCIPERR = 19, /* PLD ecode 11 - PCI parity err while fetching SGT */ 211c6fd2807SJeff Garzik PORT_CERR_CMD_BOUNDARY = 24, /* ctrl[15:13] 001 - PRB not on qword boundary */ 212c6fd2807SJeff Garzik PORT_CERR_CMD_TGTABRT = 25, /* ctrl[15:13] 010 - target abort */ 213c6fd2807SJeff Garzik PORT_CERR_CMD_MSTABRT = 26, /* ctrl[15:13] 100 - master abort */ 214c6fd2807SJeff Garzik PORT_CERR_CMD_PCIPERR = 27, /* ctrl[15:13] 110 - PCI parity err while fetching PRB */ 215c6fd2807SJeff Garzik PORT_CERR_XFR_UNDEF = 32, /* PSD ecode 00 - undefined */ 216c6fd2807SJeff Garzik PORT_CERR_XFR_TGTABRT = 33, /* PSD ecode 01 - target abort */ 217c6fd2807SJeff Garzik PORT_CERR_XFR_MSTABRT = 34, /* PSD ecode 10 - master abort */ 218c6fd2807SJeff Garzik PORT_CERR_XFR_PCIPERR = 35, /* PSD ecode 11 - PCI prity err during transfer */ 219c6fd2807SJeff Garzik PORT_CERR_SENDSERVICE = 36, /* FIS received while sending service */ 220c6fd2807SJeff Garzik 221c6fd2807SJeff Garzik /* bits of PRB control field */ 222c6fd2807SJeff Garzik PRB_CTRL_PROTOCOL = (1 << 0), /* override def. ATA protocol */ 223c6fd2807SJeff Garzik PRB_CTRL_PACKET_READ = (1 << 4), /* PACKET cmd read */ 224c6fd2807SJeff Garzik PRB_CTRL_PACKET_WRITE = (1 << 5), /* PACKET cmd write */ 225c6fd2807SJeff Garzik PRB_CTRL_NIEN = (1 << 6), /* Mask completion irq */ 226c6fd2807SJeff Garzik PRB_CTRL_SRST = (1 << 7), /* Soft reset request (ign BSY?) */ 227c6fd2807SJeff Garzik 228c6fd2807SJeff Garzik /* PRB protocol field */ 229c6fd2807SJeff Garzik PRB_PROT_PACKET = (1 << 0), 230c6fd2807SJeff Garzik PRB_PROT_TCQ = (1 << 1), 231c6fd2807SJeff Garzik PRB_PROT_NCQ = (1 << 2), 232c6fd2807SJeff Garzik PRB_PROT_READ = (1 << 3), 233c6fd2807SJeff Garzik PRB_PROT_WRITE = (1 << 4), 234c6fd2807SJeff Garzik PRB_PROT_TRANSPARENT = (1 << 5), 235c6fd2807SJeff Garzik 236c6fd2807SJeff Garzik /* 237c6fd2807SJeff Garzik * Other constants 238c6fd2807SJeff Garzik */ 239c6fd2807SJeff Garzik SGE_TRM = (1 << 31), /* Last SGE in chain */ 240c6fd2807SJeff Garzik SGE_LNK = (1 << 30), /* linked list 241c6fd2807SJeff Garzik Points to SGT, not SGE */ 242c6fd2807SJeff Garzik SGE_DRD = (1 << 29), /* discard data read (/dev/null) 243c6fd2807SJeff Garzik data address ignored */ 244c6fd2807SJeff Garzik 245c6fd2807SJeff Garzik SIL24_MAX_CMDS = 31, 246c6fd2807SJeff Garzik 247c6fd2807SJeff Garzik /* board id */ 248c6fd2807SJeff Garzik BID_SIL3124 = 0, 249c6fd2807SJeff Garzik BID_SIL3132 = 1, 250c6fd2807SJeff Garzik BID_SIL3131 = 2, 251c6fd2807SJeff Garzik 252c6fd2807SJeff Garzik /* host flags */ 253c6fd2807SJeff Garzik SIL24_COMMON_FLAGS = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY | 254c6fd2807SJeff Garzik ATA_FLAG_MMIO | ATA_FLAG_PIO_DMA | 255854c73a2STejun Heo ATA_FLAG_NCQ | ATA_FLAG_ACPI_SATA | 2563454dc69STejun Heo ATA_FLAG_AN | ATA_FLAG_PMP, 2570c88758bSTejun Heo SIL24_COMMON_LFLAGS = ATA_LFLAG_SKIP_D2H_BSY, 258c6fd2807SJeff Garzik SIL24_FLAG_PCIX_IRQ_WOC = (1 << 24), /* IRQ loss errata on PCI-X */ 259c6fd2807SJeff Garzik 260c6fd2807SJeff Garzik IRQ_STAT_4PORTS = 0xf, 261c6fd2807SJeff Garzik }; 262c6fd2807SJeff Garzik 263c6fd2807SJeff Garzik struct sil24_ata_block { 264c6fd2807SJeff Garzik struct sil24_prb prb; 26593e2618eSTejun Heo struct sil24_sge sge[SIL24_MAX_SGE]; 266c6fd2807SJeff Garzik }; 267c6fd2807SJeff Garzik 268c6fd2807SJeff Garzik struct sil24_atapi_block { 269c6fd2807SJeff Garzik struct sil24_prb prb; 270c6fd2807SJeff Garzik u8 cdb[16]; 27193e2618eSTejun Heo struct sil24_sge sge[SIL24_MAX_SGE]; 272c6fd2807SJeff Garzik }; 273c6fd2807SJeff Garzik 274c6fd2807SJeff Garzik union sil24_cmd_block { 275c6fd2807SJeff Garzik struct sil24_ata_block ata; 276c6fd2807SJeff Garzik struct sil24_atapi_block atapi; 277c6fd2807SJeff Garzik }; 278c6fd2807SJeff Garzik 279c6fd2807SJeff Garzik static struct sil24_cerr_info { 280c6fd2807SJeff Garzik unsigned int err_mask, action; 281c6fd2807SJeff Garzik const char *desc; 282c6fd2807SJeff Garzik } sil24_cerr_db[] = { 283f90f0828STejun Heo [0] = { AC_ERR_DEV, 0, 284c6fd2807SJeff Garzik "device error" }, 285f90f0828STejun Heo [PORT_CERR_DEV] = { AC_ERR_DEV, 0, 286c6fd2807SJeff Garzik "device error via D2H FIS" }, 287f90f0828STejun Heo [PORT_CERR_SDB] = { AC_ERR_DEV, 0, 288c6fd2807SJeff Garzik "device error via SDB FIS" }, 289*cf480626STejun Heo [PORT_CERR_DATA] = { AC_ERR_ATA_BUS, ATA_EH_RESET, 290c6fd2807SJeff Garzik "error in data FIS" }, 291*cf480626STejun Heo [PORT_CERR_SEND] = { AC_ERR_ATA_BUS, ATA_EH_RESET, 292c6fd2807SJeff Garzik "failed to transmit command FIS" }, 293*cf480626STejun Heo [PORT_CERR_INCONSISTENT] = { AC_ERR_HSM, ATA_EH_RESET, 294c6fd2807SJeff Garzik "protocol mismatch" }, 295*cf480626STejun Heo [PORT_CERR_DIRECTION] = { AC_ERR_HSM, ATA_EH_RESET, 296c6fd2807SJeff Garzik "data directon mismatch" }, 297*cf480626STejun Heo [PORT_CERR_UNDERRUN] = { AC_ERR_HSM, ATA_EH_RESET, 298c6fd2807SJeff Garzik "ran out of SGEs while writing" }, 299*cf480626STejun Heo [PORT_CERR_OVERRUN] = { AC_ERR_HSM, ATA_EH_RESET, 300c6fd2807SJeff Garzik "ran out of SGEs while reading" }, 301*cf480626STejun Heo [PORT_CERR_PKT_PROT] = { AC_ERR_HSM, ATA_EH_RESET, 302c6fd2807SJeff Garzik "invalid data directon for ATAPI CDB" }, 303*cf480626STejun Heo [PORT_CERR_SGT_BOUNDARY] = { AC_ERR_SYSTEM, ATA_EH_RESET, 3047293fa8fSTejun Heo "SGT not on qword boundary" }, 305*cf480626STejun Heo [PORT_CERR_SGT_TGTABRT] = { AC_ERR_HOST_BUS, ATA_EH_RESET, 306c6fd2807SJeff Garzik "PCI target abort while fetching SGT" }, 307*cf480626STejun Heo [PORT_CERR_SGT_MSTABRT] = { AC_ERR_HOST_BUS, ATA_EH_RESET, 308c6fd2807SJeff Garzik "PCI master abort while fetching SGT" }, 309*cf480626STejun Heo [PORT_CERR_SGT_PCIPERR] = { AC_ERR_HOST_BUS, ATA_EH_RESET, 310c6fd2807SJeff Garzik "PCI parity error while fetching SGT" }, 311*cf480626STejun Heo [PORT_CERR_CMD_BOUNDARY] = { AC_ERR_SYSTEM, ATA_EH_RESET, 312c6fd2807SJeff Garzik "PRB not on qword boundary" }, 313*cf480626STejun Heo [PORT_CERR_CMD_TGTABRT] = { AC_ERR_HOST_BUS, ATA_EH_RESET, 314c6fd2807SJeff Garzik "PCI target abort while fetching PRB" }, 315*cf480626STejun Heo [PORT_CERR_CMD_MSTABRT] = { AC_ERR_HOST_BUS, ATA_EH_RESET, 316c6fd2807SJeff Garzik "PCI master abort while fetching PRB" }, 317*cf480626STejun Heo [PORT_CERR_CMD_PCIPERR] = { AC_ERR_HOST_BUS, ATA_EH_RESET, 318c6fd2807SJeff Garzik "PCI parity error while fetching PRB" }, 319*cf480626STejun Heo [PORT_CERR_XFR_UNDEF] = { AC_ERR_HOST_BUS, ATA_EH_RESET, 320c6fd2807SJeff Garzik "undefined error while transferring data" }, 321*cf480626STejun Heo [PORT_CERR_XFR_TGTABRT] = { AC_ERR_HOST_BUS, ATA_EH_RESET, 322c6fd2807SJeff Garzik "PCI target abort while transferring data" }, 323*cf480626STejun Heo [PORT_CERR_XFR_MSTABRT] = { AC_ERR_HOST_BUS, ATA_EH_RESET, 324c6fd2807SJeff Garzik "PCI master abort while transferring data" }, 325*cf480626STejun Heo [PORT_CERR_XFR_PCIPERR] = { AC_ERR_HOST_BUS, ATA_EH_RESET, 326c6fd2807SJeff Garzik "PCI parity error while transferring data" }, 327*cf480626STejun Heo [PORT_CERR_SENDSERVICE] = { AC_ERR_HSM, ATA_EH_RESET, 328c6fd2807SJeff Garzik "FIS received while sending service FIS" }, 329c6fd2807SJeff Garzik }; 330c6fd2807SJeff Garzik 331c6fd2807SJeff Garzik /* 332c6fd2807SJeff Garzik * ap->private_data 333c6fd2807SJeff Garzik * 334c6fd2807SJeff Garzik * The preview driver always returned 0 for status. We emulate it 335c6fd2807SJeff Garzik * here from the previous interrupt. 336c6fd2807SJeff Garzik */ 337c6fd2807SJeff Garzik struct sil24_port_priv { 338c6fd2807SJeff Garzik union sil24_cmd_block *cmd_block; /* 32 cmd blocks */ 339c6fd2807SJeff Garzik dma_addr_t cmd_block_dma; /* DMA base addr for them */ 340c6fd2807SJeff Garzik struct ata_taskfile tf; /* Cached taskfile registers */ 34123818034STejun Heo int do_port_rst; 342c6fd2807SJeff Garzik }; 343c6fd2807SJeff Garzik 344cd0d3bbcSAlan static void sil24_dev_config(struct ata_device *dev); 345c6fd2807SJeff Garzik static u8 sil24_check_status(struct ata_port *ap); 346da3dbb17STejun Heo static int sil24_scr_read(struct ata_port *ap, unsigned sc_reg, u32 *val); 347da3dbb17STejun Heo static int sil24_scr_write(struct ata_port *ap, unsigned sc_reg, u32 val); 348c6fd2807SJeff Garzik static void sil24_tf_read(struct ata_port *ap, struct ata_taskfile *tf); 3493454dc69STejun Heo static int sil24_qc_defer(struct ata_queued_cmd *qc); 350c6fd2807SJeff Garzik static void sil24_qc_prep(struct ata_queued_cmd *qc); 351c6fd2807SJeff Garzik static unsigned int sil24_qc_issue(struct ata_queued_cmd *qc); 352c6fd2807SJeff Garzik static void sil24_irq_clear(struct ata_port *ap); 3533454dc69STejun Heo static void sil24_pmp_attach(struct ata_port *ap); 3543454dc69STejun Heo static void sil24_pmp_detach(struct ata_port *ap); 355c6fd2807SJeff Garzik static void sil24_freeze(struct ata_port *ap); 356c6fd2807SJeff Garzik static void sil24_thaw(struct ata_port *ap); 357c6fd2807SJeff Garzik static void sil24_error_handler(struct ata_port *ap); 358c6fd2807SJeff Garzik static void sil24_post_internal_cmd(struct ata_queued_cmd *qc); 359c6fd2807SJeff Garzik static int sil24_port_start(struct ata_port *ap); 360c6fd2807SJeff Garzik static int sil24_init_one(struct pci_dev *pdev, const struct pci_device_id *ent); 361281d426cSAlexey Dobriyan #ifdef CONFIG_PM 362c6fd2807SJeff Garzik static int sil24_pci_device_resume(struct pci_dev *pdev); 3633454dc69STejun Heo static int sil24_port_resume(struct ata_port *ap); 364281d426cSAlexey Dobriyan #endif 365c6fd2807SJeff Garzik 366c6fd2807SJeff Garzik static const struct pci_device_id sil24_pci_tbl[] = { 36754bb3a94SJeff Garzik { PCI_VDEVICE(CMD, 0x3124), BID_SIL3124 }, 36854bb3a94SJeff Garzik { PCI_VDEVICE(INTEL, 0x3124), BID_SIL3124 }, 36954bb3a94SJeff Garzik { PCI_VDEVICE(CMD, 0x3132), BID_SIL3132 }, 370722d67b6SJamie Clark { PCI_VDEVICE(CMD, 0x0242), BID_SIL3132 }, 37154bb3a94SJeff Garzik { PCI_VDEVICE(CMD, 0x3131), BID_SIL3131 }, 37254bb3a94SJeff Garzik { PCI_VDEVICE(CMD, 0x3531), BID_SIL3131 }, 37354bb3a94SJeff Garzik 374c6fd2807SJeff Garzik { } /* terminate list */ 375c6fd2807SJeff Garzik }; 376c6fd2807SJeff Garzik 377c6fd2807SJeff Garzik static struct pci_driver sil24_pci_driver = { 378c6fd2807SJeff Garzik .name = DRV_NAME, 379c6fd2807SJeff Garzik .id_table = sil24_pci_tbl, 380c6fd2807SJeff Garzik .probe = sil24_init_one, 38124dc5f33STejun Heo .remove = ata_pci_remove_one, 382281d426cSAlexey Dobriyan #ifdef CONFIG_PM 383c6fd2807SJeff Garzik .suspend = ata_pci_device_suspend, 384c6fd2807SJeff Garzik .resume = sil24_pci_device_resume, 385281d426cSAlexey Dobriyan #endif 386c6fd2807SJeff Garzik }; 387c6fd2807SJeff Garzik 388c6fd2807SJeff Garzik static struct scsi_host_template sil24_sht = { 389c6fd2807SJeff Garzik .module = THIS_MODULE, 390c6fd2807SJeff Garzik .name = DRV_NAME, 391c6fd2807SJeff Garzik .ioctl = ata_scsi_ioctl, 392c6fd2807SJeff Garzik .queuecommand = ata_scsi_queuecmd, 393c6fd2807SJeff Garzik .change_queue_depth = ata_scsi_change_queue_depth, 394c6fd2807SJeff Garzik .can_queue = SIL24_MAX_CMDS, 395c6fd2807SJeff Garzik .this_id = ATA_SHT_THIS_ID, 39693e2618eSTejun Heo .sg_tablesize = SIL24_MAX_SGE, 397c6fd2807SJeff Garzik .cmd_per_lun = ATA_SHT_CMD_PER_LUN, 398c6fd2807SJeff Garzik .emulated = ATA_SHT_EMULATED, 399c6fd2807SJeff Garzik .use_clustering = ATA_SHT_USE_CLUSTERING, 400c6fd2807SJeff Garzik .proc_name = DRV_NAME, 401c6fd2807SJeff Garzik .dma_boundary = ATA_DMA_BOUNDARY, 402c6fd2807SJeff Garzik .slave_configure = ata_scsi_slave_config, 403c6fd2807SJeff Garzik .slave_destroy = ata_scsi_slave_destroy, 404c6fd2807SJeff Garzik .bios_param = ata_std_bios_param, 405c6fd2807SJeff Garzik }; 406c6fd2807SJeff Garzik 407c6fd2807SJeff Garzik static const struct ata_port_operations sil24_ops = { 408c6fd2807SJeff Garzik .dev_config = sil24_dev_config, 409c6fd2807SJeff Garzik 410c6fd2807SJeff Garzik .check_status = sil24_check_status, 411c6fd2807SJeff Garzik .check_altstatus = sil24_check_status, 412c6fd2807SJeff Garzik .dev_select = ata_noop_dev_select, 413c6fd2807SJeff Garzik 414c6fd2807SJeff Garzik .tf_read = sil24_tf_read, 415c6fd2807SJeff Garzik 4163454dc69STejun Heo .qc_defer = sil24_qc_defer, 417c6fd2807SJeff Garzik .qc_prep = sil24_qc_prep, 418c6fd2807SJeff Garzik .qc_issue = sil24_qc_issue, 419c6fd2807SJeff Garzik 420c6fd2807SJeff Garzik .irq_clear = sil24_irq_clear, 421c6fd2807SJeff Garzik 422c6fd2807SJeff Garzik .scr_read = sil24_scr_read, 423c6fd2807SJeff Garzik .scr_write = sil24_scr_write, 424c6fd2807SJeff Garzik 4253454dc69STejun Heo .pmp_attach = sil24_pmp_attach, 4263454dc69STejun Heo .pmp_detach = sil24_pmp_detach, 4273454dc69STejun Heo 428c6fd2807SJeff Garzik .freeze = sil24_freeze, 429c6fd2807SJeff Garzik .thaw = sil24_thaw, 430c6fd2807SJeff Garzik .error_handler = sil24_error_handler, 431c6fd2807SJeff Garzik .post_internal_cmd = sil24_post_internal_cmd, 432c6fd2807SJeff Garzik 433c6fd2807SJeff Garzik .port_start = sil24_port_start, 4343454dc69STejun Heo 4353454dc69STejun Heo #ifdef CONFIG_PM 4363454dc69STejun Heo .port_resume = sil24_port_resume, 4373454dc69STejun Heo #endif 438c6fd2807SJeff Garzik }; 439c6fd2807SJeff Garzik 440c6fd2807SJeff Garzik /* 441cca3974eSJeff Garzik * Use bits 30-31 of port_flags to encode available port numbers. 442c6fd2807SJeff Garzik * Current maxium is 4. 443c6fd2807SJeff Garzik */ 444c6fd2807SJeff Garzik #define SIL24_NPORTS2FLAG(nports) ((((unsigned)(nports) - 1) & 0x3) << 30) 445c6fd2807SJeff Garzik #define SIL24_FLAG2NPORTS(flag) ((((flag) >> 30) & 0x3) + 1) 446c6fd2807SJeff Garzik 4474447d351STejun Heo static const struct ata_port_info sil24_port_info[] = { 448c6fd2807SJeff Garzik /* sil_3124 */ 449c6fd2807SJeff Garzik { 450cca3974eSJeff Garzik .flags = SIL24_COMMON_FLAGS | SIL24_NPORTS2FLAG(4) | 451c6fd2807SJeff Garzik SIL24_FLAG_PCIX_IRQ_WOC, 4520c88758bSTejun Heo .link_flags = SIL24_COMMON_LFLAGS, 453c6fd2807SJeff Garzik .pio_mask = 0x1f, /* pio0-4 */ 454c6fd2807SJeff Garzik .mwdma_mask = 0x07, /* mwdma0-2 */ 455bf6263a8SJeff Garzik .udma_mask = ATA_UDMA5, /* udma0-5 */ 456c6fd2807SJeff Garzik .port_ops = &sil24_ops, 457c6fd2807SJeff Garzik }, 458c6fd2807SJeff Garzik /* sil_3132 */ 459c6fd2807SJeff Garzik { 460cca3974eSJeff Garzik .flags = SIL24_COMMON_FLAGS | SIL24_NPORTS2FLAG(2), 4610c88758bSTejun Heo .link_flags = SIL24_COMMON_LFLAGS, 462c6fd2807SJeff Garzik .pio_mask = 0x1f, /* pio0-4 */ 463c6fd2807SJeff Garzik .mwdma_mask = 0x07, /* mwdma0-2 */ 464bf6263a8SJeff Garzik .udma_mask = ATA_UDMA5, /* udma0-5 */ 465c6fd2807SJeff Garzik .port_ops = &sil24_ops, 466c6fd2807SJeff Garzik }, 467c6fd2807SJeff Garzik /* sil_3131/sil_3531 */ 468c6fd2807SJeff Garzik { 469cca3974eSJeff Garzik .flags = SIL24_COMMON_FLAGS | SIL24_NPORTS2FLAG(1), 4700c88758bSTejun Heo .link_flags = SIL24_COMMON_LFLAGS, 471c6fd2807SJeff Garzik .pio_mask = 0x1f, /* pio0-4 */ 472c6fd2807SJeff Garzik .mwdma_mask = 0x07, /* mwdma0-2 */ 473bf6263a8SJeff Garzik .udma_mask = ATA_UDMA5, /* udma0-5 */ 474c6fd2807SJeff Garzik .port_ops = &sil24_ops, 475c6fd2807SJeff Garzik }, 476c6fd2807SJeff Garzik }; 477c6fd2807SJeff Garzik 478c6fd2807SJeff Garzik static int sil24_tag(int tag) 479c6fd2807SJeff Garzik { 480c6fd2807SJeff Garzik if (unlikely(ata_tag_internal(tag))) 481c6fd2807SJeff Garzik return 0; 482c6fd2807SJeff Garzik return tag; 483c6fd2807SJeff Garzik } 484c6fd2807SJeff Garzik 485cd0d3bbcSAlan static void sil24_dev_config(struct ata_device *dev) 486c6fd2807SJeff Garzik { 4879af5c9c9STejun Heo void __iomem *port = dev->link->ap->ioaddr.cmd_addr; 488c6fd2807SJeff Garzik 489c6fd2807SJeff Garzik if (dev->cdb_len == 16) 490c6fd2807SJeff Garzik writel(PORT_CS_CDB16, port + PORT_CTRL_STAT); 491c6fd2807SJeff Garzik else 492c6fd2807SJeff Garzik writel(PORT_CS_CDB16, port + PORT_CTRL_CLR); 493c6fd2807SJeff Garzik } 494c6fd2807SJeff Garzik 495e59f0dadSTejun Heo static void sil24_read_tf(struct ata_port *ap, int tag, struct ata_taskfile *tf) 496c6fd2807SJeff Garzik { 4970d5ff566STejun Heo void __iomem *port = ap->ioaddr.cmd_addr; 498e59f0dadSTejun Heo struct sil24_prb __iomem *prb; 499c6fd2807SJeff Garzik u8 fis[6 * 4]; 500c6fd2807SJeff Garzik 501e59f0dadSTejun Heo prb = port + PORT_LRAM + sil24_tag(tag) * PORT_LRAM_SLOT_SZ; 502e59f0dadSTejun Heo memcpy_fromio(fis, prb->fis, sizeof(fis)); 503e59f0dadSTejun Heo ata_tf_from_fis(fis, tf); 504c6fd2807SJeff Garzik } 505c6fd2807SJeff Garzik 506c6fd2807SJeff Garzik static u8 sil24_check_status(struct ata_port *ap) 507c6fd2807SJeff Garzik { 508c6fd2807SJeff Garzik struct sil24_port_priv *pp = ap->private_data; 509c6fd2807SJeff Garzik return pp->tf.command; 510c6fd2807SJeff Garzik } 511c6fd2807SJeff Garzik 512c6fd2807SJeff Garzik static int sil24_scr_map[] = { 513c6fd2807SJeff Garzik [SCR_CONTROL] = 0, 514c6fd2807SJeff Garzik [SCR_STATUS] = 1, 515c6fd2807SJeff Garzik [SCR_ERROR] = 2, 516c6fd2807SJeff Garzik [SCR_ACTIVE] = 3, 517c6fd2807SJeff Garzik }; 518c6fd2807SJeff Garzik 519da3dbb17STejun Heo static int sil24_scr_read(struct ata_port *ap, unsigned sc_reg, u32 *val) 520c6fd2807SJeff Garzik { 5210d5ff566STejun Heo void __iomem *scr_addr = ap->ioaddr.scr_addr; 522da3dbb17STejun Heo 523c6fd2807SJeff Garzik if (sc_reg < ARRAY_SIZE(sil24_scr_map)) { 524c6fd2807SJeff Garzik void __iomem *addr; 525c6fd2807SJeff Garzik addr = scr_addr + sil24_scr_map[sc_reg] * 4; 526da3dbb17STejun Heo *val = readl(scr_addr + sil24_scr_map[sc_reg] * 4); 527da3dbb17STejun Heo return 0; 528c6fd2807SJeff Garzik } 529da3dbb17STejun Heo return -EINVAL; 530c6fd2807SJeff Garzik } 531c6fd2807SJeff Garzik 532da3dbb17STejun Heo static int sil24_scr_write(struct ata_port *ap, unsigned sc_reg, u32 val) 533c6fd2807SJeff Garzik { 5340d5ff566STejun Heo void __iomem *scr_addr = ap->ioaddr.scr_addr; 535da3dbb17STejun Heo 536c6fd2807SJeff Garzik if (sc_reg < ARRAY_SIZE(sil24_scr_map)) { 537c6fd2807SJeff Garzik void __iomem *addr; 538c6fd2807SJeff Garzik addr = scr_addr + sil24_scr_map[sc_reg] * 4; 539c6fd2807SJeff Garzik writel(val, scr_addr + sil24_scr_map[sc_reg] * 4); 540da3dbb17STejun Heo return 0; 541c6fd2807SJeff Garzik } 542da3dbb17STejun Heo return -EINVAL; 543c6fd2807SJeff Garzik } 544c6fd2807SJeff Garzik 545c6fd2807SJeff Garzik static void sil24_tf_read(struct ata_port *ap, struct ata_taskfile *tf) 546c6fd2807SJeff Garzik { 547c6fd2807SJeff Garzik struct sil24_port_priv *pp = ap->private_data; 548c6fd2807SJeff Garzik *tf = pp->tf; 549c6fd2807SJeff Garzik } 550c6fd2807SJeff Garzik 55123818034STejun Heo static void sil24_config_port(struct ata_port *ap) 55223818034STejun Heo { 55323818034STejun Heo void __iomem *port = ap->ioaddr.cmd_addr; 55423818034STejun Heo 55523818034STejun Heo /* configure IRQ WoC */ 55623818034STejun Heo if (ap->flags & SIL24_FLAG_PCIX_IRQ_WOC) 55723818034STejun Heo writel(PORT_CS_IRQ_WOC, port + PORT_CTRL_STAT); 55823818034STejun Heo else 55923818034STejun Heo writel(PORT_CS_IRQ_WOC, port + PORT_CTRL_CLR); 56023818034STejun Heo 56123818034STejun Heo /* zero error counters. */ 56223818034STejun Heo writel(0x8000, port + PORT_DECODE_ERR_THRESH); 56323818034STejun Heo writel(0x8000, port + PORT_CRC_ERR_THRESH); 56423818034STejun Heo writel(0x8000, port + PORT_HSHK_ERR_THRESH); 56523818034STejun Heo writel(0x0000, port + PORT_DECODE_ERR_CNT); 56623818034STejun Heo writel(0x0000, port + PORT_CRC_ERR_CNT); 56723818034STejun Heo writel(0x0000, port + PORT_HSHK_ERR_CNT); 56823818034STejun Heo 56923818034STejun Heo /* always use 64bit activation */ 57023818034STejun Heo writel(PORT_CS_32BIT_ACTV, port + PORT_CTRL_CLR); 57123818034STejun Heo 57223818034STejun Heo /* clear port multiplier enable and resume bits */ 57323818034STejun Heo writel(PORT_CS_PMP_EN | PORT_CS_PMP_RESUME, port + PORT_CTRL_CLR); 57423818034STejun Heo } 57523818034STejun Heo 5763454dc69STejun Heo static void sil24_config_pmp(struct ata_port *ap, int attached) 5773454dc69STejun Heo { 5783454dc69STejun Heo void __iomem *port = ap->ioaddr.cmd_addr; 5793454dc69STejun Heo 5803454dc69STejun Heo if (attached) 5813454dc69STejun Heo writel(PORT_CS_PMP_EN, port + PORT_CTRL_STAT); 5823454dc69STejun Heo else 5833454dc69STejun Heo writel(PORT_CS_PMP_EN, port + PORT_CTRL_CLR); 5843454dc69STejun Heo } 5853454dc69STejun Heo 5863454dc69STejun Heo static void sil24_clear_pmp(struct ata_port *ap) 5873454dc69STejun Heo { 5883454dc69STejun Heo void __iomem *port = ap->ioaddr.cmd_addr; 5893454dc69STejun Heo int i; 5903454dc69STejun Heo 5913454dc69STejun Heo writel(PORT_CS_PMP_RESUME, port + PORT_CTRL_CLR); 5923454dc69STejun Heo 5933454dc69STejun Heo for (i = 0; i < SATA_PMP_MAX_PORTS; i++) { 5943454dc69STejun Heo void __iomem *pmp_base = port + PORT_PMP + i * PORT_PMP_SIZE; 5953454dc69STejun Heo 5963454dc69STejun Heo writel(0, pmp_base + PORT_PMP_STATUS); 5973454dc69STejun Heo writel(0, pmp_base + PORT_PMP_QACTIVE); 5983454dc69STejun Heo } 5993454dc69STejun Heo } 6003454dc69STejun Heo 601c6fd2807SJeff Garzik static int sil24_init_port(struct ata_port *ap) 602c6fd2807SJeff Garzik { 6030d5ff566STejun Heo void __iomem *port = ap->ioaddr.cmd_addr; 60423818034STejun Heo struct sil24_port_priv *pp = ap->private_data; 605c6fd2807SJeff Garzik u32 tmp; 606c6fd2807SJeff Garzik 6073454dc69STejun Heo /* clear PMP error status */ 6083454dc69STejun Heo if (ap->nr_pmp_links) 6093454dc69STejun Heo sil24_clear_pmp(ap); 6103454dc69STejun Heo 611c6fd2807SJeff Garzik writel(PORT_CS_INIT, port + PORT_CTRL_STAT); 612c6fd2807SJeff Garzik ata_wait_register(port + PORT_CTRL_STAT, 613c6fd2807SJeff Garzik PORT_CS_INIT, PORT_CS_INIT, 10, 100); 614c6fd2807SJeff Garzik tmp = ata_wait_register(port + PORT_CTRL_STAT, 615c6fd2807SJeff Garzik PORT_CS_RDY, 0, 10, 100); 616c6fd2807SJeff Garzik 61723818034STejun Heo if ((tmp & (PORT_CS_INIT | PORT_CS_RDY)) != PORT_CS_RDY) { 61823818034STejun Heo pp->do_port_rst = 1; 619*cf480626STejun Heo ap->link.eh_context.i.action |= ATA_EH_RESET; 620c6fd2807SJeff Garzik return -EIO; 62123818034STejun Heo } 62223818034STejun Heo 623c6fd2807SJeff Garzik return 0; 624c6fd2807SJeff Garzik } 625c6fd2807SJeff Garzik 62637b99cbaSTejun Heo static int sil24_exec_polled_cmd(struct ata_port *ap, int pmp, 62737b99cbaSTejun Heo const struct ata_taskfile *tf, 62837b99cbaSTejun Heo int is_cmd, u32 ctrl, 62937b99cbaSTejun Heo unsigned long timeout_msec) 630c6fd2807SJeff Garzik { 6310d5ff566STejun Heo void __iomem *port = ap->ioaddr.cmd_addr; 632c6fd2807SJeff Garzik struct sil24_port_priv *pp = ap->private_data; 633c6fd2807SJeff Garzik struct sil24_prb *prb = &pp->cmd_block[0].ata.prb; 634c6fd2807SJeff Garzik dma_addr_t paddr = pp->cmd_block_dma; 63537b99cbaSTejun Heo u32 irq_enabled, irq_mask, irq_stat; 63637b99cbaSTejun Heo int rc; 63737b99cbaSTejun Heo 63837b99cbaSTejun Heo prb->ctrl = cpu_to_le16(ctrl); 63937b99cbaSTejun Heo ata_tf_to_fis(tf, pmp, is_cmd, prb->fis); 64037b99cbaSTejun Heo 64137b99cbaSTejun Heo /* temporarily plug completion and error interrupts */ 64237b99cbaSTejun Heo irq_enabled = readl(port + PORT_IRQ_ENABLE_SET); 64337b99cbaSTejun Heo writel(PORT_IRQ_COMPLETE | PORT_IRQ_ERROR, port + PORT_IRQ_ENABLE_CLR); 64437b99cbaSTejun Heo 64537b99cbaSTejun Heo writel((u32)paddr, port + PORT_CMD_ACTIVATE); 64637b99cbaSTejun Heo writel((u64)paddr >> 32, port + PORT_CMD_ACTIVATE + 4); 64737b99cbaSTejun Heo 64837b99cbaSTejun Heo irq_mask = (PORT_IRQ_COMPLETE | PORT_IRQ_ERROR) << PORT_IRQ_RAW_SHIFT; 64937b99cbaSTejun Heo irq_stat = ata_wait_register(port + PORT_IRQ_STAT, irq_mask, 0x0, 65037b99cbaSTejun Heo 10, timeout_msec); 65137b99cbaSTejun Heo 65237b99cbaSTejun Heo writel(irq_mask, port + PORT_IRQ_STAT); /* clear IRQs */ 65337b99cbaSTejun Heo irq_stat >>= PORT_IRQ_RAW_SHIFT; 65437b99cbaSTejun Heo 65537b99cbaSTejun Heo if (irq_stat & PORT_IRQ_COMPLETE) 65637b99cbaSTejun Heo rc = 0; 65737b99cbaSTejun Heo else { 65837b99cbaSTejun Heo /* force port into known state */ 65937b99cbaSTejun Heo sil24_init_port(ap); 66037b99cbaSTejun Heo 66137b99cbaSTejun Heo if (irq_stat & PORT_IRQ_ERROR) 66237b99cbaSTejun Heo rc = -EIO; 66337b99cbaSTejun Heo else 66437b99cbaSTejun Heo rc = -EBUSY; 66537b99cbaSTejun Heo } 66637b99cbaSTejun Heo 66737b99cbaSTejun Heo /* restore IRQ enabled */ 66837b99cbaSTejun Heo writel(irq_enabled, port + PORT_IRQ_ENABLE_SET); 66937b99cbaSTejun Heo 67037b99cbaSTejun Heo return rc; 67137b99cbaSTejun Heo } 67237b99cbaSTejun Heo 673cc0680a5STejun Heo static int sil24_do_softreset(struct ata_link *link, unsigned int *class, 674975530e8STejun Heo int pmp, unsigned long deadline) 67537b99cbaSTejun Heo { 676cc0680a5STejun Heo struct ata_port *ap = link->ap; 67737b99cbaSTejun Heo unsigned long timeout_msec = 0; 678e59f0dadSTejun Heo struct ata_taskfile tf; 679c6fd2807SJeff Garzik const char *reason; 68037b99cbaSTejun Heo int rc; 681c6fd2807SJeff Garzik 682c6fd2807SJeff Garzik DPRINTK("ENTER\n"); 683c6fd2807SJeff Garzik 684cc0680a5STejun Heo if (ata_link_offline(link)) { 685c6fd2807SJeff Garzik DPRINTK("PHY reports no device\n"); 686c6fd2807SJeff Garzik *class = ATA_DEV_NONE; 687c6fd2807SJeff Garzik goto out; 688c6fd2807SJeff Garzik } 689c6fd2807SJeff Garzik 690c6fd2807SJeff Garzik /* put the port into known state */ 691c6fd2807SJeff Garzik if (sil24_init_port(ap)) { 692c6fd2807SJeff Garzik reason = "port not ready"; 693c6fd2807SJeff Garzik goto err; 694c6fd2807SJeff Garzik } 695c6fd2807SJeff Garzik 696c6fd2807SJeff Garzik /* do SRST */ 69737b99cbaSTejun Heo if (time_after(deadline, jiffies)) 69837b99cbaSTejun Heo timeout_msec = jiffies_to_msecs(deadline - jiffies); 699c6fd2807SJeff Garzik 700cc0680a5STejun Heo ata_tf_init(link->device, &tf); /* doesn't really matter */ 701975530e8STejun Heo rc = sil24_exec_polled_cmd(ap, pmp, &tf, 0, PRB_CTRL_SRST, 702975530e8STejun Heo timeout_msec); 70337b99cbaSTejun Heo if (rc == -EBUSY) { 704c6fd2807SJeff Garzik reason = "timeout"; 705c6fd2807SJeff Garzik goto err; 70637b99cbaSTejun Heo } else if (rc) { 70737b99cbaSTejun Heo reason = "SRST command error"; 70837b99cbaSTejun Heo goto err; 709c6fd2807SJeff Garzik } 710c6fd2807SJeff Garzik 711e59f0dadSTejun Heo sil24_read_tf(ap, 0, &tf); 712e59f0dadSTejun Heo *class = ata_dev_classify(&tf); 713c6fd2807SJeff Garzik 714c6fd2807SJeff Garzik if (*class == ATA_DEV_UNKNOWN) 715c6fd2807SJeff Garzik *class = ATA_DEV_NONE; 716c6fd2807SJeff Garzik 717c6fd2807SJeff Garzik out: 718c6fd2807SJeff Garzik DPRINTK("EXIT, class=%u\n", *class); 719c6fd2807SJeff Garzik return 0; 720c6fd2807SJeff Garzik 721c6fd2807SJeff Garzik err: 722cc0680a5STejun Heo ata_link_printk(link, KERN_ERR, "softreset failed (%s)\n", reason); 723c6fd2807SJeff Garzik return -EIO; 724c6fd2807SJeff Garzik } 725c6fd2807SJeff Garzik 726cc0680a5STejun Heo static int sil24_softreset(struct ata_link *link, unsigned int *class, 727975530e8STejun Heo unsigned long deadline) 728975530e8STejun Heo { 7293454dc69STejun Heo return sil24_do_softreset(link, class, SATA_PMP_CTRL_PORT, deadline); 730975530e8STejun Heo } 731975530e8STejun Heo 732cc0680a5STejun Heo static int sil24_hardreset(struct ata_link *link, unsigned int *class, 733d4b2bab4STejun Heo unsigned long deadline) 734c6fd2807SJeff Garzik { 735cc0680a5STejun Heo struct ata_port *ap = link->ap; 7360d5ff566STejun Heo void __iomem *port = ap->ioaddr.cmd_addr; 73723818034STejun Heo struct sil24_port_priv *pp = ap->private_data; 73823818034STejun Heo int did_port_rst = 0; 739c6fd2807SJeff Garzik const char *reason; 740c6fd2807SJeff Garzik int tout_msec, rc; 741c6fd2807SJeff Garzik u32 tmp; 742c6fd2807SJeff Garzik 74323818034STejun Heo retry: 74423818034STejun Heo /* Sometimes, DEV_RST is not enough to recover the controller. 74523818034STejun Heo * This happens often after PM DMA CS errata. 74623818034STejun Heo */ 74723818034STejun Heo if (pp->do_port_rst) { 74823818034STejun Heo ata_port_printk(ap, KERN_WARNING, "controller in dubious " 74923818034STejun Heo "state, performing PORT_RST\n"); 75023818034STejun Heo 75123818034STejun Heo writel(PORT_CS_PORT_RST, port + PORT_CTRL_STAT); 75223818034STejun Heo msleep(10); 75323818034STejun Heo writel(PORT_CS_PORT_RST, port + PORT_CTRL_CLR); 75423818034STejun Heo ata_wait_register(port + PORT_CTRL_STAT, PORT_CS_RDY, 0, 75523818034STejun Heo 10, 5000); 75623818034STejun Heo 75723818034STejun Heo /* restore port configuration */ 75823818034STejun Heo sil24_config_port(ap); 75923818034STejun Heo sil24_config_pmp(ap, ap->nr_pmp_links); 76023818034STejun Heo 76123818034STejun Heo pp->do_port_rst = 0; 76223818034STejun Heo did_port_rst = 1; 76323818034STejun Heo } 76423818034STejun Heo 765c6fd2807SJeff Garzik /* sil24 does the right thing(tm) without any protection */ 766cc0680a5STejun Heo sata_set_spd(link); 767c6fd2807SJeff Garzik 768c6fd2807SJeff Garzik tout_msec = 100; 769cc0680a5STejun Heo if (ata_link_online(link)) 770c6fd2807SJeff Garzik tout_msec = 5000; 771c6fd2807SJeff Garzik 772c6fd2807SJeff Garzik writel(PORT_CS_DEV_RST, port + PORT_CTRL_STAT); 773c6fd2807SJeff Garzik tmp = ata_wait_register(port + PORT_CTRL_STAT, 7745796d1c4SJeff Garzik PORT_CS_DEV_RST, PORT_CS_DEV_RST, 10, 7755796d1c4SJeff Garzik tout_msec); 776c6fd2807SJeff Garzik 777c6fd2807SJeff Garzik /* SStatus oscillates between zero and valid status after 778c6fd2807SJeff Garzik * DEV_RST, debounce it. 779c6fd2807SJeff Garzik */ 780cc0680a5STejun Heo rc = sata_link_debounce(link, sata_deb_timing_long, deadline); 781c6fd2807SJeff Garzik if (rc) { 782c6fd2807SJeff Garzik reason = "PHY debouncing failed"; 783c6fd2807SJeff Garzik goto err; 784c6fd2807SJeff Garzik } 785c6fd2807SJeff Garzik 786c6fd2807SJeff Garzik if (tmp & PORT_CS_DEV_RST) { 787cc0680a5STejun Heo if (ata_link_offline(link)) 788c6fd2807SJeff Garzik return 0; 789c6fd2807SJeff Garzik reason = "link not ready"; 790c6fd2807SJeff Garzik goto err; 791c6fd2807SJeff Garzik } 792c6fd2807SJeff Garzik 793c6fd2807SJeff Garzik /* Sil24 doesn't store signature FIS after hardreset, so we 794c6fd2807SJeff Garzik * can't wait for BSY to clear. Some devices take a long time 795c6fd2807SJeff Garzik * to get ready and those devices will choke if we don't wait 796c6fd2807SJeff Garzik * for BSY clearance here. Tell libata to perform follow-up 797c6fd2807SJeff Garzik * softreset. 798c6fd2807SJeff Garzik */ 799c6fd2807SJeff Garzik return -EAGAIN; 800c6fd2807SJeff Garzik 801c6fd2807SJeff Garzik err: 80223818034STejun Heo if (!did_port_rst) { 80323818034STejun Heo pp->do_port_rst = 1; 80423818034STejun Heo goto retry; 80523818034STejun Heo } 80623818034STejun Heo 807cc0680a5STejun Heo ata_link_printk(link, KERN_ERR, "hardreset failed (%s)\n", reason); 808c6fd2807SJeff Garzik return -EIO; 809c6fd2807SJeff Garzik } 810c6fd2807SJeff Garzik 811c6fd2807SJeff Garzik static inline void sil24_fill_sg(struct ata_queued_cmd *qc, 812c6fd2807SJeff Garzik struct sil24_sge *sge) 813c6fd2807SJeff Garzik { 814c6fd2807SJeff Garzik struct scatterlist *sg; 8153be6cbd7SJeff Garzik struct sil24_sge *last_sge = NULL; 816ff2aeb1eSTejun Heo unsigned int si; 817c6fd2807SJeff Garzik 818ff2aeb1eSTejun Heo for_each_sg(qc->sg, sg, qc->n_elem, si) { 819c6fd2807SJeff Garzik sge->addr = cpu_to_le64(sg_dma_address(sg)); 820c6fd2807SJeff Garzik sge->cnt = cpu_to_le32(sg_dma_len(sg)); 821c6fd2807SJeff Garzik sge->flags = 0; 8223be6cbd7SJeff Garzik 8233be6cbd7SJeff Garzik last_sge = sge; 824c6fd2807SJeff Garzik sge++; 825c6fd2807SJeff Garzik } 8263be6cbd7SJeff Garzik 8273be6cbd7SJeff Garzik last_sge->flags = cpu_to_le32(SGE_TRM); 828c6fd2807SJeff Garzik } 829c6fd2807SJeff Garzik 8303454dc69STejun Heo static int sil24_qc_defer(struct ata_queued_cmd *qc) 8313454dc69STejun Heo { 8323454dc69STejun Heo struct ata_link *link = qc->dev->link; 8333454dc69STejun Heo struct ata_port *ap = link->ap; 8343454dc69STejun Heo u8 prot = qc->tf.protocol; 8353454dc69STejun Heo 83613cc546bSGwendal Grignou /* 83713cc546bSGwendal Grignou * There is a bug in the chip: 83813cc546bSGwendal Grignou * Port LRAM Causes the PRB/SGT Data to be Corrupted 83913cc546bSGwendal Grignou * If the host issues a read request for LRAM and SActive registers 84013cc546bSGwendal Grignou * while active commands are available in the port, PRB/SGT data in 84113cc546bSGwendal Grignou * the LRAM can become corrupted. This issue applies only when 84213cc546bSGwendal Grignou * reading from, but not writing to, the LRAM. 84313cc546bSGwendal Grignou * 84413cc546bSGwendal Grignou * Therefore, reading LRAM when there is no particular error [and 84513cc546bSGwendal Grignou * other commands may be outstanding] is prohibited. 84613cc546bSGwendal Grignou * 84713cc546bSGwendal Grignou * To avoid this bug there are two situations where a command must run 84813cc546bSGwendal Grignou * exclusive of any other commands on the port: 84913cc546bSGwendal Grignou * 85013cc546bSGwendal Grignou * - ATAPI commands which check the sense data 85113cc546bSGwendal Grignou * - Passthrough ATA commands which always have ATA_QCFLAG_RESULT_TF 85213cc546bSGwendal Grignou * set. 85313cc546bSGwendal Grignou * 8543454dc69STejun Heo */ 855405e66b3STejun Heo int is_excl = (ata_is_atapi(prot) || 85613cc546bSGwendal Grignou (qc->flags & ATA_QCFLAG_RESULT_TF)); 85713cc546bSGwendal Grignou 8583454dc69STejun Heo if (unlikely(ap->excl_link)) { 8593454dc69STejun Heo if (link == ap->excl_link) { 8603454dc69STejun Heo if (ap->nr_active_links) 8613454dc69STejun Heo return ATA_DEFER_PORT; 8623454dc69STejun Heo qc->flags |= ATA_QCFLAG_CLEAR_EXCL; 8633454dc69STejun Heo } else 8643454dc69STejun Heo return ATA_DEFER_PORT; 86513cc546bSGwendal Grignou } else if (unlikely(is_excl)) { 8663454dc69STejun Heo ap->excl_link = link; 8673454dc69STejun Heo if (ap->nr_active_links) 8683454dc69STejun Heo return ATA_DEFER_PORT; 8693454dc69STejun Heo qc->flags |= ATA_QCFLAG_CLEAR_EXCL; 8703454dc69STejun Heo } 8713454dc69STejun Heo 8723454dc69STejun Heo return ata_std_qc_defer(qc); 8733454dc69STejun Heo } 8743454dc69STejun Heo 875c6fd2807SJeff Garzik static void sil24_qc_prep(struct ata_queued_cmd *qc) 876c6fd2807SJeff Garzik { 877c6fd2807SJeff Garzik struct ata_port *ap = qc->ap; 878c6fd2807SJeff Garzik struct sil24_port_priv *pp = ap->private_data; 879c6fd2807SJeff Garzik union sil24_cmd_block *cb; 880c6fd2807SJeff Garzik struct sil24_prb *prb; 881c6fd2807SJeff Garzik struct sil24_sge *sge; 882c6fd2807SJeff Garzik u16 ctrl = 0; 883c6fd2807SJeff Garzik 884c6fd2807SJeff Garzik cb = &pp->cmd_block[sil24_tag(qc->tag)]; 885c6fd2807SJeff Garzik 886405e66b3STejun Heo if (!ata_is_atapi(qc->tf.protocol)) { 887c6fd2807SJeff Garzik prb = &cb->ata.prb; 888c6fd2807SJeff Garzik sge = cb->ata.sge; 889405e66b3STejun Heo } else { 890c6fd2807SJeff Garzik prb = &cb->atapi.prb; 891c6fd2807SJeff Garzik sge = cb->atapi.sge; 892c6fd2807SJeff Garzik memset(cb->atapi.cdb, 0, 32); 893c6fd2807SJeff Garzik memcpy(cb->atapi.cdb, qc->cdb, qc->dev->cdb_len); 894c6fd2807SJeff Garzik 895405e66b3STejun Heo if (ata_is_data(qc->tf.protocol)) { 896c6fd2807SJeff Garzik if (qc->tf.flags & ATA_TFLAG_WRITE) 897c6fd2807SJeff Garzik ctrl = PRB_CTRL_PACKET_WRITE; 898c6fd2807SJeff Garzik else 899c6fd2807SJeff Garzik ctrl = PRB_CTRL_PACKET_READ; 900c6fd2807SJeff Garzik } 901c6fd2807SJeff Garzik } 902c6fd2807SJeff Garzik 903c6fd2807SJeff Garzik prb->ctrl = cpu_to_le16(ctrl); 9043454dc69STejun Heo ata_tf_to_fis(&qc->tf, qc->dev->link->pmp, 1, prb->fis); 905c6fd2807SJeff Garzik 906c6fd2807SJeff Garzik if (qc->flags & ATA_QCFLAG_DMAMAP) 907c6fd2807SJeff Garzik sil24_fill_sg(qc, sge); 908c6fd2807SJeff Garzik } 909c6fd2807SJeff Garzik 910c6fd2807SJeff Garzik static unsigned int sil24_qc_issue(struct ata_queued_cmd *qc) 911c6fd2807SJeff Garzik { 912c6fd2807SJeff Garzik struct ata_port *ap = qc->ap; 913c6fd2807SJeff Garzik struct sil24_port_priv *pp = ap->private_data; 9140d5ff566STejun Heo void __iomem *port = ap->ioaddr.cmd_addr; 915c6fd2807SJeff Garzik unsigned int tag = sil24_tag(qc->tag); 916c6fd2807SJeff Garzik dma_addr_t paddr; 917c6fd2807SJeff Garzik void __iomem *activate; 918c6fd2807SJeff Garzik 919c6fd2807SJeff Garzik paddr = pp->cmd_block_dma + tag * sizeof(*pp->cmd_block); 920c6fd2807SJeff Garzik activate = port + PORT_CMD_ACTIVATE + tag * 8; 921c6fd2807SJeff Garzik 922c6fd2807SJeff Garzik writel((u32)paddr, activate); 923c6fd2807SJeff Garzik writel((u64)paddr >> 32, activate + 4); 924c6fd2807SJeff Garzik 925c6fd2807SJeff Garzik return 0; 926c6fd2807SJeff Garzik } 927c6fd2807SJeff Garzik 928c6fd2807SJeff Garzik static void sil24_irq_clear(struct ata_port *ap) 929c6fd2807SJeff Garzik { 930c6fd2807SJeff Garzik /* unused */ 931c6fd2807SJeff Garzik } 932c6fd2807SJeff Garzik 9333454dc69STejun Heo static void sil24_pmp_attach(struct ata_port *ap) 9343454dc69STejun Heo { 9353454dc69STejun Heo sil24_config_pmp(ap, 1); 9363454dc69STejun Heo sil24_init_port(ap); 9373454dc69STejun Heo } 9383454dc69STejun Heo 9393454dc69STejun Heo static void sil24_pmp_detach(struct ata_port *ap) 9403454dc69STejun Heo { 9413454dc69STejun Heo sil24_init_port(ap); 9423454dc69STejun Heo sil24_config_pmp(ap, 0); 9433454dc69STejun Heo } 9443454dc69STejun Heo 9453454dc69STejun Heo static int sil24_pmp_softreset(struct ata_link *link, unsigned int *class, 9463454dc69STejun Heo unsigned long deadline) 9473454dc69STejun Heo { 9483454dc69STejun Heo return sil24_do_softreset(link, class, link->pmp, deadline); 9493454dc69STejun Heo } 9503454dc69STejun Heo 9513454dc69STejun Heo static int sil24_pmp_hardreset(struct ata_link *link, unsigned int *class, 9523454dc69STejun Heo unsigned long deadline) 9533454dc69STejun Heo { 9543454dc69STejun Heo int rc; 9553454dc69STejun Heo 9563454dc69STejun Heo rc = sil24_init_port(link->ap); 9573454dc69STejun Heo if (rc) { 9583454dc69STejun Heo ata_link_printk(link, KERN_ERR, 9593454dc69STejun Heo "hardreset failed (port not ready)\n"); 9603454dc69STejun Heo return rc; 9613454dc69STejun Heo } 9623454dc69STejun Heo 9633454dc69STejun Heo return sata_pmp_std_hardreset(link, class, deadline); 9643454dc69STejun Heo } 9653454dc69STejun Heo 966c6fd2807SJeff Garzik static void sil24_freeze(struct ata_port *ap) 967c6fd2807SJeff Garzik { 9680d5ff566STejun Heo void __iomem *port = ap->ioaddr.cmd_addr; 969c6fd2807SJeff Garzik 970c6fd2807SJeff Garzik /* Port-wide IRQ mask in HOST_CTRL doesn't really work, clear 971c6fd2807SJeff Garzik * PORT_IRQ_ENABLE instead. 972c6fd2807SJeff Garzik */ 973c6fd2807SJeff Garzik writel(0xffff, port + PORT_IRQ_ENABLE_CLR); 974c6fd2807SJeff Garzik } 975c6fd2807SJeff Garzik 976c6fd2807SJeff Garzik static void sil24_thaw(struct ata_port *ap) 977c6fd2807SJeff Garzik { 9780d5ff566STejun Heo void __iomem *port = ap->ioaddr.cmd_addr; 979c6fd2807SJeff Garzik u32 tmp; 980c6fd2807SJeff Garzik 981c6fd2807SJeff Garzik /* clear IRQ */ 982c6fd2807SJeff Garzik tmp = readl(port + PORT_IRQ_STAT); 983c6fd2807SJeff Garzik writel(tmp, port + PORT_IRQ_STAT); 984c6fd2807SJeff Garzik 985c6fd2807SJeff Garzik /* turn IRQ back on */ 986c6fd2807SJeff Garzik writel(DEF_PORT_IRQ, port + PORT_IRQ_ENABLE_SET); 987c6fd2807SJeff Garzik } 988c6fd2807SJeff Garzik 989c6fd2807SJeff Garzik static void sil24_error_intr(struct ata_port *ap) 990c6fd2807SJeff Garzik { 9910d5ff566STejun Heo void __iomem *port = ap->ioaddr.cmd_addr; 992e59f0dadSTejun Heo struct sil24_port_priv *pp = ap->private_data; 9933454dc69STejun Heo struct ata_queued_cmd *qc = NULL; 9943454dc69STejun Heo struct ata_link *link; 9953454dc69STejun Heo struct ata_eh_info *ehi; 9963454dc69STejun Heo int abort = 0, freeze = 0; 997c6fd2807SJeff Garzik u32 irq_stat; 998c6fd2807SJeff Garzik 999c6fd2807SJeff Garzik /* on error, we need to clear IRQ explicitly */ 1000c6fd2807SJeff Garzik irq_stat = readl(port + PORT_IRQ_STAT); 1001c6fd2807SJeff Garzik writel(irq_stat, port + PORT_IRQ_STAT); 1002c6fd2807SJeff Garzik 1003c6fd2807SJeff Garzik /* first, analyze and record host port events */ 10043454dc69STejun Heo link = &ap->link; 10053454dc69STejun Heo ehi = &link->eh_info; 1006c6fd2807SJeff Garzik ata_ehi_clear_desc(ehi); 1007c6fd2807SJeff Garzik 1008c6fd2807SJeff Garzik ata_ehi_push_desc(ehi, "irq_stat 0x%08x", irq_stat); 1009c6fd2807SJeff Garzik 1010854c73a2STejun Heo if (irq_stat & PORT_IRQ_SDB_NOTIFY) { 1011854c73a2STejun Heo ata_ehi_push_desc(ehi, "SDB notify"); 10127d77b247STejun Heo sata_async_notification(ap); 1013854c73a2STejun Heo } 1014854c73a2STejun Heo 1015c6fd2807SJeff Garzik if (irq_stat & (PORT_IRQ_PHYRDY_CHG | PORT_IRQ_DEV_XCHG)) { 1016c6fd2807SJeff Garzik ata_ehi_hotplugged(ehi); 1017b64bbc39STejun Heo ata_ehi_push_desc(ehi, "%s", 1018c6fd2807SJeff Garzik irq_stat & PORT_IRQ_PHYRDY_CHG ? 1019c6fd2807SJeff Garzik "PHY RDY changed" : "device exchanged"); 1020c6fd2807SJeff Garzik freeze = 1; 1021c6fd2807SJeff Garzik } 1022c6fd2807SJeff Garzik 1023c6fd2807SJeff Garzik if (irq_stat & PORT_IRQ_UNK_FIS) { 1024c6fd2807SJeff Garzik ehi->err_mask |= AC_ERR_HSM; 1025*cf480626STejun Heo ehi->action |= ATA_EH_RESET; 1026b64bbc39STejun Heo ata_ehi_push_desc(ehi, "unknown FIS"); 1027c6fd2807SJeff Garzik freeze = 1; 1028c6fd2807SJeff Garzik } 1029c6fd2807SJeff Garzik 1030c6fd2807SJeff Garzik /* deal with command error */ 1031c6fd2807SJeff Garzik if (irq_stat & PORT_IRQ_ERROR) { 1032c6fd2807SJeff Garzik struct sil24_cerr_info *ci = NULL; 1033c6fd2807SJeff Garzik unsigned int err_mask = 0, action = 0; 10343454dc69STejun Heo u32 context, cerr; 10353454dc69STejun Heo int pmp; 10363454dc69STejun Heo 10373454dc69STejun Heo abort = 1; 10383454dc69STejun Heo 10393454dc69STejun Heo /* DMA Context Switch Failure in Port Multiplier Mode 10403454dc69STejun Heo * errata. If we have active commands to 3 or more 10413454dc69STejun Heo * devices, any error condition on active devices can 10423454dc69STejun Heo * corrupt DMA context switching. 10433454dc69STejun Heo */ 10443454dc69STejun Heo if (ap->nr_active_links >= 3) { 10453454dc69STejun Heo ehi->err_mask |= AC_ERR_OTHER; 1046*cf480626STejun Heo ehi->action |= ATA_EH_RESET; 10473454dc69STejun Heo ata_ehi_push_desc(ehi, "PMP DMA CS errata"); 104823818034STejun Heo pp->do_port_rst = 1; 10493454dc69STejun Heo freeze = 1; 10503454dc69STejun Heo } 10513454dc69STejun Heo 10523454dc69STejun Heo /* find out the offending link and qc */ 10533454dc69STejun Heo if (ap->nr_pmp_links) { 10543454dc69STejun Heo context = readl(port + PORT_CONTEXT); 10553454dc69STejun Heo pmp = (context >> 5) & 0xf; 10563454dc69STejun Heo 10573454dc69STejun Heo if (pmp < ap->nr_pmp_links) { 10583454dc69STejun Heo link = &ap->pmp_link[pmp]; 10593454dc69STejun Heo ehi = &link->eh_info; 10603454dc69STejun Heo qc = ata_qc_from_tag(ap, link->active_tag); 10613454dc69STejun Heo 10623454dc69STejun Heo ata_ehi_clear_desc(ehi); 10633454dc69STejun Heo ata_ehi_push_desc(ehi, "irq_stat 0x%08x", 10643454dc69STejun Heo irq_stat); 10653454dc69STejun Heo } else { 10663454dc69STejun Heo err_mask |= AC_ERR_HSM; 1067*cf480626STejun Heo action |= ATA_EH_RESET; 10683454dc69STejun Heo freeze = 1; 10693454dc69STejun Heo } 10703454dc69STejun Heo } else 10713454dc69STejun Heo qc = ata_qc_from_tag(ap, link->active_tag); 1072c6fd2807SJeff Garzik 1073c6fd2807SJeff Garzik /* analyze CMD_ERR */ 1074c6fd2807SJeff Garzik cerr = readl(port + PORT_CMD_ERR); 1075c6fd2807SJeff Garzik if (cerr < ARRAY_SIZE(sil24_cerr_db)) 1076c6fd2807SJeff Garzik ci = &sil24_cerr_db[cerr]; 1077c6fd2807SJeff Garzik 1078c6fd2807SJeff Garzik if (ci && ci->desc) { 1079c6fd2807SJeff Garzik err_mask |= ci->err_mask; 1080c6fd2807SJeff Garzik action |= ci->action; 1081*cf480626STejun Heo if (action & ATA_EH_RESET) 1082c2e14f11STejun Heo freeze = 1; 1083b64bbc39STejun Heo ata_ehi_push_desc(ehi, "%s", ci->desc); 1084c6fd2807SJeff Garzik } else { 1085c6fd2807SJeff Garzik err_mask |= AC_ERR_OTHER; 1086*cf480626STejun Heo action |= ATA_EH_RESET; 1087c2e14f11STejun Heo freeze = 1; 1088b64bbc39STejun Heo ata_ehi_push_desc(ehi, "unknown command error %d", 1089c6fd2807SJeff Garzik cerr); 1090c6fd2807SJeff Garzik } 1091c6fd2807SJeff Garzik 1092c6fd2807SJeff Garzik /* record error info */ 1093c6fd2807SJeff Garzik if (qc) { 1094e59f0dadSTejun Heo sil24_read_tf(ap, qc->tag, &pp->tf); 1095c6fd2807SJeff Garzik qc->err_mask |= err_mask; 1096c6fd2807SJeff Garzik } else 1097c6fd2807SJeff Garzik ehi->err_mask |= err_mask; 1098c6fd2807SJeff Garzik 1099c6fd2807SJeff Garzik ehi->action |= action; 11003454dc69STejun Heo 11013454dc69STejun Heo /* if PMP, resume */ 11023454dc69STejun Heo if (ap->nr_pmp_links) 11033454dc69STejun Heo writel(PORT_CS_PMP_RESUME, port + PORT_CTRL_STAT); 1104c6fd2807SJeff Garzik } 1105c6fd2807SJeff Garzik 1106c6fd2807SJeff Garzik /* freeze or abort */ 1107c6fd2807SJeff Garzik if (freeze) 1108c6fd2807SJeff Garzik ata_port_freeze(ap); 11093454dc69STejun Heo else if (abort) { 11103454dc69STejun Heo if (qc) 11113454dc69STejun Heo ata_link_abort(qc->dev->link); 1112c6fd2807SJeff Garzik else 1113c6fd2807SJeff Garzik ata_port_abort(ap); 1114c6fd2807SJeff Garzik } 11153454dc69STejun Heo } 1116c6fd2807SJeff Garzik 1117c6fd2807SJeff Garzik static void sil24_finish_qc(struct ata_queued_cmd *qc) 1118c6fd2807SJeff Garzik { 1119e59f0dadSTejun Heo struct ata_port *ap = qc->ap; 1120e59f0dadSTejun Heo struct sil24_port_priv *pp = ap->private_data; 1121e59f0dadSTejun Heo 1122c6fd2807SJeff Garzik if (qc->flags & ATA_QCFLAG_RESULT_TF) 1123e59f0dadSTejun Heo sil24_read_tf(ap, qc->tag, &pp->tf); 1124c6fd2807SJeff Garzik } 1125c6fd2807SJeff Garzik 1126c6fd2807SJeff Garzik static inline void sil24_host_intr(struct ata_port *ap) 1127c6fd2807SJeff Garzik { 11280d5ff566STejun Heo void __iomem *port = ap->ioaddr.cmd_addr; 1129c6fd2807SJeff Garzik u32 slot_stat, qc_active; 1130c6fd2807SJeff Garzik int rc; 1131c6fd2807SJeff Garzik 1132228f47b9STejun Heo /* If PCIX_IRQ_WOC, there's an inherent race window between 1133228f47b9STejun Heo * clearing IRQ pending status and reading PORT_SLOT_STAT 1134228f47b9STejun Heo * which may cause spurious interrupts afterwards. This is 1135228f47b9STejun Heo * unavoidable and much better than losing interrupts which 1136228f47b9STejun Heo * happens if IRQ pending is cleared after reading 1137228f47b9STejun Heo * PORT_SLOT_STAT. 1138228f47b9STejun Heo */ 1139228f47b9STejun Heo if (ap->flags & SIL24_FLAG_PCIX_IRQ_WOC) 1140228f47b9STejun Heo writel(PORT_IRQ_COMPLETE, port + PORT_IRQ_STAT); 1141228f47b9STejun Heo 1142c6fd2807SJeff Garzik slot_stat = readl(port + PORT_SLOT_STAT); 1143c6fd2807SJeff Garzik 1144c6fd2807SJeff Garzik if (unlikely(slot_stat & HOST_SSTAT_ATTN)) { 1145c6fd2807SJeff Garzik sil24_error_intr(ap); 1146c6fd2807SJeff Garzik return; 1147c6fd2807SJeff Garzik } 1148c6fd2807SJeff Garzik 1149c6fd2807SJeff Garzik qc_active = slot_stat & ~HOST_SSTAT_ATTN; 1150c6fd2807SJeff Garzik rc = ata_qc_complete_multiple(ap, qc_active, sil24_finish_qc); 1151c6fd2807SJeff Garzik if (rc > 0) 1152c6fd2807SJeff Garzik return; 1153c6fd2807SJeff Garzik if (rc < 0) { 11549af5c9c9STejun Heo struct ata_eh_info *ehi = &ap->link.eh_info; 1155c6fd2807SJeff Garzik ehi->err_mask |= AC_ERR_HSM; 1156*cf480626STejun Heo ehi->action |= ATA_EH_RESET; 1157c6fd2807SJeff Garzik ata_port_freeze(ap); 1158c6fd2807SJeff Garzik return; 1159c6fd2807SJeff Garzik } 1160c6fd2807SJeff Garzik 1161228f47b9STejun Heo /* spurious interrupts are expected if PCIX_IRQ_WOC */ 1162228f47b9STejun Heo if (!(ap->flags & SIL24_FLAG_PCIX_IRQ_WOC) && ata_ratelimit()) 1163c6fd2807SJeff Garzik ata_port_printk(ap, KERN_INFO, "spurious interrupt " 1164c6fd2807SJeff Garzik "(slot_stat 0x%x active_tag %d sactive 0x%x)\n", 11659af5c9c9STejun Heo slot_stat, ap->link.active_tag, ap->link.sactive); 1166c6fd2807SJeff Garzik } 1167c6fd2807SJeff Garzik 11687d12e780SDavid Howells static irqreturn_t sil24_interrupt(int irq, void *dev_instance) 1169c6fd2807SJeff Garzik { 1170cca3974eSJeff Garzik struct ata_host *host = dev_instance; 11710d5ff566STejun Heo void __iomem *host_base = host->iomap[SIL24_HOST_BAR]; 1172c6fd2807SJeff Garzik unsigned handled = 0; 1173c6fd2807SJeff Garzik u32 status; 1174c6fd2807SJeff Garzik int i; 1175c6fd2807SJeff Garzik 11760d5ff566STejun Heo status = readl(host_base + HOST_IRQ_STAT); 1177c6fd2807SJeff Garzik 1178c6fd2807SJeff Garzik if (status == 0xffffffff) { 1179c6fd2807SJeff Garzik printk(KERN_ERR DRV_NAME ": IRQ status == 0xffffffff, " 1180c6fd2807SJeff Garzik "PCI fault or device removal?\n"); 1181c6fd2807SJeff Garzik goto out; 1182c6fd2807SJeff Garzik } 1183c6fd2807SJeff Garzik 1184c6fd2807SJeff Garzik if (!(status & IRQ_STAT_4PORTS)) 1185c6fd2807SJeff Garzik goto out; 1186c6fd2807SJeff Garzik 1187cca3974eSJeff Garzik spin_lock(&host->lock); 1188c6fd2807SJeff Garzik 1189cca3974eSJeff Garzik for (i = 0; i < host->n_ports; i++) 1190c6fd2807SJeff Garzik if (status & (1 << i)) { 1191cca3974eSJeff Garzik struct ata_port *ap = host->ports[i]; 1192c6fd2807SJeff Garzik if (ap && !(ap->flags & ATA_FLAG_DISABLED)) { 1193825cd6ddSMikael Pettersson sil24_host_intr(ap); 1194c6fd2807SJeff Garzik handled++; 1195c6fd2807SJeff Garzik } else 1196c6fd2807SJeff Garzik printk(KERN_ERR DRV_NAME 1197c6fd2807SJeff Garzik ": interrupt from disabled port %d\n", i); 1198c6fd2807SJeff Garzik } 1199c6fd2807SJeff Garzik 1200cca3974eSJeff Garzik spin_unlock(&host->lock); 1201c6fd2807SJeff Garzik out: 1202c6fd2807SJeff Garzik return IRQ_RETVAL(handled); 1203c6fd2807SJeff Garzik } 1204c6fd2807SJeff Garzik 1205c6fd2807SJeff Garzik static void sil24_error_handler(struct ata_port *ap) 1206c6fd2807SJeff Garzik { 120723818034STejun Heo struct sil24_port_priv *pp = ap->private_data; 120823818034STejun Heo 12093454dc69STejun Heo if (sil24_init_port(ap)) 1210c6fd2807SJeff Garzik ata_eh_freeze_port(ap); 1211c6fd2807SJeff Garzik 1212c6fd2807SJeff Garzik /* perform recovery */ 12133454dc69STejun Heo sata_pmp_do_eh(ap, ata_std_prereset, sil24_softreset, sil24_hardreset, 12143454dc69STejun Heo ata_std_postreset, sata_pmp_std_prereset, 12153454dc69STejun Heo sil24_pmp_softreset, sil24_pmp_hardreset, 12163454dc69STejun Heo sata_pmp_std_postreset); 121723818034STejun Heo 121823818034STejun Heo pp->do_port_rst = 0; 1219c6fd2807SJeff Garzik } 1220c6fd2807SJeff Garzik 1221c6fd2807SJeff Garzik static void sil24_post_internal_cmd(struct ata_queued_cmd *qc) 1222c6fd2807SJeff Garzik { 1223c6fd2807SJeff Garzik struct ata_port *ap = qc->ap; 1224c6fd2807SJeff Garzik 1225c6fd2807SJeff Garzik /* make DMA engine forget about the failed command */ 12263454dc69STejun Heo if ((qc->flags & ATA_QCFLAG_FAILED) && sil24_init_port(ap)) 12273454dc69STejun Heo ata_eh_freeze_port(ap); 1228c6fd2807SJeff Garzik } 1229c6fd2807SJeff Garzik 1230c6fd2807SJeff Garzik static int sil24_port_start(struct ata_port *ap) 1231c6fd2807SJeff Garzik { 1232cca3974eSJeff Garzik struct device *dev = ap->host->dev; 1233c6fd2807SJeff Garzik struct sil24_port_priv *pp; 1234c6fd2807SJeff Garzik union sil24_cmd_block *cb; 1235c6fd2807SJeff Garzik size_t cb_size = sizeof(*cb) * SIL24_MAX_CMDS; 1236c6fd2807SJeff Garzik dma_addr_t cb_dma; 1237c6fd2807SJeff Garzik 123824dc5f33STejun Heo pp = devm_kzalloc(dev, sizeof(*pp), GFP_KERNEL); 1239c6fd2807SJeff Garzik if (!pp) 124024dc5f33STejun Heo return -ENOMEM; 1241c6fd2807SJeff Garzik 1242c6fd2807SJeff Garzik pp->tf.command = ATA_DRDY; 1243c6fd2807SJeff Garzik 124424dc5f33STejun Heo cb = dmam_alloc_coherent(dev, cb_size, &cb_dma, GFP_KERNEL); 1245c6fd2807SJeff Garzik if (!cb) 124624dc5f33STejun Heo return -ENOMEM; 1247c6fd2807SJeff Garzik memset(cb, 0, cb_size); 1248c6fd2807SJeff Garzik 1249c6fd2807SJeff Garzik pp->cmd_block = cb; 1250c6fd2807SJeff Garzik pp->cmd_block_dma = cb_dma; 1251c6fd2807SJeff Garzik 1252c6fd2807SJeff Garzik ap->private_data = pp; 1253c6fd2807SJeff Garzik 1254c6fd2807SJeff Garzik return 0; 1255c6fd2807SJeff Garzik } 1256c6fd2807SJeff Garzik 12574447d351STejun Heo static void sil24_init_controller(struct ata_host *host) 1258c6fd2807SJeff Garzik { 12594447d351STejun Heo void __iomem *host_base = host->iomap[SIL24_HOST_BAR]; 1260c6fd2807SJeff Garzik u32 tmp; 1261c6fd2807SJeff Garzik int i; 1262c6fd2807SJeff Garzik 1263c6fd2807SJeff Garzik /* GPIO off */ 1264c6fd2807SJeff Garzik writel(0, host_base + HOST_FLASH_CMD); 1265c6fd2807SJeff Garzik 1266c6fd2807SJeff Garzik /* clear global reset & mask interrupts during initialization */ 1267c6fd2807SJeff Garzik writel(0, host_base + HOST_CTRL); 1268c6fd2807SJeff Garzik 1269c6fd2807SJeff Garzik /* init ports */ 12704447d351STejun Heo for (i = 0; i < host->n_ports; i++) { 127123818034STejun Heo struct ata_port *ap = host->ports[i]; 127223818034STejun Heo void __iomem *port = ap->ioaddr.cmd_addr; 1273c6fd2807SJeff Garzik 1274c6fd2807SJeff Garzik /* Initial PHY setting */ 1275c6fd2807SJeff Garzik writel(0x20c, port + PORT_PHY_CFG); 1276c6fd2807SJeff Garzik 1277c6fd2807SJeff Garzik /* Clear port RST */ 1278c6fd2807SJeff Garzik tmp = readl(port + PORT_CTRL_STAT); 1279c6fd2807SJeff Garzik if (tmp & PORT_CS_PORT_RST) { 1280c6fd2807SJeff Garzik writel(PORT_CS_PORT_RST, port + PORT_CTRL_CLR); 1281c6fd2807SJeff Garzik tmp = ata_wait_register(port + PORT_CTRL_STAT, 1282c6fd2807SJeff Garzik PORT_CS_PORT_RST, 1283c6fd2807SJeff Garzik PORT_CS_PORT_RST, 10, 100); 1284c6fd2807SJeff Garzik if (tmp & PORT_CS_PORT_RST) 12854447d351STejun Heo dev_printk(KERN_ERR, host->dev, 1286c6fd2807SJeff Garzik "failed to clear port RST\n"); 1287c6fd2807SJeff Garzik } 1288c6fd2807SJeff Garzik 128923818034STejun Heo /* configure port */ 129023818034STejun Heo sil24_config_port(ap); 1291c6fd2807SJeff Garzik } 1292c6fd2807SJeff Garzik 1293c6fd2807SJeff Garzik /* Turn on interrupts */ 1294c6fd2807SJeff Garzik writel(IRQ_STAT_4PORTS, host_base + HOST_CTRL); 1295c6fd2807SJeff Garzik } 1296c6fd2807SJeff Garzik 1297c6fd2807SJeff Garzik static int sil24_init_one(struct pci_dev *pdev, const struct pci_device_id *ent) 1298c6fd2807SJeff Garzik { 129993e2618eSTejun Heo extern int __MARKER__sil24_cmd_block_is_sized_wrongly; 13005796d1c4SJeff Garzik static int printed_version; 13014447d351STejun Heo struct ata_port_info pi = sil24_port_info[ent->driver_data]; 13024447d351STejun Heo const struct ata_port_info *ppi[] = { &pi, NULL }; 13034447d351STejun Heo void __iomem * const *iomap; 13044447d351STejun Heo struct ata_host *host; 1305c6fd2807SJeff Garzik int i, rc; 1306c6fd2807SJeff Garzik u32 tmp; 1307c6fd2807SJeff Garzik 130893e2618eSTejun Heo /* cause link error if sil24_cmd_block is sized wrongly */ 130993e2618eSTejun Heo if (sizeof(union sil24_cmd_block) != PAGE_SIZE) 131093e2618eSTejun Heo __MARKER__sil24_cmd_block_is_sized_wrongly = 1; 131193e2618eSTejun Heo 1312c6fd2807SJeff Garzik if (!printed_version++) 1313c6fd2807SJeff Garzik dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n"); 1314c6fd2807SJeff Garzik 13154447d351STejun Heo /* acquire resources */ 131624dc5f33STejun Heo rc = pcim_enable_device(pdev); 1317c6fd2807SJeff Garzik if (rc) 1318c6fd2807SJeff Garzik return rc; 1319c6fd2807SJeff Garzik 13200d5ff566STejun Heo rc = pcim_iomap_regions(pdev, 13210d5ff566STejun Heo (1 << SIL24_HOST_BAR) | (1 << SIL24_PORT_BAR), 13220d5ff566STejun Heo DRV_NAME); 1323c6fd2807SJeff Garzik if (rc) 132424dc5f33STejun Heo return rc; 13254447d351STejun Heo iomap = pcim_iomap_table(pdev); 1326c6fd2807SJeff Garzik 13274447d351STejun Heo /* apply workaround for completion IRQ loss on PCI-X errata */ 13284447d351STejun Heo if (pi.flags & SIL24_FLAG_PCIX_IRQ_WOC) { 13294447d351STejun Heo tmp = readl(iomap[SIL24_HOST_BAR] + HOST_CTRL); 13304447d351STejun Heo if (tmp & (HOST_CTRL_TRDY | HOST_CTRL_STOP | HOST_CTRL_DEVSEL)) 13314447d351STejun Heo dev_printk(KERN_INFO, &pdev->dev, 13324447d351STejun Heo "Applying completion IRQ loss on PCI-X " 13334447d351STejun Heo "errata fix\n"); 13344447d351STejun Heo else 13354447d351STejun Heo pi.flags &= ~SIL24_FLAG_PCIX_IRQ_WOC; 13364447d351STejun Heo } 13374447d351STejun Heo 13384447d351STejun Heo /* allocate and fill host */ 13394447d351STejun Heo host = ata_host_alloc_pinfo(&pdev->dev, ppi, 13404447d351STejun Heo SIL24_FLAG2NPORTS(ppi[0]->flags)); 13414447d351STejun Heo if (!host) 134224dc5f33STejun Heo return -ENOMEM; 13434447d351STejun Heo host->iomap = iomap; 1344c6fd2807SJeff Garzik 13454447d351STejun Heo for (i = 0; i < host->n_ports; i++) { 1346cbcdd875STejun Heo struct ata_port *ap = host->ports[i]; 1347cbcdd875STejun Heo size_t offset = ap->port_no * PORT_REGS_SIZE; 1348cbcdd875STejun Heo void __iomem *port = iomap[SIL24_PORT_BAR] + offset; 1349c6fd2807SJeff Garzik 13504447d351STejun Heo host->ports[i]->ioaddr.cmd_addr = port; 13514447d351STejun Heo host->ports[i]->ioaddr.scr_addr = port + PORT_SCONTROL; 1352c6fd2807SJeff Garzik 1353cbcdd875STejun Heo ata_port_pbar_desc(ap, SIL24_HOST_BAR, -1, "host"); 1354cbcdd875STejun Heo ata_port_pbar_desc(ap, SIL24_PORT_BAR, offset, "port"); 13554447d351STejun Heo } 1356c6fd2807SJeff Garzik 13574447d351STejun Heo /* configure and activate the device */ 1358c6fd2807SJeff Garzik if (!pci_set_dma_mask(pdev, DMA_64BIT_MASK)) { 1359c6fd2807SJeff Garzik rc = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK); 1360c6fd2807SJeff Garzik if (rc) { 1361c6fd2807SJeff Garzik rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK); 1362c6fd2807SJeff Garzik if (rc) { 1363c6fd2807SJeff Garzik dev_printk(KERN_ERR, &pdev->dev, 1364c6fd2807SJeff Garzik "64-bit DMA enable failed\n"); 136524dc5f33STejun Heo return rc; 1366c6fd2807SJeff Garzik } 1367c6fd2807SJeff Garzik } 1368c6fd2807SJeff Garzik } else { 1369c6fd2807SJeff Garzik rc = pci_set_dma_mask(pdev, DMA_32BIT_MASK); 1370c6fd2807SJeff Garzik if (rc) { 1371c6fd2807SJeff Garzik dev_printk(KERN_ERR, &pdev->dev, 1372c6fd2807SJeff Garzik "32-bit DMA enable failed\n"); 137324dc5f33STejun Heo return rc; 1374c6fd2807SJeff Garzik } 1375c6fd2807SJeff Garzik rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK); 1376c6fd2807SJeff Garzik if (rc) { 1377c6fd2807SJeff Garzik dev_printk(KERN_ERR, &pdev->dev, 1378c6fd2807SJeff Garzik "32-bit consistent DMA enable failed\n"); 137924dc5f33STejun Heo return rc; 1380c6fd2807SJeff Garzik } 1381c6fd2807SJeff Garzik } 1382c6fd2807SJeff Garzik 13834447d351STejun Heo sil24_init_controller(host); 1384c6fd2807SJeff Garzik 1385c6fd2807SJeff Garzik pci_set_master(pdev); 13864447d351STejun Heo return ata_host_activate(host, pdev->irq, sil24_interrupt, IRQF_SHARED, 13874447d351STejun Heo &sil24_sht); 1388c6fd2807SJeff Garzik } 1389c6fd2807SJeff Garzik 1390281d426cSAlexey Dobriyan #ifdef CONFIG_PM 1391c6fd2807SJeff Garzik static int sil24_pci_device_resume(struct pci_dev *pdev) 1392c6fd2807SJeff Garzik { 1393cca3974eSJeff Garzik struct ata_host *host = dev_get_drvdata(&pdev->dev); 13940d5ff566STejun Heo void __iomem *host_base = host->iomap[SIL24_HOST_BAR]; 1395553c4aa6STejun Heo int rc; 1396c6fd2807SJeff Garzik 1397553c4aa6STejun Heo rc = ata_pci_device_do_resume(pdev); 1398553c4aa6STejun Heo if (rc) 1399553c4aa6STejun Heo return rc; 1400c6fd2807SJeff Garzik 1401c6fd2807SJeff Garzik if (pdev->dev.power.power_state.event == PM_EVENT_SUSPEND) 14020d5ff566STejun Heo writel(HOST_CTRL_GLOBAL_RST, host_base + HOST_CTRL); 1403c6fd2807SJeff Garzik 14044447d351STejun Heo sil24_init_controller(host); 1405c6fd2807SJeff Garzik 1406cca3974eSJeff Garzik ata_host_resume(host); 1407c6fd2807SJeff Garzik 1408c6fd2807SJeff Garzik return 0; 1409c6fd2807SJeff Garzik } 14103454dc69STejun Heo 14113454dc69STejun Heo static int sil24_port_resume(struct ata_port *ap) 14123454dc69STejun Heo { 14133454dc69STejun Heo sil24_config_pmp(ap, ap->nr_pmp_links); 14143454dc69STejun Heo return 0; 14153454dc69STejun Heo } 1416281d426cSAlexey Dobriyan #endif 1417c6fd2807SJeff Garzik 1418c6fd2807SJeff Garzik static int __init sil24_init(void) 1419c6fd2807SJeff Garzik { 1420c6fd2807SJeff Garzik return pci_register_driver(&sil24_pci_driver); 1421c6fd2807SJeff Garzik } 1422c6fd2807SJeff Garzik 1423c6fd2807SJeff Garzik static void __exit sil24_exit(void) 1424c6fd2807SJeff Garzik { 1425c6fd2807SJeff Garzik pci_unregister_driver(&sil24_pci_driver); 1426c6fd2807SJeff Garzik } 1427c6fd2807SJeff Garzik 1428c6fd2807SJeff Garzik MODULE_AUTHOR("Tejun Heo"); 1429c6fd2807SJeff Garzik MODULE_DESCRIPTION("Silicon Image 3124/3132 SATA low-level driver"); 1430c6fd2807SJeff Garzik MODULE_LICENSE("GPL"); 1431c6fd2807SJeff Garzik MODULE_DEVICE_TABLE(pci, sil24_pci_tbl); 1432c6fd2807SJeff Garzik 1433c6fd2807SJeff Garzik module_init(sil24_init); 1434c6fd2807SJeff Garzik module_exit(sil24_exit); 1435