1*c6fd2807SJeff Garzik /* 2*c6fd2807SJeff Garzik * sata_sil24.c - Driver for Silicon Image 3124/3132 SATA-2 controllers 3*c6fd2807SJeff Garzik * 4*c6fd2807SJeff Garzik * Copyright 2005 Tejun Heo 5*c6fd2807SJeff Garzik * 6*c6fd2807SJeff Garzik * Based on preview driver from Silicon Image. 7*c6fd2807SJeff Garzik * 8*c6fd2807SJeff Garzik * This program is free software; you can redistribute it and/or modify it 9*c6fd2807SJeff Garzik * under the terms of the GNU General Public License as published by the 10*c6fd2807SJeff Garzik * Free Software Foundation; either version 2, or (at your option) any 11*c6fd2807SJeff Garzik * later version. 12*c6fd2807SJeff Garzik * 13*c6fd2807SJeff Garzik * This program is distributed in the hope that it will be useful, but 14*c6fd2807SJeff Garzik * WITHOUT ANY WARRANTY; without even the implied warranty of 15*c6fd2807SJeff Garzik * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU 16*c6fd2807SJeff Garzik * General Public License for more details. 17*c6fd2807SJeff Garzik * 18*c6fd2807SJeff Garzik */ 19*c6fd2807SJeff Garzik 20*c6fd2807SJeff Garzik #include <linux/kernel.h> 21*c6fd2807SJeff Garzik #include <linux/module.h> 22*c6fd2807SJeff Garzik #include <linux/pci.h> 23*c6fd2807SJeff Garzik #include <linux/blkdev.h> 24*c6fd2807SJeff Garzik #include <linux/delay.h> 25*c6fd2807SJeff Garzik #include <linux/interrupt.h> 26*c6fd2807SJeff Garzik #include <linux/dma-mapping.h> 27*c6fd2807SJeff Garzik #include <linux/device.h> 28*c6fd2807SJeff Garzik #include <scsi/scsi_host.h> 29*c6fd2807SJeff Garzik #include <scsi/scsi_cmnd.h> 30*c6fd2807SJeff Garzik #include <linux/libata.h> 31*c6fd2807SJeff Garzik #include <asm/io.h> 32*c6fd2807SJeff Garzik 33*c6fd2807SJeff Garzik #define DRV_NAME "sata_sil24" 34*c6fd2807SJeff Garzik #define DRV_VERSION "0.3" 35*c6fd2807SJeff Garzik 36*c6fd2807SJeff Garzik /* 37*c6fd2807SJeff Garzik * Port request block (PRB) 32 bytes 38*c6fd2807SJeff Garzik */ 39*c6fd2807SJeff Garzik struct sil24_prb { 40*c6fd2807SJeff Garzik __le16 ctrl; 41*c6fd2807SJeff Garzik __le16 prot; 42*c6fd2807SJeff Garzik __le32 rx_cnt; 43*c6fd2807SJeff Garzik u8 fis[6 * 4]; 44*c6fd2807SJeff Garzik }; 45*c6fd2807SJeff Garzik 46*c6fd2807SJeff Garzik /* 47*c6fd2807SJeff Garzik * Scatter gather entry (SGE) 16 bytes 48*c6fd2807SJeff Garzik */ 49*c6fd2807SJeff Garzik struct sil24_sge { 50*c6fd2807SJeff Garzik __le64 addr; 51*c6fd2807SJeff Garzik __le32 cnt; 52*c6fd2807SJeff Garzik __le32 flags; 53*c6fd2807SJeff Garzik }; 54*c6fd2807SJeff Garzik 55*c6fd2807SJeff Garzik /* 56*c6fd2807SJeff Garzik * Port multiplier 57*c6fd2807SJeff Garzik */ 58*c6fd2807SJeff Garzik struct sil24_port_multiplier { 59*c6fd2807SJeff Garzik __le32 diag; 60*c6fd2807SJeff Garzik __le32 sactive; 61*c6fd2807SJeff Garzik }; 62*c6fd2807SJeff Garzik 63*c6fd2807SJeff Garzik enum { 64*c6fd2807SJeff Garzik /* 65*c6fd2807SJeff Garzik * Global controller registers (128 bytes @ BAR0) 66*c6fd2807SJeff Garzik */ 67*c6fd2807SJeff Garzik /* 32 bit regs */ 68*c6fd2807SJeff Garzik HOST_SLOT_STAT = 0x00, /* 32 bit slot stat * 4 */ 69*c6fd2807SJeff Garzik HOST_CTRL = 0x40, 70*c6fd2807SJeff Garzik HOST_IRQ_STAT = 0x44, 71*c6fd2807SJeff Garzik HOST_PHY_CFG = 0x48, 72*c6fd2807SJeff Garzik HOST_BIST_CTRL = 0x50, 73*c6fd2807SJeff Garzik HOST_BIST_PTRN = 0x54, 74*c6fd2807SJeff Garzik HOST_BIST_STAT = 0x58, 75*c6fd2807SJeff Garzik HOST_MEM_BIST_STAT = 0x5c, 76*c6fd2807SJeff Garzik HOST_FLASH_CMD = 0x70, 77*c6fd2807SJeff Garzik /* 8 bit regs */ 78*c6fd2807SJeff Garzik HOST_FLASH_DATA = 0x74, 79*c6fd2807SJeff Garzik HOST_TRANSITION_DETECT = 0x75, 80*c6fd2807SJeff Garzik HOST_GPIO_CTRL = 0x76, 81*c6fd2807SJeff Garzik HOST_I2C_ADDR = 0x78, /* 32 bit */ 82*c6fd2807SJeff Garzik HOST_I2C_DATA = 0x7c, 83*c6fd2807SJeff Garzik HOST_I2C_XFER_CNT = 0x7e, 84*c6fd2807SJeff Garzik HOST_I2C_CTRL = 0x7f, 85*c6fd2807SJeff Garzik 86*c6fd2807SJeff Garzik /* HOST_SLOT_STAT bits */ 87*c6fd2807SJeff Garzik HOST_SSTAT_ATTN = (1 << 31), 88*c6fd2807SJeff Garzik 89*c6fd2807SJeff Garzik /* HOST_CTRL bits */ 90*c6fd2807SJeff Garzik HOST_CTRL_M66EN = (1 << 16), /* M66EN PCI bus signal */ 91*c6fd2807SJeff Garzik HOST_CTRL_TRDY = (1 << 17), /* latched PCI TRDY */ 92*c6fd2807SJeff Garzik HOST_CTRL_STOP = (1 << 18), /* latched PCI STOP */ 93*c6fd2807SJeff Garzik HOST_CTRL_DEVSEL = (1 << 19), /* latched PCI DEVSEL */ 94*c6fd2807SJeff Garzik HOST_CTRL_REQ64 = (1 << 20), /* latched PCI REQ64 */ 95*c6fd2807SJeff Garzik HOST_CTRL_GLOBAL_RST = (1 << 31), /* global reset */ 96*c6fd2807SJeff Garzik 97*c6fd2807SJeff Garzik /* 98*c6fd2807SJeff Garzik * Port registers 99*c6fd2807SJeff Garzik * (8192 bytes @ +0x0000, +0x2000, +0x4000 and +0x6000 @ BAR2) 100*c6fd2807SJeff Garzik */ 101*c6fd2807SJeff Garzik PORT_REGS_SIZE = 0x2000, 102*c6fd2807SJeff Garzik 103*c6fd2807SJeff Garzik PORT_LRAM = 0x0000, /* 31 LRAM slots and PM regs */ 104*c6fd2807SJeff Garzik PORT_LRAM_SLOT_SZ = 0x0080, /* 32 bytes PRB + 2 SGE, ACT... */ 105*c6fd2807SJeff Garzik 106*c6fd2807SJeff Garzik PORT_PM = 0x0f80, /* 8 bytes PM * 16 (128 bytes) */ 107*c6fd2807SJeff Garzik /* 32 bit regs */ 108*c6fd2807SJeff Garzik PORT_CTRL_STAT = 0x1000, /* write: ctrl-set, read: stat */ 109*c6fd2807SJeff Garzik PORT_CTRL_CLR = 0x1004, /* write: ctrl-clear */ 110*c6fd2807SJeff Garzik PORT_IRQ_STAT = 0x1008, /* high: status, low: interrupt */ 111*c6fd2807SJeff Garzik PORT_IRQ_ENABLE_SET = 0x1010, /* write: enable-set */ 112*c6fd2807SJeff Garzik PORT_IRQ_ENABLE_CLR = 0x1014, /* write: enable-clear */ 113*c6fd2807SJeff Garzik PORT_ACTIVATE_UPPER_ADDR= 0x101c, 114*c6fd2807SJeff Garzik PORT_EXEC_FIFO = 0x1020, /* command execution fifo */ 115*c6fd2807SJeff Garzik PORT_CMD_ERR = 0x1024, /* command error number */ 116*c6fd2807SJeff Garzik PORT_FIS_CFG = 0x1028, 117*c6fd2807SJeff Garzik PORT_FIFO_THRES = 0x102c, 118*c6fd2807SJeff Garzik /* 16 bit regs */ 119*c6fd2807SJeff Garzik PORT_DECODE_ERR_CNT = 0x1040, 120*c6fd2807SJeff Garzik PORT_DECODE_ERR_THRESH = 0x1042, 121*c6fd2807SJeff Garzik PORT_CRC_ERR_CNT = 0x1044, 122*c6fd2807SJeff Garzik PORT_CRC_ERR_THRESH = 0x1046, 123*c6fd2807SJeff Garzik PORT_HSHK_ERR_CNT = 0x1048, 124*c6fd2807SJeff Garzik PORT_HSHK_ERR_THRESH = 0x104a, 125*c6fd2807SJeff Garzik /* 32 bit regs */ 126*c6fd2807SJeff Garzik PORT_PHY_CFG = 0x1050, 127*c6fd2807SJeff Garzik PORT_SLOT_STAT = 0x1800, 128*c6fd2807SJeff Garzik PORT_CMD_ACTIVATE = 0x1c00, /* 64 bit cmd activate * 31 (248 bytes) */ 129*c6fd2807SJeff Garzik PORT_EXEC_DIAG = 0x1e00, /* 32bit exec diag * 16 (64 bytes, 0-10 used on 3124) */ 130*c6fd2807SJeff Garzik PORT_PSD_DIAG = 0x1e40, /* 32bit psd diag * 16 (64 bytes, 0-8 used on 3124) */ 131*c6fd2807SJeff Garzik PORT_SCONTROL = 0x1f00, 132*c6fd2807SJeff Garzik PORT_SSTATUS = 0x1f04, 133*c6fd2807SJeff Garzik PORT_SERROR = 0x1f08, 134*c6fd2807SJeff Garzik PORT_SACTIVE = 0x1f0c, 135*c6fd2807SJeff Garzik 136*c6fd2807SJeff Garzik /* PORT_CTRL_STAT bits */ 137*c6fd2807SJeff Garzik PORT_CS_PORT_RST = (1 << 0), /* port reset */ 138*c6fd2807SJeff Garzik PORT_CS_DEV_RST = (1 << 1), /* device reset */ 139*c6fd2807SJeff Garzik PORT_CS_INIT = (1 << 2), /* port initialize */ 140*c6fd2807SJeff Garzik PORT_CS_IRQ_WOC = (1 << 3), /* interrupt write one to clear */ 141*c6fd2807SJeff Garzik PORT_CS_CDB16 = (1 << 5), /* 0=12b cdb, 1=16b cdb */ 142*c6fd2807SJeff Garzik PORT_CS_RESUME = (1 << 6), /* port resume */ 143*c6fd2807SJeff Garzik PORT_CS_32BIT_ACTV = (1 << 10), /* 32-bit activation */ 144*c6fd2807SJeff Garzik PORT_CS_PM_EN = (1 << 13), /* port multiplier enable */ 145*c6fd2807SJeff Garzik PORT_CS_RDY = (1 << 31), /* port ready to accept commands */ 146*c6fd2807SJeff Garzik 147*c6fd2807SJeff Garzik /* PORT_IRQ_STAT/ENABLE_SET/CLR */ 148*c6fd2807SJeff Garzik /* bits[11:0] are masked */ 149*c6fd2807SJeff Garzik PORT_IRQ_COMPLETE = (1 << 0), /* command(s) completed */ 150*c6fd2807SJeff Garzik PORT_IRQ_ERROR = (1 << 1), /* command execution error */ 151*c6fd2807SJeff Garzik PORT_IRQ_PORTRDY_CHG = (1 << 2), /* port ready change */ 152*c6fd2807SJeff Garzik PORT_IRQ_PWR_CHG = (1 << 3), /* power management change */ 153*c6fd2807SJeff Garzik PORT_IRQ_PHYRDY_CHG = (1 << 4), /* PHY ready change */ 154*c6fd2807SJeff Garzik PORT_IRQ_COMWAKE = (1 << 5), /* COMWAKE received */ 155*c6fd2807SJeff Garzik PORT_IRQ_UNK_FIS = (1 << 6), /* unknown FIS received */ 156*c6fd2807SJeff Garzik PORT_IRQ_DEV_XCHG = (1 << 7), /* device exchanged */ 157*c6fd2807SJeff Garzik PORT_IRQ_8B10B = (1 << 8), /* 8b/10b decode error threshold */ 158*c6fd2807SJeff Garzik PORT_IRQ_CRC = (1 << 9), /* CRC error threshold */ 159*c6fd2807SJeff Garzik PORT_IRQ_HANDSHAKE = (1 << 10), /* handshake error threshold */ 160*c6fd2807SJeff Garzik PORT_IRQ_SDB_NOTIFY = (1 << 11), /* SDB notify received */ 161*c6fd2807SJeff Garzik 162*c6fd2807SJeff Garzik DEF_PORT_IRQ = PORT_IRQ_COMPLETE | PORT_IRQ_ERROR | 163*c6fd2807SJeff Garzik PORT_IRQ_PHYRDY_CHG | PORT_IRQ_DEV_XCHG | 164*c6fd2807SJeff Garzik PORT_IRQ_UNK_FIS, 165*c6fd2807SJeff Garzik 166*c6fd2807SJeff Garzik /* bits[27:16] are unmasked (raw) */ 167*c6fd2807SJeff Garzik PORT_IRQ_RAW_SHIFT = 16, 168*c6fd2807SJeff Garzik PORT_IRQ_MASKED_MASK = 0x7ff, 169*c6fd2807SJeff Garzik PORT_IRQ_RAW_MASK = (0x7ff << PORT_IRQ_RAW_SHIFT), 170*c6fd2807SJeff Garzik 171*c6fd2807SJeff Garzik /* ENABLE_SET/CLR specific, intr steering - 2 bit field */ 172*c6fd2807SJeff Garzik PORT_IRQ_STEER_SHIFT = 30, 173*c6fd2807SJeff Garzik PORT_IRQ_STEER_MASK = (3 << PORT_IRQ_STEER_SHIFT), 174*c6fd2807SJeff Garzik 175*c6fd2807SJeff Garzik /* PORT_CMD_ERR constants */ 176*c6fd2807SJeff Garzik PORT_CERR_DEV = 1, /* Error bit in D2H Register FIS */ 177*c6fd2807SJeff Garzik PORT_CERR_SDB = 2, /* Error bit in SDB FIS */ 178*c6fd2807SJeff Garzik PORT_CERR_DATA = 3, /* Error in data FIS not detected by dev */ 179*c6fd2807SJeff Garzik PORT_CERR_SEND = 4, /* Initial cmd FIS transmission failure */ 180*c6fd2807SJeff Garzik PORT_CERR_INCONSISTENT = 5, /* Protocol mismatch */ 181*c6fd2807SJeff Garzik PORT_CERR_DIRECTION = 6, /* Data direction mismatch */ 182*c6fd2807SJeff Garzik PORT_CERR_UNDERRUN = 7, /* Ran out of SGEs while writing */ 183*c6fd2807SJeff Garzik PORT_CERR_OVERRUN = 8, /* Ran out of SGEs while reading */ 184*c6fd2807SJeff Garzik PORT_CERR_PKT_PROT = 11, /* DIR invalid in 1st PIO setup of ATAPI */ 185*c6fd2807SJeff Garzik PORT_CERR_SGT_BOUNDARY = 16, /* PLD ecode 00 - SGT not on qword boundary */ 186*c6fd2807SJeff Garzik PORT_CERR_SGT_TGTABRT = 17, /* PLD ecode 01 - target abort */ 187*c6fd2807SJeff Garzik PORT_CERR_SGT_MSTABRT = 18, /* PLD ecode 10 - master abort */ 188*c6fd2807SJeff Garzik PORT_CERR_SGT_PCIPERR = 19, /* PLD ecode 11 - PCI parity err while fetching SGT */ 189*c6fd2807SJeff Garzik PORT_CERR_CMD_BOUNDARY = 24, /* ctrl[15:13] 001 - PRB not on qword boundary */ 190*c6fd2807SJeff Garzik PORT_CERR_CMD_TGTABRT = 25, /* ctrl[15:13] 010 - target abort */ 191*c6fd2807SJeff Garzik PORT_CERR_CMD_MSTABRT = 26, /* ctrl[15:13] 100 - master abort */ 192*c6fd2807SJeff Garzik PORT_CERR_CMD_PCIPERR = 27, /* ctrl[15:13] 110 - PCI parity err while fetching PRB */ 193*c6fd2807SJeff Garzik PORT_CERR_XFR_UNDEF = 32, /* PSD ecode 00 - undefined */ 194*c6fd2807SJeff Garzik PORT_CERR_XFR_TGTABRT = 33, /* PSD ecode 01 - target abort */ 195*c6fd2807SJeff Garzik PORT_CERR_XFR_MSTABRT = 34, /* PSD ecode 10 - master abort */ 196*c6fd2807SJeff Garzik PORT_CERR_XFR_PCIPERR = 35, /* PSD ecode 11 - PCI prity err during transfer */ 197*c6fd2807SJeff Garzik PORT_CERR_SENDSERVICE = 36, /* FIS received while sending service */ 198*c6fd2807SJeff Garzik 199*c6fd2807SJeff Garzik /* bits of PRB control field */ 200*c6fd2807SJeff Garzik PRB_CTRL_PROTOCOL = (1 << 0), /* override def. ATA protocol */ 201*c6fd2807SJeff Garzik PRB_CTRL_PACKET_READ = (1 << 4), /* PACKET cmd read */ 202*c6fd2807SJeff Garzik PRB_CTRL_PACKET_WRITE = (1 << 5), /* PACKET cmd write */ 203*c6fd2807SJeff Garzik PRB_CTRL_NIEN = (1 << 6), /* Mask completion irq */ 204*c6fd2807SJeff Garzik PRB_CTRL_SRST = (1 << 7), /* Soft reset request (ign BSY?) */ 205*c6fd2807SJeff Garzik 206*c6fd2807SJeff Garzik /* PRB protocol field */ 207*c6fd2807SJeff Garzik PRB_PROT_PACKET = (1 << 0), 208*c6fd2807SJeff Garzik PRB_PROT_TCQ = (1 << 1), 209*c6fd2807SJeff Garzik PRB_PROT_NCQ = (1 << 2), 210*c6fd2807SJeff Garzik PRB_PROT_READ = (1 << 3), 211*c6fd2807SJeff Garzik PRB_PROT_WRITE = (1 << 4), 212*c6fd2807SJeff Garzik PRB_PROT_TRANSPARENT = (1 << 5), 213*c6fd2807SJeff Garzik 214*c6fd2807SJeff Garzik /* 215*c6fd2807SJeff Garzik * Other constants 216*c6fd2807SJeff Garzik */ 217*c6fd2807SJeff Garzik SGE_TRM = (1 << 31), /* Last SGE in chain */ 218*c6fd2807SJeff Garzik SGE_LNK = (1 << 30), /* linked list 219*c6fd2807SJeff Garzik Points to SGT, not SGE */ 220*c6fd2807SJeff Garzik SGE_DRD = (1 << 29), /* discard data read (/dev/null) 221*c6fd2807SJeff Garzik data address ignored */ 222*c6fd2807SJeff Garzik 223*c6fd2807SJeff Garzik SIL24_MAX_CMDS = 31, 224*c6fd2807SJeff Garzik 225*c6fd2807SJeff Garzik /* board id */ 226*c6fd2807SJeff Garzik BID_SIL3124 = 0, 227*c6fd2807SJeff Garzik BID_SIL3132 = 1, 228*c6fd2807SJeff Garzik BID_SIL3131 = 2, 229*c6fd2807SJeff Garzik 230*c6fd2807SJeff Garzik /* host flags */ 231*c6fd2807SJeff Garzik SIL24_COMMON_FLAGS = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY | 232*c6fd2807SJeff Garzik ATA_FLAG_MMIO | ATA_FLAG_PIO_DMA | 233*c6fd2807SJeff Garzik ATA_FLAG_NCQ | ATA_FLAG_SKIP_D2H_BSY, 234*c6fd2807SJeff Garzik SIL24_FLAG_PCIX_IRQ_WOC = (1 << 24), /* IRQ loss errata on PCI-X */ 235*c6fd2807SJeff Garzik 236*c6fd2807SJeff Garzik IRQ_STAT_4PORTS = 0xf, 237*c6fd2807SJeff Garzik }; 238*c6fd2807SJeff Garzik 239*c6fd2807SJeff Garzik struct sil24_ata_block { 240*c6fd2807SJeff Garzik struct sil24_prb prb; 241*c6fd2807SJeff Garzik struct sil24_sge sge[LIBATA_MAX_PRD]; 242*c6fd2807SJeff Garzik }; 243*c6fd2807SJeff Garzik 244*c6fd2807SJeff Garzik struct sil24_atapi_block { 245*c6fd2807SJeff Garzik struct sil24_prb prb; 246*c6fd2807SJeff Garzik u8 cdb[16]; 247*c6fd2807SJeff Garzik struct sil24_sge sge[LIBATA_MAX_PRD - 1]; 248*c6fd2807SJeff Garzik }; 249*c6fd2807SJeff Garzik 250*c6fd2807SJeff Garzik union sil24_cmd_block { 251*c6fd2807SJeff Garzik struct sil24_ata_block ata; 252*c6fd2807SJeff Garzik struct sil24_atapi_block atapi; 253*c6fd2807SJeff Garzik }; 254*c6fd2807SJeff Garzik 255*c6fd2807SJeff Garzik static struct sil24_cerr_info { 256*c6fd2807SJeff Garzik unsigned int err_mask, action; 257*c6fd2807SJeff Garzik const char *desc; 258*c6fd2807SJeff Garzik } sil24_cerr_db[] = { 259*c6fd2807SJeff Garzik [0] = { AC_ERR_DEV, ATA_EH_REVALIDATE, 260*c6fd2807SJeff Garzik "device error" }, 261*c6fd2807SJeff Garzik [PORT_CERR_DEV] = { AC_ERR_DEV, ATA_EH_REVALIDATE, 262*c6fd2807SJeff Garzik "device error via D2H FIS" }, 263*c6fd2807SJeff Garzik [PORT_CERR_SDB] = { AC_ERR_DEV, ATA_EH_REVALIDATE, 264*c6fd2807SJeff Garzik "device error via SDB FIS" }, 265*c6fd2807SJeff Garzik [PORT_CERR_DATA] = { AC_ERR_ATA_BUS, ATA_EH_SOFTRESET, 266*c6fd2807SJeff Garzik "error in data FIS" }, 267*c6fd2807SJeff Garzik [PORT_CERR_SEND] = { AC_ERR_ATA_BUS, ATA_EH_SOFTRESET, 268*c6fd2807SJeff Garzik "failed to transmit command FIS" }, 269*c6fd2807SJeff Garzik [PORT_CERR_INCONSISTENT] = { AC_ERR_HSM, ATA_EH_SOFTRESET, 270*c6fd2807SJeff Garzik "protocol mismatch" }, 271*c6fd2807SJeff Garzik [PORT_CERR_DIRECTION] = { AC_ERR_HSM, ATA_EH_SOFTRESET, 272*c6fd2807SJeff Garzik "data directon mismatch" }, 273*c6fd2807SJeff Garzik [PORT_CERR_UNDERRUN] = { AC_ERR_HSM, ATA_EH_SOFTRESET, 274*c6fd2807SJeff Garzik "ran out of SGEs while writing" }, 275*c6fd2807SJeff Garzik [PORT_CERR_OVERRUN] = { AC_ERR_HSM, ATA_EH_SOFTRESET, 276*c6fd2807SJeff Garzik "ran out of SGEs while reading" }, 277*c6fd2807SJeff Garzik [PORT_CERR_PKT_PROT] = { AC_ERR_HSM, ATA_EH_SOFTRESET, 278*c6fd2807SJeff Garzik "invalid data directon for ATAPI CDB" }, 279*c6fd2807SJeff Garzik [PORT_CERR_SGT_BOUNDARY] = { AC_ERR_SYSTEM, ATA_EH_SOFTRESET, 280*c6fd2807SJeff Garzik "SGT no on qword boundary" }, 281*c6fd2807SJeff Garzik [PORT_CERR_SGT_TGTABRT] = { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET, 282*c6fd2807SJeff Garzik "PCI target abort while fetching SGT" }, 283*c6fd2807SJeff Garzik [PORT_CERR_SGT_MSTABRT] = { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET, 284*c6fd2807SJeff Garzik "PCI master abort while fetching SGT" }, 285*c6fd2807SJeff Garzik [PORT_CERR_SGT_PCIPERR] = { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET, 286*c6fd2807SJeff Garzik "PCI parity error while fetching SGT" }, 287*c6fd2807SJeff Garzik [PORT_CERR_CMD_BOUNDARY] = { AC_ERR_SYSTEM, ATA_EH_SOFTRESET, 288*c6fd2807SJeff Garzik "PRB not on qword boundary" }, 289*c6fd2807SJeff Garzik [PORT_CERR_CMD_TGTABRT] = { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET, 290*c6fd2807SJeff Garzik "PCI target abort while fetching PRB" }, 291*c6fd2807SJeff Garzik [PORT_CERR_CMD_MSTABRT] = { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET, 292*c6fd2807SJeff Garzik "PCI master abort while fetching PRB" }, 293*c6fd2807SJeff Garzik [PORT_CERR_CMD_PCIPERR] = { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET, 294*c6fd2807SJeff Garzik "PCI parity error while fetching PRB" }, 295*c6fd2807SJeff Garzik [PORT_CERR_XFR_UNDEF] = { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET, 296*c6fd2807SJeff Garzik "undefined error while transferring data" }, 297*c6fd2807SJeff Garzik [PORT_CERR_XFR_TGTABRT] = { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET, 298*c6fd2807SJeff Garzik "PCI target abort while transferring data" }, 299*c6fd2807SJeff Garzik [PORT_CERR_XFR_MSTABRT] = { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET, 300*c6fd2807SJeff Garzik "PCI master abort while transferring data" }, 301*c6fd2807SJeff Garzik [PORT_CERR_XFR_PCIPERR] = { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET, 302*c6fd2807SJeff Garzik "PCI parity error while transferring data" }, 303*c6fd2807SJeff Garzik [PORT_CERR_SENDSERVICE] = { AC_ERR_HSM, ATA_EH_SOFTRESET, 304*c6fd2807SJeff Garzik "FIS received while sending service FIS" }, 305*c6fd2807SJeff Garzik }; 306*c6fd2807SJeff Garzik 307*c6fd2807SJeff Garzik /* 308*c6fd2807SJeff Garzik * ap->private_data 309*c6fd2807SJeff Garzik * 310*c6fd2807SJeff Garzik * The preview driver always returned 0 for status. We emulate it 311*c6fd2807SJeff Garzik * here from the previous interrupt. 312*c6fd2807SJeff Garzik */ 313*c6fd2807SJeff Garzik struct sil24_port_priv { 314*c6fd2807SJeff Garzik union sil24_cmd_block *cmd_block; /* 32 cmd blocks */ 315*c6fd2807SJeff Garzik dma_addr_t cmd_block_dma; /* DMA base addr for them */ 316*c6fd2807SJeff Garzik struct ata_taskfile tf; /* Cached taskfile registers */ 317*c6fd2807SJeff Garzik }; 318*c6fd2807SJeff Garzik 319*c6fd2807SJeff Garzik /* ap->host_set->private_data */ 320*c6fd2807SJeff Garzik struct sil24_host_priv { 321*c6fd2807SJeff Garzik void __iomem *host_base; /* global controller control (128 bytes @BAR0) */ 322*c6fd2807SJeff Garzik void __iomem *port_base; /* port registers (4 * 8192 bytes @BAR2) */ 323*c6fd2807SJeff Garzik }; 324*c6fd2807SJeff Garzik 325*c6fd2807SJeff Garzik static void sil24_dev_config(struct ata_port *ap, struct ata_device *dev); 326*c6fd2807SJeff Garzik static u8 sil24_check_status(struct ata_port *ap); 327*c6fd2807SJeff Garzik static u32 sil24_scr_read(struct ata_port *ap, unsigned sc_reg); 328*c6fd2807SJeff Garzik static void sil24_scr_write(struct ata_port *ap, unsigned sc_reg, u32 val); 329*c6fd2807SJeff Garzik static void sil24_tf_read(struct ata_port *ap, struct ata_taskfile *tf); 330*c6fd2807SJeff Garzik static void sil24_qc_prep(struct ata_queued_cmd *qc); 331*c6fd2807SJeff Garzik static unsigned int sil24_qc_issue(struct ata_queued_cmd *qc); 332*c6fd2807SJeff Garzik static void sil24_irq_clear(struct ata_port *ap); 333*c6fd2807SJeff Garzik static irqreturn_t sil24_interrupt(int irq, void *dev_instance, struct pt_regs *regs); 334*c6fd2807SJeff Garzik static void sil24_freeze(struct ata_port *ap); 335*c6fd2807SJeff Garzik static void sil24_thaw(struct ata_port *ap); 336*c6fd2807SJeff Garzik static void sil24_error_handler(struct ata_port *ap); 337*c6fd2807SJeff Garzik static void sil24_post_internal_cmd(struct ata_queued_cmd *qc); 338*c6fd2807SJeff Garzik static int sil24_port_start(struct ata_port *ap); 339*c6fd2807SJeff Garzik static void sil24_port_stop(struct ata_port *ap); 340*c6fd2807SJeff Garzik static void sil24_host_stop(struct ata_host_set *host_set); 341*c6fd2807SJeff Garzik static int sil24_init_one(struct pci_dev *pdev, const struct pci_device_id *ent); 342*c6fd2807SJeff Garzik static int sil24_pci_device_resume(struct pci_dev *pdev); 343*c6fd2807SJeff Garzik 344*c6fd2807SJeff Garzik static const struct pci_device_id sil24_pci_tbl[] = { 345*c6fd2807SJeff Garzik { 0x1095, 0x3124, PCI_ANY_ID, PCI_ANY_ID, 0, 0, BID_SIL3124 }, 346*c6fd2807SJeff Garzik { 0x8086, 0x3124, PCI_ANY_ID, PCI_ANY_ID, 0, 0, BID_SIL3124 }, 347*c6fd2807SJeff Garzik { 0x1095, 0x3132, PCI_ANY_ID, PCI_ANY_ID, 0, 0, BID_SIL3132 }, 348*c6fd2807SJeff Garzik { 0x1095, 0x3131, PCI_ANY_ID, PCI_ANY_ID, 0, 0, BID_SIL3131 }, 349*c6fd2807SJeff Garzik { 0x1095, 0x3531, PCI_ANY_ID, PCI_ANY_ID, 0, 0, BID_SIL3131 }, 350*c6fd2807SJeff Garzik { } /* terminate list */ 351*c6fd2807SJeff Garzik }; 352*c6fd2807SJeff Garzik 353*c6fd2807SJeff Garzik static struct pci_driver sil24_pci_driver = { 354*c6fd2807SJeff Garzik .name = DRV_NAME, 355*c6fd2807SJeff Garzik .id_table = sil24_pci_tbl, 356*c6fd2807SJeff Garzik .probe = sil24_init_one, 357*c6fd2807SJeff Garzik .remove = ata_pci_remove_one, /* safe? */ 358*c6fd2807SJeff Garzik .suspend = ata_pci_device_suspend, 359*c6fd2807SJeff Garzik .resume = sil24_pci_device_resume, 360*c6fd2807SJeff Garzik }; 361*c6fd2807SJeff Garzik 362*c6fd2807SJeff Garzik static struct scsi_host_template sil24_sht = { 363*c6fd2807SJeff Garzik .module = THIS_MODULE, 364*c6fd2807SJeff Garzik .name = DRV_NAME, 365*c6fd2807SJeff Garzik .ioctl = ata_scsi_ioctl, 366*c6fd2807SJeff Garzik .queuecommand = ata_scsi_queuecmd, 367*c6fd2807SJeff Garzik .change_queue_depth = ata_scsi_change_queue_depth, 368*c6fd2807SJeff Garzik .can_queue = SIL24_MAX_CMDS, 369*c6fd2807SJeff Garzik .this_id = ATA_SHT_THIS_ID, 370*c6fd2807SJeff Garzik .sg_tablesize = LIBATA_MAX_PRD, 371*c6fd2807SJeff Garzik .cmd_per_lun = ATA_SHT_CMD_PER_LUN, 372*c6fd2807SJeff Garzik .emulated = ATA_SHT_EMULATED, 373*c6fd2807SJeff Garzik .use_clustering = ATA_SHT_USE_CLUSTERING, 374*c6fd2807SJeff Garzik .proc_name = DRV_NAME, 375*c6fd2807SJeff Garzik .dma_boundary = ATA_DMA_BOUNDARY, 376*c6fd2807SJeff Garzik .slave_configure = ata_scsi_slave_config, 377*c6fd2807SJeff Garzik .slave_destroy = ata_scsi_slave_destroy, 378*c6fd2807SJeff Garzik .bios_param = ata_std_bios_param, 379*c6fd2807SJeff Garzik .suspend = ata_scsi_device_suspend, 380*c6fd2807SJeff Garzik .resume = ata_scsi_device_resume, 381*c6fd2807SJeff Garzik }; 382*c6fd2807SJeff Garzik 383*c6fd2807SJeff Garzik static const struct ata_port_operations sil24_ops = { 384*c6fd2807SJeff Garzik .port_disable = ata_port_disable, 385*c6fd2807SJeff Garzik 386*c6fd2807SJeff Garzik .dev_config = sil24_dev_config, 387*c6fd2807SJeff Garzik 388*c6fd2807SJeff Garzik .check_status = sil24_check_status, 389*c6fd2807SJeff Garzik .check_altstatus = sil24_check_status, 390*c6fd2807SJeff Garzik .dev_select = ata_noop_dev_select, 391*c6fd2807SJeff Garzik 392*c6fd2807SJeff Garzik .tf_read = sil24_tf_read, 393*c6fd2807SJeff Garzik 394*c6fd2807SJeff Garzik .qc_prep = sil24_qc_prep, 395*c6fd2807SJeff Garzik .qc_issue = sil24_qc_issue, 396*c6fd2807SJeff Garzik 397*c6fd2807SJeff Garzik .irq_handler = sil24_interrupt, 398*c6fd2807SJeff Garzik .irq_clear = sil24_irq_clear, 399*c6fd2807SJeff Garzik 400*c6fd2807SJeff Garzik .scr_read = sil24_scr_read, 401*c6fd2807SJeff Garzik .scr_write = sil24_scr_write, 402*c6fd2807SJeff Garzik 403*c6fd2807SJeff Garzik .freeze = sil24_freeze, 404*c6fd2807SJeff Garzik .thaw = sil24_thaw, 405*c6fd2807SJeff Garzik .error_handler = sil24_error_handler, 406*c6fd2807SJeff Garzik .post_internal_cmd = sil24_post_internal_cmd, 407*c6fd2807SJeff Garzik 408*c6fd2807SJeff Garzik .port_start = sil24_port_start, 409*c6fd2807SJeff Garzik .port_stop = sil24_port_stop, 410*c6fd2807SJeff Garzik .host_stop = sil24_host_stop, 411*c6fd2807SJeff Garzik }; 412*c6fd2807SJeff Garzik 413*c6fd2807SJeff Garzik /* 414*c6fd2807SJeff Garzik * Use bits 30-31 of host_flags to encode available port numbers. 415*c6fd2807SJeff Garzik * Current maxium is 4. 416*c6fd2807SJeff Garzik */ 417*c6fd2807SJeff Garzik #define SIL24_NPORTS2FLAG(nports) ((((unsigned)(nports) - 1) & 0x3) << 30) 418*c6fd2807SJeff Garzik #define SIL24_FLAG2NPORTS(flag) ((((flag) >> 30) & 0x3) + 1) 419*c6fd2807SJeff Garzik 420*c6fd2807SJeff Garzik static struct ata_port_info sil24_port_info[] = { 421*c6fd2807SJeff Garzik /* sil_3124 */ 422*c6fd2807SJeff Garzik { 423*c6fd2807SJeff Garzik .sht = &sil24_sht, 424*c6fd2807SJeff Garzik .host_flags = SIL24_COMMON_FLAGS | SIL24_NPORTS2FLAG(4) | 425*c6fd2807SJeff Garzik SIL24_FLAG_PCIX_IRQ_WOC, 426*c6fd2807SJeff Garzik .pio_mask = 0x1f, /* pio0-4 */ 427*c6fd2807SJeff Garzik .mwdma_mask = 0x07, /* mwdma0-2 */ 428*c6fd2807SJeff Garzik .udma_mask = 0x3f, /* udma0-5 */ 429*c6fd2807SJeff Garzik .port_ops = &sil24_ops, 430*c6fd2807SJeff Garzik }, 431*c6fd2807SJeff Garzik /* sil_3132 */ 432*c6fd2807SJeff Garzik { 433*c6fd2807SJeff Garzik .sht = &sil24_sht, 434*c6fd2807SJeff Garzik .host_flags = SIL24_COMMON_FLAGS | SIL24_NPORTS2FLAG(2), 435*c6fd2807SJeff Garzik .pio_mask = 0x1f, /* pio0-4 */ 436*c6fd2807SJeff Garzik .mwdma_mask = 0x07, /* mwdma0-2 */ 437*c6fd2807SJeff Garzik .udma_mask = 0x3f, /* udma0-5 */ 438*c6fd2807SJeff Garzik .port_ops = &sil24_ops, 439*c6fd2807SJeff Garzik }, 440*c6fd2807SJeff Garzik /* sil_3131/sil_3531 */ 441*c6fd2807SJeff Garzik { 442*c6fd2807SJeff Garzik .sht = &sil24_sht, 443*c6fd2807SJeff Garzik .host_flags = SIL24_COMMON_FLAGS | SIL24_NPORTS2FLAG(1), 444*c6fd2807SJeff Garzik .pio_mask = 0x1f, /* pio0-4 */ 445*c6fd2807SJeff Garzik .mwdma_mask = 0x07, /* mwdma0-2 */ 446*c6fd2807SJeff Garzik .udma_mask = 0x3f, /* udma0-5 */ 447*c6fd2807SJeff Garzik .port_ops = &sil24_ops, 448*c6fd2807SJeff Garzik }, 449*c6fd2807SJeff Garzik }; 450*c6fd2807SJeff Garzik 451*c6fd2807SJeff Garzik static int sil24_tag(int tag) 452*c6fd2807SJeff Garzik { 453*c6fd2807SJeff Garzik if (unlikely(ata_tag_internal(tag))) 454*c6fd2807SJeff Garzik return 0; 455*c6fd2807SJeff Garzik return tag; 456*c6fd2807SJeff Garzik } 457*c6fd2807SJeff Garzik 458*c6fd2807SJeff Garzik static void sil24_dev_config(struct ata_port *ap, struct ata_device *dev) 459*c6fd2807SJeff Garzik { 460*c6fd2807SJeff Garzik void __iomem *port = (void __iomem *)ap->ioaddr.cmd_addr; 461*c6fd2807SJeff Garzik 462*c6fd2807SJeff Garzik if (dev->cdb_len == 16) 463*c6fd2807SJeff Garzik writel(PORT_CS_CDB16, port + PORT_CTRL_STAT); 464*c6fd2807SJeff Garzik else 465*c6fd2807SJeff Garzik writel(PORT_CS_CDB16, port + PORT_CTRL_CLR); 466*c6fd2807SJeff Garzik } 467*c6fd2807SJeff Garzik 468*c6fd2807SJeff Garzik static inline void sil24_update_tf(struct ata_port *ap) 469*c6fd2807SJeff Garzik { 470*c6fd2807SJeff Garzik struct sil24_port_priv *pp = ap->private_data; 471*c6fd2807SJeff Garzik void __iomem *port = (void __iomem *)ap->ioaddr.cmd_addr; 472*c6fd2807SJeff Garzik struct sil24_prb __iomem *prb = port; 473*c6fd2807SJeff Garzik u8 fis[6 * 4]; 474*c6fd2807SJeff Garzik 475*c6fd2807SJeff Garzik memcpy_fromio(fis, prb->fis, 6 * 4); 476*c6fd2807SJeff Garzik ata_tf_from_fis(fis, &pp->tf); 477*c6fd2807SJeff Garzik } 478*c6fd2807SJeff Garzik 479*c6fd2807SJeff Garzik static u8 sil24_check_status(struct ata_port *ap) 480*c6fd2807SJeff Garzik { 481*c6fd2807SJeff Garzik struct sil24_port_priv *pp = ap->private_data; 482*c6fd2807SJeff Garzik return pp->tf.command; 483*c6fd2807SJeff Garzik } 484*c6fd2807SJeff Garzik 485*c6fd2807SJeff Garzik static int sil24_scr_map[] = { 486*c6fd2807SJeff Garzik [SCR_CONTROL] = 0, 487*c6fd2807SJeff Garzik [SCR_STATUS] = 1, 488*c6fd2807SJeff Garzik [SCR_ERROR] = 2, 489*c6fd2807SJeff Garzik [SCR_ACTIVE] = 3, 490*c6fd2807SJeff Garzik }; 491*c6fd2807SJeff Garzik 492*c6fd2807SJeff Garzik static u32 sil24_scr_read(struct ata_port *ap, unsigned sc_reg) 493*c6fd2807SJeff Garzik { 494*c6fd2807SJeff Garzik void __iomem *scr_addr = (void __iomem *)ap->ioaddr.scr_addr; 495*c6fd2807SJeff Garzik if (sc_reg < ARRAY_SIZE(sil24_scr_map)) { 496*c6fd2807SJeff Garzik void __iomem *addr; 497*c6fd2807SJeff Garzik addr = scr_addr + sil24_scr_map[sc_reg] * 4; 498*c6fd2807SJeff Garzik return readl(scr_addr + sil24_scr_map[sc_reg] * 4); 499*c6fd2807SJeff Garzik } 500*c6fd2807SJeff Garzik return 0xffffffffU; 501*c6fd2807SJeff Garzik } 502*c6fd2807SJeff Garzik 503*c6fd2807SJeff Garzik static void sil24_scr_write(struct ata_port *ap, unsigned sc_reg, u32 val) 504*c6fd2807SJeff Garzik { 505*c6fd2807SJeff Garzik void __iomem *scr_addr = (void __iomem *)ap->ioaddr.scr_addr; 506*c6fd2807SJeff Garzik if (sc_reg < ARRAY_SIZE(sil24_scr_map)) { 507*c6fd2807SJeff Garzik void __iomem *addr; 508*c6fd2807SJeff Garzik addr = scr_addr + sil24_scr_map[sc_reg] * 4; 509*c6fd2807SJeff Garzik writel(val, scr_addr + sil24_scr_map[sc_reg] * 4); 510*c6fd2807SJeff Garzik } 511*c6fd2807SJeff Garzik } 512*c6fd2807SJeff Garzik 513*c6fd2807SJeff Garzik static void sil24_tf_read(struct ata_port *ap, struct ata_taskfile *tf) 514*c6fd2807SJeff Garzik { 515*c6fd2807SJeff Garzik struct sil24_port_priv *pp = ap->private_data; 516*c6fd2807SJeff Garzik *tf = pp->tf; 517*c6fd2807SJeff Garzik } 518*c6fd2807SJeff Garzik 519*c6fd2807SJeff Garzik static int sil24_init_port(struct ata_port *ap) 520*c6fd2807SJeff Garzik { 521*c6fd2807SJeff Garzik void __iomem *port = (void __iomem *)ap->ioaddr.cmd_addr; 522*c6fd2807SJeff Garzik u32 tmp; 523*c6fd2807SJeff Garzik 524*c6fd2807SJeff Garzik writel(PORT_CS_INIT, port + PORT_CTRL_STAT); 525*c6fd2807SJeff Garzik ata_wait_register(port + PORT_CTRL_STAT, 526*c6fd2807SJeff Garzik PORT_CS_INIT, PORT_CS_INIT, 10, 100); 527*c6fd2807SJeff Garzik tmp = ata_wait_register(port + PORT_CTRL_STAT, 528*c6fd2807SJeff Garzik PORT_CS_RDY, 0, 10, 100); 529*c6fd2807SJeff Garzik 530*c6fd2807SJeff Garzik if ((tmp & (PORT_CS_INIT | PORT_CS_RDY)) != PORT_CS_RDY) 531*c6fd2807SJeff Garzik return -EIO; 532*c6fd2807SJeff Garzik return 0; 533*c6fd2807SJeff Garzik } 534*c6fd2807SJeff Garzik 535*c6fd2807SJeff Garzik static int sil24_softreset(struct ata_port *ap, unsigned int *class) 536*c6fd2807SJeff Garzik { 537*c6fd2807SJeff Garzik void __iomem *port = (void __iomem *)ap->ioaddr.cmd_addr; 538*c6fd2807SJeff Garzik struct sil24_port_priv *pp = ap->private_data; 539*c6fd2807SJeff Garzik struct sil24_prb *prb = &pp->cmd_block[0].ata.prb; 540*c6fd2807SJeff Garzik dma_addr_t paddr = pp->cmd_block_dma; 541*c6fd2807SJeff Garzik u32 mask, irq_stat; 542*c6fd2807SJeff Garzik const char *reason; 543*c6fd2807SJeff Garzik 544*c6fd2807SJeff Garzik DPRINTK("ENTER\n"); 545*c6fd2807SJeff Garzik 546*c6fd2807SJeff Garzik if (ata_port_offline(ap)) { 547*c6fd2807SJeff Garzik DPRINTK("PHY reports no device\n"); 548*c6fd2807SJeff Garzik *class = ATA_DEV_NONE; 549*c6fd2807SJeff Garzik goto out; 550*c6fd2807SJeff Garzik } 551*c6fd2807SJeff Garzik 552*c6fd2807SJeff Garzik /* put the port into known state */ 553*c6fd2807SJeff Garzik if (sil24_init_port(ap)) { 554*c6fd2807SJeff Garzik reason ="port not ready"; 555*c6fd2807SJeff Garzik goto err; 556*c6fd2807SJeff Garzik } 557*c6fd2807SJeff Garzik 558*c6fd2807SJeff Garzik /* do SRST */ 559*c6fd2807SJeff Garzik prb->ctrl = cpu_to_le16(PRB_CTRL_SRST); 560*c6fd2807SJeff Garzik prb->fis[1] = 0; /* no PM yet */ 561*c6fd2807SJeff Garzik 562*c6fd2807SJeff Garzik writel((u32)paddr, port + PORT_CMD_ACTIVATE); 563*c6fd2807SJeff Garzik writel((u64)paddr >> 32, port + PORT_CMD_ACTIVATE + 4); 564*c6fd2807SJeff Garzik 565*c6fd2807SJeff Garzik mask = (PORT_IRQ_COMPLETE | PORT_IRQ_ERROR) << PORT_IRQ_RAW_SHIFT; 566*c6fd2807SJeff Garzik irq_stat = ata_wait_register(port + PORT_IRQ_STAT, mask, 0x0, 567*c6fd2807SJeff Garzik 100, ATA_TMOUT_BOOT / HZ * 1000); 568*c6fd2807SJeff Garzik 569*c6fd2807SJeff Garzik writel(irq_stat, port + PORT_IRQ_STAT); /* clear IRQs */ 570*c6fd2807SJeff Garzik irq_stat >>= PORT_IRQ_RAW_SHIFT; 571*c6fd2807SJeff Garzik 572*c6fd2807SJeff Garzik if (!(irq_stat & PORT_IRQ_COMPLETE)) { 573*c6fd2807SJeff Garzik if (irq_stat & PORT_IRQ_ERROR) 574*c6fd2807SJeff Garzik reason = "SRST command error"; 575*c6fd2807SJeff Garzik else 576*c6fd2807SJeff Garzik reason = "timeout"; 577*c6fd2807SJeff Garzik goto err; 578*c6fd2807SJeff Garzik } 579*c6fd2807SJeff Garzik 580*c6fd2807SJeff Garzik sil24_update_tf(ap); 581*c6fd2807SJeff Garzik *class = ata_dev_classify(&pp->tf); 582*c6fd2807SJeff Garzik 583*c6fd2807SJeff Garzik if (*class == ATA_DEV_UNKNOWN) 584*c6fd2807SJeff Garzik *class = ATA_DEV_NONE; 585*c6fd2807SJeff Garzik 586*c6fd2807SJeff Garzik out: 587*c6fd2807SJeff Garzik DPRINTK("EXIT, class=%u\n", *class); 588*c6fd2807SJeff Garzik return 0; 589*c6fd2807SJeff Garzik 590*c6fd2807SJeff Garzik err: 591*c6fd2807SJeff Garzik ata_port_printk(ap, KERN_ERR, "softreset failed (%s)\n", reason); 592*c6fd2807SJeff Garzik return -EIO; 593*c6fd2807SJeff Garzik } 594*c6fd2807SJeff Garzik 595*c6fd2807SJeff Garzik static int sil24_hardreset(struct ata_port *ap, unsigned int *class) 596*c6fd2807SJeff Garzik { 597*c6fd2807SJeff Garzik void __iomem *port = (void __iomem *)ap->ioaddr.cmd_addr; 598*c6fd2807SJeff Garzik const char *reason; 599*c6fd2807SJeff Garzik int tout_msec, rc; 600*c6fd2807SJeff Garzik u32 tmp; 601*c6fd2807SJeff Garzik 602*c6fd2807SJeff Garzik /* sil24 does the right thing(tm) without any protection */ 603*c6fd2807SJeff Garzik sata_set_spd(ap); 604*c6fd2807SJeff Garzik 605*c6fd2807SJeff Garzik tout_msec = 100; 606*c6fd2807SJeff Garzik if (ata_port_online(ap)) 607*c6fd2807SJeff Garzik tout_msec = 5000; 608*c6fd2807SJeff Garzik 609*c6fd2807SJeff Garzik writel(PORT_CS_DEV_RST, port + PORT_CTRL_STAT); 610*c6fd2807SJeff Garzik tmp = ata_wait_register(port + PORT_CTRL_STAT, 611*c6fd2807SJeff Garzik PORT_CS_DEV_RST, PORT_CS_DEV_RST, 10, tout_msec); 612*c6fd2807SJeff Garzik 613*c6fd2807SJeff Garzik /* SStatus oscillates between zero and valid status after 614*c6fd2807SJeff Garzik * DEV_RST, debounce it. 615*c6fd2807SJeff Garzik */ 616*c6fd2807SJeff Garzik rc = sata_phy_debounce(ap, sata_deb_timing_long); 617*c6fd2807SJeff Garzik if (rc) { 618*c6fd2807SJeff Garzik reason = "PHY debouncing failed"; 619*c6fd2807SJeff Garzik goto err; 620*c6fd2807SJeff Garzik } 621*c6fd2807SJeff Garzik 622*c6fd2807SJeff Garzik if (tmp & PORT_CS_DEV_RST) { 623*c6fd2807SJeff Garzik if (ata_port_offline(ap)) 624*c6fd2807SJeff Garzik return 0; 625*c6fd2807SJeff Garzik reason = "link not ready"; 626*c6fd2807SJeff Garzik goto err; 627*c6fd2807SJeff Garzik } 628*c6fd2807SJeff Garzik 629*c6fd2807SJeff Garzik /* Sil24 doesn't store signature FIS after hardreset, so we 630*c6fd2807SJeff Garzik * can't wait for BSY to clear. Some devices take a long time 631*c6fd2807SJeff Garzik * to get ready and those devices will choke if we don't wait 632*c6fd2807SJeff Garzik * for BSY clearance here. Tell libata to perform follow-up 633*c6fd2807SJeff Garzik * softreset. 634*c6fd2807SJeff Garzik */ 635*c6fd2807SJeff Garzik return -EAGAIN; 636*c6fd2807SJeff Garzik 637*c6fd2807SJeff Garzik err: 638*c6fd2807SJeff Garzik ata_port_printk(ap, KERN_ERR, "hardreset failed (%s)\n", reason); 639*c6fd2807SJeff Garzik return -EIO; 640*c6fd2807SJeff Garzik } 641*c6fd2807SJeff Garzik 642*c6fd2807SJeff Garzik static inline void sil24_fill_sg(struct ata_queued_cmd *qc, 643*c6fd2807SJeff Garzik struct sil24_sge *sge) 644*c6fd2807SJeff Garzik { 645*c6fd2807SJeff Garzik struct scatterlist *sg; 646*c6fd2807SJeff Garzik unsigned int idx = 0; 647*c6fd2807SJeff Garzik 648*c6fd2807SJeff Garzik ata_for_each_sg(sg, qc) { 649*c6fd2807SJeff Garzik sge->addr = cpu_to_le64(sg_dma_address(sg)); 650*c6fd2807SJeff Garzik sge->cnt = cpu_to_le32(sg_dma_len(sg)); 651*c6fd2807SJeff Garzik if (ata_sg_is_last(sg, qc)) 652*c6fd2807SJeff Garzik sge->flags = cpu_to_le32(SGE_TRM); 653*c6fd2807SJeff Garzik else 654*c6fd2807SJeff Garzik sge->flags = 0; 655*c6fd2807SJeff Garzik 656*c6fd2807SJeff Garzik sge++; 657*c6fd2807SJeff Garzik idx++; 658*c6fd2807SJeff Garzik } 659*c6fd2807SJeff Garzik } 660*c6fd2807SJeff Garzik 661*c6fd2807SJeff Garzik static void sil24_qc_prep(struct ata_queued_cmd *qc) 662*c6fd2807SJeff Garzik { 663*c6fd2807SJeff Garzik struct ata_port *ap = qc->ap; 664*c6fd2807SJeff Garzik struct sil24_port_priv *pp = ap->private_data; 665*c6fd2807SJeff Garzik union sil24_cmd_block *cb; 666*c6fd2807SJeff Garzik struct sil24_prb *prb; 667*c6fd2807SJeff Garzik struct sil24_sge *sge; 668*c6fd2807SJeff Garzik u16 ctrl = 0; 669*c6fd2807SJeff Garzik 670*c6fd2807SJeff Garzik cb = &pp->cmd_block[sil24_tag(qc->tag)]; 671*c6fd2807SJeff Garzik 672*c6fd2807SJeff Garzik switch (qc->tf.protocol) { 673*c6fd2807SJeff Garzik case ATA_PROT_PIO: 674*c6fd2807SJeff Garzik case ATA_PROT_DMA: 675*c6fd2807SJeff Garzik case ATA_PROT_NCQ: 676*c6fd2807SJeff Garzik case ATA_PROT_NODATA: 677*c6fd2807SJeff Garzik prb = &cb->ata.prb; 678*c6fd2807SJeff Garzik sge = cb->ata.sge; 679*c6fd2807SJeff Garzik break; 680*c6fd2807SJeff Garzik 681*c6fd2807SJeff Garzik case ATA_PROT_ATAPI: 682*c6fd2807SJeff Garzik case ATA_PROT_ATAPI_DMA: 683*c6fd2807SJeff Garzik case ATA_PROT_ATAPI_NODATA: 684*c6fd2807SJeff Garzik prb = &cb->atapi.prb; 685*c6fd2807SJeff Garzik sge = cb->atapi.sge; 686*c6fd2807SJeff Garzik memset(cb->atapi.cdb, 0, 32); 687*c6fd2807SJeff Garzik memcpy(cb->atapi.cdb, qc->cdb, qc->dev->cdb_len); 688*c6fd2807SJeff Garzik 689*c6fd2807SJeff Garzik if (qc->tf.protocol != ATA_PROT_ATAPI_NODATA) { 690*c6fd2807SJeff Garzik if (qc->tf.flags & ATA_TFLAG_WRITE) 691*c6fd2807SJeff Garzik ctrl = PRB_CTRL_PACKET_WRITE; 692*c6fd2807SJeff Garzik else 693*c6fd2807SJeff Garzik ctrl = PRB_CTRL_PACKET_READ; 694*c6fd2807SJeff Garzik } 695*c6fd2807SJeff Garzik break; 696*c6fd2807SJeff Garzik 697*c6fd2807SJeff Garzik default: 698*c6fd2807SJeff Garzik prb = NULL; /* shut up, gcc */ 699*c6fd2807SJeff Garzik sge = NULL; 700*c6fd2807SJeff Garzik BUG(); 701*c6fd2807SJeff Garzik } 702*c6fd2807SJeff Garzik 703*c6fd2807SJeff Garzik prb->ctrl = cpu_to_le16(ctrl); 704*c6fd2807SJeff Garzik ata_tf_to_fis(&qc->tf, prb->fis, 0); 705*c6fd2807SJeff Garzik 706*c6fd2807SJeff Garzik if (qc->flags & ATA_QCFLAG_DMAMAP) 707*c6fd2807SJeff Garzik sil24_fill_sg(qc, sge); 708*c6fd2807SJeff Garzik } 709*c6fd2807SJeff Garzik 710*c6fd2807SJeff Garzik static unsigned int sil24_qc_issue(struct ata_queued_cmd *qc) 711*c6fd2807SJeff Garzik { 712*c6fd2807SJeff Garzik struct ata_port *ap = qc->ap; 713*c6fd2807SJeff Garzik struct sil24_port_priv *pp = ap->private_data; 714*c6fd2807SJeff Garzik void __iomem *port = (void __iomem *)ap->ioaddr.cmd_addr; 715*c6fd2807SJeff Garzik unsigned int tag = sil24_tag(qc->tag); 716*c6fd2807SJeff Garzik dma_addr_t paddr; 717*c6fd2807SJeff Garzik void __iomem *activate; 718*c6fd2807SJeff Garzik 719*c6fd2807SJeff Garzik paddr = pp->cmd_block_dma + tag * sizeof(*pp->cmd_block); 720*c6fd2807SJeff Garzik activate = port + PORT_CMD_ACTIVATE + tag * 8; 721*c6fd2807SJeff Garzik 722*c6fd2807SJeff Garzik writel((u32)paddr, activate); 723*c6fd2807SJeff Garzik writel((u64)paddr >> 32, activate + 4); 724*c6fd2807SJeff Garzik 725*c6fd2807SJeff Garzik return 0; 726*c6fd2807SJeff Garzik } 727*c6fd2807SJeff Garzik 728*c6fd2807SJeff Garzik static void sil24_irq_clear(struct ata_port *ap) 729*c6fd2807SJeff Garzik { 730*c6fd2807SJeff Garzik /* unused */ 731*c6fd2807SJeff Garzik } 732*c6fd2807SJeff Garzik 733*c6fd2807SJeff Garzik static void sil24_freeze(struct ata_port *ap) 734*c6fd2807SJeff Garzik { 735*c6fd2807SJeff Garzik void __iomem *port = (void __iomem *)ap->ioaddr.cmd_addr; 736*c6fd2807SJeff Garzik 737*c6fd2807SJeff Garzik /* Port-wide IRQ mask in HOST_CTRL doesn't really work, clear 738*c6fd2807SJeff Garzik * PORT_IRQ_ENABLE instead. 739*c6fd2807SJeff Garzik */ 740*c6fd2807SJeff Garzik writel(0xffff, port + PORT_IRQ_ENABLE_CLR); 741*c6fd2807SJeff Garzik } 742*c6fd2807SJeff Garzik 743*c6fd2807SJeff Garzik static void sil24_thaw(struct ata_port *ap) 744*c6fd2807SJeff Garzik { 745*c6fd2807SJeff Garzik void __iomem *port = (void __iomem *)ap->ioaddr.cmd_addr; 746*c6fd2807SJeff Garzik u32 tmp; 747*c6fd2807SJeff Garzik 748*c6fd2807SJeff Garzik /* clear IRQ */ 749*c6fd2807SJeff Garzik tmp = readl(port + PORT_IRQ_STAT); 750*c6fd2807SJeff Garzik writel(tmp, port + PORT_IRQ_STAT); 751*c6fd2807SJeff Garzik 752*c6fd2807SJeff Garzik /* turn IRQ back on */ 753*c6fd2807SJeff Garzik writel(DEF_PORT_IRQ, port + PORT_IRQ_ENABLE_SET); 754*c6fd2807SJeff Garzik } 755*c6fd2807SJeff Garzik 756*c6fd2807SJeff Garzik static void sil24_error_intr(struct ata_port *ap) 757*c6fd2807SJeff Garzik { 758*c6fd2807SJeff Garzik void __iomem *port = (void __iomem *)ap->ioaddr.cmd_addr; 759*c6fd2807SJeff Garzik struct ata_eh_info *ehi = &ap->eh_info; 760*c6fd2807SJeff Garzik int freeze = 0; 761*c6fd2807SJeff Garzik u32 irq_stat; 762*c6fd2807SJeff Garzik 763*c6fd2807SJeff Garzik /* on error, we need to clear IRQ explicitly */ 764*c6fd2807SJeff Garzik irq_stat = readl(port + PORT_IRQ_STAT); 765*c6fd2807SJeff Garzik writel(irq_stat, port + PORT_IRQ_STAT); 766*c6fd2807SJeff Garzik 767*c6fd2807SJeff Garzik /* first, analyze and record host port events */ 768*c6fd2807SJeff Garzik ata_ehi_clear_desc(ehi); 769*c6fd2807SJeff Garzik 770*c6fd2807SJeff Garzik ata_ehi_push_desc(ehi, "irq_stat 0x%08x", irq_stat); 771*c6fd2807SJeff Garzik 772*c6fd2807SJeff Garzik if (irq_stat & (PORT_IRQ_PHYRDY_CHG | PORT_IRQ_DEV_XCHG)) { 773*c6fd2807SJeff Garzik ata_ehi_hotplugged(ehi); 774*c6fd2807SJeff Garzik ata_ehi_push_desc(ehi, ", %s", 775*c6fd2807SJeff Garzik irq_stat & PORT_IRQ_PHYRDY_CHG ? 776*c6fd2807SJeff Garzik "PHY RDY changed" : "device exchanged"); 777*c6fd2807SJeff Garzik freeze = 1; 778*c6fd2807SJeff Garzik } 779*c6fd2807SJeff Garzik 780*c6fd2807SJeff Garzik if (irq_stat & PORT_IRQ_UNK_FIS) { 781*c6fd2807SJeff Garzik ehi->err_mask |= AC_ERR_HSM; 782*c6fd2807SJeff Garzik ehi->action |= ATA_EH_SOFTRESET; 783*c6fd2807SJeff Garzik ata_ehi_push_desc(ehi , ", unknown FIS"); 784*c6fd2807SJeff Garzik freeze = 1; 785*c6fd2807SJeff Garzik } 786*c6fd2807SJeff Garzik 787*c6fd2807SJeff Garzik /* deal with command error */ 788*c6fd2807SJeff Garzik if (irq_stat & PORT_IRQ_ERROR) { 789*c6fd2807SJeff Garzik struct sil24_cerr_info *ci = NULL; 790*c6fd2807SJeff Garzik unsigned int err_mask = 0, action = 0; 791*c6fd2807SJeff Garzik struct ata_queued_cmd *qc; 792*c6fd2807SJeff Garzik u32 cerr; 793*c6fd2807SJeff Garzik 794*c6fd2807SJeff Garzik /* analyze CMD_ERR */ 795*c6fd2807SJeff Garzik cerr = readl(port + PORT_CMD_ERR); 796*c6fd2807SJeff Garzik if (cerr < ARRAY_SIZE(sil24_cerr_db)) 797*c6fd2807SJeff Garzik ci = &sil24_cerr_db[cerr]; 798*c6fd2807SJeff Garzik 799*c6fd2807SJeff Garzik if (ci && ci->desc) { 800*c6fd2807SJeff Garzik err_mask |= ci->err_mask; 801*c6fd2807SJeff Garzik action |= ci->action; 802*c6fd2807SJeff Garzik ata_ehi_push_desc(ehi, ", %s", ci->desc); 803*c6fd2807SJeff Garzik } else { 804*c6fd2807SJeff Garzik err_mask |= AC_ERR_OTHER; 805*c6fd2807SJeff Garzik action |= ATA_EH_SOFTRESET; 806*c6fd2807SJeff Garzik ata_ehi_push_desc(ehi, ", unknown command error %d", 807*c6fd2807SJeff Garzik cerr); 808*c6fd2807SJeff Garzik } 809*c6fd2807SJeff Garzik 810*c6fd2807SJeff Garzik /* record error info */ 811*c6fd2807SJeff Garzik qc = ata_qc_from_tag(ap, ap->active_tag); 812*c6fd2807SJeff Garzik if (qc) { 813*c6fd2807SJeff Garzik sil24_update_tf(ap); 814*c6fd2807SJeff Garzik qc->err_mask |= err_mask; 815*c6fd2807SJeff Garzik } else 816*c6fd2807SJeff Garzik ehi->err_mask |= err_mask; 817*c6fd2807SJeff Garzik 818*c6fd2807SJeff Garzik ehi->action |= action; 819*c6fd2807SJeff Garzik } 820*c6fd2807SJeff Garzik 821*c6fd2807SJeff Garzik /* freeze or abort */ 822*c6fd2807SJeff Garzik if (freeze) 823*c6fd2807SJeff Garzik ata_port_freeze(ap); 824*c6fd2807SJeff Garzik else 825*c6fd2807SJeff Garzik ata_port_abort(ap); 826*c6fd2807SJeff Garzik } 827*c6fd2807SJeff Garzik 828*c6fd2807SJeff Garzik static void sil24_finish_qc(struct ata_queued_cmd *qc) 829*c6fd2807SJeff Garzik { 830*c6fd2807SJeff Garzik if (qc->flags & ATA_QCFLAG_RESULT_TF) 831*c6fd2807SJeff Garzik sil24_update_tf(qc->ap); 832*c6fd2807SJeff Garzik } 833*c6fd2807SJeff Garzik 834*c6fd2807SJeff Garzik static inline void sil24_host_intr(struct ata_port *ap) 835*c6fd2807SJeff Garzik { 836*c6fd2807SJeff Garzik void __iomem *port = (void __iomem *)ap->ioaddr.cmd_addr; 837*c6fd2807SJeff Garzik u32 slot_stat, qc_active; 838*c6fd2807SJeff Garzik int rc; 839*c6fd2807SJeff Garzik 840*c6fd2807SJeff Garzik slot_stat = readl(port + PORT_SLOT_STAT); 841*c6fd2807SJeff Garzik 842*c6fd2807SJeff Garzik if (unlikely(slot_stat & HOST_SSTAT_ATTN)) { 843*c6fd2807SJeff Garzik sil24_error_intr(ap); 844*c6fd2807SJeff Garzik return; 845*c6fd2807SJeff Garzik } 846*c6fd2807SJeff Garzik 847*c6fd2807SJeff Garzik if (ap->flags & SIL24_FLAG_PCIX_IRQ_WOC) 848*c6fd2807SJeff Garzik writel(PORT_IRQ_COMPLETE, port + PORT_IRQ_STAT); 849*c6fd2807SJeff Garzik 850*c6fd2807SJeff Garzik qc_active = slot_stat & ~HOST_SSTAT_ATTN; 851*c6fd2807SJeff Garzik rc = ata_qc_complete_multiple(ap, qc_active, sil24_finish_qc); 852*c6fd2807SJeff Garzik if (rc > 0) 853*c6fd2807SJeff Garzik return; 854*c6fd2807SJeff Garzik if (rc < 0) { 855*c6fd2807SJeff Garzik struct ata_eh_info *ehi = &ap->eh_info; 856*c6fd2807SJeff Garzik ehi->err_mask |= AC_ERR_HSM; 857*c6fd2807SJeff Garzik ehi->action |= ATA_EH_SOFTRESET; 858*c6fd2807SJeff Garzik ata_port_freeze(ap); 859*c6fd2807SJeff Garzik return; 860*c6fd2807SJeff Garzik } 861*c6fd2807SJeff Garzik 862*c6fd2807SJeff Garzik if (ata_ratelimit()) 863*c6fd2807SJeff Garzik ata_port_printk(ap, KERN_INFO, "spurious interrupt " 864*c6fd2807SJeff Garzik "(slot_stat 0x%x active_tag %d sactive 0x%x)\n", 865*c6fd2807SJeff Garzik slot_stat, ap->active_tag, ap->sactive); 866*c6fd2807SJeff Garzik } 867*c6fd2807SJeff Garzik 868*c6fd2807SJeff Garzik static irqreturn_t sil24_interrupt(int irq, void *dev_instance, struct pt_regs *regs) 869*c6fd2807SJeff Garzik { 870*c6fd2807SJeff Garzik struct ata_host_set *host_set = dev_instance; 871*c6fd2807SJeff Garzik struct sil24_host_priv *hpriv = host_set->private_data; 872*c6fd2807SJeff Garzik unsigned handled = 0; 873*c6fd2807SJeff Garzik u32 status; 874*c6fd2807SJeff Garzik int i; 875*c6fd2807SJeff Garzik 876*c6fd2807SJeff Garzik status = readl(hpriv->host_base + HOST_IRQ_STAT); 877*c6fd2807SJeff Garzik 878*c6fd2807SJeff Garzik if (status == 0xffffffff) { 879*c6fd2807SJeff Garzik printk(KERN_ERR DRV_NAME ": IRQ status == 0xffffffff, " 880*c6fd2807SJeff Garzik "PCI fault or device removal?\n"); 881*c6fd2807SJeff Garzik goto out; 882*c6fd2807SJeff Garzik } 883*c6fd2807SJeff Garzik 884*c6fd2807SJeff Garzik if (!(status & IRQ_STAT_4PORTS)) 885*c6fd2807SJeff Garzik goto out; 886*c6fd2807SJeff Garzik 887*c6fd2807SJeff Garzik spin_lock(&host_set->lock); 888*c6fd2807SJeff Garzik 889*c6fd2807SJeff Garzik for (i = 0; i < host_set->n_ports; i++) 890*c6fd2807SJeff Garzik if (status & (1 << i)) { 891*c6fd2807SJeff Garzik struct ata_port *ap = host_set->ports[i]; 892*c6fd2807SJeff Garzik if (ap && !(ap->flags & ATA_FLAG_DISABLED)) { 893*c6fd2807SJeff Garzik sil24_host_intr(host_set->ports[i]); 894*c6fd2807SJeff Garzik handled++; 895*c6fd2807SJeff Garzik } else 896*c6fd2807SJeff Garzik printk(KERN_ERR DRV_NAME 897*c6fd2807SJeff Garzik ": interrupt from disabled port %d\n", i); 898*c6fd2807SJeff Garzik } 899*c6fd2807SJeff Garzik 900*c6fd2807SJeff Garzik spin_unlock(&host_set->lock); 901*c6fd2807SJeff Garzik out: 902*c6fd2807SJeff Garzik return IRQ_RETVAL(handled); 903*c6fd2807SJeff Garzik } 904*c6fd2807SJeff Garzik 905*c6fd2807SJeff Garzik static void sil24_error_handler(struct ata_port *ap) 906*c6fd2807SJeff Garzik { 907*c6fd2807SJeff Garzik struct ata_eh_context *ehc = &ap->eh_context; 908*c6fd2807SJeff Garzik 909*c6fd2807SJeff Garzik if (sil24_init_port(ap)) { 910*c6fd2807SJeff Garzik ata_eh_freeze_port(ap); 911*c6fd2807SJeff Garzik ehc->i.action |= ATA_EH_HARDRESET; 912*c6fd2807SJeff Garzik } 913*c6fd2807SJeff Garzik 914*c6fd2807SJeff Garzik /* perform recovery */ 915*c6fd2807SJeff Garzik ata_do_eh(ap, ata_std_prereset, sil24_softreset, sil24_hardreset, 916*c6fd2807SJeff Garzik ata_std_postreset); 917*c6fd2807SJeff Garzik } 918*c6fd2807SJeff Garzik 919*c6fd2807SJeff Garzik static void sil24_post_internal_cmd(struct ata_queued_cmd *qc) 920*c6fd2807SJeff Garzik { 921*c6fd2807SJeff Garzik struct ata_port *ap = qc->ap; 922*c6fd2807SJeff Garzik 923*c6fd2807SJeff Garzik if (qc->flags & ATA_QCFLAG_FAILED) 924*c6fd2807SJeff Garzik qc->err_mask |= AC_ERR_OTHER; 925*c6fd2807SJeff Garzik 926*c6fd2807SJeff Garzik /* make DMA engine forget about the failed command */ 927*c6fd2807SJeff Garzik if (qc->err_mask) 928*c6fd2807SJeff Garzik sil24_init_port(ap); 929*c6fd2807SJeff Garzik } 930*c6fd2807SJeff Garzik 931*c6fd2807SJeff Garzik static inline void sil24_cblk_free(struct sil24_port_priv *pp, struct device *dev) 932*c6fd2807SJeff Garzik { 933*c6fd2807SJeff Garzik const size_t cb_size = sizeof(*pp->cmd_block) * SIL24_MAX_CMDS; 934*c6fd2807SJeff Garzik 935*c6fd2807SJeff Garzik dma_free_coherent(dev, cb_size, pp->cmd_block, pp->cmd_block_dma); 936*c6fd2807SJeff Garzik } 937*c6fd2807SJeff Garzik 938*c6fd2807SJeff Garzik static int sil24_port_start(struct ata_port *ap) 939*c6fd2807SJeff Garzik { 940*c6fd2807SJeff Garzik struct device *dev = ap->host_set->dev; 941*c6fd2807SJeff Garzik struct sil24_port_priv *pp; 942*c6fd2807SJeff Garzik union sil24_cmd_block *cb; 943*c6fd2807SJeff Garzik size_t cb_size = sizeof(*cb) * SIL24_MAX_CMDS; 944*c6fd2807SJeff Garzik dma_addr_t cb_dma; 945*c6fd2807SJeff Garzik int rc = -ENOMEM; 946*c6fd2807SJeff Garzik 947*c6fd2807SJeff Garzik pp = kzalloc(sizeof(*pp), GFP_KERNEL); 948*c6fd2807SJeff Garzik if (!pp) 949*c6fd2807SJeff Garzik goto err_out; 950*c6fd2807SJeff Garzik 951*c6fd2807SJeff Garzik pp->tf.command = ATA_DRDY; 952*c6fd2807SJeff Garzik 953*c6fd2807SJeff Garzik cb = dma_alloc_coherent(dev, cb_size, &cb_dma, GFP_KERNEL); 954*c6fd2807SJeff Garzik if (!cb) 955*c6fd2807SJeff Garzik goto err_out_pp; 956*c6fd2807SJeff Garzik memset(cb, 0, cb_size); 957*c6fd2807SJeff Garzik 958*c6fd2807SJeff Garzik rc = ata_pad_alloc(ap, dev); 959*c6fd2807SJeff Garzik if (rc) 960*c6fd2807SJeff Garzik goto err_out_pad; 961*c6fd2807SJeff Garzik 962*c6fd2807SJeff Garzik pp->cmd_block = cb; 963*c6fd2807SJeff Garzik pp->cmd_block_dma = cb_dma; 964*c6fd2807SJeff Garzik 965*c6fd2807SJeff Garzik ap->private_data = pp; 966*c6fd2807SJeff Garzik 967*c6fd2807SJeff Garzik return 0; 968*c6fd2807SJeff Garzik 969*c6fd2807SJeff Garzik err_out_pad: 970*c6fd2807SJeff Garzik sil24_cblk_free(pp, dev); 971*c6fd2807SJeff Garzik err_out_pp: 972*c6fd2807SJeff Garzik kfree(pp); 973*c6fd2807SJeff Garzik err_out: 974*c6fd2807SJeff Garzik return rc; 975*c6fd2807SJeff Garzik } 976*c6fd2807SJeff Garzik 977*c6fd2807SJeff Garzik static void sil24_port_stop(struct ata_port *ap) 978*c6fd2807SJeff Garzik { 979*c6fd2807SJeff Garzik struct device *dev = ap->host_set->dev; 980*c6fd2807SJeff Garzik struct sil24_port_priv *pp = ap->private_data; 981*c6fd2807SJeff Garzik 982*c6fd2807SJeff Garzik sil24_cblk_free(pp, dev); 983*c6fd2807SJeff Garzik ata_pad_free(ap, dev); 984*c6fd2807SJeff Garzik kfree(pp); 985*c6fd2807SJeff Garzik } 986*c6fd2807SJeff Garzik 987*c6fd2807SJeff Garzik static void sil24_host_stop(struct ata_host_set *host_set) 988*c6fd2807SJeff Garzik { 989*c6fd2807SJeff Garzik struct sil24_host_priv *hpriv = host_set->private_data; 990*c6fd2807SJeff Garzik struct pci_dev *pdev = to_pci_dev(host_set->dev); 991*c6fd2807SJeff Garzik 992*c6fd2807SJeff Garzik pci_iounmap(pdev, hpriv->host_base); 993*c6fd2807SJeff Garzik pci_iounmap(pdev, hpriv->port_base); 994*c6fd2807SJeff Garzik kfree(hpriv); 995*c6fd2807SJeff Garzik } 996*c6fd2807SJeff Garzik 997*c6fd2807SJeff Garzik static void sil24_init_controller(struct pci_dev *pdev, int n_ports, 998*c6fd2807SJeff Garzik unsigned long host_flags, 999*c6fd2807SJeff Garzik void __iomem *host_base, 1000*c6fd2807SJeff Garzik void __iomem *port_base) 1001*c6fd2807SJeff Garzik { 1002*c6fd2807SJeff Garzik u32 tmp; 1003*c6fd2807SJeff Garzik int i; 1004*c6fd2807SJeff Garzik 1005*c6fd2807SJeff Garzik /* GPIO off */ 1006*c6fd2807SJeff Garzik writel(0, host_base + HOST_FLASH_CMD); 1007*c6fd2807SJeff Garzik 1008*c6fd2807SJeff Garzik /* clear global reset & mask interrupts during initialization */ 1009*c6fd2807SJeff Garzik writel(0, host_base + HOST_CTRL); 1010*c6fd2807SJeff Garzik 1011*c6fd2807SJeff Garzik /* init ports */ 1012*c6fd2807SJeff Garzik for (i = 0; i < n_ports; i++) { 1013*c6fd2807SJeff Garzik void __iomem *port = port_base + i * PORT_REGS_SIZE; 1014*c6fd2807SJeff Garzik 1015*c6fd2807SJeff Garzik /* Initial PHY setting */ 1016*c6fd2807SJeff Garzik writel(0x20c, port + PORT_PHY_CFG); 1017*c6fd2807SJeff Garzik 1018*c6fd2807SJeff Garzik /* Clear port RST */ 1019*c6fd2807SJeff Garzik tmp = readl(port + PORT_CTRL_STAT); 1020*c6fd2807SJeff Garzik if (tmp & PORT_CS_PORT_RST) { 1021*c6fd2807SJeff Garzik writel(PORT_CS_PORT_RST, port + PORT_CTRL_CLR); 1022*c6fd2807SJeff Garzik tmp = ata_wait_register(port + PORT_CTRL_STAT, 1023*c6fd2807SJeff Garzik PORT_CS_PORT_RST, 1024*c6fd2807SJeff Garzik PORT_CS_PORT_RST, 10, 100); 1025*c6fd2807SJeff Garzik if (tmp & PORT_CS_PORT_RST) 1026*c6fd2807SJeff Garzik dev_printk(KERN_ERR, &pdev->dev, 1027*c6fd2807SJeff Garzik "failed to clear port RST\n"); 1028*c6fd2807SJeff Garzik } 1029*c6fd2807SJeff Garzik 1030*c6fd2807SJeff Garzik /* Configure IRQ WoC */ 1031*c6fd2807SJeff Garzik if (host_flags & SIL24_FLAG_PCIX_IRQ_WOC) 1032*c6fd2807SJeff Garzik writel(PORT_CS_IRQ_WOC, port + PORT_CTRL_STAT); 1033*c6fd2807SJeff Garzik else 1034*c6fd2807SJeff Garzik writel(PORT_CS_IRQ_WOC, port + PORT_CTRL_CLR); 1035*c6fd2807SJeff Garzik 1036*c6fd2807SJeff Garzik /* Zero error counters. */ 1037*c6fd2807SJeff Garzik writel(0x8000, port + PORT_DECODE_ERR_THRESH); 1038*c6fd2807SJeff Garzik writel(0x8000, port + PORT_CRC_ERR_THRESH); 1039*c6fd2807SJeff Garzik writel(0x8000, port + PORT_HSHK_ERR_THRESH); 1040*c6fd2807SJeff Garzik writel(0x0000, port + PORT_DECODE_ERR_CNT); 1041*c6fd2807SJeff Garzik writel(0x0000, port + PORT_CRC_ERR_CNT); 1042*c6fd2807SJeff Garzik writel(0x0000, port + PORT_HSHK_ERR_CNT); 1043*c6fd2807SJeff Garzik 1044*c6fd2807SJeff Garzik /* Always use 64bit activation */ 1045*c6fd2807SJeff Garzik writel(PORT_CS_32BIT_ACTV, port + PORT_CTRL_CLR); 1046*c6fd2807SJeff Garzik 1047*c6fd2807SJeff Garzik /* Clear port multiplier enable and resume bits */ 1048*c6fd2807SJeff Garzik writel(PORT_CS_PM_EN | PORT_CS_RESUME, port + PORT_CTRL_CLR); 1049*c6fd2807SJeff Garzik } 1050*c6fd2807SJeff Garzik 1051*c6fd2807SJeff Garzik /* Turn on interrupts */ 1052*c6fd2807SJeff Garzik writel(IRQ_STAT_4PORTS, host_base + HOST_CTRL); 1053*c6fd2807SJeff Garzik } 1054*c6fd2807SJeff Garzik 1055*c6fd2807SJeff Garzik static int sil24_init_one(struct pci_dev *pdev, const struct pci_device_id *ent) 1056*c6fd2807SJeff Garzik { 1057*c6fd2807SJeff Garzik static int printed_version = 0; 1058*c6fd2807SJeff Garzik unsigned int board_id = (unsigned int)ent->driver_data; 1059*c6fd2807SJeff Garzik struct ata_port_info *pinfo = &sil24_port_info[board_id]; 1060*c6fd2807SJeff Garzik struct ata_probe_ent *probe_ent = NULL; 1061*c6fd2807SJeff Garzik struct sil24_host_priv *hpriv = NULL; 1062*c6fd2807SJeff Garzik void __iomem *host_base = NULL; 1063*c6fd2807SJeff Garzik void __iomem *port_base = NULL; 1064*c6fd2807SJeff Garzik int i, rc; 1065*c6fd2807SJeff Garzik u32 tmp; 1066*c6fd2807SJeff Garzik 1067*c6fd2807SJeff Garzik if (!printed_version++) 1068*c6fd2807SJeff Garzik dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n"); 1069*c6fd2807SJeff Garzik 1070*c6fd2807SJeff Garzik rc = pci_enable_device(pdev); 1071*c6fd2807SJeff Garzik if (rc) 1072*c6fd2807SJeff Garzik return rc; 1073*c6fd2807SJeff Garzik 1074*c6fd2807SJeff Garzik rc = pci_request_regions(pdev, DRV_NAME); 1075*c6fd2807SJeff Garzik if (rc) 1076*c6fd2807SJeff Garzik goto out_disable; 1077*c6fd2807SJeff Garzik 1078*c6fd2807SJeff Garzik rc = -ENOMEM; 1079*c6fd2807SJeff Garzik /* map mmio registers */ 1080*c6fd2807SJeff Garzik host_base = pci_iomap(pdev, 0, 0); 1081*c6fd2807SJeff Garzik if (!host_base) 1082*c6fd2807SJeff Garzik goto out_free; 1083*c6fd2807SJeff Garzik port_base = pci_iomap(pdev, 2, 0); 1084*c6fd2807SJeff Garzik if (!port_base) 1085*c6fd2807SJeff Garzik goto out_free; 1086*c6fd2807SJeff Garzik 1087*c6fd2807SJeff Garzik /* allocate & init probe_ent and hpriv */ 1088*c6fd2807SJeff Garzik probe_ent = kzalloc(sizeof(*probe_ent), GFP_KERNEL); 1089*c6fd2807SJeff Garzik if (!probe_ent) 1090*c6fd2807SJeff Garzik goto out_free; 1091*c6fd2807SJeff Garzik 1092*c6fd2807SJeff Garzik hpriv = kzalloc(sizeof(*hpriv), GFP_KERNEL); 1093*c6fd2807SJeff Garzik if (!hpriv) 1094*c6fd2807SJeff Garzik goto out_free; 1095*c6fd2807SJeff Garzik 1096*c6fd2807SJeff Garzik probe_ent->dev = pci_dev_to_dev(pdev); 1097*c6fd2807SJeff Garzik INIT_LIST_HEAD(&probe_ent->node); 1098*c6fd2807SJeff Garzik 1099*c6fd2807SJeff Garzik probe_ent->sht = pinfo->sht; 1100*c6fd2807SJeff Garzik probe_ent->host_flags = pinfo->host_flags; 1101*c6fd2807SJeff Garzik probe_ent->pio_mask = pinfo->pio_mask; 1102*c6fd2807SJeff Garzik probe_ent->mwdma_mask = pinfo->mwdma_mask; 1103*c6fd2807SJeff Garzik probe_ent->udma_mask = pinfo->udma_mask; 1104*c6fd2807SJeff Garzik probe_ent->port_ops = pinfo->port_ops; 1105*c6fd2807SJeff Garzik probe_ent->n_ports = SIL24_FLAG2NPORTS(pinfo->host_flags); 1106*c6fd2807SJeff Garzik 1107*c6fd2807SJeff Garzik probe_ent->irq = pdev->irq; 1108*c6fd2807SJeff Garzik probe_ent->irq_flags = IRQF_SHARED; 1109*c6fd2807SJeff Garzik probe_ent->private_data = hpriv; 1110*c6fd2807SJeff Garzik 1111*c6fd2807SJeff Garzik hpriv->host_base = host_base; 1112*c6fd2807SJeff Garzik hpriv->port_base = port_base; 1113*c6fd2807SJeff Garzik 1114*c6fd2807SJeff Garzik /* 1115*c6fd2807SJeff Garzik * Configure the device 1116*c6fd2807SJeff Garzik */ 1117*c6fd2807SJeff Garzik if (!pci_set_dma_mask(pdev, DMA_64BIT_MASK)) { 1118*c6fd2807SJeff Garzik rc = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK); 1119*c6fd2807SJeff Garzik if (rc) { 1120*c6fd2807SJeff Garzik rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK); 1121*c6fd2807SJeff Garzik if (rc) { 1122*c6fd2807SJeff Garzik dev_printk(KERN_ERR, &pdev->dev, 1123*c6fd2807SJeff Garzik "64-bit DMA enable failed\n"); 1124*c6fd2807SJeff Garzik goto out_free; 1125*c6fd2807SJeff Garzik } 1126*c6fd2807SJeff Garzik } 1127*c6fd2807SJeff Garzik } else { 1128*c6fd2807SJeff Garzik rc = pci_set_dma_mask(pdev, DMA_32BIT_MASK); 1129*c6fd2807SJeff Garzik if (rc) { 1130*c6fd2807SJeff Garzik dev_printk(KERN_ERR, &pdev->dev, 1131*c6fd2807SJeff Garzik "32-bit DMA enable failed\n"); 1132*c6fd2807SJeff Garzik goto out_free; 1133*c6fd2807SJeff Garzik } 1134*c6fd2807SJeff Garzik rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK); 1135*c6fd2807SJeff Garzik if (rc) { 1136*c6fd2807SJeff Garzik dev_printk(KERN_ERR, &pdev->dev, 1137*c6fd2807SJeff Garzik "32-bit consistent DMA enable failed\n"); 1138*c6fd2807SJeff Garzik goto out_free; 1139*c6fd2807SJeff Garzik } 1140*c6fd2807SJeff Garzik } 1141*c6fd2807SJeff Garzik 1142*c6fd2807SJeff Garzik /* Apply workaround for completion IRQ loss on PCI-X errata */ 1143*c6fd2807SJeff Garzik if (probe_ent->host_flags & SIL24_FLAG_PCIX_IRQ_WOC) { 1144*c6fd2807SJeff Garzik tmp = readl(host_base + HOST_CTRL); 1145*c6fd2807SJeff Garzik if (tmp & (HOST_CTRL_TRDY | HOST_CTRL_STOP | HOST_CTRL_DEVSEL)) 1146*c6fd2807SJeff Garzik dev_printk(KERN_INFO, &pdev->dev, 1147*c6fd2807SJeff Garzik "Applying completion IRQ loss on PCI-X " 1148*c6fd2807SJeff Garzik "errata fix\n"); 1149*c6fd2807SJeff Garzik else 1150*c6fd2807SJeff Garzik probe_ent->host_flags &= ~SIL24_FLAG_PCIX_IRQ_WOC; 1151*c6fd2807SJeff Garzik } 1152*c6fd2807SJeff Garzik 1153*c6fd2807SJeff Garzik for (i = 0; i < probe_ent->n_ports; i++) { 1154*c6fd2807SJeff Garzik unsigned long portu = 1155*c6fd2807SJeff Garzik (unsigned long)port_base + i * PORT_REGS_SIZE; 1156*c6fd2807SJeff Garzik 1157*c6fd2807SJeff Garzik probe_ent->port[i].cmd_addr = portu; 1158*c6fd2807SJeff Garzik probe_ent->port[i].scr_addr = portu + PORT_SCONTROL; 1159*c6fd2807SJeff Garzik 1160*c6fd2807SJeff Garzik ata_std_ports(&probe_ent->port[i]); 1161*c6fd2807SJeff Garzik } 1162*c6fd2807SJeff Garzik 1163*c6fd2807SJeff Garzik sil24_init_controller(pdev, probe_ent->n_ports, probe_ent->host_flags, 1164*c6fd2807SJeff Garzik host_base, port_base); 1165*c6fd2807SJeff Garzik 1166*c6fd2807SJeff Garzik pci_set_master(pdev); 1167*c6fd2807SJeff Garzik 1168*c6fd2807SJeff Garzik /* FIXME: check ata_device_add return value */ 1169*c6fd2807SJeff Garzik ata_device_add(probe_ent); 1170*c6fd2807SJeff Garzik 1171*c6fd2807SJeff Garzik kfree(probe_ent); 1172*c6fd2807SJeff Garzik return 0; 1173*c6fd2807SJeff Garzik 1174*c6fd2807SJeff Garzik out_free: 1175*c6fd2807SJeff Garzik if (host_base) 1176*c6fd2807SJeff Garzik pci_iounmap(pdev, host_base); 1177*c6fd2807SJeff Garzik if (port_base) 1178*c6fd2807SJeff Garzik pci_iounmap(pdev, port_base); 1179*c6fd2807SJeff Garzik kfree(probe_ent); 1180*c6fd2807SJeff Garzik kfree(hpriv); 1181*c6fd2807SJeff Garzik pci_release_regions(pdev); 1182*c6fd2807SJeff Garzik out_disable: 1183*c6fd2807SJeff Garzik pci_disable_device(pdev); 1184*c6fd2807SJeff Garzik return rc; 1185*c6fd2807SJeff Garzik } 1186*c6fd2807SJeff Garzik 1187*c6fd2807SJeff Garzik static int sil24_pci_device_resume(struct pci_dev *pdev) 1188*c6fd2807SJeff Garzik { 1189*c6fd2807SJeff Garzik struct ata_host_set *host_set = dev_get_drvdata(&pdev->dev); 1190*c6fd2807SJeff Garzik struct sil24_host_priv *hpriv = host_set->private_data; 1191*c6fd2807SJeff Garzik 1192*c6fd2807SJeff Garzik ata_pci_device_do_resume(pdev); 1193*c6fd2807SJeff Garzik 1194*c6fd2807SJeff Garzik if (pdev->dev.power.power_state.event == PM_EVENT_SUSPEND) 1195*c6fd2807SJeff Garzik writel(HOST_CTRL_GLOBAL_RST, hpriv->host_base + HOST_CTRL); 1196*c6fd2807SJeff Garzik 1197*c6fd2807SJeff Garzik sil24_init_controller(pdev, host_set->n_ports, 1198*c6fd2807SJeff Garzik host_set->ports[0]->flags, 1199*c6fd2807SJeff Garzik hpriv->host_base, hpriv->port_base); 1200*c6fd2807SJeff Garzik 1201*c6fd2807SJeff Garzik ata_host_set_resume(host_set); 1202*c6fd2807SJeff Garzik 1203*c6fd2807SJeff Garzik return 0; 1204*c6fd2807SJeff Garzik } 1205*c6fd2807SJeff Garzik 1206*c6fd2807SJeff Garzik static int __init sil24_init(void) 1207*c6fd2807SJeff Garzik { 1208*c6fd2807SJeff Garzik return pci_register_driver(&sil24_pci_driver); 1209*c6fd2807SJeff Garzik } 1210*c6fd2807SJeff Garzik 1211*c6fd2807SJeff Garzik static void __exit sil24_exit(void) 1212*c6fd2807SJeff Garzik { 1213*c6fd2807SJeff Garzik pci_unregister_driver(&sil24_pci_driver); 1214*c6fd2807SJeff Garzik } 1215*c6fd2807SJeff Garzik 1216*c6fd2807SJeff Garzik MODULE_AUTHOR("Tejun Heo"); 1217*c6fd2807SJeff Garzik MODULE_DESCRIPTION("Silicon Image 3124/3132 SATA low-level driver"); 1218*c6fd2807SJeff Garzik MODULE_LICENSE("GPL"); 1219*c6fd2807SJeff Garzik MODULE_DEVICE_TABLE(pci, sil24_pci_tbl); 1220*c6fd2807SJeff Garzik 1221*c6fd2807SJeff Garzik module_init(sil24_init); 1222*c6fd2807SJeff Garzik module_exit(sil24_exit); 1223