1c6fd2807SJeff Garzik /* 2c6fd2807SJeff Garzik * sata_sil24.c - Driver for Silicon Image 3124/3132 SATA-2 controllers 3c6fd2807SJeff Garzik * 4c6fd2807SJeff Garzik * Copyright 2005 Tejun Heo 5c6fd2807SJeff Garzik * 6c6fd2807SJeff Garzik * Based on preview driver from Silicon Image. 7c6fd2807SJeff Garzik * 8c6fd2807SJeff Garzik * This program is free software; you can redistribute it and/or modify it 9c6fd2807SJeff Garzik * under the terms of the GNU General Public License as published by the 10c6fd2807SJeff Garzik * Free Software Foundation; either version 2, or (at your option) any 11c6fd2807SJeff Garzik * later version. 12c6fd2807SJeff Garzik * 13c6fd2807SJeff Garzik * This program is distributed in the hope that it will be useful, but 14c6fd2807SJeff Garzik * WITHOUT ANY WARRANTY; without even the implied warranty of 15c6fd2807SJeff Garzik * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU 16c6fd2807SJeff Garzik * General Public License for more details. 17c6fd2807SJeff Garzik * 18c6fd2807SJeff Garzik */ 19c6fd2807SJeff Garzik 20c6fd2807SJeff Garzik #include <linux/kernel.h> 21c6fd2807SJeff Garzik #include <linux/module.h> 22c6fd2807SJeff Garzik #include <linux/pci.h> 23c6fd2807SJeff Garzik #include <linux/blkdev.h> 24c6fd2807SJeff Garzik #include <linux/delay.h> 25c6fd2807SJeff Garzik #include <linux/interrupt.h> 26c6fd2807SJeff Garzik #include <linux/dma-mapping.h> 27c6fd2807SJeff Garzik #include <linux/device.h> 28c6fd2807SJeff Garzik #include <scsi/scsi_host.h> 29c6fd2807SJeff Garzik #include <scsi/scsi_cmnd.h> 30c6fd2807SJeff Garzik #include <linux/libata.h> 31c6fd2807SJeff Garzik 32c6fd2807SJeff Garzik #define DRV_NAME "sata_sil24" 332a3103ceSJeff Garzik #define DRV_VERSION "1.0" 34c6fd2807SJeff Garzik 35c6fd2807SJeff Garzik /* 36c6fd2807SJeff Garzik * Port request block (PRB) 32 bytes 37c6fd2807SJeff Garzik */ 38c6fd2807SJeff Garzik struct sil24_prb { 39c6fd2807SJeff Garzik __le16 ctrl; 40c6fd2807SJeff Garzik __le16 prot; 41c6fd2807SJeff Garzik __le32 rx_cnt; 42c6fd2807SJeff Garzik u8 fis[6 * 4]; 43c6fd2807SJeff Garzik }; 44c6fd2807SJeff Garzik 45c6fd2807SJeff Garzik /* 46c6fd2807SJeff Garzik * Scatter gather entry (SGE) 16 bytes 47c6fd2807SJeff Garzik */ 48c6fd2807SJeff Garzik struct sil24_sge { 49c6fd2807SJeff Garzik __le64 addr; 50c6fd2807SJeff Garzik __le32 cnt; 51c6fd2807SJeff Garzik __le32 flags; 52c6fd2807SJeff Garzik }; 53c6fd2807SJeff Garzik 54c6fd2807SJeff Garzik /* 55c6fd2807SJeff Garzik * Port multiplier 56c6fd2807SJeff Garzik */ 57c6fd2807SJeff Garzik struct sil24_port_multiplier { 58c6fd2807SJeff Garzik __le32 diag; 59c6fd2807SJeff Garzik __le32 sactive; 60c6fd2807SJeff Garzik }; 61c6fd2807SJeff Garzik 62c6fd2807SJeff Garzik enum { 630d5ff566STejun Heo SIL24_HOST_BAR = 0, 640d5ff566STejun Heo SIL24_PORT_BAR = 2, 650d5ff566STejun Heo 66c6fd2807SJeff Garzik /* 67c6fd2807SJeff Garzik * Global controller registers (128 bytes @ BAR0) 68c6fd2807SJeff Garzik */ 69c6fd2807SJeff Garzik /* 32 bit regs */ 70c6fd2807SJeff Garzik HOST_SLOT_STAT = 0x00, /* 32 bit slot stat * 4 */ 71c6fd2807SJeff Garzik HOST_CTRL = 0x40, 72c6fd2807SJeff Garzik HOST_IRQ_STAT = 0x44, 73c6fd2807SJeff Garzik HOST_PHY_CFG = 0x48, 74c6fd2807SJeff Garzik HOST_BIST_CTRL = 0x50, 75c6fd2807SJeff Garzik HOST_BIST_PTRN = 0x54, 76c6fd2807SJeff Garzik HOST_BIST_STAT = 0x58, 77c6fd2807SJeff Garzik HOST_MEM_BIST_STAT = 0x5c, 78c6fd2807SJeff Garzik HOST_FLASH_CMD = 0x70, 79c6fd2807SJeff Garzik /* 8 bit regs */ 80c6fd2807SJeff Garzik HOST_FLASH_DATA = 0x74, 81c6fd2807SJeff Garzik HOST_TRANSITION_DETECT = 0x75, 82c6fd2807SJeff Garzik HOST_GPIO_CTRL = 0x76, 83c6fd2807SJeff Garzik HOST_I2C_ADDR = 0x78, /* 32 bit */ 84c6fd2807SJeff Garzik HOST_I2C_DATA = 0x7c, 85c6fd2807SJeff Garzik HOST_I2C_XFER_CNT = 0x7e, 86c6fd2807SJeff Garzik HOST_I2C_CTRL = 0x7f, 87c6fd2807SJeff Garzik 88c6fd2807SJeff Garzik /* HOST_SLOT_STAT bits */ 89c6fd2807SJeff Garzik HOST_SSTAT_ATTN = (1 << 31), 90c6fd2807SJeff Garzik 91c6fd2807SJeff Garzik /* HOST_CTRL bits */ 92c6fd2807SJeff Garzik HOST_CTRL_M66EN = (1 << 16), /* M66EN PCI bus signal */ 93c6fd2807SJeff Garzik HOST_CTRL_TRDY = (1 << 17), /* latched PCI TRDY */ 94c6fd2807SJeff Garzik HOST_CTRL_STOP = (1 << 18), /* latched PCI STOP */ 95c6fd2807SJeff Garzik HOST_CTRL_DEVSEL = (1 << 19), /* latched PCI DEVSEL */ 96c6fd2807SJeff Garzik HOST_CTRL_REQ64 = (1 << 20), /* latched PCI REQ64 */ 97c6fd2807SJeff Garzik HOST_CTRL_GLOBAL_RST = (1 << 31), /* global reset */ 98c6fd2807SJeff Garzik 99c6fd2807SJeff Garzik /* 100c6fd2807SJeff Garzik * Port registers 101c6fd2807SJeff Garzik * (8192 bytes @ +0x0000, +0x2000, +0x4000 and +0x6000 @ BAR2) 102c6fd2807SJeff Garzik */ 103c6fd2807SJeff Garzik PORT_REGS_SIZE = 0x2000, 104c6fd2807SJeff Garzik 10528c8f3b4STejun Heo PORT_LRAM = 0x0000, /* 31 LRAM slots and PMP regs */ 106c6fd2807SJeff Garzik PORT_LRAM_SLOT_SZ = 0x0080, /* 32 bytes PRB + 2 SGE, ACT... */ 107c6fd2807SJeff Garzik 10828c8f3b4STejun Heo PORT_PMP = 0x0f80, /* 8 bytes PMP * 16 (128 bytes) */ 109c0c55908STejun Heo PORT_PMP_STATUS = 0x0000, /* port device status offset */ 110c0c55908STejun Heo PORT_PMP_QACTIVE = 0x0004, /* port device QActive offset */ 111c0c55908STejun Heo PORT_PMP_SIZE = 0x0008, /* 8 bytes per PMP */ 112c0c55908STejun Heo 113c6fd2807SJeff Garzik /* 32 bit regs */ 114c6fd2807SJeff Garzik PORT_CTRL_STAT = 0x1000, /* write: ctrl-set, read: stat */ 115c6fd2807SJeff Garzik PORT_CTRL_CLR = 0x1004, /* write: ctrl-clear */ 116c6fd2807SJeff Garzik PORT_IRQ_STAT = 0x1008, /* high: status, low: interrupt */ 117c6fd2807SJeff Garzik PORT_IRQ_ENABLE_SET = 0x1010, /* write: enable-set */ 118c6fd2807SJeff Garzik PORT_IRQ_ENABLE_CLR = 0x1014, /* write: enable-clear */ 119c6fd2807SJeff Garzik PORT_ACTIVATE_UPPER_ADDR= 0x101c, 120c6fd2807SJeff Garzik PORT_EXEC_FIFO = 0x1020, /* command execution fifo */ 121c6fd2807SJeff Garzik PORT_CMD_ERR = 0x1024, /* command error number */ 122c6fd2807SJeff Garzik PORT_FIS_CFG = 0x1028, 123c6fd2807SJeff Garzik PORT_FIFO_THRES = 0x102c, 124c6fd2807SJeff Garzik /* 16 bit regs */ 125c6fd2807SJeff Garzik PORT_DECODE_ERR_CNT = 0x1040, 126c6fd2807SJeff Garzik PORT_DECODE_ERR_THRESH = 0x1042, 127c6fd2807SJeff Garzik PORT_CRC_ERR_CNT = 0x1044, 128c6fd2807SJeff Garzik PORT_CRC_ERR_THRESH = 0x1046, 129c6fd2807SJeff Garzik PORT_HSHK_ERR_CNT = 0x1048, 130c6fd2807SJeff Garzik PORT_HSHK_ERR_THRESH = 0x104a, 131c6fd2807SJeff Garzik /* 32 bit regs */ 132c6fd2807SJeff Garzik PORT_PHY_CFG = 0x1050, 133c6fd2807SJeff Garzik PORT_SLOT_STAT = 0x1800, 134c6fd2807SJeff Garzik PORT_CMD_ACTIVATE = 0x1c00, /* 64 bit cmd activate * 31 (248 bytes) */ 135c0c55908STejun Heo PORT_CONTEXT = 0x1e04, 136c6fd2807SJeff Garzik PORT_EXEC_DIAG = 0x1e00, /* 32bit exec diag * 16 (64 bytes, 0-10 used on 3124) */ 137c6fd2807SJeff Garzik PORT_PSD_DIAG = 0x1e40, /* 32bit psd diag * 16 (64 bytes, 0-8 used on 3124) */ 138c6fd2807SJeff Garzik PORT_SCONTROL = 0x1f00, 139c6fd2807SJeff Garzik PORT_SSTATUS = 0x1f04, 140c6fd2807SJeff Garzik PORT_SERROR = 0x1f08, 141c6fd2807SJeff Garzik PORT_SACTIVE = 0x1f0c, 142c6fd2807SJeff Garzik 143c6fd2807SJeff Garzik /* PORT_CTRL_STAT bits */ 144c6fd2807SJeff Garzik PORT_CS_PORT_RST = (1 << 0), /* port reset */ 145c6fd2807SJeff Garzik PORT_CS_DEV_RST = (1 << 1), /* device reset */ 146c6fd2807SJeff Garzik PORT_CS_INIT = (1 << 2), /* port initialize */ 147c6fd2807SJeff Garzik PORT_CS_IRQ_WOC = (1 << 3), /* interrupt write one to clear */ 148c6fd2807SJeff Garzik PORT_CS_CDB16 = (1 << 5), /* 0=12b cdb, 1=16b cdb */ 14928c8f3b4STejun Heo PORT_CS_PMP_RESUME = (1 << 6), /* PMP resume */ 150c6fd2807SJeff Garzik PORT_CS_32BIT_ACTV = (1 << 10), /* 32-bit activation */ 15128c8f3b4STejun Heo PORT_CS_PMP_EN = (1 << 13), /* port multiplier enable */ 152c6fd2807SJeff Garzik PORT_CS_RDY = (1 << 31), /* port ready to accept commands */ 153c6fd2807SJeff Garzik 154c6fd2807SJeff Garzik /* PORT_IRQ_STAT/ENABLE_SET/CLR */ 155c6fd2807SJeff Garzik /* bits[11:0] are masked */ 156c6fd2807SJeff Garzik PORT_IRQ_COMPLETE = (1 << 0), /* command(s) completed */ 157c6fd2807SJeff Garzik PORT_IRQ_ERROR = (1 << 1), /* command execution error */ 158c6fd2807SJeff Garzik PORT_IRQ_PORTRDY_CHG = (1 << 2), /* port ready change */ 159c6fd2807SJeff Garzik PORT_IRQ_PWR_CHG = (1 << 3), /* power management change */ 160c6fd2807SJeff Garzik PORT_IRQ_PHYRDY_CHG = (1 << 4), /* PHY ready change */ 161c6fd2807SJeff Garzik PORT_IRQ_COMWAKE = (1 << 5), /* COMWAKE received */ 162c6fd2807SJeff Garzik PORT_IRQ_UNK_FIS = (1 << 6), /* unknown FIS received */ 163c6fd2807SJeff Garzik PORT_IRQ_DEV_XCHG = (1 << 7), /* device exchanged */ 164c6fd2807SJeff Garzik PORT_IRQ_8B10B = (1 << 8), /* 8b/10b decode error threshold */ 165c6fd2807SJeff Garzik PORT_IRQ_CRC = (1 << 9), /* CRC error threshold */ 166c6fd2807SJeff Garzik PORT_IRQ_HANDSHAKE = (1 << 10), /* handshake error threshold */ 167c6fd2807SJeff Garzik PORT_IRQ_SDB_NOTIFY = (1 << 11), /* SDB notify received */ 168c6fd2807SJeff Garzik 169c6fd2807SJeff Garzik DEF_PORT_IRQ = PORT_IRQ_COMPLETE | PORT_IRQ_ERROR | 170c6fd2807SJeff Garzik PORT_IRQ_PHYRDY_CHG | PORT_IRQ_DEV_XCHG | 171854c73a2STejun Heo PORT_IRQ_UNK_FIS | PORT_IRQ_SDB_NOTIFY, 172c6fd2807SJeff Garzik 173c6fd2807SJeff Garzik /* bits[27:16] are unmasked (raw) */ 174c6fd2807SJeff Garzik PORT_IRQ_RAW_SHIFT = 16, 175c6fd2807SJeff Garzik PORT_IRQ_MASKED_MASK = 0x7ff, 176c6fd2807SJeff Garzik PORT_IRQ_RAW_MASK = (0x7ff << PORT_IRQ_RAW_SHIFT), 177c6fd2807SJeff Garzik 178c6fd2807SJeff Garzik /* ENABLE_SET/CLR specific, intr steering - 2 bit field */ 179c6fd2807SJeff Garzik PORT_IRQ_STEER_SHIFT = 30, 180c6fd2807SJeff Garzik PORT_IRQ_STEER_MASK = (3 << PORT_IRQ_STEER_SHIFT), 181c6fd2807SJeff Garzik 182c6fd2807SJeff Garzik /* PORT_CMD_ERR constants */ 183c6fd2807SJeff Garzik PORT_CERR_DEV = 1, /* Error bit in D2H Register FIS */ 184c6fd2807SJeff Garzik PORT_CERR_SDB = 2, /* Error bit in SDB FIS */ 185c6fd2807SJeff Garzik PORT_CERR_DATA = 3, /* Error in data FIS not detected by dev */ 186c6fd2807SJeff Garzik PORT_CERR_SEND = 4, /* Initial cmd FIS transmission failure */ 187c6fd2807SJeff Garzik PORT_CERR_INCONSISTENT = 5, /* Protocol mismatch */ 188c6fd2807SJeff Garzik PORT_CERR_DIRECTION = 6, /* Data direction mismatch */ 189c6fd2807SJeff Garzik PORT_CERR_UNDERRUN = 7, /* Ran out of SGEs while writing */ 190c6fd2807SJeff Garzik PORT_CERR_OVERRUN = 8, /* Ran out of SGEs while reading */ 191c6fd2807SJeff Garzik PORT_CERR_PKT_PROT = 11, /* DIR invalid in 1st PIO setup of ATAPI */ 192c6fd2807SJeff Garzik PORT_CERR_SGT_BOUNDARY = 16, /* PLD ecode 00 - SGT not on qword boundary */ 193c6fd2807SJeff Garzik PORT_CERR_SGT_TGTABRT = 17, /* PLD ecode 01 - target abort */ 194c6fd2807SJeff Garzik PORT_CERR_SGT_MSTABRT = 18, /* PLD ecode 10 - master abort */ 195c6fd2807SJeff Garzik PORT_CERR_SGT_PCIPERR = 19, /* PLD ecode 11 - PCI parity err while fetching SGT */ 196c6fd2807SJeff Garzik PORT_CERR_CMD_BOUNDARY = 24, /* ctrl[15:13] 001 - PRB not on qword boundary */ 197c6fd2807SJeff Garzik PORT_CERR_CMD_TGTABRT = 25, /* ctrl[15:13] 010 - target abort */ 198c6fd2807SJeff Garzik PORT_CERR_CMD_MSTABRT = 26, /* ctrl[15:13] 100 - master abort */ 199c6fd2807SJeff Garzik PORT_CERR_CMD_PCIPERR = 27, /* ctrl[15:13] 110 - PCI parity err while fetching PRB */ 200c6fd2807SJeff Garzik PORT_CERR_XFR_UNDEF = 32, /* PSD ecode 00 - undefined */ 201c6fd2807SJeff Garzik PORT_CERR_XFR_TGTABRT = 33, /* PSD ecode 01 - target abort */ 202c6fd2807SJeff Garzik PORT_CERR_XFR_MSTABRT = 34, /* PSD ecode 10 - master abort */ 203c6fd2807SJeff Garzik PORT_CERR_XFR_PCIPERR = 35, /* PSD ecode 11 - PCI prity err during transfer */ 204c6fd2807SJeff Garzik PORT_CERR_SENDSERVICE = 36, /* FIS received while sending service */ 205c6fd2807SJeff Garzik 206c6fd2807SJeff Garzik /* bits of PRB control field */ 207c6fd2807SJeff Garzik PRB_CTRL_PROTOCOL = (1 << 0), /* override def. ATA protocol */ 208c6fd2807SJeff Garzik PRB_CTRL_PACKET_READ = (1 << 4), /* PACKET cmd read */ 209c6fd2807SJeff Garzik PRB_CTRL_PACKET_WRITE = (1 << 5), /* PACKET cmd write */ 210c6fd2807SJeff Garzik PRB_CTRL_NIEN = (1 << 6), /* Mask completion irq */ 211c6fd2807SJeff Garzik PRB_CTRL_SRST = (1 << 7), /* Soft reset request (ign BSY?) */ 212c6fd2807SJeff Garzik 213c6fd2807SJeff Garzik /* PRB protocol field */ 214c6fd2807SJeff Garzik PRB_PROT_PACKET = (1 << 0), 215c6fd2807SJeff Garzik PRB_PROT_TCQ = (1 << 1), 216c6fd2807SJeff Garzik PRB_PROT_NCQ = (1 << 2), 217c6fd2807SJeff Garzik PRB_PROT_READ = (1 << 3), 218c6fd2807SJeff Garzik PRB_PROT_WRITE = (1 << 4), 219c6fd2807SJeff Garzik PRB_PROT_TRANSPARENT = (1 << 5), 220c6fd2807SJeff Garzik 221c6fd2807SJeff Garzik /* 222c6fd2807SJeff Garzik * Other constants 223c6fd2807SJeff Garzik */ 224c6fd2807SJeff Garzik SGE_TRM = (1 << 31), /* Last SGE in chain */ 225c6fd2807SJeff Garzik SGE_LNK = (1 << 30), /* linked list 226c6fd2807SJeff Garzik Points to SGT, not SGE */ 227c6fd2807SJeff Garzik SGE_DRD = (1 << 29), /* discard data read (/dev/null) 228c6fd2807SJeff Garzik data address ignored */ 229c6fd2807SJeff Garzik 230c6fd2807SJeff Garzik SIL24_MAX_CMDS = 31, 231c6fd2807SJeff Garzik 232c6fd2807SJeff Garzik /* board id */ 233c6fd2807SJeff Garzik BID_SIL3124 = 0, 234c6fd2807SJeff Garzik BID_SIL3132 = 1, 235c6fd2807SJeff Garzik BID_SIL3131 = 2, 236c6fd2807SJeff Garzik 237c6fd2807SJeff Garzik /* host flags */ 238c6fd2807SJeff Garzik SIL24_COMMON_FLAGS = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY | 239c6fd2807SJeff Garzik ATA_FLAG_MMIO | ATA_FLAG_PIO_DMA | 240854c73a2STejun Heo ATA_FLAG_NCQ | ATA_FLAG_ACPI_SATA | 241854c73a2STejun Heo ATA_FLAG_AN, 2420c88758bSTejun Heo SIL24_COMMON_LFLAGS = ATA_LFLAG_SKIP_D2H_BSY, 243c6fd2807SJeff Garzik SIL24_FLAG_PCIX_IRQ_WOC = (1 << 24), /* IRQ loss errata on PCI-X */ 244c6fd2807SJeff Garzik 245c6fd2807SJeff Garzik IRQ_STAT_4PORTS = 0xf, 246c6fd2807SJeff Garzik }; 247c6fd2807SJeff Garzik 248c6fd2807SJeff Garzik struct sil24_ata_block { 249c6fd2807SJeff Garzik struct sil24_prb prb; 250c6fd2807SJeff Garzik struct sil24_sge sge[LIBATA_MAX_PRD]; 251c6fd2807SJeff Garzik }; 252c6fd2807SJeff Garzik 253c6fd2807SJeff Garzik struct sil24_atapi_block { 254c6fd2807SJeff Garzik struct sil24_prb prb; 255c6fd2807SJeff Garzik u8 cdb[16]; 256c6fd2807SJeff Garzik struct sil24_sge sge[LIBATA_MAX_PRD - 1]; 257c6fd2807SJeff Garzik }; 258c6fd2807SJeff Garzik 259c6fd2807SJeff Garzik union sil24_cmd_block { 260c6fd2807SJeff Garzik struct sil24_ata_block ata; 261c6fd2807SJeff Garzik struct sil24_atapi_block atapi; 262c6fd2807SJeff Garzik }; 263c6fd2807SJeff Garzik 264c6fd2807SJeff Garzik static struct sil24_cerr_info { 265c6fd2807SJeff Garzik unsigned int err_mask, action; 266c6fd2807SJeff Garzik const char *desc; 267c6fd2807SJeff Garzik } sil24_cerr_db[] = { 268c6fd2807SJeff Garzik [0] = { AC_ERR_DEV, ATA_EH_REVALIDATE, 269c6fd2807SJeff Garzik "device error" }, 270c6fd2807SJeff Garzik [PORT_CERR_DEV] = { AC_ERR_DEV, ATA_EH_REVALIDATE, 271c6fd2807SJeff Garzik "device error via D2H FIS" }, 272c6fd2807SJeff Garzik [PORT_CERR_SDB] = { AC_ERR_DEV, ATA_EH_REVALIDATE, 273c6fd2807SJeff Garzik "device error via SDB FIS" }, 274c6fd2807SJeff Garzik [PORT_CERR_DATA] = { AC_ERR_ATA_BUS, ATA_EH_SOFTRESET, 275c6fd2807SJeff Garzik "error in data FIS" }, 276c6fd2807SJeff Garzik [PORT_CERR_SEND] = { AC_ERR_ATA_BUS, ATA_EH_SOFTRESET, 277c6fd2807SJeff Garzik "failed to transmit command FIS" }, 278c6fd2807SJeff Garzik [PORT_CERR_INCONSISTENT] = { AC_ERR_HSM, ATA_EH_SOFTRESET, 279c6fd2807SJeff Garzik "protocol mismatch" }, 280c6fd2807SJeff Garzik [PORT_CERR_DIRECTION] = { AC_ERR_HSM, ATA_EH_SOFTRESET, 281c6fd2807SJeff Garzik "data directon mismatch" }, 282c6fd2807SJeff Garzik [PORT_CERR_UNDERRUN] = { AC_ERR_HSM, ATA_EH_SOFTRESET, 283c6fd2807SJeff Garzik "ran out of SGEs while writing" }, 284c6fd2807SJeff Garzik [PORT_CERR_OVERRUN] = { AC_ERR_HSM, ATA_EH_SOFTRESET, 285c6fd2807SJeff Garzik "ran out of SGEs while reading" }, 286c6fd2807SJeff Garzik [PORT_CERR_PKT_PROT] = { AC_ERR_HSM, ATA_EH_SOFTRESET, 287c6fd2807SJeff Garzik "invalid data directon for ATAPI CDB" }, 288c6fd2807SJeff Garzik [PORT_CERR_SGT_BOUNDARY] = { AC_ERR_SYSTEM, ATA_EH_SOFTRESET, 289c6fd2807SJeff Garzik "SGT no on qword boundary" }, 290c6fd2807SJeff Garzik [PORT_CERR_SGT_TGTABRT] = { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET, 291c6fd2807SJeff Garzik "PCI target abort while fetching SGT" }, 292c6fd2807SJeff Garzik [PORT_CERR_SGT_MSTABRT] = { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET, 293c6fd2807SJeff Garzik "PCI master abort while fetching SGT" }, 294c6fd2807SJeff Garzik [PORT_CERR_SGT_PCIPERR] = { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET, 295c6fd2807SJeff Garzik "PCI parity error while fetching SGT" }, 296c6fd2807SJeff Garzik [PORT_CERR_CMD_BOUNDARY] = { AC_ERR_SYSTEM, ATA_EH_SOFTRESET, 297c6fd2807SJeff Garzik "PRB not on qword boundary" }, 298c6fd2807SJeff Garzik [PORT_CERR_CMD_TGTABRT] = { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET, 299c6fd2807SJeff Garzik "PCI target abort while fetching PRB" }, 300c6fd2807SJeff Garzik [PORT_CERR_CMD_MSTABRT] = { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET, 301c6fd2807SJeff Garzik "PCI master abort while fetching PRB" }, 302c6fd2807SJeff Garzik [PORT_CERR_CMD_PCIPERR] = { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET, 303c6fd2807SJeff Garzik "PCI parity error while fetching PRB" }, 304c6fd2807SJeff Garzik [PORT_CERR_XFR_UNDEF] = { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET, 305c6fd2807SJeff Garzik "undefined error while transferring data" }, 306c6fd2807SJeff Garzik [PORT_CERR_XFR_TGTABRT] = { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET, 307c6fd2807SJeff Garzik "PCI target abort while transferring data" }, 308c6fd2807SJeff Garzik [PORT_CERR_XFR_MSTABRT] = { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET, 309c6fd2807SJeff Garzik "PCI master abort while transferring data" }, 310c6fd2807SJeff Garzik [PORT_CERR_XFR_PCIPERR] = { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET, 311c6fd2807SJeff Garzik "PCI parity error while transferring data" }, 312c6fd2807SJeff Garzik [PORT_CERR_SENDSERVICE] = { AC_ERR_HSM, ATA_EH_SOFTRESET, 313c6fd2807SJeff Garzik "FIS received while sending service FIS" }, 314c6fd2807SJeff Garzik }; 315c6fd2807SJeff Garzik 316c6fd2807SJeff Garzik /* 317c6fd2807SJeff Garzik * ap->private_data 318c6fd2807SJeff Garzik * 319c6fd2807SJeff Garzik * The preview driver always returned 0 for status. We emulate it 320c6fd2807SJeff Garzik * here from the previous interrupt. 321c6fd2807SJeff Garzik */ 322c6fd2807SJeff Garzik struct sil24_port_priv { 323c6fd2807SJeff Garzik union sil24_cmd_block *cmd_block; /* 32 cmd blocks */ 324c6fd2807SJeff Garzik dma_addr_t cmd_block_dma; /* DMA base addr for them */ 325c6fd2807SJeff Garzik struct ata_taskfile tf; /* Cached taskfile registers */ 326c6fd2807SJeff Garzik }; 327c6fd2807SJeff Garzik 328cd0d3bbcSAlan static void sil24_dev_config(struct ata_device *dev); 329c6fd2807SJeff Garzik static u8 sil24_check_status(struct ata_port *ap); 330da3dbb17STejun Heo static int sil24_scr_read(struct ata_port *ap, unsigned sc_reg, u32 *val); 331da3dbb17STejun Heo static int sil24_scr_write(struct ata_port *ap, unsigned sc_reg, u32 val); 332c6fd2807SJeff Garzik static void sil24_tf_read(struct ata_port *ap, struct ata_taskfile *tf); 333c6fd2807SJeff Garzik static void sil24_qc_prep(struct ata_queued_cmd *qc); 334c6fd2807SJeff Garzik static unsigned int sil24_qc_issue(struct ata_queued_cmd *qc); 335c6fd2807SJeff Garzik static void sil24_irq_clear(struct ata_port *ap); 336c6fd2807SJeff Garzik static void sil24_freeze(struct ata_port *ap); 337c6fd2807SJeff Garzik static void sil24_thaw(struct ata_port *ap); 338c6fd2807SJeff Garzik static void sil24_error_handler(struct ata_port *ap); 339c6fd2807SJeff Garzik static void sil24_post_internal_cmd(struct ata_queued_cmd *qc); 340c6fd2807SJeff Garzik static int sil24_port_start(struct ata_port *ap); 341c6fd2807SJeff Garzik static int sil24_init_one(struct pci_dev *pdev, const struct pci_device_id *ent); 342281d426cSAlexey Dobriyan #ifdef CONFIG_PM 343c6fd2807SJeff Garzik static int sil24_pci_device_resume(struct pci_dev *pdev); 344281d426cSAlexey Dobriyan #endif 345c6fd2807SJeff Garzik 346c6fd2807SJeff Garzik static const struct pci_device_id sil24_pci_tbl[] = { 34754bb3a94SJeff Garzik { PCI_VDEVICE(CMD, 0x3124), BID_SIL3124 }, 34854bb3a94SJeff Garzik { PCI_VDEVICE(INTEL, 0x3124), BID_SIL3124 }, 34954bb3a94SJeff Garzik { PCI_VDEVICE(CMD, 0x3132), BID_SIL3132 }, 350722d67b6SJamie Clark { PCI_VDEVICE(CMD, 0x0242), BID_SIL3132 }, 35154bb3a94SJeff Garzik { PCI_VDEVICE(CMD, 0x3131), BID_SIL3131 }, 35254bb3a94SJeff Garzik { PCI_VDEVICE(CMD, 0x3531), BID_SIL3131 }, 35354bb3a94SJeff Garzik 354c6fd2807SJeff Garzik { } /* terminate list */ 355c6fd2807SJeff Garzik }; 356c6fd2807SJeff Garzik 357c6fd2807SJeff Garzik static struct pci_driver sil24_pci_driver = { 358c6fd2807SJeff Garzik .name = DRV_NAME, 359c6fd2807SJeff Garzik .id_table = sil24_pci_tbl, 360c6fd2807SJeff Garzik .probe = sil24_init_one, 36124dc5f33STejun Heo .remove = ata_pci_remove_one, 362281d426cSAlexey Dobriyan #ifdef CONFIG_PM 363c6fd2807SJeff Garzik .suspend = ata_pci_device_suspend, 364c6fd2807SJeff Garzik .resume = sil24_pci_device_resume, 365281d426cSAlexey Dobriyan #endif 366c6fd2807SJeff Garzik }; 367c6fd2807SJeff Garzik 368c6fd2807SJeff Garzik static struct scsi_host_template sil24_sht = { 369c6fd2807SJeff Garzik .module = THIS_MODULE, 370c6fd2807SJeff Garzik .name = DRV_NAME, 371c6fd2807SJeff Garzik .ioctl = ata_scsi_ioctl, 372c6fd2807SJeff Garzik .queuecommand = ata_scsi_queuecmd, 373c6fd2807SJeff Garzik .change_queue_depth = ata_scsi_change_queue_depth, 374c6fd2807SJeff Garzik .can_queue = SIL24_MAX_CMDS, 375c6fd2807SJeff Garzik .this_id = ATA_SHT_THIS_ID, 376c6fd2807SJeff Garzik .sg_tablesize = LIBATA_MAX_PRD, 377c6fd2807SJeff Garzik .cmd_per_lun = ATA_SHT_CMD_PER_LUN, 378c6fd2807SJeff Garzik .emulated = ATA_SHT_EMULATED, 379c6fd2807SJeff Garzik .use_clustering = ATA_SHT_USE_CLUSTERING, 380c6fd2807SJeff Garzik .proc_name = DRV_NAME, 381c6fd2807SJeff Garzik .dma_boundary = ATA_DMA_BOUNDARY, 382c6fd2807SJeff Garzik .slave_configure = ata_scsi_slave_config, 383c6fd2807SJeff Garzik .slave_destroy = ata_scsi_slave_destroy, 384c6fd2807SJeff Garzik .bios_param = ata_std_bios_param, 385c6fd2807SJeff Garzik }; 386c6fd2807SJeff Garzik 387c6fd2807SJeff Garzik static const struct ata_port_operations sil24_ops = { 388c6fd2807SJeff Garzik .dev_config = sil24_dev_config, 389c6fd2807SJeff Garzik 390c6fd2807SJeff Garzik .check_status = sil24_check_status, 391c6fd2807SJeff Garzik .check_altstatus = sil24_check_status, 392c6fd2807SJeff Garzik .dev_select = ata_noop_dev_select, 393c6fd2807SJeff Garzik 394c6fd2807SJeff Garzik .tf_read = sil24_tf_read, 395c6fd2807SJeff Garzik 39631cc23b3STejun Heo .qc_defer = ata_std_qc_defer, 397c6fd2807SJeff Garzik .qc_prep = sil24_qc_prep, 398c6fd2807SJeff Garzik .qc_issue = sil24_qc_issue, 399c6fd2807SJeff Garzik 400c6fd2807SJeff Garzik .irq_clear = sil24_irq_clear, 401c6fd2807SJeff Garzik 402c6fd2807SJeff Garzik .scr_read = sil24_scr_read, 403c6fd2807SJeff Garzik .scr_write = sil24_scr_write, 404c6fd2807SJeff Garzik 405c6fd2807SJeff Garzik .freeze = sil24_freeze, 406c6fd2807SJeff Garzik .thaw = sil24_thaw, 407c6fd2807SJeff Garzik .error_handler = sil24_error_handler, 408c6fd2807SJeff Garzik .post_internal_cmd = sil24_post_internal_cmd, 409c6fd2807SJeff Garzik 410c6fd2807SJeff Garzik .port_start = sil24_port_start, 411c6fd2807SJeff Garzik }; 412c6fd2807SJeff Garzik 413c6fd2807SJeff Garzik /* 414cca3974eSJeff Garzik * Use bits 30-31 of port_flags to encode available port numbers. 415c6fd2807SJeff Garzik * Current maxium is 4. 416c6fd2807SJeff Garzik */ 417c6fd2807SJeff Garzik #define SIL24_NPORTS2FLAG(nports) ((((unsigned)(nports) - 1) & 0x3) << 30) 418c6fd2807SJeff Garzik #define SIL24_FLAG2NPORTS(flag) ((((flag) >> 30) & 0x3) + 1) 419c6fd2807SJeff Garzik 4204447d351STejun Heo static const struct ata_port_info sil24_port_info[] = { 421c6fd2807SJeff Garzik /* sil_3124 */ 422c6fd2807SJeff Garzik { 423cca3974eSJeff Garzik .flags = SIL24_COMMON_FLAGS | SIL24_NPORTS2FLAG(4) | 424c6fd2807SJeff Garzik SIL24_FLAG_PCIX_IRQ_WOC, 4250c88758bSTejun Heo .link_flags = SIL24_COMMON_LFLAGS, 426c6fd2807SJeff Garzik .pio_mask = 0x1f, /* pio0-4 */ 427c6fd2807SJeff Garzik .mwdma_mask = 0x07, /* mwdma0-2 */ 428bf6263a8SJeff Garzik .udma_mask = ATA_UDMA5, /* udma0-5 */ 429c6fd2807SJeff Garzik .port_ops = &sil24_ops, 430c6fd2807SJeff Garzik }, 431c6fd2807SJeff Garzik /* sil_3132 */ 432c6fd2807SJeff Garzik { 433cca3974eSJeff Garzik .flags = SIL24_COMMON_FLAGS | SIL24_NPORTS2FLAG(2), 4340c88758bSTejun Heo .link_flags = SIL24_COMMON_LFLAGS, 435c6fd2807SJeff Garzik .pio_mask = 0x1f, /* pio0-4 */ 436c6fd2807SJeff Garzik .mwdma_mask = 0x07, /* mwdma0-2 */ 437bf6263a8SJeff Garzik .udma_mask = ATA_UDMA5, /* udma0-5 */ 438c6fd2807SJeff Garzik .port_ops = &sil24_ops, 439c6fd2807SJeff Garzik }, 440c6fd2807SJeff Garzik /* sil_3131/sil_3531 */ 441c6fd2807SJeff Garzik { 442cca3974eSJeff Garzik .flags = SIL24_COMMON_FLAGS | SIL24_NPORTS2FLAG(1), 4430c88758bSTejun Heo .link_flags = SIL24_COMMON_LFLAGS, 444c6fd2807SJeff Garzik .pio_mask = 0x1f, /* pio0-4 */ 445c6fd2807SJeff Garzik .mwdma_mask = 0x07, /* mwdma0-2 */ 446bf6263a8SJeff Garzik .udma_mask = ATA_UDMA5, /* udma0-5 */ 447c6fd2807SJeff Garzik .port_ops = &sil24_ops, 448c6fd2807SJeff Garzik }, 449c6fd2807SJeff Garzik }; 450c6fd2807SJeff Garzik 451c6fd2807SJeff Garzik static int sil24_tag(int tag) 452c6fd2807SJeff Garzik { 453c6fd2807SJeff Garzik if (unlikely(ata_tag_internal(tag))) 454c6fd2807SJeff Garzik return 0; 455c6fd2807SJeff Garzik return tag; 456c6fd2807SJeff Garzik } 457c6fd2807SJeff Garzik 458cd0d3bbcSAlan static void sil24_dev_config(struct ata_device *dev) 459c6fd2807SJeff Garzik { 4609af5c9c9STejun Heo void __iomem *port = dev->link->ap->ioaddr.cmd_addr; 461c6fd2807SJeff Garzik 462c6fd2807SJeff Garzik if (dev->cdb_len == 16) 463c6fd2807SJeff Garzik writel(PORT_CS_CDB16, port + PORT_CTRL_STAT); 464c6fd2807SJeff Garzik else 465c6fd2807SJeff Garzik writel(PORT_CS_CDB16, port + PORT_CTRL_CLR); 466c6fd2807SJeff Garzik } 467c6fd2807SJeff Garzik 468e59f0dadSTejun Heo static void sil24_read_tf(struct ata_port *ap, int tag, struct ata_taskfile *tf) 469c6fd2807SJeff Garzik { 4700d5ff566STejun Heo void __iomem *port = ap->ioaddr.cmd_addr; 471e59f0dadSTejun Heo struct sil24_prb __iomem *prb; 472c6fd2807SJeff Garzik u8 fis[6 * 4]; 473c6fd2807SJeff Garzik 474e59f0dadSTejun Heo prb = port + PORT_LRAM + sil24_tag(tag) * PORT_LRAM_SLOT_SZ; 475e59f0dadSTejun Heo memcpy_fromio(fis, prb->fis, sizeof(fis)); 476e59f0dadSTejun Heo ata_tf_from_fis(fis, tf); 477c6fd2807SJeff Garzik } 478c6fd2807SJeff Garzik 479c6fd2807SJeff Garzik static u8 sil24_check_status(struct ata_port *ap) 480c6fd2807SJeff Garzik { 481c6fd2807SJeff Garzik struct sil24_port_priv *pp = ap->private_data; 482c6fd2807SJeff Garzik return pp->tf.command; 483c6fd2807SJeff Garzik } 484c6fd2807SJeff Garzik 485c6fd2807SJeff Garzik static int sil24_scr_map[] = { 486c6fd2807SJeff Garzik [SCR_CONTROL] = 0, 487c6fd2807SJeff Garzik [SCR_STATUS] = 1, 488c6fd2807SJeff Garzik [SCR_ERROR] = 2, 489c6fd2807SJeff Garzik [SCR_ACTIVE] = 3, 490c6fd2807SJeff Garzik }; 491c6fd2807SJeff Garzik 492da3dbb17STejun Heo static int sil24_scr_read(struct ata_port *ap, unsigned sc_reg, u32 *val) 493c6fd2807SJeff Garzik { 4940d5ff566STejun Heo void __iomem *scr_addr = ap->ioaddr.scr_addr; 495da3dbb17STejun Heo 496c6fd2807SJeff Garzik if (sc_reg < ARRAY_SIZE(sil24_scr_map)) { 497c6fd2807SJeff Garzik void __iomem *addr; 498c6fd2807SJeff Garzik addr = scr_addr + sil24_scr_map[sc_reg] * 4; 499da3dbb17STejun Heo *val = readl(scr_addr + sil24_scr_map[sc_reg] * 4); 500da3dbb17STejun Heo return 0; 501c6fd2807SJeff Garzik } 502da3dbb17STejun Heo return -EINVAL; 503c6fd2807SJeff Garzik } 504c6fd2807SJeff Garzik 505da3dbb17STejun Heo static int sil24_scr_write(struct ata_port *ap, unsigned sc_reg, u32 val) 506c6fd2807SJeff Garzik { 5070d5ff566STejun Heo void __iomem *scr_addr = ap->ioaddr.scr_addr; 508da3dbb17STejun Heo 509c6fd2807SJeff Garzik if (sc_reg < ARRAY_SIZE(sil24_scr_map)) { 510c6fd2807SJeff Garzik void __iomem *addr; 511c6fd2807SJeff Garzik addr = scr_addr + sil24_scr_map[sc_reg] * 4; 512c6fd2807SJeff Garzik writel(val, scr_addr + sil24_scr_map[sc_reg] * 4); 513da3dbb17STejun Heo return 0; 514c6fd2807SJeff Garzik } 515da3dbb17STejun Heo return -EINVAL; 516c6fd2807SJeff Garzik } 517c6fd2807SJeff Garzik 518c6fd2807SJeff Garzik static void sil24_tf_read(struct ata_port *ap, struct ata_taskfile *tf) 519c6fd2807SJeff Garzik { 520c6fd2807SJeff Garzik struct sil24_port_priv *pp = ap->private_data; 521c6fd2807SJeff Garzik *tf = pp->tf; 522c6fd2807SJeff Garzik } 523c6fd2807SJeff Garzik 524c6fd2807SJeff Garzik static int sil24_init_port(struct ata_port *ap) 525c6fd2807SJeff Garzik { 5260d5ff566STejun Heo void __iomem *port = ap->ioaddr.cmd_addr; 527c6fd2807SJeff Garzik u32 tmp; 528c6fd2807SJeff Garzik 529c6fd2807SJeff Garzik writel(PORT_CS_INIT, port + PORT_CTRL_STAT); 530c6fd2807SJeff Garzik ata_wait_register(port + PORT_CTRL_STAT, 531c6fd2807SJeff Garzik PORT_CS_INIT, PORT_CS_INIT, 10, 100); 532c6fd2807SJeff Garzik tmp = ata_wait_register(port + PORT_CTRL_STAT, 533c6fd2807SJeff Garzik PORT_CS_RDY, 0, 10, 100); 534c6fd2807SJeff Garzik 535c6fd2807SJeff Garzik if ((tmp & (PORT_CS_INIT | PORT_CS_RDY)) != PORT_CS_RDY) 536c6fd2807SJeff Garzik return -EIO; 537c6fd2807SJeff Garzik return 0; 538c6fd2807SJeff Garzik } 539c6fd2807SJeff Garzik 54037b99cbaSTejun Heo static int sil24_exec_polled_cmd(struct ata_port *ap, int pmp, 54137b99cbaSTejun Heo const struct ata_taskfile *tf, 54237b99cbaSTejun Heo int is_cmd, u32 ctrl, 54337b99cbaSTejun Heo unsigned long timeout_msec) 544c6fd2807SJeff Garzik { 5450d5ff566STejun Heo void __iomem *port = ap->ioaddr.cmd_addr; 546c6fd2807SJeff Garzik struct sil24_port_priv *pp = ap->private_data; 547c6fd2807SJeff Garzik struct sil24_prb *prb = &pp->cmd_block[0].ata.prb; 548c6fd2807SJeff Garzik dma_addr_t paddr = pp->cmd_block_dma; 54937b99cbaSTejun Heo u32 irq_enabled, irq_mask, irq_stat; 55037b99cbaSTejun Heo int rc; 55137b99cbaSTejun Heo 55237b99cbaSTejun Heo prb->ctrl = cpu_to_le16(ctrl); 55337b99cbaSTejun Heo ata_tf_to_fis(tf, pmp, is_cmd, prb->fis); 55437b99cbaSTejun Heo 55537b99cbaSTejun Heo /* temporarily plug completion and error interrupts */ 55637b99cbaSTejun Heo irq_enabled = readl(port + PORT_IRQ_ENABLE_SET); 55737b99cbaSTejun Heo writel(PORT_IRQ_COMPLETE | PORT_IRQ_ERROR, port + PORT_IRQ_ENABLE_CLR); 55837b99cbaSTejun Heo 55937b99cbaSTejun Heo writel((u32)paddr, port + PORT_CMD_ACTIVATE); 56037b99cbaSTejun Heo writel((u64)paddr >> 32, port + PORT_CMD_ACTIVATE + 4); 56137b99cbaSTejun Heo 56237b99cbaSTejun Heo irq_mask = (PORT_IRQ_COMPLETE | PORT_IRQ_ERROR) << PORT_IRQ_RAW_SHIFT; 56337b99cbaSTejun Heo irq_stat = ata_wait_register(port + PORT_IRQ_STAT, irq_mask, 0x0, 56437b99cbaSTejun Heo 10, timeout_msec); 56537b99cbaSTejun Heo 56637b99cbaSTejun Heo writel(irq_mask, port + PORT_IRQ_STAT); /* clear IRQs */ 56737b99cbaSTejun Heo irq_stat >>= PORT_IRQ_RAW_SHIFT; 56837b99cbaSTejun Heo 56937b99cbaSTejun Heo if (irq_stat & PORT_IRQ_COMPLETE) 57037b99cbaSTejun Heo rc = 0; 57137b99cbaSTejun Heo else { 57237b99cbaSTejun Heo /* force port into known state */ 57337b99cbaSTejun Heo sil24_init_port(ap); 57437b99cbaSTejun Heo 57537b99cbaSTejun Heo if (irq_stat & PORT_IRQ_ERROR) 57637b99cbaSTejun Heo rc = -EIO; 57737b99cbaSTejun Heo else 57837b99cbaSTejun Heo rc = -EBUSY; 57937b99cbaSTejun Heo } 58037b99cbaSTejun Heo 58137b99cbaSTejun Heo /* restore IRQ enabled */ 58237b99cbaSTejun Heo writel(irq_enabled, port + PORT_IRQ_ENABLE_SET); 58337b99cbaSTejun Heo 58437b99cbaSTejun Heo return rc; 58537b99cbaSTejun Heo } 58637b99cbaSTejun Heo 587cc0680a5STejun Heo static int sil24_do_softreset(struct ata_link *link, unsigned int *class, 588975530e8STejun Heo int pmp, unsigned long deadline) 58937b99cbaSTejun Heo { 590cc0680a5STejun Heo struct ata_port *ap = link->ap; 59137b99cbaSTejun Heo unsigned long timeout_msec = 0; 592e59f0dadSTejun Heo struct ata_taskfile tf; 593c6fd2807SJeff Garzik const char *reason; 59437b99cbaSTejun Heo int rc; 595c6fd2807SJeff Garzik 596c6fd2807SJeff Garzik DPRINTK("ENTER\n"); 597c6fd2807SJeff Garzik 598cc0680a5STejun Heo if (ata_link_offline(link)) { 599c6fd2807SJeff Garzik DPRINTK("PHY reports no device\n"); 600c6fd2807SJeff Garzik *class = ATA_DEV_NONE; 601c6fd2807SJeff Garzik goto out; 602c6fd2807SJeff Garzik } 603c6fd2807SJeff Garzik 604c6fd2807SJeff Garzik /* put the port into known state */ 605c6fd2807SJeff Garzik if (sil24_init_port(ap)) { 606c6fd2807SJeff Garzik reason ="port not ready"; 607c6fd2807SJeff Garzik goto err; 608c6fd2807SJeff Garzik } 609c6fd2807SJeff Garzik 610c6fd2807SJeff Garzik /* do SRST */ 61137b99cbaSTejun Heo if (time_after(deadline, jiffies)) 61237b99cbaSTejun Heo timeout_msec = jiffies_to_msecs(deadline - jiffies); 613c6fd2807SJeff Garzik 614cc0680a5STejun Heo ata_tf_init(link->device, &tf); /* doesn't really matter */ 615975530e8STejun Heo rc = sil24_exec_polled_cmd(ap, pmp, &tf, 0, PRB_CTRL_SRST, 616975530e8STejun Heo timeout_msec); 61737b99cbaSTejun Heo if (rc == -EBUSY) { 618c6fd2807SJeff Garzik reason = "timeout"; 619c6fd2807SJeff Garzik goto err; 62037b99cbaSTejun Heo } else if (rc) { 62137b99cbaSTejun Heo reason = "SRST command error"; 62237b99cbaSTejun Heo goto err; 623c6fd2807SJeff Garzik } 624c6fd2807SJeff Garzik 625e59f0dadSTejun Heo sil24_read_tf(ap, 0, &tf); 626e59f0dadSTejun Heo *class = ata_dev_classify(&tf); 627c6fd2807SJeff Garzik 628c6fd2807SJeff Garzik if (*class == ATA_DEV_UNKNOWN) 629c6fd2807SJeff Garzik *class = ATA_DEV_NONE; 630c6fd2807SJeff Garzik 631c6fd2807SJeff Garzik out: 632c6fd2807SJeff Garzik DPRINTK("EXIT, class=%u\n", *class); 633c6fd2807SJeff Garzik return 0; 634c6fd2807SJeff Garzik 635c6fd2807SJeff Garzik err: 636cc0680a5STejun Heo ata_link_printk(link, KERN_ERR, "softreset failed (%s)\n", reason); 637c6fd2807SJeff Garzik return -EIO; 638c6fd2807SJeff Garzik } 639c6fd2807SJeff Garzik 640cc0680a5STejun Heo static int sil24_softreset(struct ata_link *link, unsigned int *class, 641975530e8STejun Heo unsigned long deadline) 642975530e8STejun Heo { 643cc0680a5STejun Heo return sil24_do_softreset(link, class, 0, deadline); 644975530e8STejun Heo } 645975530e8STejun Heo 646cc0680a5STejun Heo static int sil24_hardreset(struct ata_link *link, unsigned int *class, 647d4b2bab4STejun Heo unsigned long deadline) 648c6fd2807SJeff Garzik { 649cc0680a5STejun Heo struct ata_port *ap = link->ap; 6500d5ff566STejun Heo void __iomem *port = ap->ioaddr.cmd_addr; 651c6fd2807SJeff Garzik const char *reason; 652c6fd2807SJeff Garzik int tout_msec, rc; 653c6fd2807SJeff Garzik u32 tmp; 654c6fd2807SJeff Garzik 655c6fd2807SJeff Garzik /* sil24 does the right thing(tm) without any protection */ 656cc0680a5STejun Heo sata_set_spd(link); 657c6fd2807SJeff Garzik 658c6fd2807SJeff Garzik tout_msec = 100; 659cc0680a5STejun Heo if (ata_link_online(link)) 660c6fd2807SJeff Garzik tout_msec = 5000; 661c6fd2807SJeff Garzik 662c6fd2807SJeff Garzik writel(PORT_CS_DEV_RST, port + PORT_CTRL_STAT); 663c6fd2807SJeff Garzik tmp = ata_wait_register(port + PORT_CTRL_STAT, 664c6fd2807SJeff Garzik PORT_CS_DEV_RST, PORT_CS_DEV_RST, 10, tout_msec); 665c6fd2807SJeff Garzik 666c6fd2807SJeff Garzik /* SStatus oscillates between zero and valid status after 667c6fd2807SJeff Garzik * DEV_RST, debounce it. 668c6fd2807SJeff Garzik */ 669cc0680a5STejun Heo rc = sata_link_debounce(link, sata_deb_timing_long, deadline); 670c6fd2807SJeff Garzik if (rc) { 671c6fd2807SJeff Garzik reason = "PHY debouncing failed"; 672c6fd2807SJeff Garzik goto err; 673c6fd2807SJeff Garzik } 674c6fd2807SJeff Garzik 675c6fd2807SJeff Garzik if (tmp & PORT_CS_DEV_RST) { 676cc0680a5STejun Heo if (ata_link_offline(link)) 677c6fd2807SJeff Garzik return 0; 678c6fd2807SJeff Garzik reason = "link not ready"; 679c6fd2807SJeff Garzik goto err; 680c6fd2807SJeff Garzik } 681c6fd2807SJeff Garzik 682c6fd2807SJeff Garzik /* Sil24 doesn't store signature FIS after hardreset, so we 683c6fd2807SJeff Garzik * can't wait for BSY to clear. Some devices take a long time 684c6fd2807SJeff Garzik * to get ready and those devices will choke if we don't wait 685c6fd2807SJeff Garzik * for BSY clearance here. Tell libata to perform follow-up 686c6fd2807SJeff Garzik * softreset. 687c6fd2807SJeff Garzik */ 688c6fd2807SJeff Garzik return -EAGAIN; 689c6fd2807SJeff Garzik 690c6fd2807SJeff Garzik err: 691cc0680a5STejun Heo ata_link_printk(link, KERN_ERR, "hardreset failed (%s)\n", reason); 692c6fd2807SJeff Garzik return -EIO; 693c6fd2807SJeff Garzik } 694c6fd2807SJeff Garzik 695c6fd2807SJeff Garzik static inline void sil24_fill_sg(struct ata_queued_cmd *qc, 696c6fd2807SJeff Garzik struct sil24_sge *sge) 697c6fd2807SJeff Garzik { 698c6fd2807SJeff Garzik struct scatterlist *sg; 699c6fd2807SJeff Garzik 700c6fd2807SJeff Garzik ata_for_each_sg(sg, qc) { 701c6fd2807SJeff Garzik sge->addr = cpu_to_le64(sg_dma_address(sg)); 702c6fd2807SJeff Garzik sge->cnt = cpu_to_le32(sg_dma_len(sg)); 703c6fd2807SJeff Garzik if (ata_sg_is_last(sg, qc)) 704c6fd2807SJeff Garzik sge->flags = cpu_to_le32(SGE_TRM); 705c6fd2807SJeff Garzik else 706c6fd2807SJeff Garzik sge->flags = 0; 707c6fd2807SJeff Garzik sge++; 708c6fd2807SJeff Garzik } 709c6fd2807SJeff Garzik } 710c6fd2807SJeff Garzik 711c6fd2807SJeff Garzik static void sil24_qc_prep(struct ata_queued_cmd *qc) 712c6fd2807SJeff Garzik { 713c6fd2807SJeff Garzik struct ata_port *ap = qc->ap; 714c6fd2807SJeff Garzik struct sil24_port_priv *pp = ap->private_data; 715c6fd2807SJeff Garzik union sil24_cmd_block *cb; 716c6fd2807SJeff Garzik struct sil24_prb *prb; 717c6fd2807SJeff Garzik struct sil24_sge *sge; 718c6fd2807SJeff Garzik u16 ctrl = 0; 719c6fd2807SJeff Garzik 720c6fd2807SJeff Garzik cb = &pp->cmd_block[sil24_tag(qc->tag)]; 721c6fd2807SJeff Garzik 722c6fd2807SJeff Garzik switch (qc->tf.protocol) { 723c6fd2807SJeff Garzik case ATA_PROT_PIO: 724c6fd2807SJeff Garzik case ATA_PROT_DMA: 725c6fd2807SJeff Garzik case ATA_PROT_NCQ: 726c6fd2807SJeff Garzik case ATA_PROT_NODATA: 727c6fd2807SJeff Garzik prb = &cb->ata.prb; 728c6fd2807SJeff Garzik sge = cb->ata.sge; 729c6fd2807SJeff Garzik break; 730c6fd2807SJeff Garzik 731c6fd2807SJeff Garzik case ATA_PROT_ATAPI: 732c6fd2807SJeff Garzik case ATA_PROT_ATAPI_DMA: 733c6fd2807SJeff Garzik case ATA_PROT_ATAPI_NODATA: 734c6fd2807SJeff Garzik prb = &cb->atapi.prb; 735c6fd2807SJeff Garzik sge = cb->atapi.sge; 736c6fd2807SJeff Garzik memset(cb->atapi.cdb, 0, 32); 737c6fd2807SJeff Garzik memcpy(cb->atapi.cdb, qc->cdb, qc->dev->cdb_len); 738c6fd2807SJeff Garzik 739c6fd2807SJeff Garzik if (qc->tf.protocol != ATA_PROT_ATAPI_NODATA) { 740c6fd2807SJeff Garzik if (qc->tf.flags & ATA_TFLAG_WRITE) 741c6fd2807SJeff Garzik ctrl = PRB_CTRL_PACKET_WRITE; 742c6fd2807SJeff Garzik else 743c6fd2807SJeff Garzik ctrl = PRB_CTRL_PACKET_READ; 744c6fd2807SJeff Garzik } 745c6fd2807SJeff Garzik break; 746c6fd2807SJeff Garzik 747c6fd2807SJeff Garzik default: 748c6fd2807SJeff Garzik prb = NULL; /* shut up, gcc */ 749c6fd2807SJeff Garzik sge = NULL; 750c6fd2807SJeff Garzik BUG(); 751c6fd2807SJeff Garzik } 752c6fd2807SJeff Garzik 753c6fd2807SJeff Garzik prb->ctrl = cpu_to_le16(ctrl); 7549977126cSTejun Heo ata_tf_to_fis(&qc->tf, 0, 1, prb->fis); 755c6fd2807SJeff Garzik 756c6fd2807SJeff Garzik if (qc->flags & ATA_QCFLAG_DMAMAP) 757c6fd2807SJeff Garzik sil24_fill_sg(qc, sge); 758c6fd2807SJeff Garzik } 759c6fd2807SJeff Garzik 760c6fd2807SJeff Garzik static unsigned int sil24_qc_issue(struct ata_queued_cmd *qc) 761c6fd2807SJeff Garzik { 762c6fd2807SJeff Garzik struct ata_port *ap = qc->ap; 763c6fd2807SJeff Garzik struct sil24_port_priv *pp = ap->private_data; 7640d5ff566STejun Heo void __iomem *port = ap->ioaddr.cmd_addr; 765c6fd2807SJeff Garzik unsigned int tag = sil24_tag(qc->tag); 766c6fd2807SJeff Garzik dma_addr_t paddr; 767c6fd2807SJeff Garzik void __iomem *activate; 768c6fd2807SJeff Garzik 769c6fd2807SJeff Garzik paddr = pp->cmd_block_dma + tag * sizeof(*pp->cmd_block); 770c6fd2807SJeff Garzik activate = port + PORT_CMD_ACTIVATE + tag * 8; 771c6fd2807SJeff Garzik 772c6fd2807SJeff Garzik writel((u32)paddr, activate); 773c6fd2807SJeff Garzik writel((u64)paddr >> 32, activate + 4); 774c6fd2807SJeff Garzik 775c6fd2807SJeff Garzik return 0; 776c6fd2807SJeff Garzik } 777c6fd2807SJeff Garzik 778c6fd2807SJeff Garzik static void sil24_irq_clear(struct ata_port *ap) 779c6fd2807SJeff Garzik { 780c6fd2807SJeff Garzik /* unused */ 781c6fd2807SJeff Garzik } 782c6fd2807SJeff Garzik 783c6fd2807SJeff Garzik static void sil24_freeze(struct ata_port *ap) 784c6fd2807SJeff Garzik { 7850d5ff566STejun Heo void __iomem *port = ap->ioaddr.cmd_addr; 786c6fd2807SJeff Garzik 787c6fd2807SJeff Garzik /* Port-wide IRQ mask in HOST_CTRL doesn't really work, clear 788c6fd2807SJeff Garzik * PORT_IRQ_ENABLE instead. 789c6fd2807SJeff Garzik */ 790c6fd2807SJeff Garzik writel(0xffff, port + PORT_IRQ_ENABLE_CLR); 791c6fd2807SJeff Garzik } 792c6fd2807SJeff Garzik 793c6fd2807SJeff Garzik static void sil24_thaw(struct ata_port *ap) 794c6fd2807SJeff Garzik { 7950d5ff566STejun Heo void __iomem *port = ap->ioaddr.cmd_addr; 796c6fd2807SJeff Garzik u32 tmp; 797c6fd2807SJeff Garzik 798c6fd2807SJeff Garzik /* clear IRQ */ 799c6fd2807SJeff Garzik tmp = readl(port + PORT_IRQ_STAT); 800c6fd2807SJeff Garzik writel(tmp, port + PORT_IRQ_STAT); 801c6fd2807SJeff Garzik 802c6fd2807SJeff Garzik /* turn IRQ back on */ 803c6fd2807SJeff Garzik writel(DEF_PORT_IRQ, port + PORT_IRQ_ENABLE_SET); 804c6fd2807SJeff Garzik } 805c6fd2807SJeff Garzik 806c6fd2807SJeff Garzik static void sil24_error_intr(struct ata_port *ap) 807c6fd2807SJeff Garzik { 8080d5ff566STejun Heo void __iomem *port = ap->ioaddr.cmd_addr; 809e59f0dadSTejun Heo struct sil24_port_priv *pp = ap->private_data; 8109af5c9c9STejun Heo struct ata_eh_info *ehi = &ap->link.eh_info; 811c6fd2807SJeff Garzik int freeze = 0; 812c6fd2807SJeff Garzik u32 irq_stat; 813c6fd2807SJeff Garzik 814c6fd2807SJeff Garzik /* on error, we need to clear IRQ explicitly */ 815c6fd2807SJeff Garzik irq_stat = readl(port + PORT_IRQ_STAT); 816c6fd2807SJeff Garzik writel(irq_stat, port + PORT_IRQ_STAT); 817c6fd2807SJeff Garzik 818c6fd2807SJeff Garzik /* first, analyze and record host port events */ 819c6fd2807SJeff Garzik ata_ehi_clear_desc(ehi); 820c6fd2807SJeff Garzik 821c6fd2807SJeff Garzik ata_ehi_push_desc(ehi, "irq_stat 0x%08x", irq_stat); 822c6fd2807SJeff Garzik 823854c73a2STejun Heo if (irq_stat & PORT_IRQ_SDB_NOTIFY) { 824854c73a2STejun Heo ata_ehi_push_desc(ehi, "SDB notify"); 825*7d77b247STejun Heo sata_async_notification(ap); 826854c73a2STejun Heo } 827854c73a2STejun Heo 828c6fd2807SJeff Garzik if (irq_stat & (PORT_IRQ_PHYRDY_CHG | PORT_IRQ_DEV_XCHG)) { 829c6fd2807SJeff Garzik ata_ehi_hotplugged(ehi); 830b64bbc39STejun Heo ata_ehi_push_desc(ehi, "%s", 831c6fd2807SJeff Garzik irq_stat & PORT_IRQ_PHYRDY_CHG ? 832c6fd2807SJeff Garzik "PHY RDY changed" : "device exchanged"); 833c6fd2807SJeff Garzik freeze = 1; 834c6fd2807SJeff Garzik } 835c6fd2807SJeff Garzik 836c6fd2807SJeff Garzik if (irq_stat & PORT_IRQ_UNK_FIS) { 837c6fd2807SJeff Garzik ehi->err_mask |= AC_ERR_HSM; 838c6fd2807SJeff Garzik ehi->action |= ATA_EH_SOFTRESET; 839b64bbc39STejun Heo ata_ehi_push_desc(ehi, "unknown FIS"); 840c6fd2807SJeff Garzik freeze = 1; 841c6fd2807SJeff Garzik } 842c6fd2807SJeff Garzik 843c6fd2807SJeff Garzik /* deal with command error */ 844c6fd2807SJeff Garzik if (irq_stat & PORT_IRQ_ERROR) { 845c6fd2807SJeff Garzik struct sil24_cerr_info *ci = NULL; 846c6fd2807SJeff Garzik unsigned int err_mask = 0, action = 0; 847c6fd2807SJeff Garzik struct ata_queued_cmd *qc; 848c6fd2807SJeff Garzik u32 cerr; 849c6fd2807SJeff Garzik 850c6fd2807SJeff Garzik /* analyze CMD_ERR */ 851c6fd2807SJeff Garzik cerr = readl(port + PORT_CMD_ERR); 852c6fd2807SJeff Garzik if (cerr < ARRAY_SIZE(sil24_cerr_db)) 853c6fd2807SJeff Garzik ci = &sil24_cerr_db[cerr]; 854c6fd2807SJeff Garzik 855c6fd2807SJeff Garzik if (ci && ci->desc) { 856c6fd2807SJeff Garzik err_mask |= ci->err_mask; 857c6fd2807SJeff Garzik action |= ci->action; 858b64bbc39STejun Heo ata_ehi_push_desc(ehi, "%s", ci->desc); 859c6fd2807SJeff Garzik } else { 860c6fd2807SJeff Garzik err_mask |= AC_ERR_OTHER; 861c6fd2807SJeff Garzik action |= ATA_EH_SOFTRESET; 862b64bbc39STejun Heo ata_ehi_push_desc(ehi, "unknown command error %d", 863c6fd2807SJeff Garzik cerr); 864c6fd2807SJeff Garzik } 865c6fd2807SJeff Garzik 866c6fd2807SJeff Garzik /* record error info */ 8679af5c9c9STejun Heo qc = ata_qc_from_tag(ap, ap->link.active_tag); 868c6fd2807SJeff Garzik if (qc) { 869e59f0dadSTejun Heo sil24_read_tf(ap, qc->tag, &pp->tf); 870c6fd2807SJeff Garzik qc->err_mask |= err_mask; 871c6fd2807SJeff Garzik } else 872c6fd2807SJeff Garzik ehi->err_mask |= err_mask; 873c6fd2807SJeff Garzik 874c6fd2807SJeff Garzik ehi->action |= action; 875c6fd2807SJeff Garzik } 876c6fd2807SJeff Garzik 877c6fd2807SJeff Garzik /* freeze or abort */ 878c6fd2807SJeff Garzik if (freeze) 879c6fd2807SJeff Garzik ata_port_freeze(ap); 880c6fd2807SJeff Garzik else 881c6fd2807SJeff Garzik ata_port_abort(ap); 882c6fd2807SJeff Garzik } 883c6fd2807SJeff Garzik 884c6fd2807SJeff Garzik static void sil24_finish_qc(struct ata_queued_cmd *qc) 885c6fd2807SJeff Garzik { 886e59f0dadSTejun Heo struct ata_port *ap = qc->ap; 887e59f0dadSTejun Heo struct sil24_port_priv *pp = ap->private_data; 888e59f0dadSTejun Heo 889c6fd2807SJeff Garzik if (qc->flags & ATA_QCFLAG_RESULT_TF) 890e59f0dadSTejun Heo sil24_read_tf(ap, qc->tag, &pp->tf); 891c6fd2807SJeff Garzik } 892c6fd2807SJeff Garzik 893c6fd2807SJeff Garzik static inline void sil24_host_intr(struct ata_port *ap) 894c6fd2807SJeff Garzik { 8950d5ff566STejun Heo void __iomem *port = ap->ioaddr.cmd_addr; 896c6fd2807SJeff Garzik u32 slot_stat, qc_active; 897c6fd2807SJeff Garzik int rc; 898c6fd2807SJeff Garzik 899228f47b9STejun Heo /* If PCIX_IRQ_WOC, there's an inherent race window between 900228f47b9STejun Heo * clearing IRQ pending status and reading PORT_SLOT_STAT 901228f47b9STejun Heo * which may cause spurious interrupts afterwards. This is 902228f47b9STejun Heo * unavoidable and much better than losing interrupts which 903228f47b9STejun Heo * happens if IRQ pending is cleared after reading 904228f47b9STejun Heo * PORT_SLOT_STAT. 905228f47b9STejun Heo */ 906228f47b9STejun Heo if (ap->flags & SIL24_FLAG_PCIX_IRQ_WOC) 907228f47b9STejun Heo writel(PORT_IRQ_COMPLETE, port + PORT_IRQ_STAT); 908228f47b9STejun Heo 909c6fd2807SJeff Garzik slot_stat = readl(port + PORT_SLOT_STAT); 910c6fd2807SJeff Garzik 911c6fd2807SJeff Garzik if (unlikely(slot_stat & HOST_SSTAT_ATTN)) { 912c6fd2807SJeff Garzik sil24_error_intr(ap); 913c6fd2807SJeff Garzik return; 914c6fd2807SJeff Garzik } 915c6fd2807SJeff Garzik 916c6fd2807SJeff Garzik qc_active = slot_stat & ~HOST_SSTAT_ATTN; 917c6fd2807SJeff Garzik rc = ata_qc_complete_multiple(ap, qc_active, sil24_finish_qc); 918c6fd2807SJeff Garzik if (rc > 0) 919c6fd2807SJeff Garzik return; 920c6fd2807SJeff Garzik if (rc < 0) { 9219af5c9c9STejun Heo struct ata_eh_info *ehi = &ap->link.eh_info; 922c6fd2807SJeff Garzik ehi->err_mask |= AC_ERR_HSM; 923c6fd2807SJeff Garzik ehi->action |= ATA_EH_SOFTRESET; 924c6fd2807SJeff Garzik ata_port_freeze(ap); 925c6fd2807SJeff Garzik return; 926c6fd2807SJeff Garzik } 927c6fd2807SJeff Garzik 928228f47b9STejun Heo /* spurious interrupts are expected if PCIX_IRQ_WOC */ 929228f47b9STejun Heo if (!(ap->flags & SIL24_FLAG_PCIX_IRQ_WOC) && ata_ratelimit()) 930c6fd2807SJeff Garzik ata_port_printk(ap, KERN_INFO, "spurious interrupt " 931c6fd2807SJeff Garzik "(slot_stat 0x%x active_tag %d sactive 0x%x)\n", 9329af5c9c9STejun Heo slot_stat, ap->link.active_tag, ap->link.sactive); 933c6fd2807SJeff Garzik } 934c6fd2807SJeff Garzik 9357d12e780SDavid Howells static irqreturn_t sil24_interrupt(int irq, void *dev_instance) 936c6fd2807SJeff Garzik { 937cca3974eSJeff Garzik struct ata_host *host = dev_instance; 9380d5ff566STejun Heo void __iomem *host_base = host->iomap[SIL24_HOST_BAR]; 939c6fd2807SJeff Garzik unsigned handled = 0; 940c6fd2807SJeff Garzik u32 status; 941c6fd2807SJeff Garzik int i; 942c6fd2807SJeff Garzik 9430d5ff566STejun Heo status = readl(host_base + HOST_IRQ_STAT); 944c6fd2807SJeff Garzik 945c6fd2807SJeff Garzik if (status == 0xffffffff) { 946c6fd2807SJeff Garzik printk(KERN_ERR DRV_NAME ": IRQ status == 0xffffffff, " 947c6fd2807SJeff Garzik "PCI fault or device removal?\n"); 948c6fd2807SJeff Garzik goto out; 949c6fd2807SJeff Garzik } 950c6fd2807SJeff Garzik 951c6fd2807SJeff Garzik if (!(status & IRQ_STAT_4PORTS)) 952c6fd2807SJeff Garzik goto out; 953c6fd2807SJeff Garzik 954cca3974eSJeff Garzik spin_lock(&host->lock); 955c6fd2807SJeff Garzik 956cca3974eSJeff Garzik for (i = 0; i < host->n_ports; i++) 957c6fd2807SJeff Garzik if (status & (1 << i)) { 958cca3974eSJeff Garzik struct ata_port *ap = host->ports[i]; 959c6fd2807SJeff Garzik if (ap && !(ap->flags & ATA_FLAG_DISABLED)) { 960825cd6ddSMikael Pettersson sil24_host_intr(ap); 961c6fd2807SJeff Garzik handled++; 962c6fd2807SJeff Garzik } else 963c6fd2807SJeff Garzik printk(KERN_ERR DRV_NAME 964c6fd2807SJeff Garzik ": interrupt from disabled port %d\n", i); 965c6fd2807SJeff Garzik } 966c6fd2807SJeff Garzik 967cca3974eSJeff Garzik spin_unlock(&host->lock); 968c6fd2807SJeff Garzik out: 969c6fd2807SJeff Garzik return IRQ_RETVAL(handled); 970c6fd2807SJeff Garzik } 971c6fd2807SJeff Garzik 972c6fd2807SJeff Garzik static void sil24_error_handler(struct ata_port *ap) 973c6fd2807SJeff Garzik { 9749af5c9c9STejun Heo struct ata_eh_context *ehc = &ap->link.eh_context; 975c6fd2807SJeff Garzik 976c6fd2807SJeff Garzik if (sil24_init_port(ap)) { 977c6fd2807SJeff Garzik ata_eh_freeze_port(ap); 978c6fd2807SJeff Garzik ehc->i.action |= ATA_EH_HARDRESET; 979c6fd2807SJeff Garzik } 980c6fd2807SJeff Garzik 981c6fd2807SJeff Garzik /* perform recovery */ 982c6fd2807SJeff Garzik ata_do_eh(ap, ata_std_prereset, sil24_softreset, sil24_hardreset, 983c6fd2807SJeff Garzik ata_std_postreset); 984c6fd2807SJeff Garzik } 985c6fd2807SJeff Garzik 986c6fd2807SJeff Garzik static void sil24_post_internal_cmd(struct ata_queued_cmd *qc) 987c6fd2807SJeff Garzik { 988c6fd2807SJeff Garzik struct ata_port *ap = qc->ap; 989c6fd2807SJeff Garzik 990c6fd2807SJeff Garzik /* make DMA engine forget about the failed command */ 991a51d644aSTejun Heo if (qc->flags & ATA_QCFLAG_FAILED) 992c6fd2807SJeff Garzik sil24_init_port(ap); 993c6fd2807SJeff Garzik } 994c6fd2807SJeff Garzik 995c6fd2807SJeff Garzik static int sil24_port_start(struct ata_port *ap) 996c6fd2807SJeff Garzik { 997cca3974eSJeff Garzik struct device *dev = ap->host->dev; 998c6fd2807SJeff Garzik struct sil24_port_priv *pp; 999c6fd2807SJeff Garzik union sil24_cmd_block *cb; 1000c6fd2807SJeff Garzik size_t cb_size = sizeof(*cb) * SIL24_MAX_CMDS; 1001c6fd2807SJeff Garzik dma_addr_t cb_dma; 100224dc5f33STejun Heo int rc; 1003c6fd2807SJeff Garzik 100424dc5f33STejun Heo pp = devm_kzalloc(dev, sizeof(*pp), GFP_KERNEL); 1005c6fd2807SJeff Garzik if (!pp) 100624dc5f33STejun Heo return -ENOMEM; 1007c6fd2807SJeff Garzik 1008c6fd2807SJeff Garzik pp->tf.command = ATA_DRDY; 1009c6fd2807SJeff Garzik 101024dc5f33STejun Heo cb = dmam_alloc_coherent(dev, cb_size, &cb_dma, GFP_KERNEL); 1011c6fd2807SJeff Garzik if (!cb) 101224dc5f33STejun Heo return -ENOMEM; 1013c6fd2807SJeff Garzik memset(cb, 0, cb_size); 1014c6fd2807SJeff Garzik 1015c6fd2807SJeff Garzik rc = ata_pad_alloc(ap, dev); 1016c6fd2807SJeff Garzik if (rc) 101724dc5f33STejun Heo return rc; 1018c6fd2807SJeff Garzik 1019c6fd2807SJeff Garzik pp->cmd_block = cb; 1020c6fd2807SJeff Garzik pp->cmd_block_dma = cb_dma; 1021c6fd2807SJeff Garzik 1022c6fd2807SJeff Garzik ap->private_data = pp; 1023c6fd2807SJeff Garzik 1024c6fd2807SJeff Garzik return 0; 1025c6fd2807SJeff Garzik } 1026c6fd2807SJeff Garzik 10274447d351STejun Heo static void sil24_init_controller(struct ata_host *host) 1028c6fd2807SJeff Garzik { 10294447d351STejun Heo void __iomem *host_base = host->iomap[SIL24_HOST_BAR]; 10304447d351STejun Heo void __iomem *port_base = host->iomap[SIL24_PORT_BAR]; 1031c6fd2807SJeff Garzik u32 tmp; 1032c6fd2807SJeff Garzik int i; 1033c6fd2807SJeff Garzik 1034c6fd2807SJeff Garzik /* GPIO off */ 1035c6fd2807SJeff Garzik writel(0, host_base + HOST_FLASH_CMD); 1036c6fd2807SJeff Garzik 1037c6fd2807SJeff Garzik /* clear global reset & mask interrupts during initialization */ 1038c6fd2807SJeff Garzik writel(0, host_base + HOST_CTRL); 1039c6fd2807SJeff Garzik 1040c6fd2807SJeff Garzik /* init ports */ 10414447d351STejun Heo for (i = 0; i < host->n_ports; i++) { 1042c6fd2807SJeff Garzik void __iomem *port = port_base + i * PORT_REGS_SIZE; 1043c6fd2807SJeff Garzik 1044c6fd2807SJeff Garzik /* Initial PHY setting */ 1045c6fd2807SJeff Garzik writel(0x20c, port + PORT_PHY_CFG); 1046c6fd2807SJeff Garzik 1047c6fd2807SJeff Garzik /* Clear port RST */ 1048c6fd2807SJeff Garzik tmp = readl(port + PORT_CTRL_STAT); 1049c6fd2807SJeff Garzik if (tmp & PORT_CS_PORT_RST) { 1050c6fd2807SJeff Garzik writel(PORT_CS_PORT_RST, port + PORT_CTRL_CLR); 1051c6fd2807SJeff Garzik tmp = ata_wait_register(port + PORT_CTRL_STAT, 1052c6fd2807SJeff Garzik PORT_CS_PORT_RST, 1053c6fd2807SJeff Garzik PORT_CS_PORT_RST, 10, 100); 1054c6fd2807SJeff Garzik if (tmp & PORT_CS_PORT_RST) 10554447d351STejun Heo dev_printk(KERN_ERR, host->dev, 1056c6fd2807SJeff Garzik "failed to clear port RST\n"); 1057c6fd2807SJeff Garzik } 1058c6fd2807SJeff Garzik 1059c6fd2807SJeff Garzik /* Configure IRQ WoC */ 10604447d351STejun Heo if (host->ports[0]->flags & SIL24_FLAG_PCIX_IRQ_WOC) 1061c6fd2807SJeff Garzik writel(PORT_CS_IRQ_WOC, port + PORT_CTRL_STAT); 1062c6fd2807SJeff Garzik else 1063c6fd2807SJeff Garzik writel(PORT_CS_IRQ_WOC, port + PORT_CTRL_CLR); 1064c6fd2807SJeff Garzik 1065c6fd2807SJeff Garzik /* Zero error counters. */ 1066c6fd2807SJeff Garzik writel(0x8000, port + PORT_DECODE_ERR_THRESH); 1067c6fd2807SJeff Garzik writel(0x8000, port + PORT_CRC_ERR_THRESH); 1068c6fd2807SJeff Garzik writel(0x8000, port + PORT_HSHK_ERR_THRESH); 1069c6fd2807SJeff Garzik writel(0x0000, port + PORT_DECODE_ERR_CNT); 1070c6fd2807SJeff Garzik writel(0x0000, port + PORT_CRC_ERR_CNT); 1071c6fd2807SJeff Garzik writel(0x0000, port + PORT_HSHK_ERR_CNT); 1072c6fd2807SJeff Garzik 1073c6fd2807SJeff Garzik /* Always use 64bit activation */ 1074c6fd2807SJeff Garzik writel(PORT_CS_32BIT_ACTV, port + PORT_CTRL_CLR); 1075c6fd2807SJeff Garzik 1076c6fd2807SJeff Garzik /* Clear port multiplier enable and resume bits */ 107728c8f3b4STejun Heo writel(PORT_CS_PMP_EN | PORT_CS_PMP_RESUME, 107828c8f3b4STejun Heo port + PORT_CTRL_CLR); 1079c6fd2807SJeff Garzik } 1080c6fd2807SJeff Garzik 1081c6fd2807SJeff Garzik /* Turn on interrupts */ 1082c6fd2807SJeff Garzik writel(IRQ_STAT_4PORTS, host_base + HOST_CTRL); 1083c6fd2807SJeff Garzik } 1084c6fd2807SJeff Garzik 1085c6fd2807SJeff Garzik static int sil24_init_one(struct pci_dev *pdev, const struct pci_device_id *ent) 1086c6fd2807SJeff Garzik { 1087c6fd2807SJeff Garzik static int printed_version = 0; 10884447d351STejun Heo struct ata_port_info pi = sil24_port_info[ent->driver_data]; 10894447d351STejun Heo const struct ata_port_info *ppi[] = { &pi, NULL }; 10904447d351STejun Heo void __iomem * const *iomap; 10914447d351STejun Heo struct ata_host *host; 1092c6fd2807SJeff Garzik int i, rc; 1093c6fd2807SJeff Garzik u32 tmp; 1094c6fd2807SJeff Garzik 1095c6fd2807SJeff Garzik if (!printed_version++) 1096c6fd2807SJeff Garzik dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n"); 1097c6fd2807SJeff Garzik 10984447d351STejun Heo /* acquire resources */ 109924dc5f33STejun Heo rc = pcim_enable_device(pdev); 1100c6fd2807SJeff Garzik if (rc) 1101c6fd2807SJeff Garzik return rc; 1102c6fd2807SJeff Garzik 11030d5ff566STejun Heo rc = pcim_iomap_regions(pdev, 11040d5ff566STejun Heo (1 << SIL24_HOST_BAR) | (1 << SIL24_PORT_BAR), 11050d5ff566STejun Heo DRV_NAME); 1106c6fd2807SJeff Garzik if (rc) 110724dc5f33STejun Heo return rc; 11084447d351STejun Heo iomap = pcim_iomap_table(pdev); 1109c6fd2807SJeff Garzik 11104447d351STejun Heo /* apply workaround for completion IRQ loss on PCI-X errata */ 11114447d351STejun Heo if (pi.flags & SIL24_FLAG_PCIX_IRQ_WOC) { 11124447d351STejun Heo tmp = readl(iomap[SIL24_HOST_BAR] + HOST_CTRL); 11134447d351STejun Heo if (tmp & (HOST_CTRL_TRDY | HOST_CTRL_STOP | HOST_CTRL_DEVSEL)) 11144447d351STejun Heo dev_printk(KERN_INFO, &pdev->dev, 11154447d351STejun Heo "Applying completion IRQ loss on PCI-X " 11164447d351STejun Heo "errata fix\n"); 11174447d351STejun Heo else 11184447d351STejun Heo pi.flags &= ~SIL24_FLAG_PCIX_IRQ_WOC; 11194447d351STejun Heo } 11204447d351STejun Heo 11214447d351STejun Heo /* allocate and fill host */ 11224447d351STejun Heo host = ata_host_alloc_pinfo(&pdev->dev, ppi, 11234447d351STejun Heo SIL24_FLAG2NPORTS(ppi[0]->flags)); 11244447d351STejun Heo if (!host) 112524dc5f33STejun Heo return -ENOMEM; 11264447d351STejun Heo host->iomap = iomap; 1127c6fd2807SJeff Garzik 11284447d351STejun Heo for (i = 0; i < host->n_ports; i++) { 1129cbcdd875STejun Heo struct ata_port *ap = host->ports[i]; 1130cbcdd875STejun Heo size_t offset = ap->port_no * PORT_REGS_SIZE; 1131cbcdd875STejun Heo void __iomem *port = iomap[SIL24_PORT_BAR] + offset; 1132c6fd2807SJeff Garzik 11334447d351STejun Heo host->ports[i]->ioaddr.cmd_addr = port; 11344447d351STejun Heo host->ports[i]->ioaddr.scr_addr = port + PORT_SCONTROL; 1135c6fd2807SJeff Garzik 1136cbcdd875STejun Heo ata_port_pbar_desc(ap, SIL24_HOST_BAR, -1, "host"); 1137cbcdd875STejun Heo ata_port_pbar_desc(ap, SIL24_PORT_BAR, offset, "port"); 11384447d351STejun Heo } 1139c6fd2807SJeff Garzik 11404447d351STejun Heo /* configure and activate the device */ 1141c6fd2807SJeff Garzik if (!pci_set_dma_mask(pdev, DMA_64BIT_MASK)) { 1142c6fd2807SJeff Garzik rc = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK); 1143c6fd2807SJeff Garzik if (rc) { 1144c6fd2807SJeff Garzik rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK); 1145c6fd2807SJeff Garzik if (rc) { 1146c6fd2807SJeff Garzik dev_printk(KERN_ERR, &pdev->dev, 1147c6fd2807SJeff Garzik "64-bit DMA enable failed\n"); 114824dc5f33STejun Heo return rc; 1149c6fd2807SJeff Garzik } 1150c6fd2807SJeff Garzik } 1151c6fd2807SJeff Garzik } else { 1152c6fd2807SJeff Garzik rc = pci_set_dma_mask(pdev, DMA_32BIT_MASK); 1153c6fd2807SJeff Garzik if (rc) { 1154c6fd2807SJeff Garzik dev_printk(KERN_ERR, &pdev->dev, 1155c6fd2807SJeff Garzik "32-bit DMA enable failed\n"); 115624dc5f33STejun Heo return rc; 1157c6fd2807SJeff Garzik } 1158c6fd2807SJeff Garzik rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK); 1159c6fd2807SJeff Garzik if (rc) { 1160c6fd2807SJeff Garzik dev_printk(KERN_ERR, &pdev->dev, 1161c6fd2807SJeff Garzik "32-bit consistent DMA enable failed\n"); 116224dc5f33STejun Heo return rc; 1163c6fd2807SJeff Garzik } 1164c6fd2807SJeff Garzik } 1165c6fd2807SJeff Garzik 11664447d351STejun Heo sil24_init_controller(host); 1167c6fd2807SJeff Garzik 1168c6fd2807SJeff Garzik pci_set_master(pdev); 11694447d351STejun Heo return ata_host_activate(host, pdev->irq, sil24_interrupt, IRQF_SHARED, 11704447d351STejun Heo &sil24_sht); 1171c6fd2807SJeff Garzik } 1172c6fd2807SJeff Garzik 1173281d426cSAlexey Dobriyan #ifdef CONFIG_PM 1174c6fd2807SJeff Garzik static int sil24_pci_device_resume(struct pci_dev *pdev) 1175c6fd2807SJeff Garzik { 1176cca3974eSJeff Garzik struct ata_host *host = dev_get_drvdata(&pdev->dev); 11770d5ff566STejun Heo void __iomem *host_base = host->iomap[SIL24_HOST_BAR]; 1178553c4aa6STejun Heo int rc; 1179c6fd2807SJeff Garzik 1180553c4aa6STejun Heo rc = ata_pci_device_do_resume(pdev); 1181553c4aa6STejun Heo if (rc) 1182553c4aa6STejun Heo return rc; 1183c6fd2807SJeff Garzik 1184c6fd2807SJeff Garzik if (pdev->dev.power.power_state.event == PM_EVENT_SUSPEND) 11850d5ff566STejun Heo writel(HOST_CTRL_GLOBAL_RST, host_base + HOST_CTRL); 1186c6fd2807SJeff Garzik 11874447d351STejun Heo sil24_init_controller(host); 1188c6fd2807SJeff Garzik 1189cca3974eSJeff Garzik ata_host_resume(host); 1190c6fd2807SJeff Garzik 1191c6fd2807SJeff Garzik return 0; 1192c6fd2807SJeff Garzik } 1193281d426cSAlexey Dobriyan #endif 1194c6fd2807SJeff Garzik 1195c6fd2807SJeff Garzik static int __init sil24_init(void) 1196c6fd2807SJeff Garzik { 1197c6fd2807SJeff Garzik return pci_register_driver(&sil24_pci_driver); 1198c6fd2807SJeff Garzik } 1199c6fd2807SJeff Garzik 1200c6fd2807SJeff Garzik static void __exit sil24_exit(void) 1201c6fd2807SJeff Garzik { 1202c6fd2807SJeff Garzik pci_unregister_driver(&sil24_pci_driver); 1203c6fd2807SJeff Garzik } 1204c6fd2807SJeff Garzik 1205c6fd2807SJeff Garzik MODULE_AUTHOR("Tejun Heo"); 1206c6fd2807SJeff Garzik MODULE_DESCRIPTION("Silicon Image 3124/3132 SATA low-level driver"); 1207c6fd2807SJeff Garzik MODULE_LICENSE("GPL"); 1208c6fd2807SJeff Garzik MODULE_DEVICE_TABLE(pci, sil24_pci_tbl); 1209c6fd2807SJeff Garzik 1210c6fd2807SJeff Garzik module_init(sil24_init); 1211c6fd2807SJeff Garzik module_exit(sil24_exit); 1212