xref: /openbmc/linux/drivers/ata/sata_sil24.c (revision 37b99cba8c2a3fd05a3a9f652cc2b3e48d1b9197)
1c6fd2807SJeff Garzik /*
2c6fd2807SJeff Garzik  * sata_sil24.c - Driver for Silicon Image 3124/3132 SATA-2 controllers
3c6fd2807SJeff Garzik  *
4c6fd2807SJeff Garzik  * Copyright 2005  Tejun Heo
5c6fd2807SJeff Garzik  *
6c6fd2807SJeff Garzik  * Based on preview driver from Silicon Image.
7c6fd2807SJeff Garzik  *
8c6fd2807SJeff Garzik  * This program is free software; you can redistribute it and/or modify it
9c6fd2807SJeff Garzik  * under the terms of the GNU General Public License as published by the
10c6fd2807SJeff Garzik  * Free Software Foundation; either version 2, or (at your option) any
11c6fd2807SJeff Garzik  * later version.
12c6fd2807SJeff Garzik  *
13c6fd2807SJeff Garzik  * This program is distributed in the hope that it will be useful, but
14c6fd2807SJeff Garzik  * WITHOUT ANY WARRANTY; without even the implied warranty of
15c6fd2807SJeff Garzik  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
16c6fd2807SJeff Garzik  * General Public License for more details.
17c6fd2807SJeff Garzik  *
18c6fd2807SJeff Garzik  */
19c6fd2807SJeff Garzik 
20c6fd2807SJeff Garzik #include <linux/kernel.h>
21c6fd2807SJeff Garzik #include <linux/module.h>
22c6fd2807SJeff Garzik #include <linux/pci.h>
23c6fd2807SJeff Garzik #include <linux/blkdev.h>
24c6fd2807SJeff Garzik #include <linux/delay.h>
25c6fd2807SJeff Garzik #include <linux/interrupt.h>
26c6fd2807SJeff Garzik #include <linux/dma-mapping.h>
27c6fd2807SJeff Garzik #include <linux/device.h>
28c6fd2807SJeff Garzik #include <scsi/scsi_host.h>
29c6fd2807SJeff Garzik #include <scsi/scsi_cmnd.h>
30c6fd2807SJeff Garzik #include <linux/libata.h>
31c6fd2807SJeff Garzik 
32c6fd2807SJeff Garzik #define DRV_NAME	"sata_sil24"
338bc3fc47SJeff Garzik #define DRV_VERSION	"0.9"
34c6fd2807SJeff Garzik 
35c6fd2807SJeff Garzik /*
36c6fd2807SJeff Garzik  * Port request block (PRB) 32 bytes
37c6fd2807SJeff Garzik  */
38c6fd2807SJeff Garzik struct sil24_prb {
39c6fd2807SJeff Garzik 	__le16	ctrl;
40c6fd2807SJeff Garzik 	__le16	prot;
41c6fd2807SJeff Garzik 	__le32	rx_cnt;
42c6fd2807SJeff Garzik 	u8	fis[6 * 4];
43c6fd2807SJeff Garzik };
44c6fd2807SJeff Garzik 
45c6fd2807SJeff Garzik /*
46c6fd2807SJeff Garzik  * Scatter gather entry (SGE) 16 bytes
47c6fd2807SJeff Garzik  */
48c6fd2807SJeff Garzik struct sil24_sge {
49c6fd2807SJeff Garzik 	__le64	addr;
50c6fd2807SJeff Garzik 	__le32	cnt;
51c6fd2807SJeff Garzik 	__le32	flags;
52c6fd2807SJeff Garzik };
53c6fd2807SJeff Garzik 
54c6fd2807SJeff Garzik /*
55c6fd2807SJeff Garzik  * Port multiplier
56c6fd2807SJeff Garzik  */
57c6fd2807SJeff Garzik struct sil24_port_multiplier {
58c6fd2807SJeff Garzik 	__le32	diag;
59c6fd2807SJeff Garzik 	__le32	sactive;
60c6fd2807SJeff Garzik };
61c6fd2807SJeff Garzik 
62c6fd2807SJeff Garzik enum {
630d5ff566STejun Heo 	SIL24_HOST_BAR		= 0,
640d5ff566STejun Heo 	SIL24_PORT_BAR		= 2,
650d5ff566STejun Heo 
66c6fd2807SJeff Garzik 	/*
67c6fd2807SJeff Garzik 	 * Global controller registers (128 bytes @ BAR0)
68c6fd2807SJeff Garzik 	 */
69c6fd2807SJeff Garzik 		/* 32 bit regs */
70c6fd2807SJeff Garzik 	HOST_SLOT_STAT		= 0x00, /* 32 bit slot stat * 4 */
71c6fd2807SJeff Garzik 	HOST_CTRL		= 0x40,
72c6fd2807SJeff Garzik 	HOST_IRQ_STAT		= 0x44,
73c6fd2807SJeff Garzik 	HOST_PHY_CFG		= 0x48,
74c6fd2807SJeff Garzik 	HOST_BIST_CTRL		= 0x50,
75c6fd2807SJeff Garzik 	HOST_BIST_PTRN		= 0x54,
76c6fd2807SJeff Garzik 	HOST_BIST_STAT		= 0x58,
77c6fd2807SJeff Garzik 	HOST_MEM_BIST_STAT	= 0x5c,
78c6fd2807SJeff Garzik 	HOST_FLASH_CMD		= 0x70,
79c6fd2807SJeff Garzik 		/* 8 bit regs */
80c6fd2807SJeff Garzik 	HOST_FLASH_DATA		= 0x74,
81c6fd2807SJeff Garzik 	HOST_TRANSITION_DETECT	= 0x75,
82c6fd2807SJeff Garzik 	HOST_GPIO_CTRL		= 0x76,
83c6fd2807SJeff Garzik 	HOST_I2C_ADDR		= 0x78, /* 32 bit */
84c6fd2807SJeff Garzik 	HOST_I2C_DATA		= 0x7c,
85c6fd2807SJeff Garzik 	HOST_I2C_XFER_CNT	= 0x7e,
86c6fd2807SJeff Garzik 	HOST_I2C_CTRL		= 0x7f,
87c6fd2807SJeff Garzik 
88c6fd2807SJeff Garzik 	/* HOST_SLOT_STAT bits */
89c6fd2807SJeff Garzik 	HOST_SSTAT_ATTN		= (1 << 31),
90c6fd2807SJeff Garzik 
91c6fd2807SJeff Garzik 	/* HOST_CTRL bits */
92c6fd2807SJeff Garzik 	HOST_CTRL_M66EN		= (1 << 16), /* M66EN PCI bus signal */
93c6fd2807SJeff Garzik 	HOST_CTRL_TRDY		= (1 << 17), /* latched PCI TRDY */
94c6fd2807SJeff Garzik 	HOST_CTRL_STOP		= (1 << 18), /* latched PCI STOP */
95c6fd2807SJeff Garzik 	HOST_CTRL_DEVSEL	= (1 << 19), /* latched PCI DEVSEL */
96c6fd2807SJeff Garzik 	HOST_CTRL_REQ64		= (1 << 20), /* latched PCI REQ64 */
97c6fd2807SJeff Garzik 	HOST_CTRL_GLOBAL_RST	= (1 << 31), /* global reset */
98c6fd2807SJeff Garzik 
99c6fd2807SJeff Garzik 	/*
100c6fd2807SJeff Garzik 	 * Port registers
101c6fd2807SJeff Garzik 	 * (8192 bytes @ +0x0000, +0x2000, +0x4000 and +0x6000 @ BAR2)
102c6fd2807SJeff Garzik 	 */
103c6fd2807SJeff Garzik 	PORT_REGS_SIZE		= 0x2000,
104c6fd2807SJeff Garzik 
10528c8f3b4STejun Heo 	PORT_LRAM		= 0x0000, /* 31 LRAM slots and PMP regs */
106c6fd2807SJeff Garzik 	PORT_LRAM_SLOT_SZ	= 0x0080, /* 32 bytes PRB + 2 SGE, ACT... */
107c6fd2807SJeff Garzik 
10828c8f3b4STejun Heo 	PORT_PMP		= 0x0f80, /* 8 bytes PMP * 16 (128 bytes) */
109c0c55908STejun Heo 	PORT_PMP_STATUS		= 0x0000, /* port device status offset */
110c0c55908STejun Heo 	PORT_PMP_QACTIVE	= 0x0004, /* port device QActive offset */
111c0c55908STejun Heo 	PORT_PMP_SIZE		= 0x0008, /* 8 bytes per PMP */
112c0c55908STejun Heo 
113c6fd2807SJeff Garzik 		/* 32 bit regs */
114c6fd2807SJeff Garzik 	PORT_CTRL_STAT		= 0x1000, /* write: ctrl-set, read: stat */
115c6fd2807SJeff Garzik 	PORT_CTRL_CLR		= 0x1004, /* write: ctrl-clear */
116c6fd2807SJeff Garzik 	PORT_IRQ_STAT		= 0x1008, /* high: status, low: interrupt */
117c6fd2807SJeff Garzik 	PORT_IRQ_ENABLE_SET	= 0x1010, /* write: enable-set */
118c6fd2807SJeff Garzik 	PORT_IRQ_ENABLE_CLR	= 0x1014, /* write: enable-clear */
119c6fd2807SJeff Garzik 	PORT_ACTIVATE_UPPER_ADDR= 0x101c,
120c6fd2807SJeff Garzik 	PORT_EXEC_FIFO		= 0x1020, /* command execution fifo */
121c6fd2807SJeff Garzik 	PORT_CMD_ERR		= 0x1024, /* command error number */
122c6fd2807SJeff Garzik 	PORT_FIS_CFG		= 0x1028,
123c6fd2807SJeff Garzik 	PORT_FIFO_THRES		= 0x102c,
124c6fd2807SJeff Garzik 		/* 16 bit regs */
125c6fd2807SJeff Garzik 	PORT_DECODE_ERR_CNT	= 0x1040,
126c6fd2807SJeff Garzik 	PORT_DECODE_ERR_THRESH	= 0x1042,
127c6fd2807SJeff Garzik 	PORT_CRC_ERR_CNT	= 0x1044,
128c6fd2807SJeff Garzik 	PORT_CRC_ERR_THRESH	= 0x1046,
129c6fd2807SJeff Garzik 	PORT_HSHK_ERR_CNT	= 0x1048,
130c6fd2807SJeff Garzik 	PORT_HSHK_ERR_THRESH	= 0x104a,
131c6fd2807SJeff Garzik 		/* 32 bit regs */
132c6fd2807SJeff Garzik 	PORT_PHY_CFG		= 0x1050,
133c6fd2807SJeff Garzik 	PORT_SLOT_STAT		= 0x1800,
134c6fd2807SJeff Garzik 	PORT_CMD_ACTIVATE	= 0x1c00, /* 64 bit cmd activate * 31 (248 bytes) */
135c0c55908STejun Heo 	PORT_CONTEXT		= 0x1e04,
136c6fd2807SJeff Garzik 	PORT_EXEC_DIAG		= 0x1e00, /* 32bit exec diag * 16 (64 bytes, 0-10 used on 3124) */
137c6fd2807SJeff Garzik 	PORT_PSD_DIAG		= 0x1e40, /* 32bit psd diag * 16 (64 bytes, 0-8 used on 3124) */
138c6fd2807SJeff Garzik 	PORT_SCONTROL		= 0x1f00,
139c6fd2807SJeff Garzik 	PORT_SSTATUS		= 0x1f04,
140c6fd2807SJeff Garzik 	PORT_SERROR		= 0x1f08,
141c6fd2807SJeff Garzik 	PORT_SACTIVE		= 0x1f0c,
142c6fd2807SJeff Garzik 
143c6fd2807SJeff Garzik 	/* PORT_CTRL_STAT bits */
144c6fd2807SJeff Garzik 	PORT_CS_PORT_RST	= (1 << 0), /* port reset */
145c6fd2807SJeff Garzik 	PORT_CS_DEV_RST		= (1 << 1), /* device reset */
146c6fd2807SJeff Garzik 	PORT_CS_INIT		= (1 << 2), /* port initialize */
147c6fd2807SJeff Garzik 	PORT_CS_IRQ_WOC		= (1 << 3), /* interrupt write one to clear */
148c6fd2807SJeff Garzik 	PORT_CS_CDB16		= (1 << 5), /* 0=12b cdb, 1=16b cdb */
14928c8f3b4STejun Heo 	PORT_CS_PMP_RESUME	= (1 << 6), /* PMP resume */
150c6fd2807SJeff Garzik 	PORT_CS_32BIT_ACTV	= (1 << 10), /* 32-bit activation */
15128c8f3b4STejun Heo 	PORT_CS_PMP_EN		= (1 << 13), /* port multiplier enable */
152c6fd2807SJeff Garzik 	PORT_CS_RDY		= (1 << 31), /* port ready to accept commands */
153c6fd2807SJeff Garzik 
154c6fd2807SJeff Garzik 	/* PORT_IRQ_STAT/ENABLE_SET/CLR */
155c6fd2807SJeff Garzik 	/* bits[11:0] are masked */
156c6fd2807SJeff Garzik 	PORT_IRQ_COMPLETE	= (1 << 0), /* command(s) completed */
157c6fd2807SJeff Garzik 	PORT_IRQ_ERROR		= (1 << 1), /* command execution error */
158c6fd2807SJeff Garzik 	PORT_IRQ_PORTRDY_CHG	= (1 << 2), /* port ready change */
159c6fd2807SJeff Garzik 	PORT_IRQ_PWR_CHG	= (1 << 3), /* power management change */
160c6fd2807SJeff Garzik 	PORT_IRQ_PHYRDY_CHG	= (1 << 4), /* PHY ready change */
161c6fd2807SJeff Garzik 	PORT_IRQ_COMWAKE	= (1 << 5), /* COMWAKE received */
162c6fd2807SJeff Garzik 	PORT_IRQ_UNK_FIS	= (1 << 6), /* unknown FIS received */
163c6fd2807SJeff Garzik 	PORT_IRQ_DEV_XCHG	= (1 << 7), /* device exchanged */
164c6fd2807SJeff Garzik 	PORT_IRQ_8B10B		= (1 << 8), /* 8b/10b decode error threshold */
165c6fd2807SJeff Garzik 	PORT_IRQ_CRC		= (1 << 9), /* CRC error threshold */
166c6fd2807SJeff Garzik 	PORT_IRQ_HANDSHAKE	= (1 << 10), /* handshake error threshold */
167c6fd2807SJeff Garzik 	PORT_IRQ_SDB_NOTIFY	= (1 << 11), /* SDB notify received */
168c6fd2807SJeff Garzik 
169c6fd2807SJeff Garzik 	DEF_PORT_IRQ		= PORT_IRQ_COMPLETE | PORT_IRQ_ERROR |
170c6fd2807SJeff Garzik 				  PORT_IRQ_PHYRDY_CHG | PORT_IRQ_DEV_XCHG |
171c6fd2807SJeff Garzik 				  PORT_IRQ_UNK_FIS,
172c6fd2807SJeff Garzik 
173c6fd2807SJeff Garzik 	/* bits[27:16] are unmasked (raw) */
174c6fd2807SJeff Garzik 	PORT_IRQ_RAW_SHIFT	= 16,
175c6fd2807SJeff Garzik 	PORT_IRQ_MASKED_MASK	= 0x7ff,
176c6fd2807SJeff Garzik 	PORT_IRQ_RAW_MASK	= (0x7ff << PORT_IRQ_RAW_SHIFT),
177c6fd2807SJeff Garzik 
178c6fd2807SJeff Garzik 	/* ENABLE_SET/CLR specific, intr steering - 2 bit field */
179c6fd2807SJeff Garzik 	PORT_IRQ_STEER_SHIFT	= 30,
180c6fd2807SJeff Garzik 	PORT_IRQ_STEER_MASK	= (3 << PORT_IRQ_STEER_SHIFT),
181c6fd2807SJeff Garzik 
182c6fd2807SJeff Garzik 	/* PORT_CMD_ERR constants */
183c6fd2807SJeff Garzik 	PORT_CERR_DEV		= 1, /* Error bit in D2H Register FIS */
184c6fd2807SJeff Garzik 	PORT_CERR_SDB		= 2, /* Error bit in SDB FIS */
185c6fd2807SJeff Garzik 	PORT_CERR_DATA		= 3, /* Error in data FIS not detected by dev */
186c6fd2807SJeff Garzik 	PORT_CERR_SEND		= 4, /* Initial cmd FIS transmission failure */
187c6fd2807SJeff Garzik 	PORT_CERR_INCONSISTENT	= 5, /* Protocol mismatch */
188c6fd2807SJeff Garzik 	PORT_CERR_DIRECTION	= 6, /* Data direction mismatch */
189c6fd2807SJeff Garzik 	PORT_CERR_UNDERRUN	= 7, /* Ran out of SGEs while writing */
190c6fd2807SJeff Garzik 	PORT_CERR_OVERRUN	= 8, /* Ran out of SGEs while reading */
191c6fd2807SJeff Garzik 	PORT_CERR_PKT_PROT	= 11, /* DIR invalid in 1st PIO setup of ATAPI */
192c6fd2807SJeff Garzik 	PORT_CERR_SGT_BOUNDARY	= 16, /* PLD ecode 00 - SGT not on qword boundary */
193c6fd2807SJeff Garzik 	PORT_CERR_SGT_TGTABRT	= 17, /* PLD ecode 01 - target abort */
194c6fd2807SJeff Garzik 	PORT_CERR_SGT_MSTABRT	= 18, /* PLD ecode 10 - master abort */
195c6fd2807SJeff Garzik 	PORT_CERR_SGT_PCIPERR	= 19, /* PLD ecode 11 - PCI parity err while fetching SGT */
196c6fd2807SJeff Garzik 	PORT_CERR_CMD_BOUNDARY	= 24, /* ctrl[15:13] 001 - PRB not on qword boundary */
197c6fd2807SJeff Garzik 	PORT_CERR_CMD_TGTABRT	= 25, /* ctrl[15:13] 010 - target abort */
198c6fd2807SJeff Garzik 	PORT_CERR_CMD_MSTABRT	= 26, /* ctrl[15:13] 100 - master abort */
199c6fd2807SJeff Garzik 	PORT_CERR_CMD_PCIPERR	= 27, /* ctrl[15:13] 110 - PCI parity err while fetching PRB */
200c6fd2807SJeff Garzik 	PORT_CERR_XFR_UNDEF	= 32, /* PSD ecode 00 - undefined */
201c6fd2807SJeff Garzik 	PORT_CERR_XFR_TGTABRT	= 33, /* PSD ecode 01 - target abort */
202c6fd2807SJeff Garzik 	PORT_CERR_XFR_MSTABRT	= 34, /* PSD ecode 10 - master abort */
203c6fd2807SJeff Garzik 	PORT_CERR_XFR_PCIPERR	= 35, /* PSD ecode 11 - PCI prity err during transfer */
204c6fd2807SJeff Garzik 	PORT_CERR_SENDSERVICE	= 36, /* FIS received while sending service */
205c6fd2807SJeff Garzik 
206c6fd2807SJeff Garzik 	/* bits of PRB control field */
207c6fd2807SJeff Garzik 	PRB_CTRL_PROTOCOL	= (1 << 0), /* override def. ATA protocol */
208c6fd2807SJeff Garzik 	PRB_CTRL_PACKET_READ	= (1 << 4), /* PACKET cmd read */
209c6fd2807SJeff Garzik 	PRB_CTRL_PACKET_WRITE	= (1 << 5), /* PACKET cmd write */
210c6fd2807SJeff Garzik 	PRB_CTRL_NIEN		= (1 << 6), /* Mask completion irq */
211c6fd2807SJeff Garzik 	PRB_CTRL_SRST		= (1 << 7), /* Soft reset request (ign BSY?) */
212c6fd2807SJeff Garzik 
213c6fd2807SJeff Garzik 	/* PRB protocol field */
214c6fd2807SJeff Garzik 	PRB_PROT_PACKET		= (1 << 0),
215c6fd2807SJeff Garzik 	PRB_PROT_TCQ		= (1 << 1),
216c6fd2807SJeff Garzik 	PRB_PROT_NCQ		= (1 << 2),
217c6fd2807SJeff Garzik 	PRB_PROT_READ		= (1 << 3),
218c6fd2807SJeff Garzik 	PRB_PROT_WRITE		= (1 << 4),
219c6fd2807SJeff Garzik 	PRB_PROT_TRANSPARENT	= (1 << 5),
220c6fd2807SJeff Garzik 
221c6fd2807SJeff Garzik 	/*
222c6fd2807SJeff Garzik 	 * Other constants
223c6fd2807SJeff Garzik 	 */
224c6fd2807SJeff Garzik 	SGE_TRM			= (1 << 31), /* Last SGE in chain */
225c6fd2807SJeff Garzik 	SGE_LNK			= (1 << 30), /* linked list
226c6fd2807SJeff Garzik 						Points to SGT, not SGE */
227c6fd2807SJeff Garzik 	SGE_DRD			= (1 << 29), /* discard data read (/dev/null)
228c6fd2807SJeff Garzik 						data address ignored */
229c6fd2807SJeff Garzik 
230c6fd2807SJeff Garzik 	SIL24_MAX_CMDS		= 31,
231c6fd2807SJeff Garzik 
232c6fd2807SJeff Garzik 	/* board id */
233c6fd2807SJeff Garzik 	BID_SIL3124		= 0,
234c6fd2807SJeff Garzik 	BID_SIL3132		= 1,
235c6fd2807SJeff Garzik 	BID_SIL3131		= 2,
236c6fd2807SJeff Garzik 
237c6fd2807SJeff Garzik 	/* host flags */
238c6fd2807SJeff Garzik 	SIL24_COMMON_FLAGS	= ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
239c6fd2807SJeff Garzik 				  ATA_FLAG_MMIO | ATA_FLAG_PIO_DMA |
2403cadbcc0STejun Heo 				  ATA_FLAG_NCQ | ATA_FLAG_SKIP_D2H_BSY |
2413cadbcc0STejun Heo 				  ATA_FLAG_ACPI_SATA,
242c6fd2807SJeff Garzik 	SIL24_FLAG_PCIX_IRQ_WOC	= (1 << 24), /* IRQ loss errata on PCI-X */
243c6fd2807SJeff Garzik 
244c6fd2807SJeff Garzik 	IRQ_STAT_4PORTS		= 0xf,
245c6fd2807SJeff Garzik };
246c6fd2807SJeff Garzik 
247c6fd2807SJeff Garzik struct sil24_ata_block {
248c6fd2807SJeff Garzik 	struct sil24_prb prb;
249c6fd2807SJeff Garzik 	struct sil24_sge sge[LIBATA_MAX_PRD];
250c6fd2807SJeff Garzik };
251c6fd2807SJeff Garzik 
252c6fd2807SJeff Garzik struct sil24_atapi_block {
253c6fd2807SJeff Garzik 	struct sil24_prb prb;
254c6fd2807SJeff Garzik 	u8 cdb[16];
255c6fd2807SJeff Garzik 	struct sil24_sge sge[LIBATA_MAX_PRD - 1];
256c6fd2807SJeff Garzik };
257c6fd2807SJeff Garzik 
258c6fd2807SJeff Garzik union sil24_cmd_block {
259c6fd2807SJeff Garzik 	struct sil24_ata_block ata;
260c6fd2807SJeff Garzik 	struct sil24_atapi_block atapi;
261c6fd2807SJeff Garzik };
262c6fd2807SJeff Garzik 
263c6fd2807SJeff Garzik static struct sil24_cerr_info {
264c6fd2807SJeff Garzik 	unsigned int err_mask, action;
265c6fd2807SJeff Garzik 	const char *desc;
266c6fd2807SJeff Garzik } sil24_cerr_db[] = {
267c6fd2807SJeff Garzik 	[0]			= { AC_ERR_DEV, ATA_EH_REVALIDATE,
268c6fd2807SJeff Garzik 				    "device error" },
269c6fd2807SJeff Garzik 	[PORT_CERR_DEV]		= { AC_ERR_DEV, ATA_EH_REVALIDATE,
270c6fd2807SJeff Garzik 				    "device error via D2H FIS" },
271c6fd2807SJeff Garzik 	[PORT_CERR_SDB]		= { AC_ERR_DEV, ATA_EH_REVALIDATE,
272c6fd2807SJeff Garzik 				    "device error via SDB FIS" },
273c6fd2807SJeff Garzik 	[PORT_CERR_DATA]	= { AC_ERR_ATA_BUS, ATA_EH_SOFTRESET,
274c6fd2807SJeff Garzik 				    "error in data FIS" },
275c6fd2807SJeff Garzik 	[PORT_CERR_SEND]	= { AC_ERR_ATA_BUS, ATA_EH_SOFTRESET,
276c6fd2807SJeff Garzik 				    "failed to transmit command FIS" },
277c6fd2807SJeff Garzik 	[PORT_CERR_INCONSISTENT] = { AC_ERR_HSM, ATA_EH_SOFTRESET,
278c6fd2807SJeff Garzik 				     "protocol mismatch" },
279c6fd2807SJeff Garzik 	[PORT_CERR_DIRECTION]	= { AC_ERR_HSM, ATA_EH_SOFTRESET,
280c6fd2807SJeff Garzik 				    "data directon mismatch" },
281c6fd2807SJeff Garzik 	[PORT_CERR_UNDERRUN]	= { AC_ERR_HSM, ATA_EH_SOFTRESET,
282c6fd2807SJeff Garzik 				    "ran out of SGEs while writing" },
283c6fd2807SJeff Garzik 	[PORT_CERR_OVERRUN]	= { AC_ERR_HSM, ATA_EH_SOFTRESET,
284c6fd2807SJeff Garzik 				    "ran out of SGEs while reading" },
285c6fd2807SJeff Garzik 	[PORT_CERR_PKT_PROT]	= { AC_ERR_HSM, ATA_EH_SOFTRESET,
286c6fd2807SJeff Garzik 				    "invalid data directon for ATAPI CDB" },
287c6fd2807SJeff Garzik 	[PORT_CERR_SGT_BOUNDARY] = { AC_ERR_SYSTEM, ATA_EH_SOFTRESET,
288c6fd2807SJeff Garzik 				     "SGT no on qword boundary" },
289c6fd2807SJeff Garzik 	[PORT_CERR_SGT_TGTABRT]	= { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
290c6fd2807SJeff Garzik 				    "PCI target abort while fetching SGT" },
291c6fd2807SJeff Garzik 	[PORT_CERR_SGT_MSTABRT]	= { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
292c6fd2807SJeff Garzik 				    "PCI master abort while fetching SGT" },
293c6fd2807SJeff Garzik 	[PORT_CERR_SGT_PCIPERR]	= { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
294c6fd2807SJeff Garzik 				    "PCI parity error while fetching SGT" },
295c6fd2807SJeff Garzik 	[PORT_CERR_CMD_BOUNDARY] = { AC_ERR_SYSTEM, ATA_EH_SOFTRESET,
296c6fd2807SJeff Garzik 				     "PRB not on qword boundary" },
297c6fd2807SJeff Garzik 	[PORT_CERR_CMD_TGTABRT]	= { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
298c6fd2807SJeff Garzik 				    "PCI target abort while fetching PRB" },
299c6fd2807SJeff Garzik 	[PORT_CERR_CMD_MSTABRT]	= { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
300c6fd2807SJeff Garzik 				    "PCI master abort while fetching PRB" },
301c6fd2807SJeff Garzik 	[PORT_CERR_CMD_PCIPERR]	= { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
302c6fd2807SJeff Garzik 				    "PCI parity error while fetching PRB" },
303c6fd2807SJeff Garzik 	[PORT_CERR_XFR_UNDEF]	= { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
304c6fd2807SJeff Garzik 				    "undefined error while transferring data" },
305c6fd2807SJeff Garzik 	[PORT_CERR_XFR_TGTABRT]	= { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
306c6fd2807SJeff Garzik 				    "PCI target abort while transferring data" },
307c6fd2807SJeff Garzik 	[PORT_CERR_XFR_MSTABRT]	= { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
308c6fd2807SJeff Garzik 				    "PCI master abort while transferring data" },
309c6fd2807SJeff Garzik 	[PORT_CERR_XFR_PCIPERR]	= { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
310c6fd2807SJeff Garzik 				    "PCI parity error while transferring data" },
311c6fd2807SJeff Garzik 	[PORT_CERR_SENDSERVICE]	= { AC_ERR_HSM, ATA_EH_SOFTRESET,
312c6fd2807SJeff Garzik 				    "FIS received while sending service FIS" },
313c6fd2807SJeff Garzik };
314c6fd2807SJeff Garzik 
315c6fd2807SJeff Garzik /*
316c6fd2807SJeff Garzik  * ap->private_data
317c6fd2807SJeff Garzik  *
318c6fd2807SJeff Garzik  * The preview driver always returned 0 for status.  We emulate it
319c6fd2807SJeff Garzik  * here from the previous interrupt.
320c6fd2807SJeff Garzik  */
321c6fd2807SJeff Garzik struct sil24_port_priv {
322c6fd2807SJeff Garzik 	union sil24_cmd_block *cmd_block;	/* 32 cmd blocks */
323c6fd2807SJeff Garzik 	dma_addr_t cmd_block_dma;		/* DMA base addr for them */
324c6fd2807SJeff Garzik 	struct ata_taskfile tf;			/* Cached taskfile registers */
325c6fd2807SJeff Garzik };
326c6fd2807SJeff Garzik 
327cd0d3bbcSAlan static void sil24_dev_config(struct ata_device *dev);
328c6fd2807SJeff Garzik static u8 sil24_check_status(struct ata_port *ap);
329c6fd2807SJeff Garzik static u32 sil24_scr_read(struct ata_port *ap, unsigned sc_reg);
330c6fd2807SJeff Garzik static void sil24_scr_write(struct ata_port *ap, unsigned sc_reg, u32 val);
331c6fd2807SJeff Garzik static void sil24_tf_read(struct ata_port *ap, struct ata_taskfile *tf);
332c6fd2807SJeff Garzik static void sil24_qc_prep(struct ata_queued_cmd *qc);
333c6fd2807SJeff Garzik static unsigned int sil24_qc_issue(struct ata_queued_cmd *qc);
334c6fd2807SJeff Garzik static void sil24_irq_clear(struct ata_port *ap);
335c6fd2807SJeff Garzik static void sil24_freeze(struct ata_port *ap);
336c6fd2807SJeff Garzik static void sil24_thaw(struct ata_port *ap);
337c6fd2807SJeff Garzik static void sil24_error_handler(struct ata_port *ap);
338c6fd2807SJeff Garzik static void sil24_post_internal_cmd(struct ata_queued_cmd *qc);
339c6fd2807SJeff Garzik static int sil24_port_start(struct ata_port *ap);
340c6fd2807SJeff Garzik static int sil24_init_one(struct pci_dev *pdev, const struct pci_device_id *ent);
341281d426cSAlexey Dobriyan #ifdef CONFIG_PM
342c6fd2807SJeff Garzik static int sil24_pci_device_resume(struct pci_dev *pdev);
343281d426cSAlexey Dobriyan #endif
344c6fd2807SJeff Garzik 
345c6fd2807SJeff Garzik static const struct pci_device_id sil24_pci_tbl[] = {
34654bb3a94SJeff Garzik 	{ PCI_VDEVICE(CMD, 0x3124), BID_SIL3124 },
34754bb3a94SJeff Garzik 	{ PCI_VDEVICE(INTEL, 0x3124), BID_SIL3124 },
34854bb3a94SJeff Garzik 	{ PCI_VDEVICE(CMD, 0x3132), BID_SIL3132 },
349722d67b6SJamie Clark 	{ PCI_VDEVICE(CMD, 0x0242), BID_SIL3132 },
35054bb3a94SJeff Garzik 	{ PCI_VDEVICE(CMD, 0x3131), BID_SIL3131 },
35154bb3a94SJeff Garzik 	{ PCI_VDEVICE(CMD, 0x3531), BID_SIL3131 },
35254bb3a94SJeff Garzik 
353c6fd2807SJeff Garzik 	{ } /* terminate list */
354c6fd2807SJeff Garzik };
355c6fd2807SJeff Garzik 
356c6fd2807SJeff Garzik static struct pci_driver sil24_pci_driver = {
357c6fd2807SJeff Garzik 	.name			= DRV_NAME,
358c6fd2807SJeff Garzik 	.id_table		= sil24_pci_tbl,
359c6fd2807SJeff Garzik 	.probe			= sil24_init_one,
36024dc5f33STejun Heo 	.remove			= ata_pci_remove_one,
361281d426cSAlexey Dobriyan #ifdef CONFIG_PM
362c6fd2807SJeff Garzik 	.suspend		= ata_pci_device_suspend,
363c6fd2807SJeff Garzik 	.resume			= sil24_pci_device_resume,
364281d426cSAlexey Dobriyan #endif
365c6fd2807SJeff Garzik };
366c6fd2807SJeff Garzik 
367c6fd2807SJeff Garzik static struct scsi_host_template sil24_sht = {
368c6fd2807SJeff Garzik 	.module			= THIS_MODULE,
369c6fd2807SJeff Garzik 	.name			= DRV_NAME,
370c6fd2807SJeff Garzik 	.ioctl			= ata_scsi_ioctl,
371c6fd2807SJeff Garzik 	.queuecommand		= ata_scsi_queuecmd,
372c6fd2807SJeff Garzik 	.change_queue_depth	= ata_scsi_change_queue_depth,
373c6fd2807SJeff Garzik 	.can_queue		= SIL24_MAX_CMDS,
374c6fd2807SJeff Garzik 	.this_id		= ATA_SHT_THIS_ID,
375c6fd2807SJeff Garzik 	.sg_tablesize		= LIBATA_MAX_PRD,
376c6fd2807SJeff Garzik 	.cmd_per_lun		= ATA_SHT_CMD_PER_LUN,
377c6fd2807SJeff Garzik 	.emulated		= ATA_SHT_EMULATED,
378c6fd2807SJeff Garzik 	.use_clustering		= ATA_SHT_USE_CLUSTERING,
379c6fd2807SJeff Garzik 	.proc_name		= DRV_NAME,
380c6fd2807SJeff Garzik 	.dma_boundary		= ATA_DMA_BOUNDARY,
381c6fd2807SJeff Garzik 	.slave_configure	= ata_scsi_slave_config,
382c6fd2807SJeff Garzik 	.slave_destroy		= ata_scsi_slave_destroy,
383c6fd2807SJeff Garzik 	.bios_param		= ata_std_bios_param,
384c6fd2807SJeff Garzik };
385c6fd2807SJeff Garzik 
386c6fd2807SJeff Garzik static const struct ata_port_operations sil24_ops = {
387c6fd2807SJeff Garzik 	.port_disable		= ata_port_disable,
388c6fd2807SJeff Garzik 
389c6fd2807SJeff Garzik 	.dev_config		= sil24_dev_config,
390c6fd2807SJeff Garzik 
391c6fd2807SJeff Garzik 	.check_status		= sil24_check_status,
392c6fd2807SJeff Garzik 	.check_altstatus	= sil24_check_status,
393c6fd2807SJeff Garzik 	.dev_select		= ata_noop_dev_select,
394c6fd2807SJeff Garzik 
395c6fd2807SJeff Garzik 	.tf_read		= sil24_tf_read,
396c6fd2807SJeff Garzik 
397c6fd2807SJeff Garzik 	.qc_prep		= sil24_qc_prep,
398c6fd2807SJeff Garzik 	.qc_issue		= sil24_qc_issue,
399c6fd2807SJeff Garzik 
400c6fd2807SJeff Garzik 	.irq_clear		= sil24_irq_clear,
401246ce3b6SAkira Iguchi 	.irq_on			= ata_dummy_irq_on,
402246ce3b6SAkira Iguchi 	.irq_ack		= ata_dummy_irq_ack,
403c6fd2807SJeff Garzik 
404c6fd2807SJeff Garzik 	.scr_read		= sil24_scr_read,
405c6fd2807SJeff Garzik 	.scr_write		= sil24_scr_write,
406c6fd2807SJeff Garzik 
407c6fd2807SJeff Garzik 	.freeze			= sil24_freeze,
408c6fd2807SJeff Garzik 	.thaw			= sil24_thaw,
409c6fd2807SJeff Garzik 	.error_handler		= sil24_error_handler,
410c6fd2807SJeff Garzik 	.post_internal_cmd	= sil24_post_internal_cmd,
411c6fd2807SJeff Garzik 
412c6fd2807SJeff Garzik 	.port_start		= sil24_port_start,
413c6fd2807SJeff Garzik };
414c6fd2807SJeff Garzik 
415c6fd2807SJeff Garzik /*
416cca3974eSJeff Garzik  * Use bits 30-31 of port_flags to encode available port numbers.
417c6fd2807SJeff Garzik  * Current maxium is 4.
418c6fd2807SJeff Garzik  */
419c6fd2807SJeff Garzik #define SIL24_NPORTS2FLAG(nports)	((((unsigned)(nports) - 1) & 0x3) << 30)
420c6fd2807SJeff Garzik #define SIL24_FLAG2NPORTS(flag)		((((flag) >> 30) & 0x3) + 1)
421c6fd2807SJeff Garzik 
4224447d351STejun Heo static const struct ata_port_info sil24_port_info[] = {
423c6fd2807SJeff Garzik 	/* sil_3124 */
424c6fd2807SJeff Garzik 	{
425cca3974eSJeff Garzik 		.flags		= SIL24_COMMON_FLAGS | SIL24_NPORTS2FLAG(4) |
426c6fd2807SJeff Garzik 				  SIL24_FLAG_PCIX_IRQ_WOC,
427c6fd2807SJeff Garzik 		.pio_mask	= 0x1f,			/* pio0-4 */
428c6fd2807SJeff Garzik 		.mwdma_mask	= 0x07,			/* mwdma0-2 */
429bf6263a8SJeff Garzik 		.udma_mask	= ATA_UDMA5,		/* udma0-5 */
430c6fd2807SJeff Garzik 		.port_ops	= &sil24_ops,
431c6fd2807SJeff Garzik 	},
432c6fd2807SJeff Garzik 	/* sil_3132 */
433c6fd2807SJeff Garzik 	{
434cca3974eSJeff Garzik 		.flags		= SIL24_COMMON_FLAGS | SIL24_NPORTS2FLAG(2),
435c6fd2807SJeff Garzik 		.pio_mask	= 0x1f,			/* pio0-4 */
436c6fd2807SJeff Garzik 		.mwdma_mask	= 0x07,			/* mwdma0-2 */
437bf6263a8SJeff Garzik 		.udma_mask	= ATA_UDMA5,		/* udma0-5 */
438c6fd2807SJeff Garzik 		.port_ops	= &sil24_ops,
439c6fd2807SJeff Garzik 	},
440c6fd2807SJeff Garzik 	/* sil_3131/sil_3531 */
441c6fd2807SJeff Garzik 	{
442cca3974eSJeff Garzik 		.flags		= SIL24_COMMON_FLAGS | SIL24_NPORTS2FLAG(1),
443c6fd2807SJeff Garzik 		.pio_mask	= 0x1f,			/* pio0-4 */
444c6fd2807SJeff Garzik 		.mwdma_mask	= 0x07,			/* mwdma0-2 */
445bf6263a8SJeff Garzik 		.udma_mask	= ATA_UDMA5,		/* udma0-5 */
446c6fd2807SJeff Garzik 		.port_ops	= &sil24_ops,
447c6fd2807SJeff Garzik 	},
448c6fd2807SJeff Garzik };
449c6fd2807SJeff Garzik 
450c6fd2807SJeff Garzik static int sil24_tag(int tag)
451c6fd2807SJeff Garzik {
452c6fd2807SJeff Garzik 	if (unlikely(ata_tag_internal(tag)))
453c6fd2807SJeff Garzik 		return 0;
454c6fd2807SJeff Garzik 	return tag;
455c6fd2807SJeff Garzik }
456c6fd2807SJeff Garzik 
457cd0d3bbcSAlan static void sil24_dev_config(struct ata_device *dev)
458c6fd2807SJeff Garzik {
459cd0d3bbcSAlan 	void __iomem *port = dev->ap->ioaddr.cmd_addr;
460c6fd2807SJeff Garzik 
461c6fd2807SJeff Garzik 	if (dev->cdb_len == 16)
462c6fd2807SJeff Garzik 		writel(PORT_CS_CDB16, port + PORT_CTRL_STAT);
463c6fd2807SJeff Garzik 	else
464c6fd2807SJeff Garzik 		writel(PORT_CS_CDB16, port + PORT_CTRL_CLR);
465c6fd2807SJeff Garzik }
466c6fd2807SJeff Garzik 
467e59f0dadSTejun Heo static void sil24_read_tf(struct ata_port *ap, int tag, struct ata_taskfile *tf)
468c6fd2807SJeff Garzik {
4690d5ff566STejun Heo 	void __iomem *port = ap->ioaddr.cmd_addr;
470e59f0dadSTejun Heo 	struct sil24_prb __iomem *prb;
471c6fd2807SJeff Garzik 	u8 fis[6 * 4];
472c6fd2807SJeff Garzik 
473e59f0dadSTejun Heo 	prb = port + PORT_LRAM + sil24_tag(tag) * PORT_LRAM_SLOT_SZ;
474e59f0dadSTejun Heo 	memcpy_fromio(fis, prb->fis, sizeof(fis));
475e59f0dadSTejun Heo 	ata_tf_from_fis(fis, tf);
476c6fd2807SJeff Garzik }
477c6fd2807SJeff Garzik 
478c6fd2807SJeff Garzik static u8 sil24_check_status(struct ata_port *ap)
479c6fd2807SJeff Garzik {
480c6fd2807SJeff Garzik 	struct sil24_port_priv *pp = ap->private_data;
481c6fd2807SJeff Garzik 	return pp->tf.command;
482c6fd2807SJeff Garzik }
483c6fd2807SJeff Garzik 
484c6fd2807SJeff Garzik static int sil24_scr_map[] = {
485c6fd2807SJeff Garzik 	[SCR_CONTROL]	= 0,
486c6fd2807SJeff Garzik 	[SCR_STATUS]	= 1,
487c6fd2807SJeff Garzik 	[SCR_ERROR]	= 2,
488c6fd2807SJeff Garzik 	[SCR_ACTIVE]	= 3,
489c6fd2807SJeff Garzik };
490c6fd2807SJeff Garzik 
491c6fd2807SJeff Garzik static u32 sil24_scr_read(struct ata_port *ap, unsigned sc_reg)
492c6fd2807SJeff Garzik {
4930d5ff566STejun Heo 	void __iomem *scr_addr = ap->ioaddr.scr_addr;
494c6fd2807SJeff Garzik 	if (sc_reg < ARRAY_SIZE(sil24_scr_map)) {
495c6fd2807SJeff Garzik 		void __iomem *addr;
496c6fd2807SJeff Garzik 		addr = scr_addr + sil24_scr_map[sc_reg] * 4;
497c6fd2807SJeff Garzik 		return readl(scr_addr + sil24_scr_map[sc_reg] * 4);
498c6fd2807SJeff Garzik 	}
499c6fd2807SJeff Garzik 	return 0xffffffffU;
500c6fd2807SJeff Garzik }
501c6fd2807SJeff Garzik 
502c6fd2807SJeff Garzik static void sil24_scr_write(struct ata_port *ap, unsigned sc_reg, u32 val)
503c6fd2807SJeff Garzik {
5040d5ff566STejun Heo 	void __iomem *scr_addr = ap->ioaddr.scr_addr;
505c6fd2807SJeff Garzik 	if (sc_reg < ARRAY_SIZE(sil24_scr_map)) {
506c6fd2807SJeff Garzik 		void __iomem *addr;
507c6fd2807SJeff Garzik 		addr = scr_addr + sil24_scr_map[sc_reg] * 4;
508c6fd2807SJeff Garzik 		writel(val, scr_addr + sil24_scr_map[sc_reg] * 4);
509c6fd2807SJeff Garzik 	}
510c6fd2807SJeff Garzik }
511c6fd2807SJeff Garzik 
512c6fd2807SJeff Garzik static void sil24_tf_read(struct ata_port *ap, struct ata_taskfile *tf)
513c6fd2807SJeff Garzik {
514c6fd2807SJeff Garzik 	struct sil24_port_priv *pp = ap->private_data;
515c6fd2807SJeff Garzik 	*tf = pp->tf;
516c6fd2807SJeff Garzik }
517c6fd2807SJeff Garzik 
518c6fd2807SJeff Garzik static int sil24_init_port(struct ata_port *ap)
519c6fd2807SJeff Garzik {
5200d5ff566STejun Heo 	void __iomem *port = ap->ioaddr.cmd_addr;
521c6fd2807SJeff Garzik 	u32 tmp;
522c6fd2807SJeff Garzik 
523c6fd2807SJeff Garzik 	writel(PORT_CS_INIT, port + PORT_CTRL_STAT);
524c6fd2807SJeff Garzik 	ata_wait_register(port + PORT_CTRL_STAT,
525c6fd2807SJeff Garzik 			  PORT_CS_INIT, PORT_CS_INIT, 10, 100);
526c6fd2807SJeff Garzik 	tmp = ata_wait_register(port + PORT_CTRL_STAT,
527c6fd2807SJeff Garzik 				PORT_CS_RDY, 0, 10, 100);
528c6fd2807SJeff Garzik 
529c6fd2807SJeff Garzik 	if ((tmp & (PORT_CS_INIT | PORT_CS_RDY)) != PORT_CS_RDY)
530c6fd2807SJeff Garzik 		return -EIO;
531c6fd2807SJeff Garzik 	return 0;
532c6fd2807SJeff Garzik }
533c6fd2807SJeff Garzik 
534*37b99cbaSTejun Heo static int sil24_exec_polled_cmd(struct ata_port *ap, int pmp,
535*37b99cbaSTejun Heo 				 const struct ata_taskfile *tf,
536*37b99cbaSTejun Heo 				 int is_cmd, u32 ctrl,
537*37b99cbaSTejun Heo 				 unsigned long timeout_msec)
538c6fd2807SJeff Garzik {
5390d5ff566STejun Heo 	void __iomem *port = ap->ioaddr.cmd_addr;
540c6fd2807SJeff Garzik 	struct sil24_port_priv *pp = ap->private_data;
541c6fd2807SJeff Garzik 	struct sil24_prb *prb = &pp->cmd_block[0].ata.prb;
542c6fd2807SJeff Garzik 	dma_addr_t paddr = pp->cmd_block_dma;
543*37b99cbaSTejun Heo 	u32 irq_enabled, irq_mask, irq_stat;
544*37b99cbaSTejun Heo 	int rc;
545*37b99cbaSTejun Heo 
546*37b99cbaSTejun Heo 	prb->ctrl = cpu_to_le16(ctrl);
547*37b99cbaSTejun Heo 	ata_tf_to_fis(tf, pmp, is_cmd, prb->fis);
548*37b99cbaSTejun Heo 
549*37b99cbaSTejun Heo 	/* temporarily plug completion and error interrupts */
550*37b99cbaSTejun Heo 	irq_enabled = readl(port + PORT_IRQ_ENABLE_SET);
551*37b99cbaSTejun Heo 	writel(PORT_IRQ_COMPLETE | PORT_IRQ_ERROR, port + PORT_IRQ_ENABLE_CLR);
552*37b99cbaSTejun Heo 
553*37b99cbaSTejun Heo 	writel((u32)paddr, port + PORT_CMD_ACTIVATE);
554*37b99cbaSTejun Heo 	writel((u64)paddr >> 32, port + PORT_CMD_ACTIVATE + 4);
555*37b99cbaSTejun Heo 
556*37b99cbaSTejun Heo 	irq_mask = (PORT_IRQ_COMPLETE | PORT_IRQ_ERROR) << PORT_IRQ_RAW_SHIFT;
557*37b99cbaSTejun Heo 	irq_stat = ata_wait_register(port + PORT_IRQ_STAT, irq_mask, 0x0,
558*37b99cbaSTejun Heo 				     10, timeout_msec);
559*37b99cbaSTejun Heo 
560*37b99cbaSTejun Heo 	writel(irq_mask, port + PORT_IRQ_STAT); /* clear IRQs */
561*37b99cbaSTejun Heo 	irq_stat >>= PORT_IRQ_RAW_SHIFT;
562*37b99cbaSTejun Heo 
563*37b99cbaSTejun Heo 	if (irq_stat & PORT_IRQ_COMPLETE)
564*37b99cbaSTejun Heo 		rc = 0;
565*37b99cbaSTejun Heo 	else {
566*37b99cbaSTejun Heo 		/* force port into known state */
567*37b99cbaSTejun Heo 		sil24_init_port(ap);
568*37b99cbaSTejun Heo 
569*37b99cbaSTejun Heo 		if (irq_stat & PORT_IRQ_ERROR)
570*37b99cbaSTejun Heo 			rc = -EIO;
571*37b99cbaSTejun Heo 		else
572*37b99cbaSTejun Heo 			rc = -EBUSY;
573*37b99cbaSTejun Heo 	}
574*37b99cbaSTejun Heo 
575*37b99cbaSTejun Heo 	/* restore IRQ enabled */
576*37b99cbaSTejun Heo 	writel(irq_enabled, port + PORT_IRQ_ENABLE_SET);
577*37b99cbaSTejun Heo 
578*37b99cbaSTejun Heo 	return rc;
579*37b99cbaSTejun Heo }
580*37b99cbaSTejun Heo 
581*37b99cbaSTejun Heo static int sil24_softreset(struct ata_port *ap, unsigned int *class,
582*37b99cbaSTejun Heo 			   unsigned long deadline)
583*37b99cbaSTejun Heo {
584*37b99cbaSTejun Heo 	unsigned long timeout_msec = 0;
585e59f0dadSTejun Heo 	struct ata_taskfile tf;
586c6fd2807SJeff Garzik 	const char *reason;
587*37b99cbaSTejun Heo 	int rc;
588c6fd2807SJeff Garzik 
589c6fd2807SJeff Garzik 	DPRINTK("ENTER\n");
590c6fd2807SJeff Garzik 
591c6fd2807SJeff Garzik 	if (ata_port_offline(ap)) {
592c6fd2807SJeff Garzik 		DPRINTK("PHY reports no device\n");
593c6fd2807SJeff Garzik 		*class = ATA_DEV_NONE;
594c6fd2807SJeff Garzik 		goto out;
595c6fd2807SJeff Garzik 	}
596c6fd2807SJeff Garzik 
597c6fd2807SJeff Garzik 	/* put the port into known state */
598c6fd2807SJeff Garzik 	if (sil24_init_port(ap)) {
599c6fd2807SJeff Garzik 		reason ="port not ready";
600c6fd2807SJeff Garzik 		goto err;
601c6fd2807SJeff Garzik 	}
602c6fd2807SJeff Garzik 
603c6fd2807SJeff Garzik 	/* do SRST */
604*37b99cbaSTejun Heo 	if (time_after(deadline, jiffies))
605*37b99cbaSTejun Heo 		timeout_msec = jiffies_to_msecs(deadline - jiffies);
606c6fd2807SJeff Garzik 
607*37b99cbaSTejun Heo 	ata_tf_init(ap->device, &tf);	/* doesn't really matter */
608*37b99cbaSTejun Heo 	rc = sil24_exec_polled_cmd(ap, 0, &tf, 0, PRB_CTRL_SRST, timeout_msec);
609*37b99cbaSTejun Heo 	if (rc == -EBUSY) {
610c6fd2807SJeff Garzik 		reason = "timeout";
611c6fd2807SJeff Garzik 		goto err;
612*37b99cbaSTejun Heo 	} else if (rc) {
613*37b99cbaSTejun Heo 		reason = "SRST command error";
614*37b99cbaSTejun Heo 		goto err;
615c6fd2807SJeff Garzik 	}
616c6fd2807SJeff Garzik 
617e59f0dadSTejun Heo 	sil24_read_tf(ap, 0, &tf);
618e59f0dadSTejun Heo 	*class = ata_dev_classify(&tf);
619c6fd2807SJeff Garzik 
620c6fd2807SJeff Garzik 	if (*class == ATA_DEV_UNKNOWN)
621c6fd2807SJeff Garzik 		*class = ATA_DEV_NONE;
622c6fd2807SJeff Garzik 
623c6fd2807SJeff Garzik  out:
624c6fd2807SJeff Garzik 	DPRINTK("EXIT, class=%u\n", *class);
625c6fd2807SJeff Garzik 	return 0;
626c6fd2807SJeff Garzik 
627c6fd2807SJeff Garzik  err:
628c6fd2807SJeff Garzik 	ata_port_printk(ap, KERN_ERR, "softreset failed (%s)\n", reason);
629c6fd2807SJeff Garzik 	return -EIO;
630c6fd2807SJeff Garzik }
631c6fd2807SJeff Garzik 
632d4b2bab4STejun Heo static int sil24_hardreset(struct ata_port *ap, unsigned int *class,
633d4b2bab4STejun Heo 			   unsigned long deadline)
634c6fd2807SJeff Garzik {
6350d5ff566STejun Heo 	void __iomem *port = ap->ioaddr.cmd_addr;
636c6fd2807SJeff Garzik 	const char *reason;
637c6fd2807SJeff Garzik 	int tout_msec, rc;
638c6fd2807SJeff Garzik 	u32 tmp;
639c6fd2807SJeff Garzik 
640c6fd2807SJeff Garzik 	/* sil24 does the right thing(tm) without any protection */
641c6fd2807SJeff Garzik 	sata_set_spd(ap);
642c6fd2807SJeff Garzik 
643c6fd2807SJeff Garzik 	tout_msec = 100;
644c6fd2807SJeff Garzik 	if (ata_port_online(ap))
645c6fd2807SJeff Garzik 		tout_msec = 5000;
646c6fd2807SJeff Garzik 
647c6fd2807SJeff Garzik 	writel(PORT_CS_DEV_RST, port + PORT_CTRL_STAT);
648c6fd2807SJeff Garzik 	tmp = ata_wait_register(port + PORT_CTRL_STAT,
649c6fd2807SJeff Garzik 				PORT_CS_DEV_RST, PORT_CS_DEV_RST, 10, tout_msec);
650c6fd2807SJeff Garzik 
651c6fd2807SJeff Garzik 	/* SStatus oscillates between zero and valid status after
652c6fd2807SJeff Garzik 	 * DEV_RST, debounce it.
653c6fd2807SJeff Garzik 	 */
654d4b2bab4STejun Heo 	rc = sata_phy_debounce(ap, sata_deb_timing_long, deadline);
655c6fd2807SJeff Garzik 	if (rc) {
656c6fd2807SJeff Garzik 		reason = "PHY debouncing failed";
657c6fd2807SJeff Garzik 		goto err;
658c6fd2807SJeff Garzik 	}
659c6fd2807SJeff Garzik 
660c6fd2807SJeff Garzik 	if (tmp & PORT_CS_DEV_RST) {
661c6fd2807SJeff Garzik 		if (ata_port_offline(ap))
662c6fd2807SJeff Garzik 			return 0;
663c6fd2807SJeff Garzik 		reason = "link not ready";
664c6fd2807SJeff Garzik 		goto err;
665c6fd2807SJeff Garzik 	}
666c6fd2807SJeff Garzik 
667c6fd2807SJeff Garzik 	/* Sil24 doesn't store signature FIS after hardreset, so we
668c6fd2807SJeff Garzik 	 * can't wait for BSY to clear.  Some devices take a long time
669c6fd2807SJeff Garzik 	 * to get ready and those devices will choke if we don't wait
670c6fd2807SJeff Garzik 	 * for BSY clearance here.  Tell libata to perform follow-up
671c6fd2807SJeff Garzik 	 * softreset.
672c6fd2807SJeff Garzik 	 */
673c6fd2807SJeff Garzik 	return -EAGAIN;
674c6fd2807SJeff Garzik 
675c6fd2807SJeff Garzik  err:
676c6fd2807SJeff Garzik 	ata_port_printk(ap, KERN_ERR, "hardreset failed (%s)\n", reason);
677c6fd2807SJeff Garzik 	return -EIO;
678c6fd2807SJeff Garzik }
679c6fd2807SJeff Garzik 
680c6fd2807SJeff Garzik static inline void sil24_fill_sg(struct ata_queued_cmd *qc,
681c6fd2807SJeff Garzik 				 struct sil24_sge *sge)
682c6fd2807SJeff Garzik {
683c6fd2807SJeff Garzik 	struct scatterlist *sg;
684c6fd2807SJeff Garzik 
685c6fd2807SJeff Garzik 	ata_for_each_sg(sg, qc) {
686c6fd2807SJeff Garzik 		sge->addr = cpu_to_le64(sg_dma_address(sg));
687c6fd2807SJeff Garzik 		sge->cnt = cpu_to_le32(sg_dma_len(sg));
688c6fd2807SJeff Garzik 		if (ata_sg_is_last(sg, qc))
689c6fd2807SJeff Garzik 			sge->flags = cpu_to_le32(SGE_TRM);
690c6fd2807SJeff Garzik 		else
691c6fd2807SJeff Garzik 			sge->flags = 0;
692c6fd2807SJeff Garzik 		sge++;
693c6fd2807SJeff Garzik 	}
694c6fd2807SJeff Garzik }
695c6fd2807SJeff Garzik 
696c6fd2807SJeff Garzik static void sil24_qc_prep(struct ata_queued_cmd *qc)
697c6fd2807SJeff Garzik {
698c6fd2807SJeff Garzik 	struct ata_port *ap = qc->ap;
699c6fd2807SJeff Garzik 	struct sil24_port_priv *pp = ap->private_data;
700c6fd2807SJeff Garzik 	union sil24_cmd_block *cb;
701c6fd2807SJeff Garzik 	struct sil24_prb *prb;
702c6fd2807SJeff Garzik 	struct sil24_sge *sge;
703c6fd2807SJeff Garzik 	u16 ctrl = 0;
704c6fd2807SJeff Garzik 
705c6fd2807SJeff Garzik 	cb = &pp->cmd_block[sil24_tag(qc->tag)];
706c6fd2807SJeff Garzik 
707c6fd2807SJeff Garzik 	switch (qc->tf.protocol) {
708c6fd2807SJeff Garzik 	case ATA_PROT_PIO:
709c6fd2807SJeff Garzik 	case ATA_PROT_DMA:
710c6fd2807SJeff Garzik 	case ATA_PROT_NCQ:
711c6fd2807SJeff Garzik 	case ATA_PROT_NODATA:
712c6fd2807SJeff Garzik 		prb = &cb->ata.prb;
713c6fd2807SJeff Garzik 		sge = cb->ata.sge;
714c6fd2807SJeff Garzik 		break;
715c6fd2807SJeff Garzik 
716c6fd2807SJeff Garzik 	case ATA_PROT_ATAPI:
717c6fd2807SJeff Garzik 	case ATA_PROT_ATAPI_DMA:
718c6fd2807SJeff Garzik 	case ATA_PROT_ATAPI_NODATA:
719c6fd2807SJeff Garzik 		prb = &cb->atapi.prb;
720c6fd2807SJeff Garzik 		sge = cb->atapi.sge;
721c6fd2807SJeff Garzik 		memset(cb->atapi.cdb, 0, 32);
722c6fd2807SJeff Garzik 		memcpy(cb->atapi.cdb, qc->cdb, qc->dev->cdb_len);
723c6fd2807SJeff Garzik 
724c6fd2807SJeff Garzik 		if (qc->tf.protocol != ATA_PROT_ATAPI_NODATA) {
725c6fd2807SJeff Garzik 			if (qc->tf.flags & ATA_TFLAG_WRITE)
726c6fd2807SJeff Garzik 				ctrl = PRB_CTRL_PACKET_WRITE;
727c6fd2807SJeff Garzik 			else
728c6fd2807SJeff Garzik 				ctrl = PRB_CTRL_PACKET_READ;
729c6fd2807SJeff Garzik 		}
730c6fd2807SJeff Garzik 		break;
731c6fd2807SJeff Garzik 
732c6fd2807SJeff Garzik 	default:
733c6fd2807SJeff Garzik 		prb = NULL;	/* shut up, gcc */
734c6fd2807SJeff Garzik 		sge = NULL;
735c6fd2807SJeff Garzik 		BUG();
736c6fd2807SJeff Garzik 	}
737c6fd2807SJeff Garzik 
738c6fd2807SJeff Garzik 	prb->ctrl = cpu_to_le16(ctrl);
7399977126cSTejun Heo 	ata_tf_to_fis(&qc->tf, 0, 1, prb->fis);
740c6fd2807SJeff Garzik 
741c6fd2807SJeff Garzik 	if (qc->flags & ATA_QCFLAG_DMAMAP)
742c6fd2807SJeff Garzik 		sil24_fill_sg(qc, sge);
743c6fd2807SJeff Garzik }
744c6fd2807SJeff Garzik 
745c6fd2807SJeff Garzik static unsigned int sil24_qc_issue(struct ata_queued_cmd *qc)
746c6fd2807SJeff Garzik {
747c6fd2807SJeff Garzik 	struct ata_port *ap = qc->ap;
748c6fd2807SJeff Garzik 	struct sil24_port_priv *pp = ap->private_data;
7490d5ff566STejun Heo 	void __iomem *port = ap->ioaddr.cmd_addr;
750c6fd2807SJeff Garzik 	unsigned int tag = sil24_tag(qc->tag);
751c6fd2807SJeff Garzik 	dma_addr_t paddr;
752c6fd2807SJeff Garzik 	void __iomem *activate;
753c6fd2807SJeff Garzik 
754c6fd2807SJeff Garzik 	paddr = pp->cmd_block_dma + tag * sizeof(*pp->cmd_block);
755c6fd2807SJeff Garzik 	activate = port + PORT_CMD_ACTIVATE + tag * 8;
756c6fd2807SJeff Garzik 
757c6fd2807SJeff Garzik 	writel((u32)paddr, activate);
758c6fd2807SJeff Garzik 	writel((u64)paddr >> 32, activate + 4);
759c6fd2807SJeff Garzik 
760c6fd2807SJeff Garzik 	return 0;
761c6fd2807SJeff Garzik }
762c6fd2807SJeff Garzik 
763c6fd2807SJeff Garzik static void sil24_irq_clear(struct ata_port *ap)
764c6fd2807SJeff Garzik {
765c6fd2807SJeff Garzik 	/* unused */
766c6fd2807SJeff Garzik }
767c6fd2807SJeff Garzik 
768c6fd2807SJeff Garzik static void sil24_freeze(struct ata_port *ap)
769c6fd2807SJeff Garzik {
7700d5ff566STejun Heo 	void __iomem *port = ap->ioaddr.cmd_addr;
771c6fd2807SJeff Garzik 
772c6fd2807SJeff Garzik 	/* Port-wide IRQ mask in HOST_CTRL doesn't really work, clear
773c6fd2807SJeff Garzik 	 * PORT_IRQ_ENABLE instead.
774c6fd2807SJeff Garzik 	 */
775c6fd2807SJeff Garzik 	writel(0xffff, port + PORT_IRQ_ENABLE_CLR);
776c6fd2807SJeff Garzik }
777c6fd2807SJeff Garzik 
778c6fd2807SJeff Garzik static void sil24_thaw(struct ata_port *ap)
779c6fd2807SJeff Garzik {
7800d5ff566STejun Heo 	void __iomem *port = ap->ioaddr.cmd_addr;
781c6fd2807SJeff Garzik 	u32 tmp;
782c6fd2807SJeff Garzik 
783c6fd2807SJeff Garzik 	/* clear IRQ */
784c6fd2807SJeff Garzik 	tmp = readl(port + PORT_IRQ_STAT);
785c6fd2807SJeff Garzik 	writel(tmp, port + PORT_IRQ_STAT);
786c6fd2807SJeff Garzik 
787c6fd2807SJeff Garzik 	/* turn IRQ back on */
788c6fd2807SJeff Garzik 	writel(DEF_PORT_IRQ, port + PORT_IRQ_ENABLE_SET);
789c6fd2807SJeff Garzik }
790c6fd2807SJeff Garzik 
791c6fd2807SJeff Garzik static void sil24_error_intr(struct ata_port *ap)
792c6fd2807SJeff Garzik {
7930d5ff566STejun Heo 	void __iomem *port = ap->ioaddr.cmd_addr;
794e59f0dadSTejun Heo 	struct sil24_port_priv *pp = ap->private_data;
795c6fd2807SJeff Garzik 	struct ata_eh_info *ehi = &ap->eh_info;
796c6fd2807SJeff Garzik 	int freeze = 0;
797c6fd2807SJeff Garzik 	u32 irq_stat;
798c6fd2807SJeff Garzik 
799c6fd2807SJeff Garzik 	/* on error, we need to clear IRQ explicitly */
800c6fd2807SJeff Garzik 	irq_stat = readl(port + PORT_IRQ_STAT);
801c6fd2807SJeff Garzik 	writel(irq_stat, port + PORT_IRQ_STAT);
802c6fd2807SJeff Garzik 
803c6fd2807SJeff Garzik 	/* first, analyze and record host port events */
804c6fd2807SJeff Garzik 	ata_ehi_clear_desc(ehi);
805c6fd2807SJeff Garzik 
806c6fd2807SJeff Garzik 	ata_ehi_push_desc(ehi, "irq_stat 0x%08x", irq_stat);
807c6fd2807SJeff Garzik 
808c6fd2807SJeff Garzik 	if (irq_stat & (PORT_IRQ_PHYRDY_CHG | PORT_IRQ_DEV_XCHG)) {
809c6fd2807SJeff Garzik 		ata_ehi_hotplugged(ehi);
810c6fd2807SJeff Garzik 		ata_ehi_push_desc(ehi, ", %s",
811c6fd2807SJeff Garzik 			       irq_stat & PORT_IRQ_PHYRDY_CHG ?
812c6fd2807SJeff Garzik 			       "PHY RDY changed" : "device exchanged");
813c6fd2807SJeff Garzik 		freeze = 1;
814c6fd2807SJeff Garzik 	}
815c6fd2807SJeff Garzik 
816c6fd2807SJeff Garzik 	if (irq_stat & PORT_IRQ_UNK_FIS) {
817c6fd2807SJeff Garzik 		ehi->err_mask |= AC_ERR_HSM;
818c6fd2807SJeff Garzik 		ehi->action |= ATA_EH_SOFTRESET;
819c6fd2807SJeff Garzik 		ata_ehi_push_desc(ehi , ", unknown FIS");
820c6fd2807SJeff Garzik 		freeze = 1;
821c6fd2807SJeff Garzik 	}
822c6fd2807SJeff Garzik 
823c6fd2807SJeff Garzik 	/* deal with command error */
824c6fd2807SJeff Garzik 	if (irq_stat & PORT_IRQ_ERROR) {
825c6fd2807SJeff Garzik 		struct sil24_cerr_info *ci = NULL;
826c6fd2807SJeff Garzik 		unsigned int err_mask = 0, action = 0;
827c6fd2807SJeff Garzik 		struct ata_queued_cmd *qc;
828c6fd2807SJeff Garzik 		u32 cerr;
829c6fd2807SJeff Garzik 
830c6fd2807SJeff Garzik 		/* analyze CMD_ERR */
831c6fd2807SJeff Garzik 		cerr = readl(port + PORT_CMD_ERR);
832c6fd2807SJeff Garzik 		if (cerr < ARRAY_SIZE(sil24_cerr_db))
833c6fd2807SJeff Garzik 			ci = &sil24_cerr_db[cerr];
834c6fd2807SJeff Garzik 
835c6fd2807SJeff Garzik 		if (ci && ci->desc) {
836c6fd2807SJeff Garzik 			err_mask |= ci->err_mask;
837c6fd2807SJeff Garzik 			action |= ci->action;
838c6fd2807SJeff Garzik 			ata_ehi_push_desc(ehi, ", %s", ci->desc);
839c6fd2807SJeff Garzik 		} else {
840c6fd2807SJeff Garzik 			err_mask |= AC_ERR_OTHER;
841c6fd2807SJeff Garzik 			action |= ATA_EH_SOFTRESET;
842c6fd2807SJeff Garzik 			ata_ehi_push_desc(ehi, ", unknown command error %d",
843c6fd2807SJeff Garzik 					  cerr);
844c6fd2807SJeff Garzik 		}
845c6fd2807SJeff Garzik 
846c6fd2807SJeff Garzik 		/* record error info */
847c6fd2807SJeff Garzik 		qc = ata_qc_from_tag(ap, ap->active_tag);
848c6fd2807SJeff Garzik 		if (qc) {
849e59f0dadSTejun Heo 			sil24_read_tf(ap, qc->tag, &pp->tf);
850c6fd2807SJeff Garzik 			qc->err_mask |= err_mask;
851c6fd2807SJeff Garzik 		} else
852c6fd2807SJeff Garzik 			ehi->err_mask |= err_mask;
853c6fd2807SJeff Garzik 
854c6fd2807SJeff Garzik 		ehi->action |= action;
855c6fd2807SJeff Garzik 	}
856c6fd2807SJeff Garzik 
857c6fd2807SJeff Garzik 	/* freeze or abort */
858c6fd2807SJeff Garzik 	if (freeze)
859c6fd2807SJeff Garzik 		ata_port_freeze(ap);
860c6fd2807SJeff Garzik 	else
861c6fd2807SJeff Garzik 		ata_port_abort(ap);
862c6fd2807SJeff Garzik }
863c6fd2807SJeff Garzik 
864c6fd2807SJeff Garzik static void sil24_finish_qc(struct ata_queued_cmd *qc)
865c6fd2807SJeff Garzik {
866e59f0dadSTejun Heo 	struct ata_port *ap = qc->ap;
867e59f0dadSTejun Heo 	struct sil24_port_priv *pp = ap->private_data;
868e59f0dadSTejun Heo 
869c6fd2807SJeff Garzik 	if (qc->flags & ATA_QCFLAG_RESULT_TF)
870e59f0dadSTejun Heo 		sil24_read_tf(ap, qc->tag, &pp->tf);
871c6fd2807SJeff Garzik }
872c6fd2807SJeff Garzik 
873c6fd2807SJeff Garzik static inline void sil24_host_intr(struct ata_port *ap)
874c6fd2807SJeff Garzik {
8750d5ff566STejun Heo 	void __iomem *port = ap->ioaddr.cmd_addr;
876c6fd2807SJeff Garzik 	u32 slot_stat, qc_active;
877c6fd2807SJeff Garzik 	int rc;
878c6fd2807SJeff Garzik 
879c6fd2807SJeff Garzik 	slot_stat = readl(port + PORT_SLOT_STAT);
880c6fd2807SJeff Garzik 
881c6fd2807SJeff Garzik 	if (unlikely(slot_stat & HOST_SSTAT_ATTN)) {
882c6fd2807SJeff Garzik 		sil24_error_intr(ap);
883c6fd2807SJeff Garzik 		return;
884c6fd2807SJeff Garzik 	}
885c6fd2807SJeff Garzik 
886c6fd2807SJeff Garzik 	if (ap->flags & SIL24_FLAG_PCIX_IRQ_WOC)
887c6fd2807SJeff Garzik 		writel(PORT_IRQ_COMPLETE, port + PORT_IRQ_STAT);
888c6fd2807SJeff Garzik 
889c6fd2807SJeff Garzik 	qc_active = slot_stat & ~HOST_SSTAT_ATTN;
890c6fd2807SJeff Garzik 	rc = ata_qc_complete_multiple(ap, qc_active, sil24_finish_qc);
891c6fd2807SJeff Garzik 	if (rc > 0)
892c6fd2807SJeff Garzik 		return;
893c6fd2807SJeff Garzik 	if (rc < 0) {
894c6fd2807SJeff Garzik 		struct ata_eh_info *ehi = &ap->eh_info;
895c6fd2807SJeff Garzik 		ehi->err_mask |= AC_ERR_HSM;
896c6fd2807SJeff Garzik 		ehi->action |= ATA_EH_SOFTRESET;
897c6fd2807SJeff Garzik 		ata_port_freeze(ap);
898c6fd2807SJeff Garzik 		return;
899c6fd2807SJeff Garzik 	}
900c6fd2807SJeff Garzik 
901c6fd2807SJeff Garzik 	if (ata_ratelimit())
902c6fd2807SJeff Garzik 		ata_port_printk(ap, KERN_INFO, "spurious interrupt "
903c6fd2807SJeff Garzik 			"(slot_stat 0x%x active_tag %d sactive 0x%x)\n",
904c6fd2807SJeff Garzik 			slot_stat, ap->active_tag, ap->sactive);
905c6fd2807SJeff Garzik }
906c6fd2807SJeff Garzik 
9077d12e780SDavid Howells static irqreturn_t sil24_interrupt(int irq, void *dev_instance)
908c6fd2807SJeff Garzik {
909cca3974eSJeff Garzik 	struct ata_host *host = dev_instance;
9100d5ff566STejun Heo 	void __iomem *host_base = host->iomap[SIL24_HOST_BAR];
911c6fd2807SJeff Garzik 	unsigned handled = 0;
912c6fd2807SJeff Garzik 	u32 status;
913c6fd2807SJeff Garzik 	int i;
914c6fd2807SJeff Garzik 
9150d5ff566STejun Heo 	status = readl(host_base + HOST_IRQ_STAT);
916c6fd2807SJeff Garzik 
917c6fd2807SJeff Garzik 	if (status == 0xffffffff) {
918c6fd2807SJeff Garzik 		printk(KERN_ERR DRV_NAME ": IRQ status == 0xffffffff, "
919c6fd2807SJeff Garzik 		       "PCI fault or device removal?\n");
920c6fd2807SJeff Garzik 		goto out;
921c6fd2807SJeff Garzik 	}
922c6fd2807SJeff Garzik 
923c6fd2807SJeff Garzik 	if (!(status & IRQ_STAT_4PORTS))
924c6fd2807SJeff Garzik 		goto out;
925c6fd2807SJeff Garzik 
926cca3974eSJeff Garzik 	spin_lock(&host->lock);
927c6fd2807SJeff Garzik 
928cca3974eSJeff Garzik 	for (i = 0; i < host->n_ports; i++)
929c6fd2807SJeff Garzik 		if (status & (1 << i)) {
930cca3974eSJeff Garzik 			struct ata_port *ap = host->ports[i];
931c6fd2807SJeff Garzik 			if (ap && !(ap->flags & ATA_FLAG_DISABLED)) {
932825cd6ddSMikael Pettersson 				sil24_host_intr(ap);
933c6fd2807SJeff Garzik 				handled++;
934c6fd2807SJeff Garzik 			} else
935c6fd2807SJeff Garzik 				printk(KERN_ERR DRV_NAME
936c6fd2807SJeff Garzik 				       ": interrupt from disabled port %d\n", i);
937c6fd2807SJeff Garzik 		}
938c6fd2807SJeff Garzik 
939cca3974eSJeff Garzik 	spin_unlock(&host->lock);
940c6fd2807SJeff Garzik  out:
941c6fd2807SJeff Garzik 	return IRQ_RETVAL(handled);
942c6fd2807SJeff Garzik }
943c6fd2807SJeff Garzik 
944c6fd2807SJeff Garzik static void sil24_error_handler(struct ata_port *ap)
945c6fd2807SJeff Garzik {
946c6fd2807SJeff Garzik 	struct ata_eh_context *ehc = &ap->eh_context;
947c6fd2807SJeff Garzik 
948c6fd2807SJeff Garzik 	if (sil24_init_port(ap)) {
949c6fd2807SJeff Garzik 		ata_eh_freeze_port(ap);
950c6fd2807SJeff Garzik 		ehc->i.action |= ATA_EH_HARDRESET;
951c6fd2807SJeff Garzik 	}
952c6fd2807SJeff Garzik 
953c6fd2807SJeff Garzik 	/* perform recovery */
954c6fd2807SJeff Garzik 	ata_do_eh(ap, ata_std_prereset, sil24_softreset, sil24_hardreset,
955c6fd2807SJeff Garzik 		  ata_std_postreset);
956c6fd2807SJeff Garzik }
957c6fd2807SJeff Garzik 
958c6fd2807SJeff Garzik static void sil24_post_internal_cmd(struct ata_queued_cmd *qc)
959c6fd2807SJeff Garzik {
960c6fd2807SJeff Garzik 	struct ata_port *ap = qc->ap;
961c6fd2807SJeff Garzik 
962c6fd2807SJeff Garzik 	/* make DMA engine forget about the failed command */
963a51d644aSTejun Heo 	if (qc->flags & ATA_QCFLAG_FAILED)
964c6fd2807SJeff Garzik 		sil24_init_port(ap);
965c6fd2807SJeff Garzik }
966c6fd2807SJeff Garzik 
967c6fd2807SJeff Garzik static int sil24_port_start(struct ata_port *ap)
968c6fd2807SJeff Garzik {
969cca3974eSJeff Garzik 	struct device *dev = ap->host->dev;
970c6fd2807SJeff Garzik 	struct sil24_port_priv *pp;
971c6fd2807SJeff Garzik 	union sil24_cmd_block *cb;
972c6fd2807SJeff Garzik 	size_t cb_size = sizeof(*cb) * SIL24_MAX_CMDS;
973c6fd2807SJeff Garzik 	dma_addr_t cb_dma;
97424dc5f33STejun Heo 	int rc;
975c6fd2807SJeff Garzik 
97624dc5f33STejun Heo 	pp = devm_kzalloc(dev, sizeof(*pp), GFP_KERNEL);
977c6fd2807SJeff Garzik 	if (!pp)
97824dc5f33STejun Heo 		return -ENOMEM;
979c6fd2807SJeff Garzik 
980c6fd2807SJeff Garzik 	pp->tf.command = ATA_DRDY;
981c6fd2807SJeff Garzik 
98224dc5f33STejun Heo 	cb = dmam_alloc_coherent(dev, cb_size, &cb_dma, GFP_KERNEL);
983c6fd2807SJeff Garzik 	if (!cb)
98424dc5f33STejun Heo 		return -ENOMEM;
985c6fd2807SJeff Garzik 	memset(cb, 0, cb_size);
986c6fd2807SJeff Garzik 
987c6fd2807SJeff Garzik 	rc = ata_pad_alloc(ap, dev);
988c6fd2807SJeff Garzik 	if (rc)
98924dc5f33STejun Heo 		return rc;
990c6fd2807SJeff Garzik 
991c6fd2807SJeff Garzik 	pp->cmd_block = cb;
992c6fd2807SJeff Garzik 	pp->cmd_block_dma = cb_dma;
993c6fd2807SJeff Garzik 
994c6fd2807SJeff Garzik 	ap->private_data = pp;
995c6fd2807SJeff Garzik 
996c6fd2807SJeff Garzik 	return 0;
997c6fd2807SJeff Garzik }
998c6fd2807SJeff Garzik 
9994447d351STejun Heo static void sil24_init_controller(struct ata_host *host)
1000c6fd2807SJeff Garzik {
10014447d351STejun Heo 	void __iomem *host_base = host->iomap[SIL24_HOST_BAR];
10024447d351STejun Heo 	void __iomem *port_base = host->iomap[SIL24_PORT_BAR];
1003c6fd2807SJeff Garzik 	u32 tmp;
1004c6fd2807SJeff Garzik 	int i;
1005c6fd2807SJeff Garzik 
1006c6fd2807SJeff Garzik 	/* GPIO off */
1007c6fd2807SJeff Garzik 	writel(0, host_base + HOST_FLASH_CMD);
1008c6fd2807SJeff Garzik 
1009c6fd2807SJeff Garzik 	/* clear global reset & mask interrupts during initialization */
1010c6fd2807SJeff Garzik 	writel(0, host_base + HOST_CTRL);
1011c6fd2807SJeff Garzik 
1012c6fd2807SJeff Garzik 	/* init ports */
10134447d351STejun Heo 	for (i = 0; i < host->n_ports; i++) {
1014c6fd2807SJeff Garzik 		void __iomem *port = port_base + i * PORT_REGS_SIZE;
1015c6fd2807SJeff Garzik 
1016c6fd2807SJeff Garzik 		/* Initial PHY setting */
1017c6fd2807SJeff Garzik 		writel(0x20c, port + PORT_PHY_CFG);
1018c6fd2807SJeff Garzik 
1019c6fd2807SJeff Garzik 		/* Clear port RST */
1020c6fd2807SJeff Garzik 		tmp = readl(port + PORT_CTRL_STAT);
1021c6fd2807SJeff Garzik 		if (tmp & PORT_CS_PORT_RST) {
1022c6fd2807SJeff Garzik 			writel(PORT_CS_PORT_RST, port + PORT_CTRL_CLR);
1023c6fd2807SJeff Garzik 			tmp = ata_wait_register(port + PORT_CTRL_STAT,
1024c6fd2807SJeff Garzik 						PORT_CS_PORT_RST,
1025c6fd2807SJeff Garzik 						PORT_CS_PORT_RST, 10, 100);
1026c6fd2807SJeff Garzik 			if (tmp & PORT_CS_PORT_RST)
10274447d351STejun Heo 				dev_printk(KERN_ERR, host->dev,
1028c6fd2807SJeff Garzik 				           "failed to clear port RST\n");
1029c6fd2807SJeff Garzik 		}
1030c6fd2807SJeff Garzik 
1031c6fd2807SJeff Garzik 		/* Configure IRQ WoC */
10324447d351STejun Heo 		if (host->ports[0]->flags & SIL24_FLAG_PCIX_IRQ_WOC)
1033c6fd2807SJeff Garzik 			writel(PORT_CS_IRQ_WOC, port + PORT_CTRL_STAT);
1034c6fd2807SJeff Garzik 		else
1035c6fd2807SJeff Garzik 			writel(PORT_CS_IRQ_WOC, port + PORT_CTRL_CLR);
1036c6fd2807SJeff Garzik 
1037c6fd2807SJeff Garzik 		/* Zero error counters. */
1038c6fd2807SJeff Garzik 		writel(0x8000, port + PORT_DECODE_ERR_THRESH);
1039c6fd2807SJeff Garzik 		writel(0x8000, port + PORT_CRC_ERR_THRESH);
1040c6fd2807SJeff Garzik 		writel(0x8000, port + PORT_HSHK_ERR_THRESH);
1041c6fd2807SJeff Garzik 		writel(0x0000, port + PORT_DECODE_ERR_CNT);
1042c6fd2807SJeff Garzik 		writel(0x0000, port + PORT_CRC_ERR_CNT);
1043c6fd2807SJeff Garzik 		writel(0x0000, port + PORT_HSHK_ERR_CNT);
1044c6fd2807SJeff Garzik 
1045c6fd2807SJeff Garzik 		/* Always use 64bit activation */
1046c6fd2807SJeff Garzik 		writel(PORT_CS_32BIT_ACTV, port + PORT_CTRL_CLR);
1047c6fd2807SJeff Garzik 
1048c6fd2807SJeff Garzik 		/* Clear port multiplier enable and resume bits */
104928c8f3b4STejun Heo 		writel(PORT_CS_PMP_EN | PORT_CS_PMP_RESUME,
105028c8f3b4STejun Heo 		       port + PORT_CTRL_CLR);
1051c6fd2807SJeff Garzik 	}
1052c6fd2807SJeff Garzik 
1053c6fd2807SJeff Garzik 	/* Turn on interrupts */
1054c6fd2807SJeff Garzik 	writel(IRQ_STAT_4PORTS, host_base + HOST_CTRL);
1055c6fd2807SJeff Garzik }
1056c6fd2807SJeff Garzik 
1057c6fd2807SJeff Garzik static int sil24_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
1058c6fd2807SJeff Garzik {
1059c6fd2807SJeff Garzik 	static int printed_version = 0;
10604447d351STejun Heo 	struct ata_port_info pi = sil24_port_info[ent->driver_data];
10614447d351STejun Heo 	const struct ata_port_info *ppi[] = { &pi, NULL };
10624447d351STejun Heo 	void __iomem * const *iomap;
10634447d351STejun Heo 	struct ata_host *host;
1064c6fd2807SJeff Garzik 	int i, rc;
1065c6fd2807SJeff Garzik 	u32 tmp;
1066c6fd2807SJeff Garzik 
1067c6fd2807SJeff Garzik 	if (!printed_version++)
1068c6fd2807SJeff Garzik 		dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n");
1069c6fd2807SJeff Garzik 
10704447d351STejun Heo 	/* acquire resources */
107124dc5f33STejun Heo 	rc = pcim_enable_device(pdev);
1072c6fd2807SJeff Garzik 	if (rc)
1073c6fd2807SJeff Garzik 		return rc;
1074c6fd2807SJeff Garzik 
10750d5ff566STejun Heo 	rc = pcim_iomap_regions(pdev,
10760d5ff566STejun Heo 				(1 << SIL24_HOST_BAR) | (1 << SIL24_PORT_BAR),
10770d5ff566STejun Heo 				DRV_NAME);
1078c6fd2807SJeff Garzik 	if (rc)
107924dc5f33STejun Heo 		return rc;
10804447d351STejun Heo 	iomap = pcim_iomap_table(pdev);
1081c6fd2807SJeff Garzik 
10824447d351STejun Heo 	/* apply workaround for completion IRQ loss on PCI-X errata */
10834447d351STejun Heo 	if (pi.flags & SIL24_FLAG_PCIX_IRQ_WOC) {
10844447d351STejun Heo 		tmp = readl(iomap[SIL24_HOST_BAR] + HOST_CTRL);
10854447d351STejun Heo 		if (tmp & (HOST_CTRL_TRDY | HOST_CTRL_STOP | HOST_CTRL_DEVSEL))
10864447d351STejun Heo 			dev_printk(KERN_INFO, &pdev->dev,
10874447d351STejun Heo 				   "Applying completion IRQ loss on PCI-X "
10884447d351STejun Heo 				   "errata fix\n");
10894447d351STejun Heo 		else
10904447d351STejun Heo 			pi.flags &= ~SIL24_FLAG_PCIX_IRQ_WOC;
10914447d351STejun Heo 	}
10924447d351STejun Heo 
10934447d351STejun Heo 	/* allocate and fill host */
10944447d351STejun Heo 	host = ata_host_alloc_pinfo(&pdev->dev, ppi,
10954447d351STejun Heo 				    SIL24_FLAG2NPORTS(ppi[0]->flags));
10964447d351STejun Heo 	if (!host)
109724dc5f33STejun Heo 		return -ENOMEM;
10984447d351STejun Heo 	host->iomap = iomap;
1099c6fd2807SJeff Garzik 
11004447d351STejun Heo 	for (i = 0; i < host->n_ports; i++) {
11014447d351STejun Heo 		void __iomem *port = iomap[SIL24_PORT_BAR] + i * PORT_REGS_SIZE;
1102c6fd2807SJeff Garzik 
11034447d351STejun Heo 		host->ports[i]->ioaddr.cmd_addr = port;
11044447d351STejun Heo 		host->ports[i]->ioaddr.scr_addr = port + PORT_SCONTROL;
1105c6fd2807SJeff Garzik 
11064447d351STejun Heo 		ata_std_ports(&host->ports[i]->ioaddr);
11074447d351STejun Heo 	}
1108c6fd2807SJeff Garzik 
11094447d351STejun Heo 	/* configure and activate the device */
1110c6fd2807SJeff Garzik 	if (!pci_set_dma_mask(pdev, DMA_64BIT_MASK)) {
1111c6fd2807SJeff Garzik 		rc = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
1112c6fd2807SJeff Garzik 		if (rc) {
1113c6fd2807SJeff Garzik 			rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
1114c6fd2807SJeff Garzik 			if (rc) {
1115c6fd2807SJeff Garzik 				dev_printk(KERN_ERR, &pdev->dev,
1116c6fd2807SJeff Garzik 					   "64-bit DMA enable failed\n");
111724dc5f33STejun Heo 				return rc;
1118c6fd2807SJeff Garzik 			}
1119c6fd2807SJeff Garzik 		}
1120c6fd2807SJeff Garzik 	} else {
1121c6fd2807SJeff Garzik 		rc = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
1122c6fd2807SJeff Garzik 		if (rc) {
1123c6fd2807SJeff Garzik 			dev_printk(KERN_ERR, &pdev->dev,
1124c6fd2807SJeff Garzik 				   "32-bit DMA enable failed\n");
112524dc5f33STejun Heo 			return rc;
1126c6fd2807SJeff Garzik 		}
1127c6fd2807SJeff Garzik 		rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
1128c6fd2807SJeff Garzik 		if (rc) {
1129c6fd2807SJeff Garzik 			dev_printk(KERN_ERR, &pdev->dev,
1130c6fd2807SJeff Garzik 				   "32-bit consistent DMA enable failed\n");
113124dc5f33STejun Heo 			return rc;
1132c6fd2807SJeff Garzik 		}
1133c6fd2807SJeff Garzik 	}
1134c6fd2807SJeff Garzik 
11354447d351STejun Heo 	sil24_init_controller(host);
1136c6fd2807SJeff Garzik 
1137c6fd2807SJeff Garzik 	pci_set_master(pdev);
11384447d351STejun Heo 	return ata_host_activate(host, pdev->irq, sil24_interrupt, IRQF_SHARED,
11394447d351STejun Heo 				 &sil24_sht);
1140c6fd2807SJeff Garzik }
1141c6fd2807SJeff Garzik 
1142281d426cSAlexey Dobriyan #ifdef CONFIG_PM
1143c6fd2807SJeff Garzik static int sil24_pci_device_resume(struct pci_dev *pdev)
1144c6fd2807SJeff Garzik {
1145cca3974eSJeff Garzik 	struct ata_host *host = dev_get_drvdata(&pdev->dev);
11460d5ff566STejun Heo 	void __iomem *host_base = host->iomap[SIL24_HOST_BAR];
1147553c4aa6STejun Heo 	int rc;
1148c6fd2807SJeff Garzik 
1149553c4aa6STejun Heo 	rc = ata_pci_device_do_resume(pdev);
1150553c4aa6STejun Heo 	if (rc)
1151553c4aa6STejun Heo 		return rc;
1152c6fd2807SJeff Garzik 
1153c6fd2807SJeff Garzik 	if (pdev->dev.power.power_state.event == PM_EVENT_SUSPEND)
11540d5ff566STejun Heo 		writel(HOST_CTRL_GLOBAL_RST, host_base + HOST_CTRL);
1155c6fd2807SJeff Garzik 
11564447d351STejun Heo 	sil24_init_controller(host);
1157c6fd2807SJeff Garzik 
1158cca3974eSJeff Garzik 	ata_host_resume(host);
1159c6fd2807SJeff Garzik 
1160c6fd2807SJeff Garzik 	return 0;
1161c6fd2807SJeff Garzik }
1162281d426cSAlexey Dobriyan #endif
1163c6fd2807SJeff Garzik 
1164c6fd2807SJeff Garzik static int __init sil24_init(void)
1165c6fd2807SJeff Garzik {
1166c6fd2807SJeff Garzik 	return pci_register_driver(&sil24_pci_driver);
1167c6fd2807SJeff Garzik }
1168c6fd2807SJeff Garzik 
1169c6fd2807SJeff Garzik static void __exit sil24_exit(void)
1170c6fd2807SJeff Garzik {
1171c6fd2807SJeff Garzik 	pci_unregister_driver(&sil24_pci_driver);
1172c6fd2807SJeff Garzik }
1173c6fd2807SJeff Garzik 
1174c6fd2807SJeff Garzik MODULE_AUTHOR("Tejun Heo");
1175c6fd2807SJeff Garzik MODULE_DESCRIPTION("Silicon Image 3124/3132 SATA low-level driver");
1176c6fd2807SJeff Garzik MODULE_LICENSE("GPL");
1177c6fd2807SJeff Garzik MODULE_DEVICE_TABLE(pci, sil24_pci_tbl);
1178c6fd2807SJeff Garzik 
1179c6fd2807SJeff Garzik module_init(sil24_init);
1180c6fd2807SJeff Garzik module_exit(sil24_exit);
1181