xref: /openbmc/linux/drivers/ata/sata_sil24.c (revision 238180343eff95697ed71eea137cf61ba3cea6ad)
1c6fd2807SJeff Garzik /*
2c6fd2807SJeff Garzik  * sata_sil24.c - Driver for Silicon Image 3124/3132 SATA-2 controllers
3c6fd2807SJeff Garzik  *
4c6fd2807SJeff Garzik  * Copyright 2005  Tejun Heo
5c6fd2807SJeff Garzik  *
6c6fd2807SJeff Garzik  * Based on preview driver from Silicon Image.
7c6fd2807SJeff Garzik  *
8c6fd2807SJeff Garzik  * This program is free software; you can redistribute it and/or modify it
9c6fd2807SJeff Garzik  * under the terms of the GNU General Public License as published by the
10c6fd2807SJeff Garzik  * Free Software Foundation; either version 2, or (at your option) any
11c6fd2807SJeff Garzik  * later version.
12c6fd2807SJeff Garzik  *
13c6fd2807SJeff Garzik  * This program is distributed in the hope that it will be useful, but
14c6fd2807SJeff Garzik  * WITHOUT ANY WARRANTY; without even the implied warranty of
15c6fd2807SJeff Garzik  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
16c6fd2807SJeff Garzik  * General Public License for more details.
17c6fd2807SJeff Garzik  *
18c6fd2807SJeff Garzik  */
19c6fd2807SJeff Garzik 
20c6fd2807SJeff Garzik #include <linux/kernel.h>
21c6fd2807SJeff Garzik #include <linux/module.h>
22c6fd2807SJeff Garzik #include <linux/pci.h>
23c6fd2807SJeff Garzik #include <linux/blkdev.h>
24c6fd2807SJeff Garzik #include <linux/delay.h>
25c6fd2807SJeff Garzik #include <linux/interrupt.h>
26c6fd2807SJeff Garzik #include <linux/dma-mapping.h>
27c6fd2807SJeff Garzik #include <linux/device.h>
28c6fd2807SJeff Garzik #include <scsi/scsi_host.h>
29c6fd2807SJeff Garzik #include <scsi/scsi_cmnd.h>
30c6fd2807SJeff Garzik #include <linux/libata.h>
31c6fd2807SJeff Garzik 
32c6fd2807SJeff Garzik #define DRV_NAME	"sata_sil24"
333454dc69STejun Heo #define DRV_VERSION	"1.1"
34c6fd2807SJeff Garzik 
35c6fd2807SJeff Garzik /*
36c6fd2807SJeff Garzik  * Port request block (PRB) 32 bytes
37c6fd2807SJeff Garzik  */
38c6fd2807SJeff Garzik struct sil24_prb {
39c6fd2807SJeff Garzik 	__le16	ctrl;
40c6fd2807SJeff Garzik 	__le16	prot;
41c6fd2807SJeff Garzik 	__le32	rx_cnt;
42c6fd2807SJeff Garzik 	u8	fis[6 * 4];
43c6fd2807SJeff Garzik };
44c6fd2807SJeff Garzik 
45c6fd2807SJeff Garzik /*
46c6fd2807SJeff Garzik  * Scatter gather entry (SGE) 16 bytes
47c6fd2807SJeff Garzik  */
48c6fd2807SJeff Garzik struct sil24_sge {
49c6fd2807SJeff Garzik 	__le64	addr;
50c6fd2807SJeff Garzik 	__le32	cnt;
51c6fd2807SJeff Garzik 	__le32	flags;
52c6fd2807SJeff Garzik };
53c6fd2807SJeff Garzik 
54c6fd2807SJeff Garzik /*
55c6fd2807SJeff Garzik  * Port multiplier
56c6fd2807SJeff Garzik  */
57c6fd2807SJeff Garzik struct sil24_port_multiplier {
58c6fd2807SJeff Garzik 	__le32	diag;
59c6fd2807SJeff Garzik 	__le32	sactive;
60c6fd2807SJeff Garzik };
61c6fd2807SJeff Garzik 
62c6fd2807SJeff Garzik enum {
630d5ff566STejun Heo 	SIL24_HOST_BAR		= 0,
640d5ff566STejun Heo 	SIL24_PORT_BAR		= 2,
650d5ff566STejun Heo 
66c6fd2807SJeff Garzik 	/*
67c6fd2807SJeff Garzik 	 * Global controller registers (128 bytes @ BAR0)
68c6fd2807SJeff Garzik 	 */
69c6fd2807SJeff Garzik 		/* 32 bit regs */
70c6fd2807SJeff Garzik 	HOST_SLOT_STAT		= 0x00, /* 32 bit slot stat * 4 */
71c6fd2807SJeff Garzik 	HOST_CTRL		= 0x40,
72c6fd2807SJeff Garzik 	HOST_IRQ_STAT		= 0x44,
73c6fd2807SJeff Garzik 	HOST_PHY_CFG		= 0x48,
74c6fd2807SJeff Garzik 	HOST_BIST_CTRL		= 0x50,
75c6fd2807SJeff Garzik 	HOST_BIST_PTRN		= 0x54,
76c6fd2807SJeff Garzik 	HOST_BIST_STAT		= 0x58,
77c6fd2807SJeff Garzik 	HOST_MEM_BIST_STAT	= 0x5c,
78c6fd2807SJeff Garzik 	HOST_FLASH_CMD		= 0x70,
79c6fd2807SJeff Garzik 		/* 8 bit regs */
80c6fd2807SJeff Garzik 	HOST_FLASH_DATA		= 0x74,
81c6fd2807SJeff Garzik 	HOST_TRANSITION_DETECT	= 0x75,
82c6fd2807SJeff Garzik 	HOST_GPIO_CTRL		= 0x76,
83c6fd2807SJeff Garzik 	HOST_I2C_ADDR		= 0x78, /* 32 bit */
84c6fd2807SJeff Garzik 	HOST_I2C_DATA		= 0x7c,
85c6fd2807SJeff Garzik 	HOST_I2C_XFER_CNT	= 0x7e,
86c6fd2807SJeff Garzik 	HOST_I2C_CTRL		= 0x7f,
87c6fd2807SJeff Garzik 
88c6fd2807SJeff Garzik 	/* HOST_SLOT_STAT bits */
89c6fd2807SJeff Garzik 	HOST_SSTAT_ATTN		= (1 << 31),
90c6fd2807SJeff Garzik 
91c6fd2807SJeff Garzik 	/* HOST_CTRL bits */
92c6fd2807SJeff Garzik 	HOST_CTRL_M66EN		= (1 << 16), /* M66EN PCI bus signal */
93c6fd2807SJeff Garzik 	HOST_CTRL_TRDY		= (1 << 17), /* latched PCI TRDY */
94c6fd2807SJeff Garzik 	HOST_CTRL_STOP		= (1 << 18), /* latched PCI STOP */
95c6fd2807SJeff Garzik 	HOST_CTRL_DEVSEL	= (1 << 19), /* latched PCI DEVSEL */
96c6fd2807SJeff Garzik 	HOST_CTRL_REQ64		= (1 << 20), /* latched PCI REQ64 */
97c6fd2807SJeff Garzik 	HOST_CTRL_GLOBAL_RST	= (1 << 31), /* global reset */
98c6fd2807SJeff Garzik 
99c6fd2807SJeff Garzik 	/*
100c6fd2807SJeff Garzik 	 * Port registers
101c6fd2807SJeff Garzik 	 * (8192 bytes @ +0x0000, +0x2000, +0x4000 and +0x6000 @ BAR2)
102c6fd2807SJeff Garzik 	 */
103c6fd2807SJeff Garzik 	PORT_REGS_SIZE		= 0x2000,
104c6fd2807SJeff Garzik 
10528c8f3b4STejun Heo 	PORT_LRAM		= 0x0000, /* 31 LRAM slots and PMP regs */
106c6fd2807SJeff Garzik 	PORT_LRAM_SLOT_SZ	= 0x0080, /* 32 bytes PRB + 2 SGE, ACT... */
107c6fd2807SJeff Garzik 
10828c8f3b4STejun Heo 	PORT_PMP		= 0x0f80, /* 8 bytes PMP * 16 (128 bytes) */
109c0c55908STejun Heo 	PORT_PMP_STATUS		= 0x0000, /* port device status offset */
110c0c55908STejun Heo 	PORT_PMP_QACTIVE	= 0x0004, /* port device QActive offset */
111c0c55908STejun Heo 	PORT_PMP_SIZE		= 0x0008, /* 8 bytes per PMP */
112c0c55908STejun Heo 
113c6fd2807SJeff Garzik 		/* 32 bit regs */
114c6fd2807SJeff Garzik 	PORT_CTRL_STAT		= 0x1000, /* write: ctrl-set, read: stat */
115c6fd2807SJeff Garzik 	PORT_CTRL_CLR		= 0x1004, /* write: ctrl-clear */
116c6fd2807SJeff Garzik 	PORT_IRQ_STAT		= 0x1008, /* high: status, low: interrupt */
117c6fd2807SJeff Garzik 	PORT_IRQ_ENABLE_SET	= 0x1010, /* write: enable-set */
118c6fd2807SJeff Garzik 	PORT_IRQ_ENABLE_CLR	= 0x1014, /* write: enable-clear */
119c6fd2807SJeff Garzik 	PORT_ACTIVATE_UPPER_ADDR= 0x101c,
120c6fd2807SJeff Garzik 	PORT_EXEC_FIFO		= 0x1020, /* command execution fifo */
121c6fd2807SJeff Garzik 	PORT_CMD_ERR		= 0x1024, /* command error number */
122c6fd2807SJeff Garzik 	PORT_FIS_CFG		= 0x1028,
123c6fd2807SJeff Garzik 	PORT_FIFO_THRES		= 0x102c,
124c6fd2807SJeff Garzik 		/* 16 bit regs */
125c6fd2807SJeff Garzik 	PORT_DECODE_ERR_CNT	= 0x1040,
126c6fd2807SJeff Garzik 	PORT_DECODE_ERR_THRESH	= 0x1042,
127c6fd2807SJeff Garzik 	PORT_CRC_ERR_CNT	= 0x1044,
128c6fd2807SJeff Garzik 	PORT_CRC_ERR_THRESH	= 0x1046,
129c6fd2807SJeff Garzik 	PORT_HSHK_ERR_CNT	= 0x1048,
130c6fd2807SJeff Garzik 	PORT_HSHK_ERR_THRESH	= 0x104a,
131c6fd2807SJeff Garzik 		/* 32 bit regs */
132c6fd2807SJeff Garzik 	PORT_PHY_CFG		= 0x1050,
133c6fd2807SJeff Garzik 	PORT_SLOT_STAT		= 0x1800,
134c6fd2807SJeff Garzik 	PORT_CMD_ACTIVATE	= 0x1c00, /* 64 bit cmd activate * 31 (248 bytes) */
135c0c55908STejun Heo 	PORT_CONTEXT		= 0x1e04,
136c6fd2807SJeff Garzik 	PORT_EXEC_DIAG		= 0x1e00, /* 32bit exec diag * 16 (64 bytes, 0-10 used on 3124) */
137c6fd2807SJeff Garzik 	PORT_PSD_DIAG		= 0x1e40, /* 32bit psd diag * 16 (64 bytes, 0-8 used on 3124) */
138c6fd2807SJeff Garzik 	PORT_SCONTROL		= 0x1f00,
139c6fd2807SJeff Garzik 	PORT_SSTATUS		= 0x1f04,
140c6fd2807SJeff Garzik 	PORT_SERROR		= 0x1f08,
141c6fd2807SJeff Garzik 	PORT_SACTIVE		= 0x1f0c,
142c6fd2807SJeff Garzik 
143c6fd2807SJeff Garzik 	/* PORT_CTRL_STAT bits */
144c6fd2807SJeff Garzik 	PORT_CS_PORT_RST	= (1 << 0), /* port reset */
145c6fd2807SJeff Garzik 	PORT_CS_DEV_RST		= (1 << 1), /* device reset */
146c6fd2807SJeff Garzik 	PORT_CS_INIT		= (1 << 2), /* port initialize */
147c6fd2807SJeff Garzik 	PORT_CS_IRQ_WOC		= (1 << 3), /* interrupt write one to clear */
148c6fd2807SJeff Garzik 	PORT_CS_CDB16		= (1 << 5), /* 0=12b cdb, 1=16b cdb */
14928c8f3b4STejun Heo 	PORT_CS_PMP_RESUME	= (1 << 6), /* PMP resume */
150c6fd2807SJeff Garzik 	PORT_CS_32BIT_ACTV	= (1 << 10), /* 32-bit activation */
15128c8f3b4STejun Heo 	PORT_CS_PMP_EN		= (1 << 13), /* port multiplier enable */
152c6fd2807SJeff Garzik 	PORT_CS_RDY		= (1 << 31), /* port ready to accept commands */
153c6fd2807SJeff Garzik 
154c6fd2807SJeff Garzik 	/* PORT_IRQ_STAT/ENABLE_SET/CLR */
155c6fd2807SJeff Garzik 	/* bits[11:0] are masked */
156c6fd2807SJeff Garzik 	PORT_IRQ_COMPLETE	= (1 << 0), /* command(s) completed */
157c6fd2807SJeff Garzik 	PORT_IRQ_ERROR		= (1 << 1), /* command execution error */
158c6fd2807SJeff Garzik 	PORT_IRQ_PORTRDY_CHG	= (1 << 2), /* port ready change */
159c6fd2807SJeff Garzik 	PORT_IRQ_PWR_CHG	= (1 << 3), /* power management change */
160c6fd2807SJeff Garzik 	PORT_IRQ_PHYRDY_CHG	= (1 << 4), /* PHY ready change */
161c6fd2807SJeff Garzik 	PORT_IRQ_COMWAKE	= (1 << 5), /* COMWAKE received */
162c6fd2807SJeff Garzik 	PORT_IRQ_UNK_FIS	= (1 << 6), /* unknown FIS received */
163c6fd2807SJeff Garzik 	PORT_IRQ_DEV_XCHG	= (1 << 7), /* device exchanged */
164c6fd2807SJeff Garzik 	PORT_IRQ_8B10B		= (1 << 8), /* 8b/10b decode error threshold */
165c6fd2807SJeff Garzik 	PORT_IRQ_CRC		= (1 << 9), /* CRC error threshold */
166c6fd2807SJeff Garzik 	PORT_IRQ_HANDSHAKE	= (1 << 10), /* handshake error threshold */
167c6fd2807SJeff Garzik 	PORT_IRQ_SDB_NOTIFY	= (1 << 11), /* SDB notify received */
168c6fd2807SJeff Garzik 
169c6fd2807SJeff Garzik 	DEF_PORT_IRQ		= PORT_IRQ_COMPLETE | PORT_IRQ_ERROR |
170c6fd2807SJeff Garzik 				  PORT_IRQ_PHYRDY_CHG | PORT_IRQ_DEV_XCHG |
171854c73a2STejun Heo 				  PORT_IRQ_UNK_FIS | PORT_IRQ_SDB_NOTIFY,
172c6fd2807SJeff Garzik 
173c6fd2807SJeff Garzik 	/* bits[27:16] are unmasked (raw) */
174c6fd2807SJeff Garzik 	PORT_IRQ_RAW_SHIFT	= 16,
175c6fd2807SJeff Garzik 	PORT_IRQ_MASKED_MASK	= 0x7ff,
176c6fd2807SJeff Garzik 	PORT_IRQ_RAW_MASK	= (0x7ff << PORT_IRQ_RAW_SHIFT),
177c6fd2807SJeff Garzik 
178c6fd2807SJeff Garzik 	/* ENABLE_SET/CLR specific, intr steering - 2 bit field */
179c6fd2807SJeff Garzik 	PORT_IRQ_STEER_SHIFT	= 30,
180c6fd2807SJeff Garzik 	PORT_IRQ_STEER_MASK	= (3 << PORT_IRQ_STEER_SHIFT),
181c6fd2807SJeff Garzik 
182c6fd2807SJeff Garzik 	/* PORT_CMD_ERR constants */
183c6fd2807SJeff Garzik 	PORT_CERR_DEV		= 1, /* Error bit in D2H Register FIS */
184c6fd2807SJeff Garzik 	PORT_CERR_SDB		= 2, /* Error bit in SDB FIS */
185c6fd2807SJeff Garzik 	PORT_CERR_DATA		= 3, /* Error in data FIS not detected by dev */
186c6fd2807SJeff Garzik 	PORT_CERR_SEND		= 4, /* Initial cmd FIS transmission failure */
187c6fd2807SJeff Garzik 	PORT_CERR_INCONSISTENT	= 5, /* Protocol mismatch */
188c6fd2807SJeff Garzik 	PORT_CERR_DIRECTION	= 6, /* Data direction mismatch */
189c6fd2807SJeff Garzik 	PORT_CERR_UNDERRUN	= 7, /* Ran out of SGEs while writing */
190c6fd2807SJeff Garzik 	PORT_CERR_OVERRUN	= 8, /* Ran out of SGEs while reading */
191c6fd2807SJeff Garzik 	PORT_CERR_PKT_PROT	= 11, /* DIR invalid in 1st PIO setup of ATAPI */
192c6fd2807SJeff Garzik 	PORT_CERR_SGT_BOUNDARY	= 16, /* PLD ecode 00 - SGT not on qword boundary */
193c6fd2807SJeff Garzik 	PORT_CERR_SGT_TGTABRT	= 17, /* PLD ecode 01 - target abort */
194c6fd2807SJeff Garzik 	PORT_CERR_SGT_MSTABRT	= 18, /* PLD ecode 10 - master abort */
195c6fd2807SJeff Garzik 	PORT_CERR_SGT_PCIPERR	= 19, /* PLD ecode 11 - PCI parity err while fetching SGT */
196c6fd2807SJeff Garzik 	PORT_CERR_CMD_BOUNDARY	= 24, /* ctrl[15:13] 001 - PRB not on qword boundary */
197c6fd2807SJeff Garzik 	PORT_CERR_CMD_TGTABRT	= 25, /* ctrl[15:13] 010 - target abort */
198c6fd2807SJeff Garzik 	PORT_CERR_CMD_MSTABRT	= 26, /* ctrl[15:13] 100 - master abort */
199c6fd2807SJeff Garzik 	PORT_CERR_CMD_PCIPERR	= 27, /* ctrl[15:13] 110 - PCI parity err while fetching PRB */
200c6fd2807SJeff Garzik 	PORT_CERR_XFR_UNDEF	= 32, /* PSD ecode 00 - undefined */
201c6fd2807SJeff Garzik 	PORT_CERR_XFR_TGTABRT	= 33, /* PSD ecode 01 - target abort */
202c6fd2807SJeff Garzik 	PORT_CERR_XFR_MSTABRT	= 34, /* PSD ecode 10 - master abort */
203c6fd2807SJeff Garzik 	PORT_CERR_XFR_PCIPERR	= 35, /* PSD ecode 11 - PCI prity err during transfer */
204c6fd2807SJeff Garzik 	PORT_CERR_SENDSERVICE	= 36, /* FIS received while sending service */
205c6fd2807SJeff Garzik 
206c6fd2807SJeff Garzik 	/* bits of PRB control field */
207c6fd2807SJeff Garzik 	PRB_CTRL_PROTOCOL	= (1 << 0), /* override def. ATA protocol */
208c6fd2807SJeff Garzik 	PRB_CTRL_PACKET_READ	= (1 << 4), /* PACKET cmd read */
209c6fd2807SJeff Garzik 	PRB_CTRL_PACKET_WRITE	= (1 << 5), /* PACKET cmd write */
210c6fd2807SJeff Garzik 	PRB_CTRL_NIEN		= (1 << 6), /* Mask completion irq */
211c6fd2807SJeff Garzik 	PRB_CTRL_SRST		= (1 << 7), /* Soft reset request (ign BSY?) */
212c6fd2807SJeff Garzik 
213c6fd2807SJeff Garzik 	/* PRB protocol field */
214c6fd2807SJeff Garzik 	PRB_PROT_PACKET		= (1 << 0),
215c6fd2807SJeff Garzik 	PRB_PROT_TCQ		= (1 << 1),
216c6fd2807SJeff Garzik 	PRB_PROT_NCQ		= (1 << 2),
217c6fd2807SJeff Garzik 	PRB_PROT_READ		= (1 << 3),
218c6fd2807SJeff Garzik 	PRB_PROT_WRITE		= (1 << 4),
219c6fd2807SJeff Garzik 	PRB_PROT_TRANSPARENT	= (1 << 5),
220c6fd2807SJeff Garzik 
221c6fd2807SJeff Garzik 	/*
222c6fd2807SJeff Garzik 	 * Other constants
223c6fd2807SJeff Garzik 	 */
224c6fd2807SJeff Garzik 	SGE_TRM			= (1 << 31), /* Last SGE in chain */
225c6fd2807SJeff Garzik 	SGE_LNK			= (1 << 30), /* linked list
226c6fd2807SJeff Garzik 						Points to SGT, not SGE */
227c6fd2807SJeff Garzik 	SGE_DRD			= (1 << 29), /* discard data read (/dev/null)
228c6fd2807SJeff Garzik 						data address ignored */
229c6fd2807SJeff Garzik 
230c6fd2807SJeff Garzik 	SIL24_MAX_CMDS		= 31,
231c6fd2807SJeff Garzik 
232c6fd2807SJeff Garzik 	/* board id */
233c6fd2807SJeff Garzik 	BID_SIL3124		= 0,
234c6fd2807SJeff Garzik 	BID_SIL3132		= 1,
235c6fd2807SJeff Garzik 	BID_SIL3131		= 2,
236c6fd2807SJeff Garzik 
237c6fd2807SJeff Garzik 	/* host flags */
238c6fd2807SJeff Garzik 	SIL24_COMMON_FLAGS	= ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
239c6fd2807SJeff Garzik 				  ATA_FLAG_MMIO | ATA_FLAG_PIO_DMA |
240854c73a2STejun Heo 				  ATA_FLAG_NCQ | ATA_FLAG_ACPI_SATA |
2413454dc69STejun Heo 				  ATA_FLAG_AN | ATA_FLAG_PMP,
2420c88758bSTejun Heo 	SIL24_COMMON_LFLAGS	= ATA_LFLAG_SKIP_D2H_BSY,
243c6fd2807SJeff Garzik 	SIL24_FLAG_PCIX_IRQ_WOC	= (1 << 24), /* IRQ loss errata on PCI-X */
244c6fd2807SJeff Garzik 
245c6fd2807SJeff Garzik 	IRQ_STAT_4PORTS		= 0xf,
246c6fd2807SJeff Garzik };
247c6fd2807SJeff Garzik 
248c6fd2807SJeff Garzik struct sil24_ata_block {
249c6fd2807SJeff Garzik 	struct sil24_prb prb;
250c6fd2807SJeff Garzik 	struct sil24_sge sge[LIBATA_MAX_PRD];
251c6fd2807SJeff Garzik };
252c6fd2807SJeff Garzik 
253c6fd2807SJeff Garzik struct sil24_atapi_block {
254c6fd2807SJeff Garzik 	struct sil24_prb prb;
255c6fd2807SJeff Garzik 	u8 cdb[16];
256c6fd2807SJeff Garzik 	struct sil24_sge sge[LIBATA_MAX_PRD - 1];
257c6fd2807SJeff Garzik };
258c6fd2807SJeff Garzik 
259c6fd2807SJeff Garzik union sil24_cmd_block {
260c6fd2807SJeff Garzik 	struct sil24_ata_block ata;
261c6fd2807SJeff Garzik 	struct sil24_atapi_block atapi;
262c6fd2807SJeff Garzik };
263c6fd2807SJeff Garzik 
264c6fd2807SJeff Garzik static struct sil24_cerr_info {
265c6fd2807SJeff Garzik 	unsigned int err_mask, action;
266c6fd2807SJeff Garzik 	const char *desc;
267c6fd2807SJeff Garzik } sil24_cerr_db[] = {
268c6fd2807SJeff Garzik 	[0]			= { AC_ERR_DEV, ATA_EH_REVALIDATE,
269c6fd2807SJeff Garzik 				    "device error" },
270c6fd2807SJeff Garzik 	[PORT_CERR_DEV]		= { AC_ERR_DEV, ATA_EH_REVALIDATE,
271c6fd2807SJeff Garzik 				    "device error via D2H FIS" },
272c6fd2807SJeff Garzik 	[PORT_CERR_SDB]		= { AC_ERR_DEV, ATA_EH_REVALIDATE,
273c6fd2807SJeff Garzik 				    "device error via SDB FIS" },
274c6fd2807SJeff Garzik 	[PORT_CERR_DATA]	= { AC_ERR_ATA_BUS, ATA_EH_SOFTRESET,
275c6fd2807SJeff Garzik 				    "error in data FIS" },
276c6fd2807SJeff Garzik 	[PORT_CERR_SEND]	= { AC_ERR_ATA_BUS, ATA_EH_SOFTRESET,
277c6fd2807SJeff Garzik 				    "failed to transmit command FIS" },
278c6fd2807SJeff Garzik 	[PORT_CERR_INCONSISTENT] = { AC_ERR_HSM, ATA_EH_SOFTRESET,
279c6fd2807SJeff Garzik 				     "protocol mismatch" },
280c6fd2807SJeff Garzik 	[PORT_CERR_DIRECTION]	= { AC_ERR_HSM, ATA_EH_SOFTRESET,
281c6fd2807SJeff Garzik 				    "data directon mismatch" },
282c6fd2807SJeff Garzik 	[PORT_CERR_UNDERRUN]	= { AC_ERR_HSM, ATA_EH_SOFTRESET,
283c6fd2807SJeff Garzik 				    "ran out of SGEs while writing" },
284c6fd2807SJeff Garzik 	[PORT_CERR_OVERRUN]	= { AC_ERR_HSM, ATA_EH_SOFTRESET,
285c6fd2807SJeff Garzik 				    "ran out of SGEs while reading" },
286c6fd2807SJeff Garzik 	[PORT_CERR_PKT_PROT]	= { AC_ERR_HSM, ATA_EH_SOFTRESET,
287c6fd2807SJeff Garzik 				    "invalid data directon for ATAPI CDB" },
288c6fd2807SJeff Garzik 	[PORT_CERR_SGT_BOUNDARY] = { AC_ERR_SYSTEM, ATA_EH_SOFTRESET,
289c6fd2807SJeff Garzik 				     "SGT no on qword boundary" },
290c6fd2807SJeff Garzik 	[PORT_CERR_SGT_TGTABRT]	= { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
291c6fd2807SJeff Garzik 				    "PCI target abort while fetching SGT" },
292c6fd2807SJeff Garzik 	[PORT_CERR_SGT_MSTABRT]	= { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
293c6fd2807SJeff Garzik 				    "PCI master abort while fetching SGT" },
294c6fd2807SJeff Garzik 	[PORT_CERR_SGT_PCIPERR]	= { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
295c6fd2807SJeff Garzik 				    "PCI parity error while fetching SGT" },
296c6fd2807SJeff Garzik 	[PORT_CERR_CMD_BOUNDARY] = { AC_ERR_SYSTEM, ATA_EH_SOFTRESET,
297c6fd2807SJeff Garzik 				     "PRB not on qword boundary" },
298c6fd2807SJeff Garzik 	[PORT_CERR_CMD_TGTABRT]	= { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
299c6fd2807SJeff Garzik 				    "PCI target abort while fetching PRB" },
300c6fd2807SJeff Garzik 	[PORT_CERR_CMD_MSTABRT]	= { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
301c6fd2807SJeff Garzik 				    "PCI master abort while fetching PRB" },
302c6fd2807SJeff Garzik 	[PORT_CERR_CMD_PCIPERR]	= { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
303c6fd2807SJeff Garzik 				    "PCI parity error while fetching PRB" },
304c6fd2807SJeff Garzik 	[PORT_CERR_XFR_UNDEF]	= { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
305c6fd2807SJeff Garzik 				    "undefined error while transferring data" },
306c6fd2807SJeff Garzik 	[PORT_CERR_XFR_TGTABRT]	= { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
307c6fd2807SJeff Garzik 				    "PCI target abort while transferring data" },
308c6fd2807SJeff Garzik 	[PORT_CERR_XFR_MSTABRT]	= { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
309c6fd2807SJeff Garzik 				    "PCI master abort while transferring data" },
310c6fd2807SJeff Garzik 	[PORT_CERR_XFR_PCIPERR]	= { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
311c6fd2807SJeff Garzik 				    "PCI parity error while transferring data" },
312c6fd2807SJeff Garzik 	[PORT_CERR_SENDSERVICE]	= { AC_ERR_HSM, ATA_EH_SOFTRESET,
313c6fd2807SJeff Garzik 				    "FIS received while sending service FIS" },
314c6fd2807SJeff Garzik };
315c6fd2807SJeff Garzik 
316c6fd2807SJeff Garzik /*
317c6fd2807SJeff Garzik  * ap->private_data
318c6fd2807SJeff Garzik  *
319c6fd2807SJeff Garzik  * The preview driver always returned 0 for status.  We emulate it
320c6fd2807SJeff Garzik  * here from the previous interrupt.
321c6fd2807SJeff Garzik  */
322c6fd2807SJeff Garzik struct sil24_port_priv {
323c6fd2807SJeff Garzik 	union sil24_cmd_block *cmd_block;	/* 32 cmd blocks */
324c6fd2807SJeff Garzik 	dma_addr_t cmd_block_dma;		/* DMA base addr for them */
325c6fd2807SJeff Garzik 	struct ata_taskfile tf;			/* Cached taskfile registers */
326*23818034STejun Heo 	int do_port_rst;
327c6fd2807SJeff Garzik };
328c6fd2807SJeff Garzik 
329cd0d3bbcSAlan static void sil24_dev_config(struct ata_device *dev);
330c6fd2807SJeff Garzik static u8 sil24_check_status(struct ata_port *ap);
331da3dbb17STejun Heo static int sil24_scr_read(struct ata_port *ap, unsigned sc_reg, u32 *val);
332da3dbb17STejun Heo static int sil24_scr_write(struct ata_port *ap, unsigned sc_reg, u32 val);
333c6fd2807SJeff Garzik static void sil24_tf_read(struct ata_port *ap, struct ata_taskfile *tf);
3343454dc69STejun Heo static int sil24_qc_defer(struct ata_queued_cmd *qc);
335c6fd2807SJeff Garzik static void sil24_qc_prep(struct ata_queued_cmd *qc);
336c6fd2807SJeff Garzik static unsigned int sil24_qc_issue(struct ata_queued_cmd *qc);
337c6fd2807SJeff Garzik static void sil24_irq_clear(struct ata_port *ap);
3383454dc69STejun Heo static void sil24_pmp_attach(struct ata_port *ap);
3393454dc69STejun Heo static void sil24_pmp_detach(struct ata_port *ap);
3403454dc69STejun Heo static int sil24_pmp_read(struct ata_device *dev, int pmp, int reg, u32 *r_val);
3413454dc69STejun Heo static int sil24_pmp_write(struct ata_device *dev, int pmp, int reg, u32 val);
342c6fd2807SJeff Garzik static void sil24_freeze(struct ata_port *ap);
343c6fd2807SJeff Garzik static void sil24_thaw(struct ata_port *ap);
344c6fd2807SJeff Garzik static void sil24_error_handler(struct ata_port *ap);
345c6fd2807SJeff Garzik static void sil24_post_internal_cmd(struct ata_queued_cmd *qc);
346c6fd2807SJeff Garzik static int sil24_port_start(struct ata_port *ap);
347c6fd2807SJeff Garzik static int sil24_init_one(struct pci_dev *pdev, const struct pci_device_id *ent);
348281d426cSAlexey Dobriyan #ifdef CONFIG_PM
349c6fd2807SJeff Garzik static int sil24_pci_device_resume(struct pci_dev *pdev);
3503454dc69STejun Heo static int sil24_port_resume(struct ata_port *ap);
351281d426cSAlexey Dobriyan #endif
352c6fd2807SJeff Garzik 
353c6fd2807SJeff Garzik static const struct pci_device_id sil24_pci_tbl[] = {
35454bb3a94SJeff Garzik 	{ PCI_VDEVICE(CMD, 0x3124), BID_SIL3124 },
35554bb3a94SJeff Garzik 	{ PCI_VDEVICE(INTEL, 0x3124), BID_SIL3124 },
35654bb3a94SJeff Garzik 	{ PCI_VDEVICE(CMD, 0x3132), BID_SIL3132 },
357722d67b6SJamie Clark 	{ PCI_VDEVICE(CMD, 0x0242), BID_SIL3132 },
35854bb3a94SJeff Garzik 	{ PCI_VDEVICE(CMD, 0x3131), BID_SIL3131 },
35954bb3a94SJeff Garzik 	{ PCI_VDEVICE(CMD, 0x3531), BID_SIL3131 },
36054bb3a94SJeff Garzik 
361c6fd2807SJeff Garzik 	{ } /* terminate list */
362c6fd2807SJeff Garzik };
363c6fd2807SJeff Garzik 
364c6fd2807SJeff Garzik static struct pci_driver sil24_pci_driver = {
365c6fd2807SJeff Garzik 	.name			= DRV_NAME,
366c6fd2807SJeff Garzik 	.id_table		= sil24_pci_tbl,
367c6fd2807SJeff Garzik 	.probe			= sil24_init_one,
36824dc5f33STejun Heo 	.remove			= ata_pci_remove_one,
369281d426cSAlexey Dobriyan #ifdef CONFIG_PM
370c6fd2807SJeff Garzik 	.suspend		= ata_pci_device_suspend,
371c6fd2807SJeff Garzik 	.resume			= sil24_pci_device_resume,
372281d426cSAlexey Dobriyan #endif
373c6fd2807SJeff Garzik };
374c6fd2807SJeff Garzik 
375c6fd2807SJeff Garzik static struct scsi_host_template sil24_sht = {
376c6fd2807SJeff Garzik 	.module			= THIS_MODULE,
377c6fd2807SJeff Garzik 	.name			= DRV_NAME,
378c6fd2807SJeff Garzik 	.ioctl			= ata_scsi_ioctl,
379c6fd2807SJeff Garzik 	.queuecommand		= ata_scsi_queuecmd,
380c6fd2807SJeff Garzik 	.change_queue_depth	= ata_scsi_change_queue_depth,
381c6fd2807SJeff Garzik 	.can_queue		= SIL24_MAX_CMDS,
382c6fd2807SJeff Garzik 	.this_id		= ATA_SHT_THIS_ID,
383c6fd2807SJeff Garzik 	.sg_tablesize		= LIBATA_MAX_PRD,
384c6fd2807SJeff Garzik 	.cmd_per_lun		= ATA_SHT_CMD_PER_LUN,
385c6fd2807SJeff Garzik 	.emulated		= ATA_SHT_EMULATED,
386c6fd2807SJeff Garzik 	.use_clustering		= ATA_SHT_USE_CLUSTERING,
387c6fd2807SJeff Garzik 	.proc_name		= DRV_NAME,
388c6fd2807SJeff Garzik 	.dma_boundary		= ATA_DMA_BOUNDARY,
389c6fd2807SJeff Garzik 	.slave_configure	= ata_scsi_slave_config,
390c6fd2807SJeff Garzik 	.slave_destroy		= ata_scsi_slave_destroy,
391c6fd2807SJeff Garzik 	.bios_param		= ata_std_bios_param,
392c6fd2807SJeff Garzik };
393c6fd2807SJeff Garzik 
394c6fd2807SJeff Garzik static const struct ata_port_operations sil24_ops = {
395c6fd2807SJeff Garzik 	.dev_config		= sil24_dev_config,
396c6fd2807SJeff Garzik 
397c6fd2807SJeff Garzik 	.check_status		= sil24_check_status,
398c6fd2807SJeff Garzik 	.check_altstatus	= sil24_check_status,
399c6fd2807SJeff Garzik 	.dev_select		= ata_noop_dev_select,
400c6fd2807SJeff Garzik 
401c6fd2807SJeff Garzik 	.tf_read		= sil24_tf_read,
402c6fd2807SJeff Garzik 
4033454dc69STejun Heo 	.qc_defer		= sil24_qc_defer,
404c6fd2807SJeff Garzik 	.qc_prep		= sil24_qc_prep,
405c6fd2807SJeff Garzik 	.qc_issue		= sil24_qc_issue,
406c6fd2807SJeff Garzik 
407c6fd2807SJeff Garzik 	.irq_clear		= sil24_irq_clear,
408c6fd2807SJeff Garzik 
409c6fd2807SJeff Garzik 	.scr_read		= sil24_scr_read,
410c6fd2807SJeff Garzik 	.scr_write		= sil24_scr_write,
411c6fd2807SJeff Garzik 
4123454dc69STejun Heo 	.pmp_attach		= sil24_pmp_attach,
4133454dc69STejun Heo 	.pmp_detach		= sil24_pmp_detach,
4143454dc69STejun Heo 	.pmp_read		= sil24_pmp_read,
4153454dc69STejun Heo 	.pmp_write		= sil24_pmp_write,
4163454dc69STejun Heo 
417c6fd2807SJeff Garzik 	.freeze			= sil24_freeze,
418c6fd2807SJeff Garzik 	.thaw			= sil24_thaw,
419c6fd2807SJeff Garzik 	.error_handler		= sil24_error_handler,
420c6fd2807SJeff Garzik 	.post_internal_cmd	= sil24_post_internal_cmd,
421c6fd2807SJeff Garzik 
422c6fd2807SJeff Garzik 	.port_start		= sil24_port_start,
4233454dc69STejun Heo 
4243454dc69STejun Heo #ifdef CONFIG_PM
4253454dc69STejun Heo 	.port_resume		= sil24_port_resume,
4263454dc69STejun Heo #endif
427c6fd2807SJeff Garzik };
428c6fd2807SJeff Garzik 
429c6fd2807SJeff Garzik /*
430cca3974eSJeff Garzik  * Use bits 30-31 of port_flags to encode available port numbers.
431c6fd2807SJeff Garzik  * Current maxium is 4.
432c6fd2807SJeff Garzik  */
433c6fd2807SJeff Garzik #define SIL24_NPORTS2FLAG(nports)	((((unsigned)(nports) - 1) & 0x3) << 30)
434c6fd2807SJeff Garzik #define SIL24_FLAG2NPORTS(flag)		((((flag) >> 30) & 0x3) + 1)
435c6fd2807SJeff Garzik 
4364447d351STejun Heo static const struct ata_port_info sil24_port_info[] = {
437c6fd2807SJeff Garzik 	/* sil_3124 */
438c6fd2807SJeff Garzik 	{
439cca3974eSJeff Garzik 		.flags		= SIL24_COMMON_FLAGS | SIL24_NPORTS2FLAG(4) |
440c6fd2807SJeff Garzik 				  SIL24_FLAG_PCIX_IRQ_WOC,
4410c88758bSTejun Heo 		.link_flags	= SIL24_COMMON_LFLAGS,
442c6fd2807SJeff Garzik 		.pio_mask	= 0x1f,			/* pio0-4 */
443c6fd2807SJeff Garzik 		.mwdma_mask	= 0x07,			/* mwdma0-2 */
444bf6263a8SJeff Garzik 		.udma_mask	= ATA_UDMA5,		/* udma0-5 */
445c6fd2807SJeff Garzik 		.port_ops	= &sil24_ops,
446c6fd2807SJeff Garzik 	},
447c6fd2807SJeff Garzik 	/* sil_3132 */
448c6fd2807SJeff Garzik 	{
449cca3974eSJeff Garzik 		.flags		= SIL24_COMMON_FLAGS | SIL24_NPORTS2FLAG(2),
4500c88758bSTejun Heo 		.link_flags	= SIL24_COMMON_LFLAGS,
451c6fd2807SJeff Garzik 		.pio_mask	= 0x1f,			/* pio0-4 */
452c6fd2807SJeff Garzik 		.mwdma_mask	= 0x07,			/* mwdma0-2 */
453bf6263a8SJeff Garzik 		.udma_mask	= ATA_UDMA5,		/* udma0-5 */
454c6fd2807SJeff Garzik 		.port_ops	= &sil24_ops,
455c6fd2807SJeff Garzik 	},
456c6fd2807SJeff Garzik 	/* sil_3131/sil_3531 */
457c6fd2807SJeff Garzik 	{
458cca3974eSJeff Garzik 		.flags		= SIL24_COMMON_FLAGS | SIL24_NPORTS2FLAG(1),
4590c88758bSTejun Heo 		.link_flags	= SIL24_COMMON_LFLAGS,
460c6fd2807SJeff Garzik 		.pio_mask	= 0x1f,			/* pio0-4 */
461c6fd2807SJeff Garzik 		.mwdma_mask	= 0x07,			/* mwdma0-2 */
462bf6263a8SJeff Garzik 		.udma_mask	= ATA_UDMA5,		/* udma0-5 */
463c6fd2807SJeff Garzik 		.port_ops	= &sil24_ops,
464c6fd2807SJeff Garzik 	},
465c6fd2807SJeff Garzik };
466c6fd2807SJeff Garzik 
467c6fd2807SJeff Garzik static int sil24_tag(int tag)
468c6fd2807SJeff Garzik {
469c6fd2807SJeff Garzik 	if (unlikely(ata_tag_internal(tag)))
470c6fd2807SJeff Garzik 		return 0;
471c6fd2807SJeff Garzik 	return tag;
472c6fd2807SJeff Garzik }
473c6fd2807SJeff Garzik 
474cd0d3bbcSAlan static void sil24_dev_config(struct ata_device *dev)
475c6fd2807SJeff Garzik {
4769af5c9c9STejun Heo 	void __iomem *port = dev->link->ap->ioaddr.cmd_addr;
477c6fd2807SJeff Garzik 
478c6fd2807SJeff Garzik 	if (dev->cdb_len == 16)
479c6fd2807SJeff Garzik 		writel(PORT_CS_CDB16, port + PORT_CTRL_STAT);
480c6fd2807SJeff Garzik 	else
481c6fd2807SJeff Garzik 		writel(PORT_CS_CDB16, port + PORT_CTRL_CLR);
482c6fd2807SJeff Garzik }
483c6fd2807SJeff Garzik 
484e59f0dadSTejun Heo static void sil24_read_tf(struct ata_port *ap, int tag, struct ata_taskfile *tf)
485c6fd2807SJeff Garzik {
4860d5ff566STejun Heo 	void __iomem *port = ap->ioaddr.cmd_addr;
487e59f0dadSTejun Heo 	struct sil24_prb __iomem *prb;
488c6fd2807SJeff Garzik 	u8 fis[6 * 4];
489c6fd2807SJeff Garzik 
490e59f0dadSTejun Heo 	prb = port + PORT_LRAM + sil24_tag(tag) * PORT_LRAM_SLOT_SZ;
491e59f0dadSTejun Heo 	memcpy_fromio(fis, prb->fis, sizeof(fis));
492e59f0dadSTejun Heo 	ata_tf_from_fis(fis, tf);
493c6fd2807SJeff Garzik }
494c6fd2807SJeff Garzik 
495c6fd2807SJeff Garzik static u8 sil24_check_status(struct ata_port *ap)
496c6fd2807SJeff Garzik {
497c6fd2807SJeff Garzik 	struct sil24_port_priv *pp = ap->private_data;
498c6fd2807SJeff Garzik 	return pp->tf.command;
499c6fd2807SJeff Garzik }
500c6fd2807SJeff Garzik 
501c6fd2807SJeff Garzik static int sil24_scr_map[] = {
502c6fd2807SJeff Garzik 	[SCR_CONTROL]	= 0,
503c6fd2807SJeff Garzik 	[SCR_STATUS]	= 1,
504c6fd2807SJeff Garzik 	[SCR_ERROR]	= 2,
505c6fd2807SJeff Garzik 	[SCR_ACTIVE]	= 3,
506c6fd2807SJeff Garzik };
507c6fd2807SJeff Garzik 
508da3dbb17STejun Heo static int sil24_scr_read(struct ata_port *ap, unsigned sc_reg, u32 *val)
509c6fd2807SJeff Garzik {
5100d5ff566STejun Heo 	void __iomem *scr_addr = ap->ioaddr.scr_addr;
511da3dbb17STejun Heo 
512c6fd2807SJeff Garzik 	if (sc_reg < ARRAY_SIZE(sil24_scr_map)) {
513c6fd2807SJeff Garzik 		void __iomem *addr;
514c6fd2807SJeff Garzik 		addr = scr_addr + sil24_scr_map[sc_reg] * 4;
515da3dbb17STejun Heo 		*val = readl(scr_addr + sil24_scr_map[sc_reg] * 4);
516da3dbb17STejun Heo 		return 0;
517c6fd2807SJeff Garzik 	}
518da3dbb17STejun Heo 	return -EINVAL;
519c6fd2807SJeff Garzik }
520c6fd2807SJeff Garzik 
521da3dbb17STejun Heo static int sil24_scr_write(struct ata_port *ap, unsigned sc_reg, u32 val)
522c6fd2807SJeff Garzik {
5230d5ff566STejun Heo 	void __iomem *scr_addr = ap->ioaddr.scr_addr;
524da3dbb17STejun Heo 
525c6fd2807SJeff Garzik 	if (sc_reg < ARRAY_SIZE(sil24_scr_map)) {
526c6fd2807SJeff Garzik 		void __iomem *addr;
527c6fd2807SJeff Garzik 		addr = scr_addr + sil24_scr_map[sc_reg] * 4;
528c6fd2807SJeff Garzik 		writel(val, scr_addr + sil24_scr_map[sc_reg] * 4);
529da3dbb17STejun Heo 		return 0;
530c6fd2807SJeff Garzik 	}
531da3dbb17STejun Heo 	return -EINVAL;
532c6fd2807SJeff Garzik }
533c6fd2807SJeff Garzik 
534c6fd2807SJeff Garzik static void sil24_tf_read(struct ata_port *ap, struct ata_taskfile *tf)
535c6fd2807SJeff Garzik {
536c6fd2807SJeff Garzik 	struct sil24_port_priv *pp = ap->private_data;
537c6fd2807SJeff Garzik 	*tf = pp->tf;
538c6fd2807SJeff Garzik }
539c6fd2807SJeff Garzik 
540*23818034STejun Heo static void sil24_config_port(struct ata_port *ap)
541*23818034STejun Heo {
542*23818034STejun Heo 	void __iomem *port = ap->ioaddr.cmd_addr;
543*23818034STejun Heo 
544*23818034STejun Heo 	/* configure IRQ WoC */
545*23818034STejun Heo 	if (ap->flags & SIL24_FLAG_PCIX_IRQ_WOC)
546*23818034STejun Heo 		writel(PORT_CS_IRQ_WOC, port + PORT_CTRL_STAT);
547*23818034STejun Heo 	else
548*23818034STejun Heo 		writel(PORT_CS_IRQ_WOC, port + PORT_CTRL_CLR);
549*23818034STejun Heo 
550*23818034STejun Heo 	/* zero error counters. */
551*23818034STejun Heo 	writel(0x8000, port + PORT_DECODE_ERR_THRESH);
552*23818034STejun Heo 	writel(0x8000, port + PORT_CRC_ERR_THRESH);
553*23818034STejun Heo 	writel(0x8000, port + PORT_HSHK_ERR_THRESH);
554*23818034STejun Heo 	writel(0x0000, port + PORT_DECODE_ERR_CNT);
555*23818034STejun Heo 	writel(0x0000, port + PORT_CRC_ERR_CNT);
556*23818034STejun Heo 	writel(0x0000, port + PORT_HSHK_ERR_CNT);
557*23818034STejun Heo 
558*23818034STejun Heo 	/* always use 64bit activation */
559*23818034STejun Heo 	writel(PORT_CS_32BIT_ACTV, port + PORT_CTRL_CLR);
560*23818034STejun Heo 
561*23818034STejun Heo 	/* clear port multiplier enable and resume bits */
562*23818034STejun Heo 	writel(PORT_CS_PMP_EN | PORT_CS_PMP_RESUME, port + PORT_CTRL_CLR);
563*23818034STejun Heo }
564*23818034STejun Heo 
5653454dc69STejun Heo static void sil24_config_pmp(struct ata_port *ap, int attached)
5663454dc69STejun Heo {
5673454dc69STejun Heo 	void __iomem *port = ap->ioaddr.cmd_addr;
5683454dc69STejun Heo 
5693454dc69STejun Heo 	if (attached)
5703454dc69STejun Heo 		writel(PORT_CS_PMP_EN, port + PORT_CTRL_STAT);
5713454dc69STejun Heo 	else
5723454dc69STejun Heo 		writel(PORT_CS_PMP_EN, port + PORT_CTRL_CLR);
5733454dc69STejun Heo }
5743454dc69STejun Heo 
5753454dc69STejun Heo static void sil24_clear_pmp(struct ata_port *ap)
5763454dc69STejun Heo {
5773454dc69STejun Heo 	void __iomem *port = ap->ioaddr.cmd_addr;
5783454dc69STejun Heo 	int i;
5793454dc69STejun Heo 
5803454dc69STejun Heo 	writel(PORT_CS_PMP_RESUME, port + PORT_CTRL_CLR);
5813454dc69STejun Heo 
5823454dc69STejun Heo 	for (i = 0; i < SATA_PMP_MAX_PORTS; i++) {
5833454dc69STejun Heo 		void __iomem *pmp_base = port + PORT_PMP + i * PORT_PMP_SIZE;
5843454dc69STejun Heo 
5853454dc69STejun Heo 		writel(0, pmp_base + PORT_PMP_STATUS);
5863454dc69STejun Heo 		writel(0, pmp_base + PORT_PMP_QACTIVE);
5873454dc69STejun Heo 	}
5883454dc69STejun Heo }
5893454dc69STejun Heo 
590c6fd2807SJeff Garzik static int sil24_init_port(struct ata_port *ap)
591c6fd2807SJeff Garzik {
5920d5ff566STejun Heo 	void __iomem *port = ap->ioaddr.cmd_addr;
593*23818034STejun Heo 	struct sil24_port_priv *pp = ap->private_data;
594c6fd2807SJeff Garzik 	u32 tmp;
595c6fd2807SJeff Garzik 
5963454dc69STejun Heo 	/* clear PMP error status */
5973454dc69STejun Heo 	if (ap->nr_pmp_links)
5983454dc69STejun Heo 		sil24_clear_pmp(ap);
5993454dc69STejun Heo 
600c6fd2807SJeff Garzik 	writel(PORT_CS_INIT, port + PORT_CTRL_STAT);
601c6fd2807SJeff Garzik 	ata_wait_register(port + PORT_CTRL_STAT,
602c6fd2807SJeff Garzik 			  PORT_CS_INIT, PORT_CS_INIT, 10, 100);
603c6fd2807SJeff Garzik 	tmp = ata_wait_register(port + PORT_CTRL_STAT,
604c6fd2807SJeff Garzik 				PORT_CS_RDY, 0, 10, 100);
605c6fd2807SJeff Garzik 
606*23818034STejun Heo 	if ((tmp & (PORT_CS_INIT | PORT_CS_RDY)) != PORT_CS_RDY) {
607*23818034STejun Heo 		pp->do_port_rst = 1;
608*23818034STejun Heo 		ap->link.eh_context.i.action |= ATA_EH_HARDRESET;
609c6fd2807SJeff Garzik 		return -EIO;
610*23818034STejun Heo 	}
611*23818034STejun Heo 
612c6fd2807SJeff Garzik 	return 0;
613c6fd2807SJeff Garzik }
614c6fd2807SJeff Garzik 
61537b99cbaSTejun Heo static int sil24_exec_polled_cmd(struct ata_port *ap, int pmp,
61637b99cbaSTejun Heo 				 const struct ata_taskfile *tf,
61737b99cbaSTejun Heo 				 int is_cmd, u32 ctrl,
61837b99cbaSTejun Heo 				 unsigned long timeout_msec)
619c6fd2807SJeff Garzik {
6200d5ff566STejun Heo 	void __iomem *port = ap->ioaddr.cmd_addr;
621c6fd2807SJeff Garzik 	struct sil24_port_priv *pp = ap->private_data;
622c6fd2807SJeff Garzik 	struct sil24_prb *prb = &pp->cmd_block[0].ata.prb;
623c6fd2807SJeff Garzik 	dma_addr_t paddr = pp->cmd_block_dma;
62437b99cbaSTejun Heo 	u32 irq_enabled, irq_mask, irq_stat;
62537b99cbaSTejun Heo 	int rc;
62637b99cbaSTejun Heo 
62737b99cbaSTejun Heo 	prb->ctrl = cpu_to_le16(ctrl);
62837b99cbaSTejun Heo 	ata_tf_to_fis(tf, pmp, is_cmd, prb->fis);
62937b99cbaSTejun Heo 
63037b99cbaSTejun Heo 	/* temporarily plug completion and error interrupts */
63137b99cbaSTejun Heo 	irq_enabled = readl(port + PORT_IRQ_ENABLE_SET);
63237b99cbaSTejun Heo 	writel(PORT_IRQ_COMPLETE | PORT_IRQ_ERROR, port + PORT_IRQ_ENABLE_CLR);
63337b99cbaSTejun Heo 
63437b99cbaSTejun Heo 	writel((u32)paddr, port + PORT_CMD_ACTIVATE);
63537b99cbaSTejun Heo 	writel((u64)paddr >> 32, port + PORT_CMD_ACTIVATE + 4);
63637b99cbaSTejun Heo 
63737b99cbaSTejun Heo 	irq_mask = (PORT_IRQ_COMPLETE | PORT_IRQ_ERROR) << PORT_IRQ_RAW_SHIFT;
63837b99cbaSTejun Heo 	irq_stat = ata_wait_register(port + PORT_IRQ_STAT, irq_mask, 0x0,
63937b99cbaSTejun Heo 				     10, timeout_msec);
64037b99cbaSTejun Heo 
64137b99cbaSTejun Heo 	writel(irq_mask, port + PORT_IRQ_STAT); /* clear IRQs */
64237b99cbaSTejun Heo 	irq_stat >>= PORT_IRQ_RAW_SHIFT;
64337b99cbaSTejun Heo 
64437b99cbaSTejun Heo 	if (irq_stat & PORT_IRQ_COMPLETE)
64537b99cbaSTejun Heo 		rc = 0;
64637b99cbaSTejun Heo 	else {
64737b99cbaSTejun Heo 		/* force port into known state */
64837b99cbaSTejun Heo 		sil24_init_port(ap);
64937b99cbaSTejun Heo 
65037b99cbaSTejun Heo 		if (irq_stat & PORT_IRQ_ERROR)
65137b99cbaSTejun Heo 			rc = -EIO;
65237b99cbaSTejun Heo 		else
65337b99cbaSTejun Heo 			rc = -EBUSY;
65437b99cbaSTejun Heo 	}
65537b99cbaSTejun Heo 
65637b99cbaSTejun Heo 	/* restore IRQ enabled */
65737b99cbaSTejun Heo 	writel(irq_enabled, port + PORT_IRQ_ENABLE_SET);
65837b99cbaSTejun Heo 
65937b99cbaSTejun Heo 	return rc;
66037b99cbaSTejun Heo }
66137b99cbaSTejun Heo 
662cc0680a5STejun Heo static int sil24_do_softreset(struct ata_link *link, unsigned int *class,
663975530e8STejun Heo 			      int pmp, unsigned long deadline)
66437b99cbaSTejun Heo {
665cc0680a5STejun Heo 	struct ata_port *ap = link->ap;
66637b99cbaSTejun Heo 	unsigned long timeout_msec = 0;
667e59f0dadSTejun Heo 	struct ata_taskfile tf;
668c6fd2807SJeff Garzik 	const char *reason;
66937b99cbaSTejun Heo 	int rc;
670c6fd2807SJeff Garzik 
671c6fd2807SJeff Garzik 	DPRINTK("ENTER\n");
672c6fd2807SJeff Garzik 
673cc0680a5STejun Heo 	if (ata_link_offline(link)) {
674c6fd2807SJeff Garzik 		DPRINTK("PHY reports no device\n");
675c6fd2807SJeff Garzik 		*class = ATA_DEV_NONE;
676c6fd2807SJeff Garzik 		goto out;
677c6fd2807SJeff Garzik 	}
678c6fd2807SJeff Garzik 
679c6fd2807SJeff Garzik 	/* put the port into known state */
680c6fd2807SJeff Garzik 	if (sil24_init_port(ap)) {
681c6fd2807SJeff Garzik 		reason ="port not ready";
682c6fd2807SJeff Garzik 		goto err;
683c6fd2807SJeff Garzik 	}
684c6fd2807SJeff Garzik 
685c6fd2807SJeff Garzik 	/* do SRST */
68637b99cbaSTejun Heo 	if (time_after(deadline, jiffies))
68737b99cbaSTejun Heo 		timeout_msec = jiffies_to_msecs(deadline - jiffies);
688c6fd2807SJeff Garzik 
689cc0680a5STejun Heo 	ata_tf_init(link->device, &tf);	/* doesn't really matter */
690975530e8STejun Heo 	rc = sil24_exec_polled_cmd(ap, pmp, &tf, 0, PRB_CTRL_SRST,
691975530e8STejun Heo 				   timeout_msec);
69237b99cbaSTejun Heo 	if (rc == -EBUSY) {
693c6fd2807SJeff Garzik 		reason = "timeout";
694c6fd2807SJeff Garzik 		goto err;
69537b99cbaSTejun Heo 	} else if (rc) {
69637b99cbaSTejun Heo 		reason = "SRST command error";
69737b99cbaSTejun Heo 		goto err;
698c6fd2807SJeff Garzik 	}
699c6fd2807SJeff Garzik 
700e59f0dadSTejun Heo 	sil24_read_tf(ap, 0, &tf);
701e59f0dadSTejun Heo 	*class = ata_dev_classify(&tf);
702c6fd2807SJeff Garzik 
703c6fd2807SJeff Garzik 	if (*class == ATA_DEV_UNKNOWN)
704c6fd2807SJeff Garzik 		*class = ATA_DEV_NONE;
705c6fd2807SJeff Garzik 
706c6fd2807SJeff Garzik  out:
707c6fd2807SJeff Garzik 	DPRINTK("EXIT, class=%u\n", *class);
708c6fd2807SJeff Garzik 	return 0;
709c6fd2807SJeff Garzik 
710c6fd2807SJeff Garzik  err:
711cc0680a5STejun Heo 	ata_link_printk(link, KERN_ERR, "softreset failed (%s)\n", reason);
712c6fd2807SJeff Garzik 	return -EIO;
713c6fd2807SJeff Garzik }
714c6fd2807SJeff Garzik 
715cc0680a5STejun Heo static int sil24_softreset(struct ata_link *link, unsigned int *class,
716975530e8STejun Heo 			   unsigned long deadline)
717975530e8STejun Heo {
7183454dc69STejun Heo 	return sil24_do_softreset(link, class, SATA_PMP_CTRL_PORT, deadline);
719975530e8STejun Heo }
720975530e8STejun Heo 
721cc0680a5STejun Heo static int sil24_hardreset(struct ata_link *link, unsigned int *class,
722d4b2bab4STejun Heo 			   unsigned long deadline)
723c6fd2807SJeff Garzik {
724cc0680a5STejun Heo 	struct ata_port *ap = link->ap;
7250d5ff566STejun Heo 	void __iomem *port = ap->ioaddr.cmd_addr;
726*23818034STejun Heo 	struct sil24_port_priv *pp = ap->private_data;
727*23818034STejun Heo 	int did_port_rst = 0;
728c6fd2807SJeff Garzik 	const char *reason;
729c6fd2807SJeff Garzik 	int tout_msec, rc;
730c6fd2807SJeff Garzik 	u32 tmp;
731c6fd2807SJeff Garzik 
732*23818034STejun Heo  retry:
733*23818034STejun Heo 	/* Sometimes, DEV_RST is not enough to recover the controller.
734*23818034STejun Heo 	 * This happens often after PM DMA CS errata.
735*23818034STejun Heo 	 */
736*23818034STejun Heo 	if (pp->do_port_rst) {
737*23818034STejun Heo 		ata_port_printk(ap, KERN_WARNING, "controller in dubious "
738*23818034STejun Heo 				"state, performing PORT_RST\n");
739*23818034STejun Heo 
740*23818034STejun Heo 		writel(PORT_CS_PORT_RST, port + PORT_CTRL_STAT);
741*23818034STejun Heo 		msleep(10);
742*23818034STejun Heo 		writel(PORT_CS_PORT_RST, port + PORT_CTRL_CLR);
743*23818034STejun Heo 		ata_wait_register(port + PORT_CTRL_STAT, PORT_CS_RDY, 0,
744*23818034STejun Heo 				  10, 5000);
745*23818034STejun Heo 
746*23818034STejun Heo 		/* restore port configuration */
747*23818034STejun Heo 		sil24_config_port(ap);
748*23818034STejun Heo 		sil24_config_pmp(ap, ap->nr_pmp_links);
749*23818034STejun Heo 
750*23818034STejun Heo 		pp->do_port_rst = 0;
751*23818034STejun Heo 		did_port_rst = 1;
752*23818034STejun Heo 	}
753*23818034STejun Heo 
754c6fd2807SJeff Garzik 	/* sil24 does the right thing(tm) without any protection */
755cc0680a5STejun Heo 	sata_set_spd(link);
756c6fd2807SJeff Garzik 
757c6fd2807SJeff Garzik 	tout_msec = 100;
758cc0680a5STejun Heo 	if (ata_link_online(link))
759c6fd2807SJeff Garzik 		tout_msec = 5000;
760c6fd2807SJeff Garzik 
761c6fd2807SJeff Garzik 	writel(PORT_CS_DEV_RST, port + PORT_CTRL_STAT);
762c6fd2807SJeff Garzik 	tmp = ata_wait_register(port + PORT_CTRL_STAT,
763c6fd2807SJeff Garzik 				PORT_CS_DEV_RST, PORT_CS_DEV_RST, 10, tout_msec);
764c6fd2807SJeff Garzik 
765c6fd2807SJeff Garzik 	/* SStatus oscillates between zero and valid status after
766c6fd2807SJeff Garzik 	 * DEV_RST, debounce it.
767c6fd2807SJeff Garzik 	 */
768cc0680a5STejun Heo 	rc = sata_link_debounce(link, sata_deb_timing_long, deadline);
769c6fd2807SJeff Garzik 	if (rc) {
770c6fd2807SJeff Garzik 		reason = "PHY debouncing failed";
771c6fd2807SJeff Garzik 		goto err;
772c6fd2807SJeff Garzik 	}
773c6fd2807SJeff Garzik 
774c6fd2807SJeff Garzik 	if (tmp & PORT_CS_DEV_RST) {
775cc0680a5STejun Heo 		if (ata_link_offline(link))
776c6fd2807SJeff Garzik 			return 0;
777c6fd2807SJeff Garzik 		reason = "link not ready";
778c6fd2807SJeff Garzik 		goto err;
779c6fd2807SJeff Garzik 	}
780c6fd2807SJeff Garzik 
781c6fd2807SJeff Garzik 	/* Sil24 doesn't store signature FIS after hardreset, so we
782c6fd2807SJeff Garzik 	 * can't wait for BSY to clear.  Some devices take a long time
783c6fd2807SJeff Garzik 	 * to get ready and those devices will choke if we don't wait
784c6fd2807SJeff Garzik 	 * for BSY clearance here.  Tell libata to perform follow-up
785c6fd2807SJeff Garzik 	 * softreset.
786c6fd2807SJeff Garzik 	 */
787c6fd2807SJeff Garzik 	return -EAGAIN;
788c6fd2807SJeff Garzik 
789c6fd2807SJeff Garzik  err:
790*23818034STejun Heo 	if (!did_port_rst) {
791*23818034STejun Heo 		pp->do_port_rst = 1;
792*23818034STejun Heo 		goto retry;
793*23818034STejun Heo 	}
794*23818034STejun Heo 
795cc0680a5STejun Heo 	ata_link_printk(link, KERN_ERR, "hardreset failed (%s)\n", reason);
796c6fd2807SJeff Garzik 	return -EIO;
797c6fd2807SJeff Garzik }
798c6fd2807SJeff Garzik 
799c6fd2807SJeff Garzik static inline void sil24_fill_sg(struct ata_queued_cmd *qc,
800c6fd2807SJeff Garzik 				 struct sil24_sge *sge)
801c6fd2807SJeff Garzik {
802c6fd2807SJeff Garzik 	struct scatterlist *sg;
803c6fd2807SJeff Garzik 
804c6fd2807SJeff Garzik 	ata_for_each_sg(sg, qc) {
805c6fd2807SJeff Garzik 		sge->addr = cpu_to_le64(sg_dma_address(sg));
806c6fd2807SJeff Garzik 		sge->cnt = cpu_to_le32(sg_dma_len(sg));
807c6fd2807SJeff Garzik 		if (ata_sg_is_last(sg, qc))
808c6fd2807SJeff Garzik 			sge->flags = cpu_to_le32(SGE_TRM);
809c6fd2807SJeff Garzik 		else
810c6fd2807SJeff Garzik 			sge->flags = 0;
811c6fd2807SJeff Garzik 		sge++;
812c6fd2807SJeff Garzik 	}
813c6fd2807SJeff Garzik }
814c6fd2807SJeff Garzik 
8153454dc69STejun Heo static int sil24_qc_defer(struct ata_queued_cmd *qc)
8163454dc69STejun Heo {
8173454dc69STejun Heo 	struct ata_link *link = qc->dev->link;
8183454dc69STejun Heo 	struct ata_port *ap = link->ap;
8193454dc69STejun Heo 	u8 prot = qc->tf.protocol;
8203454dc69STejun Heo 	int is_atapi = (prot == ATA_PROT_ATAPI ||
8213454dc69STejun Heo 			prot == ATA_PROT_ATAPI_NODATA ||
8223454dc69STejun Heo 			prot == ATA_PROT_ATAPI_DMA);
8233454dc69STejun Heo 
8243454dc69STejun Heo 	/* ATAPI commands completing with CHECK_SENSE cause various
8253454dc69STejun Heo 	 * weird problems if other commands are active.  PMP DMA CS
8263454dc69STejun Heo 	 * errata doesn't cover all and HSM violation occurs even with
8273454dc69STejun Heo 	 * only one other device active.  Always run an ATAPI command
8283454dc69STejun Heo 	 * by itself.
8293454dc69STejun Heo 	 */
8303454dc69STejun Heo 	if (unlikely(ap->excl_link)) {
8313454dc69STejun Heo 		if (link == ap->excl_link) {
8323454dc69STejun Heo 			if (ap->nr_active_links)
8333454dc69STejun Heo 				return ATA_DEFER_PORT;
8343454dc69STejun Heo 			qc->flags |= ATA_QCFLAG_CLEAR_EXCL;
8353454dc69STejun Heo 		} else
8363454dc69STejun Heo 			return ATA_DEFER_PORT;
8373454dc69STejun Heo 	} else if (unlikely(is_atapi)) {
8383454dc69STejun Heo 		ap->excl_link = link;
8393454dc69STejun Heo 		if (ap->nr_active_links)
8403454dc69STejun Heo 			return ATA_DEFER_PORT;
8413454dc69STejun Heo 		qc->flags |= ATA_QCFLAG_CLEAR_EXCL;
8423454dc69STejun Heo 	}
8433454dc69STejun Heo 
8443454dc69STejun Heo 	return ata_std_qc_defer(qc);
8453454dc69STejun Heo }
8463454dc69STejun Heo 
847c6fd2807SJeff Garzik static void sil24_qc_prep(struct ata_queued_cmd *qc)
848c6fd2807SJeff Garzik {
849c6fd2807SJeff Garzik 	struct ata_port *ap = qc->ap;
850c6fd2807SJeff Garzik 	struct sil24_port_priv *pp = ap->private_data;
851c6fd2807SJeff Garzik 	union sil24_cmd_block *cb;
852c6fd2807SJeff Garzik 	struct sil24_prb *prb;
853c6fd2807SJeff Garzik 	struct sil24_sge *sge;
854c6fd2807SJeff Garzik 	u16 ctrl = 0;
855c6fd2807SJeff Garzik 
856c6fd2807SJeff Garzik 	cb = &pp->cmd_block[sil24_tag(qc->tag)];
857c6fd2807SJeff Garzik 
858c6fd2807SJeff Garzik 	switch (qc->tf.protocol) {
859c6fd2807SJeff Garzik 	case ATA_PROT_PIO:
860c6fd2807SJeff Garzik 	case ATA_PROT_DMA:
861c6fd2807SJeff Garzik 	case ATA_PROT_NCQ:
862c6fd2807SJeff Garzik 	case ATA_PROT_NODATA:
863c6fd2807SJeff Garzik 		prb = &cb->ata.prb;
864c6fd2807SJeff Garzik 		sge = cb->ata.sge;
865c6fd2807SJeff Garzik 		break;
866c6fd2807SJeff Garzik 
867c6fd2807SJeff Garzik 	case ATA_PROT_ATAPI:
868c6fd2807SJeff Garzik 	case ATA_PROT_ATAPI_DMA:
869c6fd2807SJeff Garzik 	case ATA_PROT_ATAPI_NODATA:
870c6fd2807SJeff Garzik 		prb = &cb->atapi.prb;
871c6fd2807SJeff Garzik 		sge = cb->atapi.sge;
872c6fd2807SJeff Garzik 		memset(cb->atapi.cdb, 0, 32);
873c6fd2807SJeff Garzik 		memcpy(cb->atapi.cdb, qc->cdb, qc->dev->cdb_len);
874c6fd2807SJeff Garzik 
875c6fd2807SJeff Garzik 		if (qc->tf.protocol != ATA_PROT_ATAPI_NODATA) {
876c6fd2807SJeff Garzik 			if (qc->tf.flags & ATA_TFLAG_WRITE)
877c6fd2807SJeff Garzik 				ctrl = PRB_CTRL_PACKET_WRITE;
878c6fd2807SJeff Garzik 			else
879c6fd2807SJeff Garzik 				ctrl = PRB_CTRL_PACKET_READ;
880c6fd2807SJeff Garzik 		}
881c6fd2807SJeff Garzik 		break;
882c6fd2807SJeff Garzik 
883c6fd2807SJeff Garzik 	default:
884c6fd2807SJeff Garzik 		prb = NULL;	/* shut up, gcc */
885c6fd2807SJeff Garzik 		sge = NULL;
886c6fd2807SJeff Garzik 		BUG();
887c6fd2807SJeff Garzik 	}
888c6fd2807SJeff Garzik 
889c6fd2807SJeff Garzik 	prb->ctrl = cpu_to_le16(ctrl);
8903454dc69STejun Heo 	ata_tf_to_fis(&qc->tf, qc->dev->link->pmp, 1, prb->fis);
891c6fd2807SJeff Garzik 
892c6fd2807SJeff Garzik 	if (qc->flags & ATA_QCFLAG_DMAMAP)
893c6fd2807SJeff Garzik 		sil24_fill_sg(qc, sge);
894c6fd2807SJeff Garzik }
895c6fd2807SJeff Garzik 
896c6fd2807SJeff Garzik static unsigned int sil24_qc_issue(struct ata_queued_cmd *qc)
897c6fd2807SJeff Garzik {
898c6fd2807SJeff Garzik 	struct ata_port *ap = qc->ap;
899c6fd2807SJeff Garzik 	struct sil24_port_priv *pp = ap->private_data;
9000d5ff566STejun Heo 	void __iomem *port = ap->ioaddr.cmd_addr;
901c6fd2807SJeff Garzik 	unsigned int tag = sil24_tag(qc->tag);
902c6fd2807SJeff Garzik 	dma_addr_t paddr;
903c6fd2807SJeff Garzik 	void __iomem *activate;
904c6fd2807SJeff Garzik 
905c6fd2807SJeff Garzik 	paddr = pp->cmd_block_dma + tag * sizeof(*pp->cmd_block);
906c6fd2807SJeff Garzik 	activate = port + PORT_CMD_ACTIVATE + tag * 8;
907c6fd2807SJeff Garzik 
908c6fd2807SJeff Garzik 	writel((u32)paddr, activate);
909c6fd2807SJeff Garzik 	writel((u64)paddr >> 32, activate + 4);
910c6fd2807SJeff Garzik 
911c6fd2807SJeff Garzik 	return 0;
912c6fd2807SJeff Garzik }
913c6fd2807SJeff Garzik 
914c6fd2807SJeff Garzik static void sil24_irq_clear(struct ata_port *ap)
915c6fd2807SJeff Garzik {
916c6fd2807SJeff Garzik 	/* unused */
917c6fd2807SJeff Garzik }
918c6fd2807SJeff Garzik 
9193454dc69STejun Heo static void sil24_pmp_attach(struct ata_port *ap)
9203454dc69STejun Heo {
9213454dc69STejun Heo 	sil24_config_pmp(ap, 1);
9223454dc69STejun Heo 	sil24_init_port(ap);
9233454dc69STejun Heo }
9243454dc69STejun Heo 
9253454dc69STejun Heo static void sil24_pmp_detach(struct ata_port *ap)
9263454dc69STejun Heo {
9273454dc69STejun Heo 	sil24_init_port(ap);
9283454dc69STejun Heo 	sil24_config_pmp(ap, 0);
9293454dc69STejun Heo }
9303454dc69STejun Heo 
9313454dc69STejun Heo static int sil24_pmp_read(struct ata_device *dev, int pmp, int reg, u32 *r_val)
9323454dc69STejun Heo {
9333454dc69STejun Heo 	struct ata_port *ap = dev->link->ap;
9343454dc69STejun Heo 	struct ata_taskfile tf;
9353454dc69STejun Heo 	int rc;
9363454dc69STejun Heo 
9373454dc69STejun Heo 	sata_pmp_read_init_tf(&tf, dev, pmp, reg);
9383454dc69STejun Heo 	rc = sil24_exec_polled_cmd(ap, SATA_PMP_CTRL_PORT, &tf, 1, 0,
9393454dc69STejun Heo 				   SATA_PMP_SCR_TIMEOUT);
9403454dc69STejun Heo 	if (rc == 0) {
9413454dc69STejun Heo 		sil24_read_tf(ap, 0, &tf);
9423454dc69STejun Heo 		*r_val = sata_pmp_read_val(&tf);
9433454dc69STejun Heo 	}
9443454dc69STejun Heo 	return rc;
9453454dc69STejun Heo }
9463454dc69STejun Heo 
9473454dc69STejun Heo static int sil24_pmp_write(struct ata_device *dev, int pmp, int reg, u32 val)
9483454dc69STejun Heo {
9493454dc69STejun Heo 	struct ata_port *ap = dev->link->ap;
9503454dc69STejun Heo 	struct ata_taskfile tf;
9513454dc69STejun Heo 
9523454dc69STejun Heo 	sata_pmp_write_init_tf(&tf, dev, pmp, reg, val);
9533454dc69STejun Heo 	return sil24_exec_polled_cmd(ap, SATA_PMP_CTRL_PORT, &tf, 1, 0,
9543454dc69STejun Heo 				     SATA_PMP_SCR_TIMEOUT);
9553454dc69STejun Heo }
9563454dc69STejun Heo 
9573454dc69STejun Heo static int sil24_pmp_softreset(struct ata_link *link, unsigned int *class,
9583454dc69STejun Heo 			       unsigned long deadline)
9593454dc69STejun Heo {
9603454dc69STejun Heo 	return sil24_do_softreset(link, class, link->pmp, deadline);
9613454dc69STejun Heo }
9623454dc69STejun Heo 
9633454dc69STejun Heo static int sil24_pmp_hardreset(struct ata_link *link, unsigned int *class,
9643454dc69STejun Heo 			       unsigned long deadline)
9653454dc69STejun Heo {
9663454dc69STejun Heo 	int rc;
9673454dc69STejun Heo 
9683454dc69STejun Heo 	rc = sil24_init_port(link->ap);
9693454dc69STejun Heo 	if (rc) {
9703454dc69STejun Heo 		ata_link_printk(link, KERN_ERR,
9713454dc69STejun Heo 				"hardreset failed (port not ready)\n");
9723454dc69STejun Heo 		return rc;
9733454dc69STejun Heo 	}
9743454dc69STejun Heo 
9753454dc69STejun Heo 	return sata_pmp_std_hardreset(link, class, deadline);
9763454dc69STejun Heo }
9773454dc69STejun Heo 
978c6fd2807SJeff Garzik static void sil24_freeze(struct ata_port *ap)
979c6fd2807SJeff Garzik {
9800d5ff566STejun Heo 	void __iomem *port = ap->ioaddr.cmd_addr;
981c6fd2807SJeff Garzik 
982c6fd2807SJeff Garzik 	/* Port-wide IRQ mask in HOST_CTRL doesn't really work, clear
983c6fd2807SJeff Garzik 	 * PORT_IRQ_ENABLE instead.
984c6fd2807SJeff Garzik 	 */
985c6fd2807SJeff Garzik 	writel(0xffff, port + PORT_IRQ_ENABLE_CLR);
986c6fd2807SJeff Garzik }
987c6fd2807SJeff Garzik 
988c6fd2807SJeff Garzik static void sil24_thaw(struct ata_port *ap)
989c6fd2807SJeff Garzik {
9900d5ff566STejun Heo 	void __iomem *port = ap->ioaddr.cmd_addr;
991c6fd2807SJeff Garzik 	u32 tmp;
992c6fd2807SJeff Garzik 
993c6fd2807SJeff Garzik 	/* clear IRQ */
994c6fd2807SJeff Garzik 	tmp = readl(port + PORT_IRQ_STAT);
995c6fd2807SJeff Garzik 	writel(tmp, port + PORT_IRQ_STAT);
996c6fd2807SJeff Garzik 
997c6fd2807SJeff Garzik 	/* turn IRQ back on */
998c6fd2807SJeff Garzik 	writel(DEF_PORT_IRQ, port + PORT_IRQ_ENABLE_SET);
999c6fd2807SJeff Garzik }
1000c6fd2807SJeff Garzik 
1001c6fd2807SJeff Garzik static void sil24_error_intr(struct ata_port *ap)
1002c6fd2807SJeff Garzik {
10030d5ff566STejun Heo 	void __iomem *port = ap->ioaddr.cmd_addr;
1004e59f0dadSTejun Heo 	struct sil24_port_priv *pp = ap->private_data;
10053454dc69STejun Heo 	struct ata_queued_cmd *qc = NULL;
10063454dc69STejun Heo 	struct ata_link *link;
10073454dc69STejun Heo 	struct ata_eh_info *ehi;
10083454dc69STejun Heo 	int abort = 0, freeze = 0;
1009c6fd2807SJeff Garzik 	u32 irq_stat;
1010c6fd2807SJeff Garzik 
1011c6fd2807SJeff Garzik 	/* on error, we need to clear IRQ explicitly */
1012c6fd2807SJeff Garzik 	irq_stat = readl(port + PORT_IRQ_STAT);
1013c6fd2807SJeff Garzik 	writel(irq_stat, port + PORT_IRQ_STAT);
1014c6fd2807SJeff Garzik 
1015c6fd2807SJeff Garzik 	/* first, analyze and record host port events */
10163454dc69STejun Heo 	link = &ap->link;
10173454dc69STejun Heo 	ehi = &link->eh_info;
1018c6fd2807SJeff Garzik 	ata_ehi_clear_desc(ehi);
1019c6fd2807SJeff Garzik 
1020c6fd2807SJeff Garzik 	ata_ehi_push_desc(ehi, "irq_stat 0x%08x", irq_stat);
1021c6fd2807SJeff Garzik 
1022854c73a2STejun Heo 	if (irq_stat & PORT_IRQ_SDB_NOTIFY) {
1023854c73a2STejun Heo 		ata_ehi_push_desc(ehi, "SDB notify");
10247d77b247STejun Heo 		sata_async_notification(ap);
1025854c73a2STejun Heo 	}
1026854c73a2STejun Heo 
1027c6fd2807SJeff Garzik 	if (irq_stat & (PORT_IRQ_PHYRDY_CHG | PORT_IRQ_DEV_XCHG)) {
1028c6fd2807SJeff Garzik 		ata_ehi_hotplugged(ehi);
1029b64bbc39STejun Heo 		ata_ehi_push_desc(ehi, "%s",
1030c6fd2807SJeff Garzik 				  irq_stat & PORT_IRQ_PHYRDY_CHG ?
1031c6fd2807SJeff Garzik 				  "PHY RDY changed" : "device exchanged");
1032c6fd2807SJeff Garzik 		freeze = 1;
1033c6fd2807SJeff Garzik 	}
1034c6fd2807SJeff Garzik 
1035c6fd2807SJeff Garzik 	if (irq_stat & PORT_IRQ_UNK_FIS) {
1036c6fd2807SJeff Garzik 		ehi->err_mask |= AC_ERR_HSM;
1037c6fd2807SJeff Garzik 		ehi->action |= ATA_EH_SOFTRESET;
1038b64bbc39STejun Heo 		ata_ehi_push_desc(ehi, "unknown FIS");
1039c6fd2807SJeff Garzik 		freeze = 1;
1040c6fd2807SJeff Garzik 	}
1041c6fd2807SJeff Garzik 
1042c6fd2807SJeff Garzik 	/* deal with command error */
1043c6fd2807SJeff Garzik 	if (irq_stat & PORT_IRQ_ERROR) {
1044c6fd2807SJeff Garzik 		struct sil24_cerr_info *ci = NULL;
1045c6fd2807SJeff Garzik 		unsigned int err_mask = 0, action = 0;
10463454dc69STejun Heo 		u32 context, cerr;
10473454dc69STejun Heo 		int pmp;
10483454dc69STejun Heo 
10493454dc69STejun Heo 		abort = 1;
10503454dc69STejun Heo 
10513454dc69STejun Heo 		/* DMA Context Switch Failure in Port Multiplier Mode
10523454dc69STejun Heo 		 * errata.  If we have active commands to 3 or more
10533454dc69STejun Heo 		 * devices, any error condition on active devices can
10543454dc69STejun Heo 		 * corrupt DMA context switching.
10553454dc69STejun Heo 		 */
10563454dc69STejun Heo 		if (ap->nr_active_links >= 3) {
10573454dc69STejun Heo 			ehi->err_mask |= AC_ERR_OTHER;
10583454dc69STejun Heo 			ehi->action |= ATA_EH_HARDRESET;
10593454dc69STejun Heo 			ata_ehi_push_desc(ehi, "PMP DMA CS errata");
1060*23818034STejun Heo 			pp->do_port_rst = 1;
10613454dc69STejun Heo 			freeze = 1;
10623454dc69STejun Heo 		}
10633454dc69STejun Heo 
10643454dc69STejun Heo 		/* find out the offending link and qc */
10653454dc69STejun Heo 		if (ap->nr_pmp_links) {
10663454dc69STejun Heo 			context = readl(port + PORT_CONTEXT);
10673454dc69STejun Heo 			pmp = (context >> 5) & 0xf;
10683454dc69STejun Heo 
10693454dc69STejun Heo 			if (pmp < ap->nr_pmp_links) {
10703454dc69STejun Heo 				link = &ap->pmp_link[pmp];
10713454dc69STejun Heo 				ehi = &link->eh_info;
10723454dc69STejun Heo 				qc = ata_qc_from_tag(ap, link->active_tag);
10733454dc69STejun Heo 
10743454dc69STejun Heo 				ata_ehi_clear_desc(ehi);
10753454dc69STejun Heo 				ata_ehi_push_desc(ehi, "irq_stat 0x%08x",
10763454dc69STejun Heo 						  irq_stat);
10773454dc69STejun Heo 			} else {
10783454dc69STejun Heo 				err_mask |= AC_ERR_HSM;
10793454dc69STejun Heo 				action |= ATA_EH_HARDRESET;
10803454dc69STejun Heo 				freeze = 1;
10813454dc69STejun Heo 			}
10823454dc69STejun Heo 		} else
10833454dc69STejun Heo 			qc = ata_qc_from_tag(ap, link->active_tag);
1084c6fd2807SJeff Garzik 
1085c6fd2807SJeff Garzik 		/* analyze CMD_ERR */
1086c6fd2807SJeff Garzik 		cerr = readl(port + PORT_CMD_ERR);
1087c6fd2807SJeff Garzik 		if (cerr < ARRAY_SIZE(sil24_cerr_db))
1088c6fd2807SJeff Garzik 			ci = &sil24_cerr_db[cerr];
1089c6fd2807SJeff Garzik 
1090c6fd2807SJeff Garzik 		if (ci && ci->desc) {
1091c6fd2807SJeff Garzik 			err_mask |= ci->err_mask;
1092c6fd2807SJeff Garzik 			action |= ci->action;
1093b64bbc39STejun Heo 			ata_ehi_push_desc(ehi, "%s", ci->desc);
1094c6fd2807SJeff Garzik 		} else {
1095c6fd2807SJeff Garzik 			err_mask |= AC_ERR_OTHER;
1096c6fd2807SJeff Garzik 			action |= ATA_EH_SOFTRESET;
1097b64bbc39STejun Heo 			ata_ehi_push_desc(ehi, "unknown command error %d",
1098c6fd2807SJeff Garzik 					  cerr);
1099c6fd2807SJeff Garzik 		}
1100c6fd2807SJeff Garzik 
1101c6fd2807SJeff Garzik 		/* record error info */
1102c6fd2807SJeff Garzik 		if (qc) {
1103e59f0dadSTejun Heo 			sil24_read_tf(ap, qc->tag, &pp->tf);
1104c6fd2807SJeff Garzik 			qc->err_mask |= err_mask;
1105c6fd2807SJeff Garzik 		} else
1106c6fd2807SJeff Garzik 			ehi->err_mask |= err_mask;
1107c6fd2807SJeff Garzik 
1108c6fd2807SJeff Garzik 		ehi->action |= action;
11093454dc69STejun Heo 
11103454dc69STejun Heo 		/* if PMP, resume */
11113454dc69STejun Heo 		if (ap->nr_pmp_links)
11123454dc69STejun Heo 			writel(PORT_CS_PMP_RESUME, port + PORT_CTRL_STAT);
1113c6fd2807SJeff Garzik 	}
1114c6fd2807SJeff Garzik 
1115c6fd2807SJeff Garzik 	/* freeze or abort */
1116c6fd2807SJeff Garzik 	if (freeze)
1117c6fd2807SJeff Garzik 		ata_port_freeze(ap);
11183454dc69STejun Heo 	else if (abort) {
11193454dc69STejun Heo 		if (qc)
11203454dc69STejun Heo 			ata_link_abort(qc->dev->link);
1121c6fd2807SJeff Garzik 		else
1122c6fd2807SJeff Garzik 			ata_port_abort(ap);
1123c6fd2807SJeff Garzik 	}
11243454dc69STejun Heo }
1125c6fd2807SJeff Garzik 
1126c6fd2807SJeff Garzik static void sil24_finish_qc(struct ata_queued_cmd *qc)
1127c6fd2807SJeff Garzik {
1128e59f0dadSTejun Heo 	struct ata_port *ap = qc->ap;
1129e59f0dadSTejun Heo 	struct sil24_port_priv *pp = ap->private_data;
1130e59f0dadSTejun Heo 
1131c6fd2807SJeff Garzik 	if (qc->flags & ATA_QCFLAG_RESULT_TF)
1132e59f0dadSTejun Heo 		sil24_read_tf(ap, qc->tag, &pp->tf);
1133c6fd2807SJeff Garzik }
1134c6fd2807SJeff Garzik 
1135c6fd2807SJeff Garzik static inline void sil24_host_intr(struct ata_port *ap)
1136c6fd2807SJeff Garzik {
11370d5ff566STejun Heo 	void __iomem *port = ap->ioaddr.cmd_addr;
1138c6fd2807SJeff Garzik 	u32 slot_stat, qc_active;
1139c6fd2807SJeff Garzik 	int rc;
1140c6fd2807SJeff Garzik 
1141228f47b9STejun Heo 	/* If PCIX_IRQ_WOC, there's an inherent race window between
1142228f47b9STejun Heo 	 * clearing IRQ pending status and reading PORT_SLOT_STAT
1143228f47b9STejun Heo 	 * which may cause spurious interrupts afterwards.  This is
1144228f47b9STejun Heo 	 * unavoidable and much better than losing interrupts which
1145228f47b9STejun Heo 	 * happens if IRQ pending is cleared after reading
1146228f47b9STejun Heo 	 * PORT_SLOT_STAT.
1147228f47b9STejun Heo 	 */
1148228f47b9STejun Heo 	if (ap->flags & SIL24_FLAG_PCIX_IRQ_WOC)
1149228f47b9STejun Heo 		writel(PORT_IRQ_COMPLETE, port + PORT_IRQ_STAT);
1150228f47b9STejun Heo 
1151c6fd2807SJeff Garzik 	slot_stat = readl(port + PORT_SLOT_STAT);
1152c6fd2807SJeff Garzik 
1153c6fd2807SJeff Garzik 	if (unlikely(slot_stat & HOST_SSTAT_ATTN)) {
1154c6fd2807SJeff Garzik 		sil24_error_intr(ap);
1155c6fd2807SJeff Garzik 		return;
1156c6fd2807SJeff Garzik 	}
1157c6fd2807SJeff Garzik 
1158c6fd2807SJeff Garzik 	qc_active = slot_stat & ~HOST_SSTAT_ATTN;
1159c6fd2807SJeff Garzik 	rc = ata_qc_complete_multiple(ap, qc_active, sil24_finish_qc);
1160c6fd2807SJeff Garzik 	if (rc > 0)
1161c6fd2807SJeff Garzik 		return;
1162c6fd2807SJeff Garzik 	if (rc < 0) {
11639af5c9c9STejun Heo 		struct ata_eh_info *ehi = &ap->link.eh_info;
1164c6fd2807SJeff Garzik 		ehi->err_mask |= AC_ERR_HSM;
1165c6fd2807SJeff Garzik 		ehi->action |= ATA_EH_SOFTRESET;
1166c6fd2807SJeff Garzik 		ata_port_freeze(ap);
1167c6fd2807SJeff Garzik 		return;
1168c6fd2807SJeff Garzik 	}
1169c6fd2807SJeff Garzik 
1170228f47b9STejun Heo 	/* spurious interrupts are expected if PCIX_IRQ_WOC */
1171228f47b9STejun Heo 	if (!(ap->flags & SIL24_FLAG_PCIX_IRQ_WOC) && ata_ratelimit())
1172c6fd2807SJeff Garzik 		ata_port_printk(ap, KERN_INFO, "spurious interrupt "
1173c6fd2807SJeff Garzik 			"(slot_stat 0x%x active_tag %d sactive 0x%x)\n",
11749af5c9c9STejun Heo 			slot_stat, ap->link.active_tag, ap->link.sactive);
1175c6fd2807SJeff Garzik }
1176c6fd2807SJeff Garzik 
11777d12e780SDavid Howells static irqreturn_t sil24_interrupt(int irq, void *dev_instance)
1178c6fd2807SJeff Garzik {
1179cca3974eSJeff Garzik 	struct ata_host *host = dev_instance;
11800d5ff566STejun Heo 	void __iomem *host_base = host->iomap[SIL24_HOST_BAR];
1181c6fd2807SJeff Garzik 	unsigned handled = 0;
1182c6fd2807SJeff Garzik 	u32 status;
1183c6fd2807SJeff Garzik 	int i;
1184c6fd2807SJeff Garzik 
11850d5ff566STejun Heo 	status = readl(host_base + HOST_IRQ_STAT);
1186c6fd2807SJeff Garzik 
1187c6fd2807SJeff Garzik 	if (status == 0xffffffff) {
1188c6fd2807SJeff Garzik 		printk(KERN_ERR DRV_NAME ": IRQ status == 0xffffffff, "
1189c6fd2807SJeff Garzik 		       "PCI fault or device removal?\n");
1190c6fd2807SJeff Garzik 		goto out;
1191c6fd2807SJeff Garzik 	}
1192c6fd2807SJeff Garzik 
1193c6fd2807SJeff Garzik 	if (!(status & IRQ_STAT_4PORTS))
1194c6fd2807SJeff Garzik 		goto out;
1195c6fd2807SJeff Garzik 
1196cca3974eSJeff Garzik 	spin_lock(&host->lock);
1197c6fd2807SJeff Garzik 
1198cca3974eSJeff Garzik 	for (i = 0; i < host->n_ports; i++)
1199c6fd2807SJeff Garzik 		if (status & (1 << i)) {
1200cca3974eSJeff Garzik 			struct ata_port *ap = host->ports[i];
1201c6fd2807SJeff Garzik 			if (ap && !(ap->flags & ATA_FLAG_DISABLED)) {
1202825cd6ddSMikael Pettersson 				sil24_host_intr(ap);
1203c6fd2807SJeff Garzik 				handled++;
1204c6fd2807SJeff Garzik 			} else
1205c6fd2807SJeff Garzik 				printk(KERN_ERR DRV_NAME
1206c6fd2807SJeff Garzik 				       ": interrupt from disabled port %d\n", i);
1207c6fd2807SJeff Garzik 		}
1208c6fd2807SJeff Garzik 
1209cca3974eSJeff Garzik 	spin_unlock(&host->lock);
1210c6fd2807SJeff Garzik  out:
1211c6fd2807SJeff Garzik 	return IRQ_RETVAL(handled);
1212c6fd2807SJeff Garzik }
1213c6fd2807SJeff Garzik 
1214c6fd2807SJeff Garzik static void sil24_error_handler(struct ata_port *ap)
1215c6fd2807SJeff Garzik {
1216*23818034STejun Heo 	struct sil24_port_priv *pp = ap->private_data;
1217*23818034STejun Heo 
12183454dc69STejun Heo 	if (sil24_init_port(ap))
1219c6fd2807SJeff Garzik 		ata_eh_freeze_port(ap);
1220c6fd2807SJeff Garzik 
1221c6fd2807SJeff Garzik 	/* perform recovery */
12223454dc69STejun Heo 	sata_pmp_do_eh(ap, ata_std_prereset, sil24_softreset, sil24_hardreset,
12233454dc69STejun Heo 		       ata_std_postreset, sata_pmp_std_prereset,
12243454dc69STejun Heo 		       sil24_pmp_softreset, sil24_pmp_hardreset,
12253454dc69STejun Heo 		       sata_pmp_std_postreset);
1226*23818034STejun Heo 
1227*23818034STejun Heo 	pp->do_port_rst = 0;
1228c6fd2807SJeff Garzik }
1229c6fd2807SJeff Garzik 
1230c6fd2807SJeff Garzik static void sil24_post_internal_cmd(struct ata_queued_cmd *qc)
1231c6fd2807SJeff Garzik {
1232c6fd2807SJeff Garzik 	struct ata_port *ap = qc->ap;
1233c6fd2807SJeff Garzik 
1234c6fd2807SJeff Garzik 	/* make DMA engine forget about the failed command */
12353454dc69STejun Heo 	if ((qc->flags & ATA_QCFLAG_FAILED) && sil24_init_port(ap))
12363454dc69STejun Heo 		ata_eh_freeze_port(ap);
1237c6fd2807SJeff Garzik }
1238c6fd2807SJeff Garzik 
1239c6fd2807SJeff Garzik static int sil24_port_start(struct ata_port *ap)
1240c6fd2807SJeff Garzik {
1241cca3974eSJeff Garzik 	struct device *dev = ap->host->dev;
1242c6fd2807SJeff Garzik 	struct sil24_port_priv *pp;
1243c6fd2807SJeff Garzik 	union sil24_cmd_block *cb;
1244c6fd2807SJeff Garzik 	size_t cb_size = sizeof(*cb) * SIL24_MAX_CMDS;
1245c6fd2807SJeff Garzik 	dma_addr_t cb_dma;
124624dc5f33STejun Heo 	int rc;
1247c6fd2807SJeff Garzik 
124824dc5f33STejun Heo 	pp = devm_kzalloc(dev, sizeof(*pp), GFP_KERNEL);
1249c6fd2807SJeff Garzik 	if (!pp)
125024dc5f33STejun Heo 		return -ENOMEM;
1251c6fd2807SJeff Garzik 
1252c6fd2807SJeff Garzik 	pp->tf.command = ATA_DRDY;
1253c6fd2807SJeff Garzik 
125424dc5f33STejun Heo 	cb = dmam_alloc_coherent(dev, cb_size, &cb_dma, GFP_KERNEL);
1255c6fd2807SJeff Garzik 	if (!cb)
125624dc5f33STejun Heo 		return -ENOMEM;
1257c6fd2807SJeff Garzik 	memset(cb, 0, cb_size);
1258c6fd2807SJeff Garzik 
1259c6fd2807SJeff Garzik 	rc = ata_pad_alloc(ap, dev);
1260c6fd2807SJeff Garzik 	if (rc)
126124dc5f33STejun Heo 		return rc;
1262c6fd2807SJeff Garzik 
1263c6fd2807SJeff Garzik 	pp->cmd_block = cb;
1264c6fd2807SJeff Garzik 	pp->cmd_block_dma = cb_dma;
1265c6fd2807SJeff Garzik 
1266c6fd2807SJeff Garzik 	ap->private_data = pp;
1267c6fd2807SJeff Garzik 
1268c6fd2807SJeff Garzik 	return 0;
1269c6fd2807SJeff Garzik }
1270c6fd2807SJeff Garzik 
12714447d351STejun Heo static void sil24_init_controller(struct ata_host *host)
1272c6fd2807SJeff Garzik {
12734447d351STejun Heo 	void __iomem *host_base = host->iomap[SIL24_HOST_BAR];
1274c6fd2807SJeff Garzik 	u32 tmp;
1275c6fd2807SJeff Garzik 	int i;
1276c6fd2807SJeff Garzik 
1277c6fd2807SJeff Garzik 	/* GPIO off */
1278c6fd2807SJeff Garzik 	writel(0, host_base + HOST_FLASH_CMD);
1279c6fd2807SJeff Garzik 
1280c6fd2807SJeff Garzik 	/* clear global reset & mask interrupts during initialization */
1281c6fd2807SJeff Garzik 	writel(0, host_base + HOST_CTRL);
1282c6fd2807SJeff Garzik 
1283c6fd2807SJeff Garzik 	/* init ports */
12844447d351STejun Heo 	for (i = 0; i < host->n_ports; i++) {
1285*23818034STejun Heo 		struct ata_port *ap = host->ports[i];
1286*23818034STejun Heo 		void __iomem *port = ap->ioaddr.cmd_addr;
1287c6fd2807SJeff Garzik 
1288c6fd2807SJeff Garzik 		/* Initial PHY setting */
1289c6fd2807SJeff Garzik 		writel(0x20c, port + PORT_PHY_CFG);
1290c6fd2807SJeff Garzik 
1291c6fd2807SJeff Garzik 		/* Clear port RST */
1292c6fd2807SJeff Garzik 		tmp = readl(port + PORT_CTRL_STAT);
1293c6fd2807SJeff Garzik 		if (tmp & PORT_CS_PORT_RST) {
1294c6fd2807SJeff Garzik 			writel(PORT_CS_PORT_RST, port + PORT_CTRL_CLR);
1295c6fd2807SJeff Garzik 			tmp = ata_wait_register(port + PORT_CTRL_STAT,
1296c6fd2807SJeff Garzik 						PORT_CS_PORT_RST,
1297c6fd2807SJeff Garzik 						PORT_CS_PORT_RST, 10, 100);
1298c6fd2807SJeff Garzik 			if (tmp & PORT_CS_PORT_RST)
12994447d351STejun Heo 				dev_printk(KERN_ERR, host->dev,
1300c6fd2807SJeff Garzik 				           "failed to clear port RST\n");
1301c6fd2807SJeff Garzik 		}
1302c6fd2807SJeff Garzik 
1303*23818034STejun Heo 		/* configure port */
1304*23818034STejun Heo 		sil24_config_port(ap);
1305c6fd2807SJeff Garzik 	}
1306c6fd2807SJeff Garzik 
1307c6fd2807SJeff Garzik 	/* Turn on interrupts */
1308c6fd2807SJeff Garzik 	writel(IRQ_STAT_4PORTS, host_base + HOST_CTRL);
1309c6fd2807SJeff Garzik }
1310c6fd2807SJeff Garzik 
1311c6fd2807SJeff Garzik static int sil24_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
1312c6fd2807SJeff Garzik {
1313c6fd2807SJeff Garzik 	static int printed_version = 0;
13144447d351STejun Heo 	struct ata_port_info pi = sil24_port_info[ent->driver_data];
13154447d351STejun Heo 	const struct ata_port_info *ppi[] = { &pi, NULL };
13164447d351STejun Heo 	void __iomem * const *iomap;
13174447d351STejun Heo 	struct ata_host *host;
1318c6fd2807SJeff Garzik 	int i, rc;
1319c6fd2807SJeff Garzik 	u32 tmp;
1320c6fd2807SJeff Garzik 
1321c6fd2807SJeff Garzik 	if (!printed_version++)
1322c6fd2807SJeff Garzik 		dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n");
1323c6fd2807SJeff Garzik 
13244447d351STejun Heo 	/* acquire resources */
132524dc5f33STejun Heo 	rc = pcim_enable_device(pdev);
1326c6fd2807SJeff Garzik 	if (rc)
1327c6fd2807SJeff Garzik 		return rc;
1328c6fd2807SJeff Garzik 
13290d5ff566STejun Heo 	rc = pcim_iomap_regions(pdev,
13300d5ff566STejun Heo 				(1 << SIL24_HOST_BAR) | (1 << SIL24_PORT_BAR),
13310d5ff566STejun Heo 				DRV_NAME);
1332c6fd2807SJeff Garzik 	if (rc)
133324dc5f33STejun Heo 		return rc;
13344447d351STejun Heo 	iomap = pcim_iomap_table(pdev);
1335c6fd2807SJeff Garzik 
13364447d351STejun Heo 	/* apply workaround for completion IRQ loss on PCI-X errata */
13374447d351STejun Heo 	if (pi.flags & SIL24_FLAG_PCIX_IRQ_WOC) {
13384447d351STejun Heo 		tmp = readl(iomap[SIL24_HOST_BAR] + HOST_CTRL);
13394447d351STejun Heo 		if (tmp & (HOST_CTRL_TRDY | HOST_CTRL_STOP | HOST_CTRL_DEVSEL))
13404447d351STejun Heo 			dev_printk(KERN_INFO, &pdev->dev,
13414447d351STejun Heo 				   "Applying completion IRQ loss on PCI-X "
13424447d351STejun Heo 				   "errata fix\n");
13434447d351STejun Heo 		else
13444447d351STejun Heo 			pi.flags &= ~SIL24_FLAG_PCIX_IRQ_WOC;
13454447d351STejun Heo 	}
13464447d351STejun Heo 
13474447d351STejun Heo 	/* allocate and fill host */
13484447d351STejun Heo 	host = ata_host_alloc_pinfo(&pdev->dev, ppi,
13494447d351STejun Heo 				    SIL24_FLAG2NPORTS(ppi[0]->flags));
13504447d351STejun Heo 	if (!host)
135124dc5f33STejun Heo 		return -ENOMEM;
13524447d351STejun Heo 	host->iomap = iomap;
1353c6fd2807SJeff Garzik 
13544447d351STejun Heo 	for (i = 0; i < host->n_ports; i++) {
1355cbcdd875STejun Heo 		struct ata_port *ap = host->ports[i];
1356cbcdd875STejun Heo 		size_t offset = ap->port_no * PORT_REGS_SIZE;
1357cbcdd875STejun Heo 		void __iomem *port = iomap[SIL24_PORT_BAR] + offset;
1358c6fd2807SJeff Garzik 
13594447d351STejun Heo 		host->ports[i]->ioaddr.cmd_addr = port;
13604447d351STejun Heo 		host->ports[i]->ioaddr.scr_addr = port + PORT_SCONTROL;
1361c6fd2807SJeff Garzik 
1362cbcdd875STejun Heo 		ata_port_pbar_desc(ap, SIL24_HOST_BAR, -1, "host");
1363cbcdd875STejun Heo 		ata_port_pbar_desc(ap, SIL24_PORT_BAR, offset, "port");
13644447d351STejun Heo 	}
1365c6fd2807SJeff Garzik 
13664447d351STejun Heo 	/* configure and activate the device */
1367c6fd2807SJeff Garzik 	if (!pci_set_dma_mask(pdev, DMA_64BIT_MASK)) {
1368c6fd2807SJeff Garzik 		rc = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
1369c6fd2807SJeff Garzik 		if (rc) {
1370c6fd2807SJeff Garzik 			rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
1371c6fd2807SJeff Garzik 			if (rc) {
1372c6fd2807SJeff Garzik 				dev_printk(KERN_ERR, &pdev->dev,
1373c6fd2807SJeff Garzik 					   "64-bit DMA enable failed\n");
137424dc5f33STejun Heo 				return rc;
1375c6fd2807SJeff Garzik 			}
1376c6fd2807SJeff Garzik 		}
1377c6fd2807SJeff Garzik 	} else {
1378c6fd2807SJeff Garzik 		rc = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
1379c6fd2807SJeff Garzik 		if (rc) {
1380c6fd2807SJeff Garzik 			dev_printk(KERN_ERR, &pdev->dev,
1381c6fd2807SJeff Garzik 				   "32-bit DMA enable failed\n");
138224dc5f33STejun Heo 			return rc;
1383c6fd2807SJeff Garzik 		}
1384c6fd2807SJeff Garzik 		rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
1385c6fd2807SJeff Garzik 		if (rc) {
1386c6fd2807SJeff Garzik 			dev_printk(KERN_ERR, &pdev->dev,
1387c6fd2807SJeff Garzik 				   "32-bit consistent DMA enable failed\n");
138824dc5f33STejun Heo 			return rc;
1389c6fd2807SJeff Garzik 		}
1390c6fd2807SJeff Garzik 	}
1391c6fd2807SJeff Garzik 
13924447d351STejun Heo 	sil24_init_controller(host);
1393c6fd2807SJeff Garzik 
1394c6fd2807SJeff Garzik 	pci_set_master(pdev);
13954447d351STejun Heo 	return ata_host_activate(host, pdev->irq, sil24_interrupt, IRQF_SHARED,
13964447d351STejun Heo 				 &sil24_sht);
1397c6fd2807SJeff Garzik }
1398c6fd2807SJeff Garzik 
1399281d426cSAlexey Dobriyan #ifdef CONFIG_PM
1400c6fd2807SJeff Garzik static int sil24_pci_device_resume(struct pci_dev *pdev)
1401c6fd2807SJeff Garzik {
1402cca3974eSJeff Garzik 	struct ata_host *host = dev_get_drvdata(&pdev->dev);
14030d5ff566STejun Heo 	void __iomem *host_base = host->iomap[SIL24_HOST_BAR];
1404553c4aa6STejun Heo 	int rc;
1405c6fd2807SJeff Garzik 
1406553c4aa6STejun Heo 	rc = ata_pci_device_do_resume(pdev);
1407553c4aa6STejun Heo 	if (rc)
1408553c4aa6STejun Heo 		return rc;
1409c6fd2807SJeff Garzik 
1410c6fd2807SJeff Garzik 	if (pdev->dev.power.power_state.event == PM_EVENT_SUSPEND)
14110d5ff566STejun Heo 		writel(HOST_CTRL_GLOBAL_RST, host_base + HOST_CTRL);
1412c6fd2807SJeff Garzik 
14134447d351STejun Heo 	sil24_init_controller(host);
1414c6fd2807SJeff Garzik 
1415cca3974eSJeff Garzik 	ata_host_resume(host);
1416c6fd2807SJeff Garzik 
1417c6fd2807SJeff Garzik 	return 0;
1418c6fd2807SJeff Garzik }
14193454dc69STejun Heo 
14203454dc69STejun Heo static int sil24_port_resume(struct ata_port *ap)
14213454dc69STejun Heo {
14223454dc69STejun Heo 	sil24_config_pmp(ap, ap->nr_pmp_links);
14233454dc69STejun Heo 	return 0;
14243454dc69STejun Heo }
1425281d426cSAlexey Dobriyan #endif
1426c6fd2807SJeff Garzik 
1427c6fd2807SJeff Garzik static int __init sil24_init(void)
1428c6fd2807SJeff Garzik {
1429c6fd2807SJeff Garzik 	return pci_register_driver(&sil24_pci_driver);
1430c6fd2807SJeff Garzik }
1431c6fd2807SJeff Garzik 
1432c6fd2807SJeff Garzik static void __exit sil24_exit(void)
1433c6fd2807SJeff Garzik {
1434c6fd2807SJeff Garzik 	pci_unregister_driver(&sil24_pci_driver);
1435c6fd2807SJeff Garzik }
1436c6fd2807SJeff Garzik 
1437c6fd2807SJeff Garzik MODULE_AUTHOR("Tejun Heo");
1438c6fd2807SJeff Garzik MODULE_DESCRIPTION("Silicon Image 3124/3132 SATA low-level driver");
1439c6fd2807SJeff Garzik MODULE_LICENSE("GPL");
1440c6fd2807SJeff Garzik MODULE_DEVICE_TABLE(pci, sil24_pci_tbl);
1441c6fd2807SJeff Garzik 
1442c6fd2807SJeff Garzik module_init(sil24_init);
1443c6fd2807SJeff Garzik module_exit(sil24_exit);
1444