xref: /openbmc/linux/drivers/ata/sata_sil24.c (revision 14bdef982caeda19afe34010482867c18217c641)
1c6fd2807SJeff Garzik /*
2c6fd2807SJeff Garzik  * sata_sil24.c - Driver for Silicon Image 3124/3132 SATA-2 controllers
3c6fd2807SJeff Garzik  *
4c6fd2807SJeff Garzik  * Copyright 2005  Tejun Heo
5c6fd2807SJeff Garzik  *
6c6fd2807SJeff Garzik  * Based on preview driver from Silicon Image.
7c6fd2807SJeff Garzik  *
8c6fd2807SJeff Garzik  * This program is free software; you can redistribute it and/or modify it
9c6fd2807SJeff Garzik  * under the terms of the GNU General Public License as published by the
10c6fd2807SJeff Garzik  * Free Software Foundation; either version 2, or (at your option) any
11c6fd2807SJeff Garzik  * later version.
12c6fd2807SJeff Garzik  *
13c6fd2807SJeff Garzik  * This program is distributed in the hope that it will be useful, but
14c6fd2807SJeff Garzik  * WITHOUT ANY WARRANTY; without even the implied warranty of
15c6fd2807SJeff Garzik  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
16c6fd2807SJeff Garzik  * General Public License for more details.
17c6fd2807SJeff Garzik  *
18c6fd2807SJeff Garzik  */
19c6fd2807SJeff Garzik 
20c6fd2807SJeff Garzik #include <linux/kernel.h>
21c6fd2807SJeff Garzik #include <linux/module.h>
22c6fd2807SJeff Garzik #include <linux/pci.h>
23c6fd2807SJeff Garzik #include <linux/blkdev.h>
24c6fd2807SJeff Garzik #include <linux/delay.h>
25c6fd2807SJeff Garzik #include <linux/interrupt.h>
26c6fd2807SJeff Garzik #include <linux/dma-mapping.h>
27c6fd2807SJeff Garzik #include <linux/device.h>
28c6fd2807SJeff Garzik #include <scsi/scsi_host.h>
29c6fd2807SJeff Garzik #include <scsi/scsi_cmnd.h>
30c6fd2807SJeff Garzik #include <linux/libata.h>
31c6fd2807SJeff Garzik 
32c6fd2807SJeff Garzik #define DRV_NAME	"sata_sil24"
333454dc69STejun Heo #define DRV_VERSION	"1.1"
34c6fd2807SJeff Garzik 
35c6fd2807SJeff Garzik /*
36c6fd2807SJeff Garzik  * Port request block (PRB) 32 bytes
37c6fd2807SJeff Garzik  */
38c6fd2807SJeff Garzik struct sil24_prb {
39c6fd2807SJeff Garzik 	__le16	ctrl;
40c6fd2807SJeff Garzik 	__le16	prot;
41c6fd2807SJeff Garzik 	__le32	rx_cnt;
42c6fd2807SJeff Garzik 	u8	fis[6 * 4];
43c6fd2807SJeff Garzik };
44c6fd2807SJeff Garzik 
45c6fd2807SJeff Garzik /*
46c6fd2807SJeff Garzik  * Scatter gather entry (SGE) 16 bytes
47c6fd2807SJeff Garzik  */
48c6fd2807SJeff Garzik struct sil24_sge {
49c6fd2807SJeff Garzik 	__le64	addr;
50c6fd2807SJeff Garzik 	__le32	cnt;
51c6fd2807SJeff Garzik 	__le32	flags;
52c6fd2807SJeff Garzik };
53c6fd2807SJeff Garzik 
54c6fd2807SJeff Garzik 
55c6fd2807SJeff Garzik enum {
560d5ff566STejun Heo 	SIL24_HOST_BAR		= 0,
570d5ff566STejun Heo 	SIL24_PORT_BAR		= 2,
580d5ff566STejun Heo 
5993e2618eSTejun Heo 	/* sil24 fetches in chunks of 64bytes.  The first block
6093e2618eSTejun Heo 	 * contains the PRB and two SGEs.  From the second block, it's
6193e2618eSTejun Heo 	 * consisted of four SGEs and called SGT.  Calculate the
6293e2618eSTejun Heo 	 * number of SGTs that fit into one page.
6393e2618eSTejun Heo 	 */
6493e2618eSTejun Heo 	SIL24_PRB_SZ		= sizeof(struct sil24_prb)
6593e2618eSTejun Heo 				  + 2 * sizeof(struct sil24_sge),
6693e2618eSTejun Heo 	SIL24_MAX_SGT		= (PAGE_SIZE - SIL24_PRB_SZ)
6793e2618eSTejun Heo 				  / (4 * sizeof(struct sil24_sge)),
6893e2618eSTejun Heo 
6993e2618eSTejun Heo 	/* This will give us one unused SGEs for ATA.  This extra SGE
7093e2618eSTejun Heo 	 * will be used to store CDB for ATAPI devices.
7193e2618eSTejun Heo 	 */
7293e2618eSTejun Heo 	SIL24_MAX_SGE		= 4 * SIL24_MAX_SGT + 1,
7393e2618eSTejun Heo 
74c6fd2807SJeff Garzik 	/*
75c6fd2807SJeff Garzik 	 * Global controller registers (128 bytes @ BAR0)
76c6fd2807SJeff Garzik 	 */
77c6fd2807SJeff Garzik 		/* 32 bit regs */
78c6fd2807SJeff Garzik 	HOST_SLOT_STAT		= 0x00, /* 32 bit slot stat * 4 */
79c6fd2807SJeff Garzik 	HOST_CTRL		= 0x40,
80c6fd2807SJeff Garzik 	HOST_IRQ_STAT		= 0x44,
81c6fd2807SJeff Garzik 	HOST_PHY_CFG		= 0x48,
82c6fd2807SJeff Garzik 	HOST_BIST_CTRL		= 0x50,
83c6fd2807SJeff Garzik 	HOST_BIST_PTRN		= 0x54,
84c6fd2807SJeff Garzik 	HOST_BIST_STAT		= 0x58,
85c6fd2807SJeff Garzik 	HOST_MEM_BIST_STAT	= 0x5c,
86c6fd2807SJeff Garzik 	HOST_FLASH_CMD		= 0x70,
87c6fd2807SJeff Garzik 		/* 8 bit regs */
88c6fd2807SJeff Garzik 	HOST_FLASH_DATA		= 0x74,
89c6fd2807SJeff Garzik 	HOST_TRANSITION_DETECT	= 0x75,
90c6fd2807SJeff Garzik 	HOST_GPIO_CTRL		= 0x76,
91c6fd2807SJeff Garzik 	HOST_I2C_ADDR		= 0x78, /* 32 bit */
92c6fd2807SJeff Garzik 	HOST_I2C_DATA		= 0x7c,
93c6fd2807SJeff Garzik 	HOST_I2C_XFER_CNT	= 0x7e,
94c6fd2807SJeff Garzik 	HOST_I2C_CTRL		= 0x7f,
95c6fd2807SJeff Garzik 
96c6fd2807SJeff Garzik 	/* HOST_SLOT_STAT bits */
97c6fd2807SJeff Garzik 	HOST_SSTAT_ATTN		= (1 << 31),
98c6fd2807SJeff Garzik 
99c6fd2807SJeff Garzik 	/* HOST_CTRL bits */
100c6fd2807SJeff Garzik 	HOST_CTRL_M66EN		= (1 << 16), /* M66EN PCI bus signal */
101c6fd2807SJeff Garzik 	HOST_CTRL_TRDY		= (1 << 17), /* latched PCI TRDY */
102c6fd2807SJeff Garzik 	HOST_CTRL_STOP		= (1 << 18), /* latched PCI STOP */
103c6fd2807SJeff Garzik 	HOST_CTRL_DEVSEL	= (1 << 19), /* latched PCI DEVSEL */
104c6fd2807SJeff Garzik 	HOST_CTRL_REQ64		= (1 << 20), /* latched PCI REQ64 */
105c6fd2807SJeff Garzik 	HOST_CTRL_GLOBAL_RST	= (1 << 31), /* global reset */
106c6fd2807SJeff Garzik 
107c6fd2807SJeff Garzik 	/*
108c6fd2807SJeff Garzik 	 * Port registers
109c6fd2807SJeff Garzik 	 * (8192 bytes @ +0x0000, +0x2000, +0x4000 and +0x6000 @ BAR2)
110c6fd2807SJeff Garzik 	 */
111c6fd2807SJeff Garzik 	PORT_REGS_SIZE		= 0x2000,
112c6fd2807SJeff Garzik 
11328c8f3b4STejun Heo 	PORT_LRAM		= 0x0000, /* 31 LRAM slots and PMP regs */
114c6fd2807SJeff Garzik 	PORT_LRAM_SLOT_SZ	= 0x0080, /* 32 bytes PRB + 2 SGE, ACT... */
115c6fd2807SJeff Garzik 
11628c8f3b4STejun Heo 	PORT_PMP		= 0x0f80, /* 8 bytes PMP * 16 (128 bytes) */
117c0c55908STejun Heo 	PORT_PMP_STATUS		= 0x0000, /* port device status offset */
118c0c55908STejun Heo 	PORT_PMP_QACTIVE	= 0x0004, /* port device QActive offset */
119c0c55908STejun Heo 	PORT_PMP_SIZE		= 0x0008, /* 8 bytes per PMP */
120c0c55908STejun Heo 
121c6fd2807SJeff Garzik 		/* 32 bit regs */
122c6fd2807SJeff Garzik 	PORT_CTRL_STAT		= 0x1000, /* write: ctrl-set, read: stat */
123c6fd2807SJeff Garzik 	PORT_CTRL_CLR		= 0x1004, /* write: ctrl-clear */
124c6fd2807SJeff Garzik 	PORT_IRQ_STAT		= 0x1008, /* high: status, low: interrupt */
125c6fd2807SJeff Garzik 	PORT_IRQ_ENABLE_SET	= 0x1010, /* write: enable-set */
126c6fd2807SJeff Garzik 	PORT_IRQ_ENABLE_CLR	= 0x1014, /* write: enable-clear */
127c6fd2807SJeff Garzik 	PORT_ACTIVATE_UPPER_ADDR= 0x101c,
128c6fd2807SJeff Garzik 	PORT_EXEC_FIFO		= 0x1020, /* command execution fifo */
129c6fd2807SJeff Garzik 	PORT_CMD_ERR		= 0x1024, /* command error number */
130c6fd2807SJeff Garzik 	PORT_FIS_CFG		= 0x1028,
131c6fd2807SJeff Garzik 	PORT_FIFO_THRES		= 0x102c,
132c6fd2807SJeff Garzik 		/* 16 bit regs */
133c6fd2807SJeff Garzik 	PORT_DECODE_ERR_CNT	= 0x1040,
134c6fd2807SJeff Garzik 	PORT_DECODE_ERR_THRESH	= 0x1042,
135c6fd2807SJeff Garzik 	PORT_CRC_ERR_CNT	= 0x1044,
136c6fd2807SJeff Garzik 	PORT_CRC_ERR_THRESH	= 0x1046,
137c6fd2807SJeff Garzik 	PORT_HSHK_ERR_CNT	= 0x1048,
138c6fd2807SJeff Garzik 	PORT_HSHK_ERR_THRESH	= 0x104a,
139c6fd2807SJeff Garzik 		/* 32 bit regs */
140c6fd2807SJeff Garzik 	PORT_PHY_CFG		= 0x1050,
141c6fd2807SJeff Garzik 	PORT_SLOT_STAT		= 0x1800,
142c6fd2807SJeff Garzik 	PORT_CMD_ACTIVATE	= 0x1c00, /* 64 bit cmd activate * 31 (248 bytes) */
143c0c55908STejun Heo 	PORT_CONTEXT		= 0x1e04,
144c6fd2807SJeff Garzik 	PORT_EXEC_DIAG		= 0x1e00, /* 32bit exec diag * 16 (64 bytes, 0-10 used on 3124) */
145c6fd2807SJeff Garzik 	PORT_PSD_DIAG		= 0x1e40, /* 32bit psd diag * 16 (64 bytes, 0-8 used on 3124) */
146c6fd2807SJeff Garzik 	PORT_SCONTROL		= 0x1f00,
147c6fd2807SJeff Garzik 	PORT_SSTATUS		= 0x1f04,
148c6fd2807SJeff Garzik 	PORT_SERROR		= 0x1f08,
149c6fd2807SJeff Garzik 	PORT_SACTIVE		= 0x1f0c,
150c6fd2807SJeff Garzik 
151c6fd2807SJeff Garzik 	/* PORT_CTRL_STAT bits */
152c6fd2807SJeff Garzik 	PORT_CS_PORT_RST	= (1 << 0), /* port reset */
153c6fd2807SJeff Garzik 	PORT_CS_DEV_RST		= (1 << 1), /* device reset */
154c6fd2807SJeff Garzik 	PORT_CS_INIT		= (1 << 2), /* port initialize */
155c6fd2807SJeff Garzik 	PORT_CS_IRQ_WOC		= (1 << 3), /* interrupt write one to clear */
156c6fd2807SJeff Garzik 	PORT_CS_CDB16		= (1 << 5), /* 0=12b cdb, 1=16b cdb */
15728c8f3b4STejun Heo 	PORT_CS_PMP_RESUME	= (1 << 6), /* PMP resume */
158c6fd2807SJeff Garzik 	PORT_CS_32BIT_ACTV	= (1 << 10), /* 32-bit activation */
15928c8f3b4STejun Heo 	PORT_CS_PMP_EN		= (1 << 13), /* port multiplier enable */
160c6fd2807SJeff Garzik 	PORT_CS_RDY		= (1 << 31), /* port ready to accept commands */
161c6fd2807SJeff Garzik 
162c6fd2807SJeff Garzik 	/* PORT_IRQ_STAT/ENABLE_SET/CLR */
163c6fd2807SJeff Garzik 	/* bits[11:0] are masked */
164c6fd2807SJeff Garzik 	PORT_IRQ_COMPLETE	= (1 << 0), /* command(s) completed */
165c6fd2807SJeff Garzik 	PORT_IRQ_ERROR		= (1 << 1), /* command execution error */
166c6fd2807SJeff Garzik 	PORT_IRQ_PORTRDY_CHG	= (1 << 2), /* port ready change */
167c6fd2807SJeff Garzik 	PORT_IRQ_PWR_CHG	= (1 << 3), /* power management change */
168c6fd2807SJeff Garzik 	PORT_IRQ_PHYRDY_CHG	= (1 << 4), /* PHY ready change */
169c6fd2807SJeff Garzik 	PORT_IRQ_COMWAKE	= (1 << 5), /* COMWAKE received */
170c6fd2807SJeff Garzik 	PORT_IRQ_UNK_FIS	= (1 << 6), /* unknown FIS received */
171c6fd2807SJeff Garzik 	PORT_IRQ_DEV_XCHG	= (1 << 7), /* device exchanged */
172c6fd2807SJeff Garzik 	PORT_IRQ_8B10B		= (1 << 8), /* 8b/10b decode error threshold */
173c6fd2807SJeff Garzik 	PORT_IRQ_CRC		= (1 << 9), /* CRC error threshold */
174c6fd2807SJeff Garzik 	PORT_IRQ_HANDSHAKE	= (1 << 10), /* handshake error threshold */
175c6fd2807SJeff Garzik 	PORT_IRQ_SDB_NOTIFY	= (1 << 11), /* SDB notify received */
176c6fd2807SJeff Garzik 
177c6fd2807SJeff Garzik 	DEF_PORT_IRQ		= PORT_IRQ_COMPLETE | PORT_IRQ_ERROR |
178c6fd2807SJeff Garzik 				  PORT_IRQ_PHYRDY_CHG | PORT_IRQ_DEV_XCHG |
179854c73a2STejun Heo 				  PORT_IRQ_UNK_FIS | PORT_IRQ_SDB_NOTIFY,
180c6fd2807SJeff Garzik 
181c6fd2807SJeff Garzik 	/* bits[27:16] are unmasked (raw) */
182c6fd2807SJeff Garzik 	PORT_IRQ_RAW_SHIFT	= 16,
183c6fd2807SJeff Garzik 	PORT_IRQ_MASKED_MASK	= 0x7ff,
184c6fd2807SJeff Garzik 	PORT_IRQ_RAW_MASK	= (0x7ff << PORT_IRQ_RAW_SHIFT),
185c6fd2807SJeff Garzik 
186c6fd2807SJeff Garzik 	/* ENABLE_SET/CLR specific, intr steering - 2 bit field */
187c6fd2807SJeff Garzik 	PORT_IRQ_STEER_SHIFT	= 30,
188c6fd2807SJeff Garzik 	PORT_IRQ_STEER_MASK	= (3 << PORT_IRQ_STEER_SHIFT),
189c6fd2807SJeff Garzik 
190c6fd2807SJeff Garzik 	/* PORT_CMD_ERR constants */
191c6fd2807SJeff Garzik 	PORT_CERR_DEV		= 1, /* Error bit in D2H Register FIS */
192c6fd2807SJeff Garzik 	PORT_CERR_SDB		= 2, /* Error bit in SDB FIS */
193c6fd2807SJeff Garzik 	PORT_CERR_DATA		= 3, /* Error in data FIS not detected by dev */
194c6fd2807SJeff Garzik 	PORT_CERR_SEND		= 4, /* Initial cmd FIS transmission failure */
195c6fd2807SJeff Garzik 	PORT_CERR_INCONSISTENT	= 5, /* Protocol mismatch */
196c6fd2807SJeff Garzik 	PORT_CERR_DIRECTION	= 6, /* Data direction mismatch */
197c6fd2807SJeff Garzik 	PORT_CERR_UNDERRUN	= 7, /* Ran out of SGEs while writing */
198c6fd2807SJeff Garzik 	PORT_CERR_OVERRUN	= 8, /* Ran out of SGEs while reading */
199c6fd2807SJeff Garzik 	PORT_CERR_PKT_PROT	= 11, /* DIR invalid in 1st PIO setup of ATAPI */
200c6fd2807SJeff Garzik 	PORT_CERR_SGT_BOUNDARY	= 16, /* PLD ecode 00 - SGT not on qword boundary */
201c6fd2807SJeff Garzik 	PORT_CERR_SGT_TGTABRT	= 17, /* PLD ecode 01 - target abort */
202c6fd2807SJeff Garzik 	PORT_CERR_SGT_MSTABRT	= 18, /* PLD ecode 10 - master abort */
203c6fd2807SJeff Garzik 	PORT_CERR_SGT_PCIPERR	= 19, /* PLD ecode 11 - PCI parity err while fetching SGT */
204c6fd2807SJeff Garzik 	PORT_CERR_CMD_BOUNDARY	= 24, /* ctrl[15:13] 001 - PRB not on qword boundary */
205c6fd2807SJeff Garzik 	PORT_CERR_CMD_TGTABRT	= 25, /* ctrl[15:13] 010 - target abort */
206c6fd2807SJeff Garzik 	PORT_CERR_CMD_MSTABRT	= 26, /* ctrl[15:13] 100 - master abort */
207c6fd2807SJeff Garzik 	PORT_CERR_CMD_PCIPERR	= 27, /* ctrl[15:13] 110 - PCI parity err while fetching PRB */
208c6fd2807SJeff Garzik 	PORT_CERR_XFR_UNDEF	= 32, /* PSD ecode 00 - undefined */
209c6fd2807SJeff Garzik 	PORT_CERR_XFR_TGTABRT	= 33, /* PSD ecode 01 - target abort */
210c6fd2807SJeff Garzik 	PORT_CERR_XFR_MSTABRT	= 34, /* PSD ecode 10 - master abort */
211c6fd2807SJeff Garzik 	PORT_CERR_XFR_PCIPERR	= 35, /* PSD ecode 11 - PCI prity err during transfer */
212c6fd2807SJeff Garzik 	PORT_CERR_SENDSERVICE	= 36, /* FIS received while sending service */
213c6fd2807SJeff Garzik 
214c6fd2807SJeff Garzik 	/* bits of PRB control field */
215c6fd2807SJeff Garzik 	PRB_CTRL_PROTOCOL	= (1 << 0), /* override def. ATA protocol */
216c6fd2807SJeff Garzik 	PRB_CTRL_PACKET_READ	= (1 << 4), /* PACKET cmd read */
217c6fd2807SJeff Garzik 	PRB_CTRL_PACKET_WRITE	= (1 << 5), /* PACKET cmd write */
218c6fd2807SJeff Garzik 	PRB_CTRL_NIEN		= (1 << 6), /* Mask completion irq */
219c6fd2807SJeff Garzik 	PRB_CTRL_SRST		= (1 << 7), /* Soft reset request (ign BSY?) */
220c6fd2807SJeff Garzik 
221c6fd2807SJeff Garzik 	/* PRB protocol field */
222c6fd2807SJeff Garzik 	PRB_PROT_PACKET		= (1 << 0),
223c6fd2807SJeff Garzik 	PRB_PROT_TCQ		= (1 << 1),
224c6fd2807SJeff Garzik 	PRB_PROT_NCQ		= (1 << 2),
225c6fd2807SJeff Garzik 	PRB_PROT_READ		= (1 << 3),
226c6fd2807SJeff Garzik 	PRB_PROT_WRITE		= (1 << 4),
227c6fd2807SJeff Garzik 	PRB_PROT_TRANSPARENT	= (1 << 5),
228c6fd2807SJeff Garzik 
229c6fd2807SJeff Garzik 	/*
230c6fd2807SJeff Garzik 	 * Other constants
231c6fd2807SJeff Garzik 	 */
232c6fd2807SJeff Garzik 	SGE_TRM			= (1 << 31), /* Last SGE in chain */
233c6fd2807SJeff Garzik 	SGE_LNK			= (1 << 30), /* linked list
234c6fd2807SJeff Garzik 						Points to SGT, not SGE */
235c6fd2807SJeff Garzik 	SGE_DRD			= (1 << 29), /* discard data read (/dev/null)
236c6fd2807SJeff Garzik 						data address ignored */
237c6fd2807SJeff Garzik 
238c6fd2807SJeff Garzik 	SIL24_MAX_CMDS		= 31,
239c6fd2807SJeff Garzik 
240c6fd2807SJeff Garzik 	/* board id */
241c6fd2807SJeff Garzik 	BID_SIL3124		= 0,
242c6fd2807SJeff Garzik 	BID_SIL3132		= 1,
243c6fd2807SJeff Garzik 	BID_SIL3131		= 2,
244c6fd2807SJeff Garzik 
245c6fd2807SJeff Garzik 	/* host flags */
246c6fd2807SJeff Garzik 	SIL24_COMMON_FLAGS	= ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
247c6fd2807SJeff Garzik 				  ATA_FLAG_MMIO | ATA_FLAG_PIO_DMA |
248854c73a2STejun Heo 				  ATA_FLAG_NCQ | ATA_FLAG_ACPI_SATA |
2493454dc69STejun Heo 				  ATA_FLAG_AN | ATA_FLAG_PMP,
250c6fd2807SJeff Garzik 	SIL24_FLAG_PCIX_IRQ_WOC	= (1 << 24), /* IRQ loss errata on PCI-X */
251c6fd2807SJeff Garzik 
252c6fd2807SJeff Garzik 	IRQ_STAT_4PORTS		= 0xf,
253c6fd2807SJeff Garzik };
254c6fd2807SJeff Garzik 
255c6fd2807SJeff Garzik struct sil24_ata_block {
256c6fd2807SJeff Garzik 	struct sil24_prb prb;
25793e2618eSTejun Heo 	struct sil24_sge sge[SIL24_MAX_SGE];
258c6fd2807SJeff Garzik };
259c6fd2807SJeff Garzik 
260c6fd2807SJeff Garzik struct sil24_atapi_block {
261c6fd2807SJeff Garzik 	struct sil24_prb prb;
262c6fd2807SJeff Garzik 	u8 cdb[16];
26393e2618eSTejun Heo 	struct sil24_sge sge[SIL24_MAX_SGE];
264c6fd2807SJeff Garzik };
265c6fd2807SJeff Garzik 
266c6fd2807SJeff Garzik union sil24_cmd_block {
267c6fd2807SJeff Garzik 	struct sil24_ata_block ata;
268c6fd2807SJeff Garzik 	struct sil24_atapi_block atapi;
269c6fd2807SJeff Garzik };
270c6fd2807SJeff Garzik 
271c6fd2807SJeff Garzik static struct sil24_cerr_info {
272c6fd2807SJeff Garzik 	unsigned int err_mask, action;
273c6fd2807SJeff Garzik 	const char *desc;
274c6fd2807SJeff Garzik } sil24_cerr_db[] = {
275f90f0828STejun Heo 	[0]			= { AC_ERR_DEV, 0,
276c6fd2807SJeff Garzik 				    "device error" },
277f90f0828STejun Heo 	[PORT_CERR_DEV]		= { AC_ERR_DEV, 0,
278c6fd2807SJeff Garzik 				    "device error via D2H FIS" },
279f90f0828STejun Heo 	[PORT_CERR_SDB]		= { AC_ERR_DEV, 0,
280c6fd2807SJeff Garzik 				    "device error via SDB FIS" },
281cf480626STejun Heo 	[PORT_CERR_DATA]	= { AC_ERR_ATA_BUS, ATA_EH_RESET,
282c6fd2807SJeff Garzik 				    "error in data FIS" },
283cf480626STejun Heo 	[PORT_CERR_SEND]	= { AC_ERR_ATA_BUS, ATA_EH_RESET,
284c6fd2807SJeff Garzik 				    "failed to transmit command FIS" },
285cf480626STejun Heo 	[PORT_CERR_INCONSISTENT] = { AC_ERR_HSM, ATA_EH_RESET,
286c6fd2807SJeff Garzik 				     "protocol mismatch" },
287cf480626STejun Heo 	[PORT_CERR_DIRECTION]	= { AC_ERR_HSM, ATA_EH_RESET,
288c6fd2807SJeff Garzik 				    "data directon mismatch" },
289cf480626STejun Heo 	[PORT_CERR_UNDERRUN]	= { AC_ERR_HSM, ATA_EH_RESET,
290c6fd2807SJeff Garzik 				    "ran out of SGEs while writing" },
291cf480626STejun Heo 	[PORT_CERR_OVERRUN]	= { AC_ERR_HSM, ATA_EH_RESET,
292c6fd2807SJeff Garzik 				    "ran out of SGEs while reading" },
293cf480626STejun Heo 	[PORT_CERR_PKT_PROT]	= { AC_ERR_HSM, ATA_EH_RESET,
294c6fd2807SJeff Garzik 				    "invalid data directon for ATAPI CDB" },
295cf480626STejun Heo 	[PORT_CERR_SGT_BOUNDARY] = { AC_ERR_SYSTEM, ATA_EH_RESET,
2967293fa8fSTejun Heo 				     "SGT not on qword boundary" },
297cf480626STejun Heo 	[PORT_CERR_SGT_TGTABRT]	= { AC_ERR_HOST_BUS, ATA_EH_RESET,
298c6fd2807SJeff Garzik 				    "PCI target abort while fetching SGT" },
299cf480626STejun Heo 	[PORT_CERR_SGT_MSTABRT]	= { AC_ERR_HOST_BUS, ATA_EH_RESET,
300c6fd2807SJeff Garzik 				    "PCI master abort while fetching SGT" },
301cf480626STejun Heo 	[PORT_CERR_SGT_PCIPERR]	= { AC_ERR_HOST_BUS, ATA_EH_RESET,
302c6fd2807SJeff Garzik 				    "PCI parity error while fetching SGT" },
303cf480626STejun Heo 	[PORT_CERR_CMD_BOUNDARY] = { AC_ERR_SYSTEM, ATA_EH_RESET,
304c6fd2807SJeff Garzik 				     "PRB not on qword boundary" },
305cf480626STejun Heo 	[PORT_CERR_CMD_TGTABRT]	= { AC_ERR_HOST_BUS, ATA_EH_RESET,
306c6fd2807SJeff Garzik 				    "PCI target abort while fetching PRB" },
307cf480626STejun Heo 	[PORT_CERR_CMD_MSTABRT]	= { AC_ERR_HOST_BUS, ATA_EH_RESET,
308c6fd2807SJeff Garzik 				    "PCI master abort while fetching PRB" },
309cf480626STejun Heo 	[PORT_CERR_CMD_PCIPERR]	= { AC_ERR_HOST_BUS, ATA_EH_RESET,
310c6fd2807SJeff Garzik 				    "PCI parity error while fetching PRB" },
311cf480626STejun Heo 	[PORT_CERR_XFR_UNDEF]	= { AC_ERR_HOST_BUS, ATA_EH_RESET,
312c6fd2807SJeff Garzik 				    "undefined error while transferring data" },
313cf480626STejun Heo 	[PORT_CERR_XFR_TGTABRT]	= { AC_ERR_HOST_BUS, ATA_EH_RESET,
314c6fd2807SJeff Garzik 				    "PCI target abort while transferring data" },
315cf480626STejun Heo 	[PORT_CERR_XFR_MSTABRT]	= { AC_ERR_HOST_BUS, ATA_EH_RESET,
316c6fd2807SJeff Garzik 				    "PCI master abort while transferring data" },
317cf480626STejun Heo 	[PORT_CERR_XFR_PCIPERR]	= { AC_ERR_HOST_BUS, ATA_EH_RESET,
318c6fd2807SJeff Garzik 				    "PCI parity error while transferring data" },
319cf480626STejun Heo 	[PORT_CERR_SENDSERVICE]	= { AC_ERR_HSM, ATA_EH_RESET,
320c6fd2807SJeff Garzik 				    "FIS received while sending service FIS" },
321c6fd2807SJeff Garzik };
322c6fd2807SJeff Garzik 
323c6fd2807SJeff Garzik /*
324c6fd2807SJeff Garzik  * ap->private_data
325c6fd2807SJeff Garzik  *
326c6fd2807SJeff Garzik  * The preview driver always returned 0 for status.  We emulate it
327c6fd2807SJeff Garzik  * here from the previous interrupt.
328c6fd2807SJeff Garzik  */
329c6fd2807SJeff Garzik struct sil24_port_priv {
330c6fd2807SJeff Garzik 	union sil24_cmd_block *cmd_block;	/* 32 cmd blocks */
331c6fd2807SJeff Garzik 	dma_addr_t cmd_block_dma;		/* DMA base addr for them */
33223818034STejun Heo 	int do_port_rst;
333c6fd2807SJeff Garzik };
334c6fd2807SJeff Garzik 
335cd0d3bbcSAlan static void sil24_dev_config(struct ata_device *dev);
33682ef04fbSTejun Heo static int sil24_scr_read(struct ata_link *link, unsigned sc_reg, u32 *val);
33782ef04fbSTejun Heo static int sil24_scr_write(struct ata_link *link, unsigned sc_reg, u32 val);
3383454dc69STejun Heo static int sil24_qc_defer(struct ata_queued_cmd *qc);
339c6fd2807SJeff Garzik static void sil24_qc_prep(struct ata_queued_cmd *qc);
340c6fd2807SJeff Garzik static unsigned int sil24_qc_issue(struct ata_queued_cmd *qc);
34179f97dadSTejun Heo static bool sil24_qc_fill_rtf(struct ata_queued_cmd *qc);
3423454dc69STejun Heo static void sil24_pmp_attach(struct ata_port *ap);
3433454dc69STejun Heo static void sil24_pmp_detach(struct ata_port *ap);
344c6fd2807SJeff Garzik static void sil24_freeze(struct ata_port *ap);
345c6fd2807SJeff Garzik static void sil24_thaw(struct ata_port *ap);
346a1efdabaSTejun Heo static int sil24_softreset(struct ata_link *link, unsigned int *class,
347a1efdabaSTejun Heo 			   unsigned long deadline);
348a1efdabaSTejun Heo static int sil24_hardreset(struct ata_link *link, unsigned int *class,
349a1efdabaSTejun Heo 			   unsigned long deadline);
350a1efdabaSTejun Heo static int sil24_pmp_hardreset(struct ata_link *link, unsigned int *class,
351a1efdabaSTejun Heo 			       unsigned long deadline);
352c6fd2807SJeff Garzik static void sil24_error_handler(struct ata_port *ap);
353c6fd2807SJeff Garzik static void sil24_post_internal_cmd(struct ata_queued_cmd *qc);
354c6fd2807SJeff Garzik static int sil24_port_start(struct ata_port *ap);
355c6fd2807SJeff Garzik static int sil24_init_one(struct pci_dev *pdev, const struct pci_device_id *ent);
356281d426cSAlexey Dobriyan #ifdef CONFIG_PM
357c6fd2807SJeff Garzik static int sil24_pci_device_resume(struct pci_dev *pdev);
3583454dc69STejun Heo static int sil24_port_resume(struct ata_port *ap);
359281d426cSAlexey Dobriyan #endif
360c6fd2807SJeff Garzik 
361c6fd2807SJeff Garzik static const struct pci_device_id sil24_pci_tbl[] = {
36254bb3a94SJeff Garzik 	{ PCI_VDEVICE(CMD, 0x3124), BID_SIL3124 },
36354bb3a94SJeff Garzik 	{ PCI_VDEVICE(INTEL, 0x3124), BID_SIL3124 },
36454bb3a94SJeff Garzik 	{ PCI_VDEVICE(CMD, 0x3132), BID_SIL3132 },
365722d67b6SJamie Clark 	{ PCI_VDEVICE(CMD, 0x0242), BID_SIL3132 },
366464b3286STejun Heo 	{ PCI_VDEVICE(CMD, 0x0244), BID_SIL3132 },
36754bb3a94SJeff Garzik 	{ PCI_VDEVICE(CMD, 0x3131), BID_SIL3131 },
36854bb3a94SJeff Garzik 	{ PCI_VDEVICE(CMD, 0x3531), BID_SIL3131 },
36954bb3a94SJeff Garzik 
370c6fd2807SJeff Garzik 	{ } /* terminate list */
371c6fd2807SJeff Garzik };
372c6fd2807SJeff Garzik 
373c6fd2807SJeff Garzik static struct pci_driver sil24_pci_driver = {
374c6fd2807SJeff Garzik 	.name			= DRV_NAME,
375c6fd2807SJeff Garzik 	.id_table		= sil24_pci_tbl,
376c6fd2807SJeff Garzik 	.probe			= sil24_init_one,
37724dc5f33STejun Heo 	.remove			= ata_pci_remove_one,
378281d426cSAlexey Dobriyan #ifdef CONFIG_PM
379c6fd2807SJeff Garzik 	.suspend		= ata_pci_device_suspend,
380c6fd2807SJeff Garzik 	.resume			= sil24_pci_device_resume,
381281d426cSAlexey Dobriyan #endif
382c6fd2807SJeff Garzik };
383c6fd2807SJeff Garzik 
384c6fd2807SJeff Garzik static struct scsi_host_template sil24_sht = {
38568d1d07bSTejun Heo 	ATA_NCQ_SHT(DRV_NAME),
386c6fd2807SJeff Garzik 	.can_queue		= SIL24_MAX_CMDS,
38793e2618eSTejun Heo 	.sg_tablesize		= SIL24_MAX_SGE,
388c6fd2807SJeff Garzik 	.dma_boundary		= ATA_DMA_BOUNDARY,
389c6fd2807SJeff Garzik };
390c6fd2807SJeff Garzik 
391029cfd6bSTejun Heo static struct ata_port_operations sil24_ops = {
392029cfd6bSTejun Heo 	.inherits		= &sata_pmp_port_ops,
393c6fd2807SJeff Garzik 
3943454dc69STejun Heo 	.qc_defer		= sil24_qc_defer,
395c6fd2807SJeff Garzik 	.qc_prep		= sil24_qc_prep,
396c6fd2807SJeff Garzik 	.qc_issue		= sil24_qc_issue,
39779f97dadSTejun Heo 	.qc_fill_rtf		= sil24_qc_fill_rtf,
398c6fd2807SJeff Garzik 
399c6fd2807SJeff Garzik 	.freeze			= sil24_freeze,
400c6fd2807SJeff Garzik 	.thaw			= sil24_thaw,
401a1efdabaSTejun Heo 	.softreset		= sil24_softreset,
402a1efdabaSTejun Heo 	.hardreset		= sil24_hardreset,
403071f44b1STejun Heo 	.pmp_softreset		= sil24_softreset,
404a1efdabaSTejun Heo 	.pmp_hardreset		= sil24_pmp_hardreset,
405c6fd2807SJeff Garzik 	.error_handler		= sil24_error_handler,
406c6fd2807SJeff Garzik 	.post_internal_cmd	= sil24_post_internal_cmd,
407029cfd6bSTejun Heo 	.dev_config		= sil24_dev_config,
408029cfd6bSTejun Heo 
409029cfd6bSTejun Heo 	.scr_read		= sil24_scr_read,
410029cfd6bSTejun Heo 	.scr_write		= sil24_scr_write,
411029cfd6bSTejun Heo 	.pmp_attach		= sil24_pmp_attach,
412029cfd6bSTejun Heo 	.pmp_detach		= sil24_pmp_detach,
413c6fd2807SJeff Garzik 
414c6fd2807SJeff Garzik 	.port_start		= sil24_port_start,
4153454dc69STejun Heo #ifdef CONFIG_PM
4163454dc69STejun Heo 	.port_resume		= sil24_port_resume,
4173454dc69STejun Heo #endif
418c6fd2807SJeff Garzik };
419c6fd2807SJeff Garzik 
420c6fd2807SJeff Garzik /*
421cca3974eSJeff Garzik  * Use bits 30-31 of port_flags to encode available port numbers.
422c6fd2807SJeff Garzik  * Current maxium is 4.
423c6fd2807SJeff Garzik  */
424c6fd2807SJeff Garzik #define SIL24_NPORTS2FLAG(nports)	((((unsigned)(nports) - 1) & 0x3) << 30)
425c6fd2807SJeff Garzik #define SIL24_FLAG2NPORTS(flag)		((((flag) >> 30) & 0x3) + 1)
426c6fd2807SJeff Garzik 
4274447d351STejun Heo static const struct ata_port_info sil24_port_info[] = {
428c6fd2807SJeff Garzik 	/* sil_3124 */
429c6fd2807SJeff Garzik 	{
430cca3974eSJeff Garzik 		.flags		= SIL24_COMMON_FLAGS | SIL24_NPORTS2FLAG(4) |
431c6fd2807SJeff Garzik 				  SIL24_FLAG_PCIX_IRQ_WOC,
432*14bdef98SErik Inge Bolsø 		.pio_mask	= ATA_PIO4,
433*14bdef98SErik Inge Bolsø 		.mwdma_mask	= ATA_MWDMA2,
434*14bdef98SErik Inge Bolsø 		.udma_mask	= ATA_UDMA5,
435c6fd2807SJeff Garzik 		.port_ops	= &sil24_ops,
436c6fd2807SJeff Garzik 	},
437c6fd2807SJeff Garzik 	/* sil_3132 */
438c6fd2807SJeff Garzik 	{
439cca3974eSJeff Garzik 		.flags		= SIL24_COMMON_FLAGS | SIL24_NPORTS2FLAG(2),
440*14bdef98SErik Inge Bolsø 		.pio_mask	= ATA_PIO4,
441*14bdef98SErik Inge Bolsø 		.mwdma_mask	= ATA_MWDMA2,
442*14bdef98SErik Inge Bolsø 		.udma_mask	= ATA_UDMA5,
443c6fd2807SJeff Garzik 		.port_ops	= &sil24_ops,
444c6fd2807SJeff Garzik 	},
445c6fd2807SJeff Garzik 	/* sil_3131/sil_3531 */
446c6fd2807SJeff Garzik 	{
447cca3974eSJeff Garzik 		.flags		= SIL24_COMMON_FLAGS | SIL24_NPORTS2FLAG(1),
448*14bdef98SErik Inge Bolsø 		.pio_mask	= ATA_PIO4,
449*14bdef98SErik Inge Bolsø 		.mwdma_mask	= ATA_MWDMA2,
450*14bdef98SErik Inge Bolsø 		.udma_mask	= ATA_UDMA5,
451c6fd2807SJeff Garzik 		.port_ops	= &sil24_ops,
452c6fd2807SJeff Garzik 	},
453c6fd2807SJeff Garzik };
454c6fd2807SJeff Garzik 
455c6fd2807SJeff Garzik static int sil24_tag(int tag)
456c6fd2807SJeff Garzik {
457c6fd2807SJeff Garzik 	if (unlikely(ata_tag_internal(tag)))
458c6fd2807SJeff Garzik 		return 0;
459c6fd2807SJeff Garzik 	return tag;
460c6fd2807SJeff Garzik }
461c6fd2807SJeff Garzik 
462350756f6STejun Heo static unsigned long sil24_port_offset(struct ata_port *ap)
463350756f6STejun Heo {
464350756f6STejun Heo 	return ap->port_no * PORT_REGS_SIZE;
465350756f6STejun Heo }
466350756f6STejun Heo 
467350756f6STejun Heo static void __iomem *sil24_port_base(struct ata_port *ap)
468350756f6STejun Heo {
469350756f6STejun Heo 	return ap->host->iomap[SIL24_PORT_BAR] + sil24_port_offset(ap);
470350756f6STejun Heo }
471350756f6STejun Heo 
472cd0d3bbcSAlan static void sil24_dev_config(struct ata_device *dev)
473c6fd2807SJeff Garzik {
474350756f6STejun Heo 	void __iomem *port = sil24_port_base(dev->link->ap);
475c6fd2807SJeff Garzik 
476c6fd2807SJeff Garzik 	if (dev->cdb_len == 16)
477c6fd2807SJeff Garzik 		writel(PORT_CS_CDB16, port + PORT_CTRL_STAT);
478c6fd2807SJeff Garzik 	else
479c6fd2807SJeff Garzik 		writel(PORT_CS_CDB16, port + PORT_CTRL_CLR);
480c6fd2807SJeff Garzik }
481c6fd2807SJeff Garzik 
482e59f0dadSTejun Heo static void sil24_read_tf(struct ata_port *ap, int tag, struct ata_taskfile *tf)
483c6fd2807SJeff Garzik {
484350756f6STejun Heo 	void __iomem *port = sil24_port_base(ap);
485e59f0dadSTejun Heo 	struct sil24_prb __iomem *prb;
486c6fd2807SJeff Garzik 	u8 fis[6 * 4];
487c6fd2807SJeff Garzik 
488e59f0dadSTejun Heo 	prb = port + PORT_LRAM + sil24_tag(tag) * PORT_LRAM_SLOT_SZ;
489e59f0dadSTejun Heo 	memcpy_fromio(fis, prb->fis, sizeof(fis));
490e59f0dadSTejun Heo 	ata_tf_from_fis(fis, tf);
491c6fd2807SJeff Garzik }
492c6fd2807SJeff Garzik 
493c6fd2807SJeff Garzik static int sil24_scr_map[] = {
494c6fd2807SJeff Garzik 	[SCR_CONTROL]	= 0,
495c6fd2807SJeff Garzik 	[SCR_STATUS]	= 1,
496c6fd2807SJeff Garzik 	[SCR_ERROR]	= 2,
497c6fd2807SJeff Garzik 	[SCR_ACTIVE]	= 3,
498c6fd2807SJeff Garzik };
499c6fd2807SJeff Garzik 
50082ef04fbSTejun Heo static int sil24_scr_read(struct ata_link *link, unsigned sc_reg, u32 *val)
501c6fd2807SJeff Garzik {
50282ef04fbSTejun Heo 	void __iomem *scr_addr = sil24_port_base(link->ap) + PORT_SCONTROL;
503da3dbb17STejun Heo 
504c6fd2807SJeff Garzik 	if (sc_reg < ARRAY_SIZE(sil24_scr_map)) {
505c6fd2807SJeff Garzik 		void __iomem *addr;
506c6fd2807SJeff Garzik 		addr = scr_addr + sil24_scr_map[sc_reg] * 4;
507da3dbb17STejun Heo 		*val = readl(scr_addr + sil24_scr_map[sc_reg] * 4);
508da3dbb17STejun Heo 		return 0;
509c6fd2807SJeff Garzik 	}
510da3dbb17STejun Heo 	return -EINVAL;
511c6fd2807SJeff Garzik }
512c6fd2807SJeff Garzik 
51382ef04fbSTejun Heo static int sil24_scr_write(struct ata_link *link, unsigned sc_reg, u32 val)
514c6fd2807SJeff Garzik {
51582ef04fbSTejun Heo 	void __iomem *scr_addr = sil24_port_base(link->ap) + PORT_SCONTROL;
516da3dbb17STejun Heo 
517c6fd2807SJeff Garzik 	if (sc_reg < ARRAY_SIZE(sil24_scr_map)) {
518c6fd2807SJeff Garzik 		void __iomem *addr;
519c6fd2807SJeff Garzik 		addr = scr_addr + sil24_scr_map[sc_reg] * 4;
520c6fd2807SJeff Garzik 		writel(val, scr_addr + sil24_scr_map[sc_reg] * 4);
521da3dbb17STejun Heo 		return 0;
522c6fd2807SJeff Garzik 	}
523da3dbb17STejun Heo 	return -EINVAL;
524c6fd2807SJeff Garzik }
525c6fd2807SJeff Garzik 
52623818034STejun Heo static void sil24_config_port(struct ata_port *ap)
52723818034STejun Heo {
528350756f6STejun Heo 	void __iomem *port = sil24_port_base(ap);
52923818034STejun Heo 
53023818034STejun Heo 	/* configure IRQ WoC */
53123818034STejun Heo 	if (ap->flags & SIL24_FLAG_PCIX_IRQ_WOC)
53223818034STejun Heo 		writel(PORT_CS_IRQ_WOC, port + PORT_CTRL_STAT);
53323818034STejun Heo 	else
53423818034STejun Heo 		writel(PORT_CS_IRQ_WOC, port + PORT_CTRL_CLR);
53523818034STejun Heo 
53623818034STejun Heo 	/* zero error counters. */
53723818034STejun Heo 	writel(0x8000, port + PORT_DECODE_ERR_THRESH);
53823818034STejun Heo 	writel(0x8000, port + PORT_CRC_ERR_THRESH);
53923818034STejun Heo 	writel(0x8000, port + PORT_HSHK_ERR_THRESH);
54023818034STejun Heo 	writel(0x0000, port + PORT_DECODE_ERR_CNT);
54123818034STejun Heo 	writel(0x0000, port + PORT_CRC_ERR_CNT);
54223818034STejun Heo 	writel(0x0000, port + PORT_HSHK_ERR_CNT);
54323818034STejun Heo 
54423818034STejun Heo 	/* always use 64bit activation */
54523818034STejun Heo 	writel(PORT_CS_32BIT_ACTV, port + PORT_CTRL_CLR);
54623818034STejun Heo 
54723818034STejun Heo 	/* clear port multiplier enable and resume bits */
54823818034STejun Heo 	writel(PORT_CS_PMP_EN | PORT_CS_PMP_RESUME, port + PORT_CTRL_CLR);
54923818034STejun Heo }
55023818034STejun Heo 
5513454dc69STejun Heo static void sil24_config_pmp(struct ata_port *ap, int attached)
5523454dc69STejun Heo {
553350756f6STejun Heo 	void __iomem *port = sil24_port_base(ap);
5543454dc69STejun Heo 
5553454dc69STejun Heo 	if (attached)
5563454dc69STejun Heo 		writel(PORT_CS_PMP_EN, port + PORT_CTRL_STAT);
5573454dc69STejun Heo 	else
5583454dc69STejun Heo 		writel(PORT_CS_PMP_EN, port + PORT_CTRL_CLR);
5593454dc69STejun Heo }
5603454dc69STejun Heo 
5613454dc69STejun Heo static void sil24_clear_pmp(struct ata_port *ap)
5623454dc69STejun Heo {
563350756f6STejun Heo 	void __iomem *port = sil24_port_base(ap);
5643454dc69STejun Heo 	int i;
5653454dc69STejun Heo 
5663454dc69STejun Heo 	writel(PORT_CS_PMP_RESUME, port + PORT_CTRL_CLR);
5673454dc69STejun Heo 
5683454dc69STejun Heo 	for (i = 0; i < SATA_PMP_MAX_PORTS; i++) {
5693454dc69STejun Heo 		void __iomem *pmp_base = port + PORT_PMP + i * PORT_PMP_SIZE;
5703454dc69STejun Heo 
5713454dc69STejun Heo 		writel(0, pmp_base + PORT_PMP_STATUS);
5723454dc69STejun Heo 		writel(0, pmp_base + PORT_PMP_QACTIVE);
5733454dc69STejun Heo 	}
5743454dc69STejun Heo }
5753454dc69STejun Heo 
576c6fd2807SJeff Garzik static int sil24_init_port(struct ata_port *ap)
577c6fd2807SJeff Garzik {
578350756f6STejun Heo 	void __iomem *port = sil24_port_base(ap);
57923818034STejun Heo 	struct sil24_port_priv *pp = ap->private_data;
580c6fd2807SJeff Garzik 	u32 tmp;
581c6fd2807SJeff Garzik 
5823454dc69STejun Heo 	/* clear PMP error status */
583071f44b1STejun Heo 	if (sata_pmp_attached(ap))
5843454dc69STejun Heo 		sil24_clear_pmp(ap);
5853454dc69STejun Heo 
586c6fd2807SJeff Garzik 	writel(PORT_CS_INIT, port + PORT_CTRL_STAT);
587c6fd2807SJeff Garzik 	ata_wait_register(port + PORT_CTRL_STAT,
588c6fd2807SJeff Garzik 			  PORT_CS_INIT, PORT_CS_INIT, 10, 100);
589c6fd2807SJeff Garzik 	tmp = ata_wait_register(port + PORT_CTRL_STAT,
590c6fd2807SJeff Garzik 				PORT_CS_RDY, 0, 10, 100);
591c6fd2807SJeff Garzik 
59223818034STejun Heo 	if ((tmp & (PORT_CS_INIT | PORT_CS_RDY)) != PORT_CS_RDY) {
59323818034STejun Heo 		pp->do_port_rst = 1;
594cf480626STejun Heo 		ap->link.eh_context.i.action |= ATA_EH_RESET;
595c6fd2807SJeff Garzik 		return -EIO;
59623818034STejun Heo 	}
59723818034STejun Heo 
598c6fd2807SJeff Garzik 	return 0;
599c6fd2807SJeff Garzik }
600c6fd2807SJeff Garzik 
60137b99cbaSTejun Heo static int sil24_exec_polled_cmd(struct ata_port *ap, int pmp,
60237b99cbaSTejun Heo 				 const struct ata_taskfile *tf,
60337b99cbaSTejun Heo 				 int is_cmd, u32 ctrl,
60437b99cbaSTejun Heo 				 unsigned long timeout_msec)
605c6fd2807SJeff Garzik {
606350756f6STejun Heo 	void __iomem *port = sil24_port_base(ap);
607c6fd2807SJeff Garzik 	struct sil24_port_priv *pp = ap->private_data;
608c6fd2807SJeff Garzik 	struct sil24_prb *prb = &pp->cmd_block[0].ata.prb;
609c6fd2807SJeff Garzik 	dma_addr_t paddr = pp->cmd_block_dma;
61037b99cbaSTejun Heo 	u32 irq_enabled, irq_mask, irq_stat;
61137b99cbaSTejun Heo 	int rc;
61237b99cbaSTejun Heo 
61337b99cbaSTejun Heo 	prb->ctrl = cpu_to_le16(ctrl);
61437b99cbaSTejun Heo 	ata_tf_to_fis(tf, pmp, is_cmd, prb->fis);
61537b99cbaSTejun Heo 
61637b99cbaSTejun Heo 	/* temporarily plug completion and error interrupts */
61737b99cbaSTejun Heo 	irq_enabled = readl(port + PORT_IRQ_ENABLE_SET);
61837b99cbaSTejun Heo 	writel(PORT_IRQ_COMPLETE | PORT_IRQ_ERROR, port + PORT_IRQ_ENABLE_CLR);
61937b99cbaSTejun Heo 
62037b99cbaSTejun Heo 	writel((u32)paddr, port + PORT_CMD_ACTIVATE);
62137b99cbaSTejun Heo 	writel((u64)paddr >> 32, port + PORT_CMD_ACTIVATE + 4);
62237b99cbaSTejun Heo 
62337b99cbaSTejun Heo 	irq_mask = (PORT_IRQ_COMPLETE | PORT_IRQ_ERROR) << PORT_IRQ_RAW_SHIFT;
62437b99cbaSTejun Heo 	irq_stat = ata_wait_register(port + PORT_IRQ_STAT, irq_mask, 0x0,
62537b99cbaSTejun Heo 				     10, timeout_msec);
62637b99cbaSTejun Heo 
62737b99cbaSTejun Heo 	writel(irq_mask, port + PORT_IRQ_STAT); /* clear IRQs */
62837b99cbaSTejun Heo 	irq_stat >>= PORT_IRQ_RAW_SHIFT;
62937b99cbaSTejun Heo 
63037b99cbaSTejun Heo 	if (irq_stat & PORT_IRQ_COMPLETE)
63137b99cbaSTejun Heo 		rc = 0;
63237b99cbaSTejun Heo 	else {
63337b99cbaSTejun Heo 		/* force port into known state */
63437b99cbaSTejun Heo 		sil24_init_port(ap);
63537b99cbaSTejun Heo 
63637b99cbaSTejun Heo 		if (irq_stat & PORT_IRQ_ERROR)
63737b99cbaSTejun Heo 			rc = -EIO;
63837b99cbaSTejun Heo 		else
63937b99cbaSTejun Heo 			rc = -EBUSY;
64037b99cbaSTejun Heo 	}
64137b99cbaSTejun Heo 
64237b99cbaSTejun Heo 	/* restore IRQ enabled */
64337b99cbaSTejun Heo 	writel(irq_enabled, port + PORT_IRQ_ENABLE_SET);
64437b99cbaSTejun Heo 
64537b99cbaSTejun Heo 	return rc;
64637b99cbaSTejun Heo }
64737b99cbaSTejun Heo 
648071f44b1STejun Heo static int sil24_softreset(struct ata_link *link, unsigned int *class,
649071f44b1STejun Heo 			   unsigned long deadline)
65037b99cbaSTejun Heo {
651cc0680a5STejun Heo 	struct ata_port *ap = link->ap;
652071f44b1STejun Heo 	int pmp = sata_srst_pmp(link);
65337b99cbaSTejun Heo 	unsigned long timeout_msec = 0;
654e59f0dadSTejun Heo 	struct ata_taskfile tf;
655c6fd2807SJeff Garzik 	const char *reason;
65637b99cbaSTejun Heo 	int rc;
657c6fd2807SJeff Garzik 
658c6fd2807SJeff Garzik 	DPRINTK("ENTER\n");
659c6fd2807SJeff Garzik 
660c6fd2807SJeff Garzik 	/* put the port into known state */
661c6fd2807SJeff Garzik 	if (sil24_init_port(ap)) {
662c6fd2807SJeff Garzik 		reason = "port not ready";
663c6fd2807SJeff Garzik 		goto err;
664c6fd2807SJeff Garzik 	}
665c6fd2807SJeff Garzik 
666c6fd2807SJeff Garzik 	/* do SRST */
66737b99cbaSTejun Heo 	if (time_after(deadline, jiffies))
66837b99cbaSTejun Heo 		timeout_msec = jiffies_to_msecs(deadline - jiffies);
669c6fd2807SJeff Garzik 
670cc0680a5STejun Heo 	ata_tf_init(link->device, &tf);	/* doesn't really matter */
671975530e8STejun Heo 	rc = sil24_exec_polled_cmd(ap, pmp, &tf, 0, PRB_CTRL_SRST,
672975530e8STejun Heo 				   timeout_msec);
67337b99cbaSTejun Heo 	if (rc == -EBUSY) {
674c6fd2807SJeff Garzik 		reason = "timeout";
675c6fd2807SJeff Garzik 		goto err;
67637b99cbaSTejun Heo 	} else if (rc) {
67737b99cbaSTejun Heo 		reason = "SRST command error";
67837b99cbaSTejun Heo 		goto err;
679c6fd2807SJeff Garzik 	}
680c6fd2807SJeff Garzik 
681e59f0dadSTejun Heo 	sil24_read_tf(ap, 0, &tf);
682e59f0dadSTejun Heo 	*class = ata_dev_classify(&tf);
683c6fd2807SJeff Garzik 
684c6fd2807SJeff Garzik 	DPRINTK("EXIT, class=%u\n", *class);
685c6fd2807SJeff Garzik 	return 0;
686c6fd2807SJeff Garzik 
687c6fd2807SJeff Garzik  err:
688cc0680a5STejun Heo 	ata_link_printk(link, KERN_ERR, "softreset failed (%s)\n", reason);
689c6fd2807SJeff Garzik 	return -EIO;
690c6fd2807SJeff Garzik }
691c6fd2807SJeff Garzik 
692cc0680a5STejun Heo static int sil24_hardreset(struct ata_link *link, unsigned int *class,
693d4b2bab4STejun Heo 			   unsigned long deadline)
694c6fd2807SJeff Garzik {
695cc0680a5STejun Heo 	struct ata_port *ap = link->ap;
696350756f6STejun Heo 	void __iomem *port = sil24_port_base(ap);
69723818034STejun Heo 	struct sil24_port_priv *pp = ap->private_data;
69823818034STejun Heo 	int did_port_rst = 0;
699c6fd2807SJeff Garzik 	const char *reason;
700c6fd2807SJeff Garzik 	int tout_msec, rc;
701c6fd2807SJeff Garzik 	u32 tmp;
702c6fd2807SJeff Garzik 
70323818034STejun Heo  retry:
70423818034STejun Heo 	/* Sometimes, DEV_RST is not enough to recover the controller.
70523818034STejun Heo 	 * This happens often after PM DMA CS errata.
70623818034STejun Heo 	 */
70723818034STejun Heo 	if (pp->do_port_rst) {
70823818034STejun Heo 		ata_port_printk(ap, KERN_WARNING, "controller in dubious "
70923818034STejun Heo 				"state, performing PORT_RST\n");
71023818034STejun Heo 
71123818034STejun Heo 		writel(PORT_CS_PORT_RST, port + PORT_CTRL_STAT);
71223818034STejun Heo 		msleep(10);
71323818034STejun Heo 		writel(PORT_CS_PORT_RST, port + PORT_CTRL_CLR);
71423818034STejun Heo 		ata_wait_register(port + PORT_CTRL_STAT, PORT_CS_RDY, 0,
71523818034STejun Heo 				  10, 5000);
71623818034STejun Heo 
71723818034STejun Heo 		/* restore port configuration */
71823818034STejun Heo 		sil24_config_port(ap);
71923818034STejun Heo 		sil24_config_pmp(ap, ap->nr_pmp_links);
72023818034STejun Heo 
72123818034STejun Heo 		pp->do_port_rst = 0;
72223818034STejun Heo 		did_port_rst = 1;
72323818034STejun Heo 	}
72423818034STejun Heo 
725c6fd2807SJeff Garzik 	/* sil24 does the right thing(tm) without any protection */
726cc0680a5STejun Heo 	sata_set_spd(link);
727c6fd2807SJeff Garzik 
728c6fd2807SJeff Garzik 	tout_msec = 100;
729cc0680a5STejun Heo 	if (ata_link_online(link))
730c6fd2807SJeff Garzik 		tout_msec = 5000;
731c6fd2807SJeff Garzik 
732c6fd2807SJeff Garzik 	writel(PORT_CS_DEV_RST, port + PORT_CTRL_STAT);
733c6fd2807SJeff Garzik 	tmp = ata_wait_register(port + PORT_CTRL_STAT,
7345796d1c4SJeff Garzik 				PORT_CS_DEV_RST, PORT_CS_DEV_RST, 10,
7355796d1c4SJeff Garzik 				tout_msec);
736c6fd2807SJeff Garzik 
737c6fd2807SJeff Garzik 	/* SStatus oscillates between zero and valid status after
738c6fd2807SJeff Garzik 	 * DEV_RST, debounce it.
739c6fd2807SJeff Garzik 	 */
740cc0680a5STejun Heo 	rc = sata_link_debounce(link, sata_deb_timing_long, deadline);
741c6fd2807SJeff Garzik 	if (rc) {
742c6fd2807SJeff Garzik 		reason = "PHY debouncing failed";
743c6fd2807SJeff Garzik 		goto err;
744c6fd2807SJeff Garzik 	}
745c6fd2807SJeff Garzik 
746c6fd2807SJeff Garzik 	if (tmp & PORT_CS_DEV_RST) {
747cc0680a5STejun Heo 		if (ata_link_offline(link))
748c6fd2807SJeff Garzik 			return 0;
749c6fd2807SJeff Garzik 		reason = "link not ready";
750c6fd2807SJeff Garzik 		goto err;
751c6fd2807SJeff Garzik 	}
752c6fd2807SJeff Garzik 
753c6fd2807SJeff Garzik 	/* Sil24 doesn't store signature FIS after hardreset, so we
754c6fd2807SJeff Garzik 	 * can't wait for BSY to clear.  Some devices take a long time
755c6fd2807SJeff Garzik 	 * to get ready and those devices will choke if we don't wait
756c6fd2807SJeff Garzik 	 * for BSY clearance here.  Tell libata to perform follow-up
757c6fd2807SJeff Garzik 	 * softreset.
758c6fd2807SJeff Garzik 	 */
759c6fd2807SJeff Garzik 	return -EAGAIN;
760c6fd2807SJeff Garzik 
761c6fd2807SJeff Garzik  err:
76223818034STejun Heo 	if (!did_port_rst) {
76323818034STejun Heo 		pp->do_port_rst = 1;
76423818034STejun Heo 		goto retry;
76523818034STejun Heo 	}
76623818034STejun Heo 
767cc0680a5STejun Heo 	ata_link_printk(link, KERN_ERR, "hardreset failed (%s)\n", reason);
768c6fd2807SJeff Garzik 	return -EIO;
769c6fd2807SJeff Garzik }
770c6fd2807SJeff Garzik 
771c6fd2807SJeff Garzik static inline void sil24_fill_sg(struct ata_queued_cmd *qc,
772c6fd2807SJeff Garzik 				 struct sil24_sge *sge)
773c6fd2807SJeff Garzik {
774c6fd2807SJeff Garzik 	struct scatterlist *sg;
7753be6cbd7SJeff Garzik 	struct sil24_sge *last_sge = NULL;
776ff2aeb1eSTejun Heo 	unsigned int si;
777c6fd2807SJeff Garzik 
778ff2aeb1eSTejun Heo 	for_each_sg(qc->sg, sg, qc->n_elem, si) {
779c6fd2807SJeff Garzik 		sge->addr = cpu_to_le64(sg_dma_address(sg));
780c6fd2807SJeff Garzik 		sge->cnt = cpu_to_le32(sg_dma_len(sg));
781c6fd2807SJeff Garzik 		sge->flags = 0;
7823be6cbd7SJeff Garzik 
7833be6cbd7SJeff Garzik 		last_sge = sge;
784c6fd2807SJeff Garzik 		sge++;
785c6fd2807SJeff Garzik 	}
7863be6cbd7SJeff Garzik 
7873be6cbd7SJeff Garzik 	last_sge->flags = cpu_to_le32(SGE_TRM);
788c6fd2807SJeff Garzik }
789c6fd2807SJeff Garzik 
7903454dc69STejun Heo static int sil24_qc_defer(struct ata_queued_cmd *qc)
7913454dc69STejun Heo {
7923454dc69STejun Heo 	struct ata_link *link = qc->dev->link;
7933454dc69STejun Heo 	struct ata_port *ap = link->ap;
7943454dc69STejun Heo 	u8 prot = qc->tf.protocol;
7953454dc69STejun Heo 
79613cc546bSGwendal Grignou 	/*
79713cc546bSGwendal Grignou 	 * There is a bug in the chip:
79813cc546bSGwendal Grignou 	 * Port LRAM Causes the PRB/SGT Data to be Corrupted
79913cc546bSGwendal Grignou 	 * If the host issues a read request for LRAM and SActive registers
80013cc546bSGwendal Grignou 	 * while active commands are available in the port, PRB/SGT data in
80113cc546bSGwendal Grignou 	 * the LRAM can become corrupted. This issue applies only when
80213cc546bSGwendal Grignou 	 * reading from, but not writing to, the LRAM.
80313cc546bSGwendal Grignou 	 *
80413cc546bSGwendal Grignou 	 * Therefore, reading LRAM when there is no particular error [and
80513cc546bSGwendal Grignou 	 * other commands may be outstanding] is prohibited.
80613cc546bSGwendal Grignou 	 *
80713cc546bSGwendal Grignou 	 * To avoid this bug there are two situations where a command must run
80813cc546bSGwendal Grignou 	 * exclusive of any other commands on the port:
80913cc546bSGwendal Grignou 	 *
81013cc546bSGwendal Grignou 	 * - ATAPI commands which check the sense data
81113cc546bSGwendal Grignou 	 * - Passthrough ATA commands which always have ATA_QCFLAG_RESULT_TF
81213cc546bSGwendal Grignou 	 *   set.
81313cc546bSGwendal Grignou 	 *
8143454dc69STejun Heo  	 */
815405e66b3STejun Heo 	int is_excl = (ata_is_atapi(prot) ||
81613cc546bSGwendal Grignou 		       (qc->flags & ATA_QCFLAG_RESULT_TF));
81713cc546bSGwendal Grignou 
8183454dc69STejun Heo 	if (unlikely(ap->excl_link)) {
8193454dc69STejun Heo 		if (link == ap->excl_link) {
8203454dc69STejun Heo 			if (ap->nr_active_links)
8213454dc69STejun Heo 				return ATA_DEFER_PORT;
8223454dc69STejun Heo 			qc->flags |= ATA_QCFLAG_CLEAR_EXCL;
8233454dc69STejun Heo 		} else
8243454dc69STejun Heo 			return ATA_DEFER_PORT;
82513cc546bSGwendal Grignou 	} else if (unlikely(is_excl)) {
8263454dc69STejun Heo 		ap->excl_link = link;
8273454dc69STejun Heo 		if (ap->nr_active_links)
8283454dc69STejun Heo 			return ATA_DEFER_PORT;
8293454dc69STejun Heo 		qc->flags |= ATA_QCFLAG_CLEAR_EXCL;
8303454dc69STejun Heo 	}
8313454dc69STejun Heo 
8323454dc69STejun Heo 	return ata_std_qc_defer(qc);
8333454dc69STejun Heo }
8343454dc69STejun Heo 
835c6fd2807SJeff Garzik static void sil24_qc_prep(struct ata_queued_cmd *qc)
836c6fd2807SJeff Garzik {
837c6fd2807SJeff Garzik 	struct ata_port *ap = qc->ap;
838c6fd2807SJeff Garzik 	struct sil24_port_priv *pp = ap->private_data;
839c6fd2807SJeff Garzik 	union sil24_cmd_block *cb;
840c6fd2807SJeff Garzik 	struct sil24_prb *prb;
841c6fd2807SJeff Garzik 	struct sil24_sge *sge;
842c6fd2807SJeff Garzik 	u16 ctrl = 0;
843c6fd2807SJeff Garzik 
844c6fd2807SJeff Garzik 	cb = &pp->cmd_block[sil24_tag(qc->tag)];
845c6fd2807SJeff Garzik 
846405e66b3STejun Heo 	if (!ata_is_atapi(qc->tf.protocol)) {
847c6fd2807SJeff Garzik 		prb = &cb->ata.prb;
848c6fd2807SJeff Garzik 		sge = cb->ata.sge;
849405e66b3STejun Heo 	} else {
850c6fd2807SJeff Garzik 		prb = &cb->atapi.prb;
851c6fd2807SJeff Garzik 		sge = cb->atapi.sge;
852c6fd2807SJeff Garzik 		memset(cb->atapi.cdb, 0, 32);
853c6fd2807SJeff Garzik 		memcpy(cb->atapi.cdb, qc->cdb, qc->dev->cdb_len);
854c6fd2807SJeff Garzik 
855405e66b3STejun Heo 		if (ata_is_data(qc->tf.protocol)) {
856c6fd2807SJeff Garzik 			if (qc->tf.flags & ATA_TFLAG_WRITE)
857c6fd2807SJeff Garzik 				ctrl = PRB_CTRL_PACKET_WRITE;
858c6fd2807SJeff Garzik 			else
859c6fd2807SJeff Garzik 				ctrl = PRB_CTRL_PACKET_READ;
860c6fd2807SJeff Garzik 		}
861c6fd2807SJeff Garzik 	}
862c6fd2807SJeff Garzik 
863c6fd2807SJeff Garzik 	prb->ctrl = cpu_to_le16(ctrl);
8643454dc69STejun Heo 	ata_tf_to_fis(&qc->tf, qc->dev->link->pmp, 1, prb->fis);
865c6fd2807SJeff Garzik 
866c6fd2807SJeff Garzik 	if (qc->flags & ATA_QCFLAG_DMAMAP)
867c6fd2807SJeff Garzik 		sil24_fill_sg(qc, sge);
868c6fd2807SJeff Garzik }
869c6fd2807SJeff Garzik 
870c6fd2807SJeff Garzik static unsigned int sil24_qc_issue(struct ata_queued_cmd *qc)
871c6fd2807SJeff Garzik {
872c6fd2807SJeff Garzik 	struct ata_port *ap = qc->ap;
873c6fd2807SJeff Garzik 	struct sil24_port_priv *pp = ap->private_data;
874350756f6STejun Heo 	void __iomem *port = sil24_port_base(ap);
875c6fd2807SJeff Garzik 	unsigned int tag = sil24_tag(qc->tag);
876c6fd2807SJeff Garzik 	dma_addr_t paddr;
877c6fd2807SJeff Garzik 	void __iomem *activate;
878c6fd2807SJeff Garzik 
879c6fd2807SJeff Garzik 	paddr = pp->cmd_block_dma + tag * sizeof(*pp->cmd_block);
880c6fd2807SJeff Garzik 	activate = port + PORT_CMD_ACTIVATE + tag * 8;
881c6fd2807SJeff Garzik 
882c6fd2807SJeff Garzik 	writel((u32)paddr, activate);
883c6fd2807SJeff Garzik 	writel((u64)paddr >> 32, activate + 4);
884c6fd2807SJeff Garzik 
885c6fd2807SJeff Garzik 	return 0;
886c6fd2807SJeff Garzik }
887c6fd2807SJeff Garzik 
88879f97dadSTejun Heo static bool sil24_qc_fill_rtf(struct ata_queued_cmd *qc)
88979f97dadSTejun Heo {
89079f97dadSTejun Heo 	sil24_read_tf(qc->ap, qc->tag, &qc->result_tf);
89179f97dadSTejun Heo 	return true;
89279f97dadSTejun Heo }
89379f97dadSTejun Heo 
8943454dc69STejun Heo static void sil24_pmp_attach(struct ata_port *ap)
8953454dc69STejun Heo {
896906c1ff4STejun Heo 	u32 *gscr = ap->link.device->gscr;
897906c1ff4STejun Heo 
8983454dc69STejun Heo 	sil24_config_pmp(ap, 1);
8993454dc69STejun Heo 	sil24_init_port(ap);
900906c1ff4STejun Heo 
901906c1ff4STejun Heo 	if (sata_pmp_gscr_vendor(gscr) == 0x11ab &&
902906c1ff4STejun Heo 	    sata_pmp_gscr_devid(gscr) == 0x4140) {
903906c1ff4STejun Heo 		ata_port_printk(ap, KERN_INFO,
904906c1ff4STejun Heo 			"disabling NCQ support due to sil24-mv4140 quirk\n");
905906c1ff4STejun Heo 		ap->flags &= ~ATA_FLAG_NCQ;
906906c1ff4STejun Heo 	}
9073454dc69STejun Heo }
9083454dc69STejun Heo 
9093454dc69STejun Heo static void sil24_pmp_detach(struct ata_port *ap)
9103454dc69STejun Heo {
9113454dc69STejun Heo 	sil24_init_port(ap);
9123454dc69STejun Heo 	sil24_config_pmp(ap, 0);
913906c1ff4STejun Heo 
914906c1ff4STejun Heo 	ap->flags |= ATA_FLAG_NCQ;
9153454dc69STejun Heo }
9163454dc69STejun Heo 
9173454dc69STejun Heo static int sil24_pmp_hardreset(struct ata_link *link, unsigned int *class,
9183454dc69STejun Heo 			       unsigned long deadline)
9193454dc69STejun Heo {
9203454dc69STejun Heo 	int rc;
9213454dc69STejun Heo 
9223454dc69STejun Heo 	rc = sil24_init_port(link->ap);
9233454dc69STejun Heo 	if (rc) {
9243454dc69STejun Heo 		ata_link_printk(link, KERN_ERR,
9253454dc69STejun Heo 				"hardreset failed (port not ready)\n");
9263454dc69STejun Heo 		return rc;
9273454dc69STejun Heo 	}
9283454dc69STejun Heo 
9295958e302STejun Heo 	return sata_std_hardreset(link, class, deadline);
9303454dc69STejun Heo }
9313454dc69STejun Heo 
932c6fd2807SJeff Garzik static void sil24_freeze(struct ata_port *ap)
933c6fd2807SJeff Garzik {
934350756f6STejun Heo 	void __iomem *port = sil24_port_base(ap);
935c6fd2807SJeff Garzik 
936c6fd2807SJeff Garzik 	/* Port-wide IRQ mask in HOST_CTRL doesn't really work, clear
937c6fd2807SJeff Garzik 	 * PORT_IRQ_ENABLE instead.
938c6fd2807SJeff Garzik 	 */
939c6fd2807SJeff Garzik 	writel(0xffff, port + PORT_IRQ_ENABLE_CLR);
940c6fd2807SJeff Garzik }
941c6fd2807SJeff Garzik 
942c6fd2807SJeff Garzik static void sil24_thaw(struct ata_port *ap)
943c6fd2807SJeff Garzik {
944350756f6STejun Heo 	void __iomem *port = sil24_port_base(ap);
945c6fd2807SJeff Garzik 	u32 tmp;
946c6fd2807SJeff Garzik 
947c6fd2807SJeff Garzik 	/* clear IRQ */
948c6fd2807SJeff Garzik 	tmp = readl(port + PORT_IRQ_STAT);
949c6fd2807SJeff Garzik 	writel(tmp, port + PORT_IRQ_STAT);
950c6fd2807SJeff Garzik 
951c6fd2807SJeff Garzik 	/* turn IRQ back on */
952c6fd2807SJeff Garzik 	writel(DEF_PORT_IRQ, port + PORT_IRQ_ENABLE_SET);
953c6fd2807SJeff Garzik }
954c6fd2807SJeff Garzik 
955c6fd2807SJeff Garzik static void sil24_error_intr(struct ata_port *ap)
956c6fd2807SJeff Garzik {
957350756f6STejun Heo 	void __iomem *port = sil24_port_base(ap);
958e59f0dadSTejun Heo 	struct sil24_port_priv *pp = ap->private_data;
9593454dc69STejun Heo 	struct ata_queued_cmd *qc = NULL;
9603454dc69STejun Heo 	struct ata_link *link;
9613454dc69STejun Heo 	struct ata_eh_info *ehi;
9623454dc69STejun Heo 	int abort = 0, freeze = 0;
963c6fd2807SJeff Garzik 	u32 irq_stat;
964c6fd2807SJeff Garzik 
965c6fd2807SJeff Garzik 	/* on error, we need to clear IRQ explicitly */
966c6fd2807SJeff Garzik 	irq_stat = readl(port + PORT_IRQ_STAT);
967c6fd2807SJeff Garzik 	writel(irq_stat, port + PORT_IRQ_STAT);
968c6fd2807SJeff Garzik 
969c6fd2807SJeff Garzik 	/* first, analyze and record host port events */
9703454dc69STejun Heo 	link = &ap->link;
9713454dc69STejun Heo 	ehi = &link->eh_info;
972c6fd2807SJeff Garzik 	ata_ehi_clear_desc(ehi);
973c6fd2807SJeff Garzik 
974c6fd2807SJeff Garzik 	ata_ehi_push_desc(ehi, "irq_stat 0x%08x", irq_stat);
975c6fd2807SJeff Garzik 
976854c73a2STejun Heo 	if (irq_stat & PORT_IRQ_SDB_NOTIFY) {
977854c73a2STejun Heo 		ata_ehi_push_desc(ehi, "SDB notify");
9787d77b247STejun Heo 		sata_async_notification(ap);
979854c73a2STejun Heo 	}
980854c73a2STejun Heo 
981c6fd2807SJeff Garzik 	if (irq_stat & (PORT_IRQ_PHYRDY_CHG | PORT_IRQ_DEV_XCHG)) {
982c6fd2807SJeff Garzik 		ata_ehi_hotplugged(ehi);
983b64bbc39STejun Heo 		ata_ehi_push_desc(ehi, "%s",
984c6fd2807SJeff Garzik 				  irq_stat & PORT_IRQ_PHYRDY_CHG ?
985c6fd2807SJeff Garzik 				  "PHY RDY changed" : "device exchanged");
986c6fd2807SJeff Garzik 		freeze = 1;
987c6fd2807SJeff Garzik 	}
988c6fd2807SJeff Garzik 
989c6fd2807SJeff Garzik 	if (irq_stat & PORT_IRQ_UNK_FIS) {
990c6fd2807SJeff Garzik 		ehi->err_mask |= AC_ERR_HSM;
991cf480626STejun Heo 		ehi->action |= ATA_EH_RESET;
992b64bbc39STejun Heo 		ata_ehi_push_desc(ehi, "unknown FIS");
993c6fd2807SJeff Garzik 		freeze = 1;
994c6fd2807SJeff Garzik 	}
995c6fd2807SJeff Garzik 
996c6fd2807SJeff Garzik 	/* deal with command error */
997c6fd2807SJeff Garzik 	if (irq_stat & PORT_IRQ_ERROR) {
998c6fd2807SJeff Garzik 		struct sil24_cerr_info *ci = NULL;
999c6fd2807SJeff Garzik 		unsigned int err_mask = 0, action = 0;
10003454dc69STejun Heo 		u32 context, cerr;
10013454dc69STejun Heo 		int pmp;
10023454dc69STejun Heo 
10033454dc69STejun Heo 		abort = 1;
10043454dc69STejun Heo 
10053454dc69STejun Heo 		/* DMA Context Switch Failure in Port Multiplier Mode
10063454dc69STejun Heo 		 * errata.  If we have active commands to 3 or more
10073454dc69STejun Heo 		 * devices, any error condition on active devices can
10083454dc69STejun Heo 		 * corrupt DMA context switching.
10093454dc69STejun Heo 		 */
10103454dc69STejun Heo 		if (ap->nr_active_links >= 3) {
10113454dc69STejun Heo 			ehi->err_mask |= AC_ERR_OTHER;
1012cf480626STejun Heo 			ehi->action |= ATA_EH_RESET;
10133454dc69STejun Heo 			ata_ehi_push_desc(ehi, "PMP DMA CS errata");
101423818034STejun Heo 			pp->do_port_rst = 1;
10153454dc69STejun Heo 			freeze = 1;
10163454dc69STejun Heo 		}
10173454dc69STejun Heo 
10183454dc69STejun Heo 		/* find out the offending link and qc */
1019071f44b1STejun Heo 		if (sata_pmp_attached(ap)) {
10203454dc69STejun Heo 			context = readl(port + PORT_CONTEXT);
10213454dc69STejun Heo 			pmp = (context >> 5) & 0xf;
10223454dc69STejun Heo 
10233454dc69STejun Heo 			if (pmp < ap->nr_pmp_links) {
10243454dc69STejun Heo 				link = &ap->pmp_link[pmp];
10253454dc69STejun Heo 				ehi = &link->eh_info;
10263454dc69STejun Heo 				qc = ata_qc_from_tag(ap, link->active_tag);
10273454dc69STejun Heo 
10283454dc69STejun Heo 				ata_ehi_clear_desc(ehi);
10293454dc69STejun Heo 				ata_ehi_push_desc(ehi, "irq_stat 0x%08x",
10303454dc69STejun Heo 						  irq_stat);
10313454dc69STejun Heo 			} else {
10323454dc69STejun Heo 				err_mask |= AC_ERR_HSM;
1033cf480626STejun Heo 				action |= ATA_EH_RESET;
10343454dc69STejun Heo 				freeze = 1;
10353454dc69STejun Heo 			}
10363454dc69STejun Heo 		} else
10373454dc69STejun Heo 			qc = ata_qc_from_tag(ap, link->active_tag);
1038c6fd2807SJeff Garzik 
1039c6fd2807SJeff Garzik 		/* analyze CMD_ERR */
1040c6fd2807SJeff Garzik 		cerr = readl(port + PORT_CMD_ERR);
1041c6fd2807SJeff Garzik 		if (cerr < ARRAY_SIZE(sil24_cerr_db))
1042c6fd2807SJeff Garzik 			ci = &sil24_cerr_db[cerr];
1043c6fd2807SJeff Garzik 
1044c6fd2807SJeff Garzik 		if (ci && ci->desc) {
1045c6fd2807SJeff Garzik 			err_mask |= ci->err_mask;
1046c6fd2807SJeff Garzik 			action |= ci->action;
1047cf480626STejun Heo 			if (action & ATA_EH_RESET)
1048c2e14f11STejun Heo 				freeze = 1;
1049b64bbc39STejun Heo 			ata_ehi_push_desc(ehi, "%s", ci->desc);
1050c6fd2807SJeff Garzik 		} else {
1051c6fd2807SJeff Garzik 			err_mask |= AC_ERR_OTHER;
1052cf480626STejun Heo 			action |= ATA_EH_RESET;
1053c2e14f11STejun Heo 			freeze = 1;
1054b64bbc39STejun Heo 			ata_ehi_push_desc(ehi, "unknown command error %d",
1055c6fd2807SJeff Garzik 					  cerr);
1056c6fd2807SJeff Garzik 		}
1057c6fd2807SJeff Garzik 
1058c6fd2807SJeff Garzik 		/* record error info */
1059520d06f9STejun Heo 		if (qc)
1060c6fd2807SJeff Garzik 			qc->err_mask |= err_mask;
1061520d06f9STejun Heo 		else
1062c6fd2807SJeff Garzik 			ehi->err_mask |= err_mask;
1063c6fd2807SJeff Garzik 
1064c6fd2807SJeff Garzik 		ehi->action |= action;
10653454dc69STejun Heo 
10663454dc69STejun Heo 		/* if PMP, resume */
1067071f44b1STejun Heo 		if (sata_pmp_attached(ap))
10683454dc69STejun Heo 			writel(PORT_CS_PMP_RESUME, port + PORT_CTRL_STAT);
1069c6fd2807SJeff Garzik 	}
1070c6fd2807SJeff Garzik 
1071c6fd2807SJeff Garzik 	/* freeze or abort */
1072c6fd2807SJeff Garzik 	if (freeze)
1073c6fd2807SJeff Garzik 		ata_port_freeze(ap);
10743454dc69STejun Heo 	else if (abort) {
10753454dc69STejun Heo 		if (qc)
10763454dc69STejun Heo 			ata_link_abort(qc->dev->link);
1077c6fd2807SJeff Garzik 		else
1078c6fd2807SJeff Garzik 			ata_port_abort(ap);
1079c6fd2807SJeff Garzik 	}
10803454dc69STejun Heo }
1081c6fd2807SJeff Garzik 
1082c6fd2807SJeff Garzik static inline void sil24_host_intr(struct ata_port *ap)
1083c6fd2807SJeff Garzik {
1084350756f6STejun Heo 	void __iomem *port = sil24_port_base(ap);
1085c6fd2807SJeff Garzik 	u32 slot_stat, qc_active;
1086c6fd2807SJeff Garzik 	int rc;
1087c6fd2807SJeff Garzik 
1088228f47b9STejun Heo 	/* If PCIX_IRQ_WOC, there's an inherent race window between
1089228f47b9STejun Heo 	 * clearing IRQ pending status and reading PORT_SLOT_STAT
1090228f47b9STejun Heo 	 * which may cause spurious interrupts afterwards.  This is
1091228f47b9STejun Heo 	 * unavoidable and much better than losing interrupts which
1092228f47b9STejun Heo 	 * happens if IRQ pending is cleared after reading
1093228f47b9STejun Heo 	 * PORT_SLOT_STAT.
1094228f47b9STejun Heo 	 */
1095228f47b9STejun Heo 	if (ap->flags & SIL24_FLAG_PCIX_IRQ_WOC)
1096228f47b9STejun Heo 		writel(PORT_IRQ_COMPLETE, port + PORT_IRQ_STAT);
1097228f47b9STejun Heo 
1098c6fd2807SJeff Garzik 	slot_stat = readl(port + PORT_SLOT_STAT);
1099c6fd2807SJeff Garzik 
1100c6fd2807SJeff Garzik 	if (unlikely(slot_stat & HOST_SSTAT_ATTN)) {
1101c6fd2807SJeff Garzik 		sil24_error_intr(ap);
1102c6fd2807SJeff Garzik 		return;
1103c6fd2807SJeff Garzik 	}
1104c6fd2807SJeff Garzik 
1105c6fd2807SJeff Garzik 	qc_active = slot_stat & ~HOST_SSTAT_ATTN;
110679f97dadSTejun Heo 	rc = ata_qc_complete_multiple(ap, qc_active);
1107c6fd2807SJeff Garzik 	if (rc > 0)
1108c6fd2807SJeff Garzik 		return;
1109c6fd2807SJeff Garzik 	if (rc < 0) {
11109af5c9c9STejun Heo 		struct ata_eh_info *ehi = &ap->link.eh_info;
1111c6fd2807SJeff Garzik 		ehi->err_mask |= AC_ERR_HSM;
1112cf480626STejun Heo 		ehi->action |= ATA_EH_RESET;
1113c6fd2807SJeff Garzik 		ata_port_freeze(ap);
1114c6fd2807SJeff Garzik 		return;
1115c6fd2807SJeff Garzik 	}
1116c6fd2807SJeff Garzik 
1117228f47b9STejun Heo 	/* spurious interrupts are expected if PCIX_IRQ_WOC */
1118228f47b9STejun Heo 	if (!(ap->flags & SIL24_FLAG_PCIX_IRQ_WOC) && ata_ratelimit())
1119c6fd2807SJeff Garzik 		ata_port_printk(ap, KERN_INFO, "spurious interrupt "
1120c6fd2807SJeff Garzik 			"(slot_stat 0x%x active_tag %d sactive 0x%x)\n",
11219af5c9c9STejun Heo 			slot_stat, ap->link.active_tag, ap->link.sactive);
1122c6fd2807SJeff Garzik }
1123c6fd2807SJeff Garzik 
11247d12e780SDavid Howells static irqreturn_t sil24_interrupt(int irq, void *dev_instance)
1125c6fd2807SJeff Garzik {
1126cca3974eSJeff Garzik 	struct ata_host *host = dev_instance;
11270d5ff566STejun Heo 	void __iomem *host_base = host->iomap[SIL24_HOST_BAR];
1128c6fd2807SJeff Garzik 	unsigned handled = 0;
1129c6fd2807SJeff Garzik 	u32 status;
1130c6fd2807SJeff Garzik 	int i;
1131c6fd2807SJeff Garzik 
11320d5ff566STejun Heo 	status = readl(host_base + HOST_IRQ_STAT);
1133c6fd2807SJeff Garzik 
1134c6fd2807SJeff Garzik 	if (status == 0xffffffff) {
1135c6fd2807SJeff Garzik 		printk(KERN_ERR DRV_NAME ": IRQ status == 0xffffffff, "
1136c6fd2807SJeff Garzik 		       "PCI fault or device removal?\n");
1137c6fd2807SJeff Garzik 		goto out;
1138c6fd2807SJeff Garzik 	}
1139c6fd2807SJeff Garzik 
1140c6fd2807SJeff Garzik 	if (!(status & IRQ_STAT_4PORTS))
1141c6fd2807SJeff Garzik 		goto out;
1142c6fd2807SJeff Garzik 
1143cca3974eSJeff Garzik 	spin_lock(&host->lock);
1144c6fd2807SJeff Garzik 
1145cca3974eSJeff Garzik 	for (i = 0; i < host->n_ports; i++)
1146c6fd2807SJeff Garzik 		if (status & (1 << i)) {
1147cca3974eSJeff Garzik 			struct ata_port *ap = host->ports[i];
1148c6fd2807SJeff Garzik 			if (ap && !(ap->flags & ATA_FLAG_DISABLED)) {
1149825cd6ddSMikael Pettersson 				sil24_host_intr(ap);
1150c6fd2807SJeff Garzik 				handled++;
1151c6fd2807SJeff Garzik 			} else
1152c6fd2807SJeff Garzik 				printk(KERN_ERR DRV_NAME
1153c6fd2807SJeff Garzik 				       ": interrupt from disabled port %d\n", i);
1154c6fd2807SJeff Garzik 		}
1155c6fd2807SJeff Garzik 
1156cca3974eSJeff Garzik 	spin_unlock(&host->lock);
1157c6fd2807SJeff Garzik  out:
1158c6fd2807SJeff Garzik 	return IRQ_RETVAL(handled);
1159c6fd2807SJeff Garzik }
1160c6fd2807SJeff Garzik 
1161c6fd2807SJeff Garzik static void sil24_error_handler(struct ata_port *ap)
1162c6fd2807SJeff Garzik {
116323818034STejun Heo 	struct sil24_port_priv *pp = ap->private_data;
116423818034STejun Heo 
11653454dc69STejun Heo 	if (sil24_init_port(ap))
1166c6fd2807SJeff Garzik 		ata_eh_freeze_port(ap);
1167c6fd2807SJeff Garzik 
1168a1efdabaSTejun Heo 	sata_pmp_error_handler(ap);
116923818034STejun Heo 
117023818034STejun Heo 	pp->do_port_rst = 0;
1171c6fd2807SJeff Garzik }
1172c6fd2807SJeff Garzik 
1173c6fd2807SJeff Garzik static void sil24_post_internal_cmd(struct ata_queued_cmd *qc)
1174c6fd2807SJeff Garzik {
1175c6fd2807SJeff Garzik 	struct ata_port *ap = qc->ap;
1176c6fd2807SJeff Garzik 
1177c6fd2807SJeff Garzik 	/* make DMA engine forget about the failed command */
11783454dc69STejun Heo 	if ((qc->flags & ATA_QCFLAG_FAILED) && sil24_init_port(ap))
11793454dc69STejun Heo 		ata_eh_freeze_port(ap);
1180c6fd2807SJeff Garzik }
1181c6fd2807SJeff Garzik 
1182c6fd2807SJeff Garzik static int sil24_port_start(struct ata_port *ap)
1183c6fd2807SJeff Garzik {
1184cca3974eSJeff Garzik 	struct device *dev = ap->host->dev;
1185c6fd2807SJeff Garzik 	struct sil24_port_priv *pp;
1186c6fd2807SJeff Garzik 	union sil24_cmd_block *cb;
1187c6fd2807SJeff Garzik 	size_t cb_size = sizeof(*cb) * SIL24_MAX_CMDS;
1188c6fd2807SJeff Garzik 	dma_addr_t cb_dma;
1189c6fd2807SJeff Garzik 
119024dc5f33STejun Heo 	pp = devm_kzalloc(dev, sizeof(*pp), GFP_KERNEL);
1191c6fd2807SJeff Garzik 	if (!pp)
119224dc5f33STejun Heo 		return -ENOMEM;
1193c6fd2807SJeff Garzik 
119424dc5f33STejun Heo 	cb = dmam_alloc_coherent(dev, cb_size, &cb_dma, GFP_KERNEL);
1195c6fd2807SJeff Garzik 	if (!cb)
119624dc5f33STejun Heo 		return -ENOMEM;
1197c6fd2807SJeff Garzik 	memset(cb, 0, cb_size);
1198c6fd2807SJeff Garzik 
1199c6fd2807SJeff Garzik 	pp->cmd_block = cb;
1200c6fd2807SJeff Garzik 	pp->cmd_block_dma = cb_dma;
1201c6fd2807SJeff Garzik 
1202c6fd2807SJeff Garzik 	ap->private_data = pp;
1203c6fd2807SJeff Garzik 
1204350756f6STejun Heo 	ata_port_pbar_desc(ap, SIL24_HOST_BAR, -1, "host");
1205350756f6STejun Heo 	ata_port_pbar_desc(ap, SIL24_PORT_BAR, sil24_port_offset(ap), "port");
1206350756f6STejun Heo 
1207c6fd2807SJeff Garzik 	return 0;
1208c6fd2807SJeff Garzik }
1209c6fd2807SJeff Garzik 
12104447d351STejun Heo static void sil24_init_controller(struct ata_host *host)
1211c6fd2807SJeff Garzik {
12124447d351STejun Heo 	void __iomem *host_base = host->iomap[SIL24_HOST_BAR];
1213c6fd2807SJeff Garzik 	u32 tmp;
1214c6fd2807SJeff Garzik 	int i;
1215c6fd2807SJeff Garzik 
1216c6fd2807SJeff Garzik 	/* GPIO off */
1217c6fd2807SJeff Garzik 	writel(0, host_base + HOST_FLASH_CMD);
1218c6fd2807SJeff Garzik 
1219c6fd2807SJeff Garzik 	/* clear global reset & mask interrupts during initialization */
1220c6fd2807SJeff Garzik 	writel(0, host_base + HOST_CTRL);
1221c6fd2807SJeff Garzik 
1222c6fd2807SJeff Garzik 	/* init ports */
12234447d351STejun Heo 	for (i = 0; i < host->n_ports; i++) {
122423818034STejun Heo 		struct ata_port *ap = host->ports[i];
1225350756f6STejun Heo 		void __iomem *port = sil24_port_base(ap);
1226350756f6STejun Heo 
1227c6fd2807SJeff Garzik 
1228c6fd2807SJeff Garzik 		/* Initial PHY setting */
1229c6fd2807SJeff Garzik 		writel(0x20c, port + PORT_PHY_CFG);
1230c6fd2807SJeff Garzik 
1231c6fd2807SJeff Garzik 		/* Clear port RST */
1232c6fd2807SJeff Garzik 		tmp = readl(port + PORT_CTRL_STAT);
1233c6fd2807SJeff Garzik 		if (tmp & PORT_CS_PORT_RST) {
1234c6fd2807SJeff Garzik 			writel(PORT_CS_PORT_RST, port + PORT_CTRL_CLR);
1235c6fd2807SJeff Garzik 			tmp = ata_wait_register(port + PORT_CTRL_STAT,
1236c6fd2807SJeff Garzik 						PORT_CS_PORT_RST,
1237c6fd2807SJeff Garzik 						PORT_CS_PORT_RST, 10, 100);
1238c6fd2807SJeff Garzik 			if (tmp & PORT_CS_PORT_RST)
12394447d351STejun Heo 				dev_printk(KERN_ERR, host->dev,
1240c6fd2807SJeff Garzik 					   "failed to clear port RST\n");
1241c6fd2807SJeff Garzik 		}
1242c6fd2807SJeff Garzik 
124323818034STejun Heo 		/* configure port */
124423818034STejun Heo 		sil24_config_port(ap);
1245c6fd2807SJeff Garzik 	}
1246c6fd2807SJeff Garzik 
1247c6fd2807SJeff Garzik 	/* Turn on interrupts */
1248c6fd2807SJeff Garzik 	writel(IRQ_STAT_4PORTS, host_base + HOST_CTRL);
1249c6fd2807SJeff Garzik }
1250c6fd2807SJeff Garzik 
1251c6fd2807SJeff Garzik static int sil24_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
1252c6fd2807SJeff Garzik {
125393e2618eSTejun Heo 	extern int __MARKER__sil24_cmd_block_is_sized_wrongly;
12545796d1c4SJeff Garzik 	static int printed_version;
12554447d351STejun Heo 	struct ata_port_info pi = sil24_port_info[ent->driver_data];
12564447d351STejun Heo 	const struct ata_port_info *ppi[] = { &pi, NULL };
12574447d351STejun Heo 	void __iomem * const *iomap;
12584447d351STejun Heo 	struct ata_host *host;
1259350756f6STejun Heo 	int rc;
1260c6fd2807SJeff Garzik 	u32 tmp;
1261c6fd2807SJeff Garzik 
126293e2618eSTejun Heo 	/* cause link error if sil24_cmd_block is sized wrongly */
126393e2618eSTejun Heo 	if (sizeof(union sil24_cmd_block) != PAGE_SIZE)
126493e2618eSTejun Heo 		__MARKER__sil24_cmd_block_is_sized_wrongly = 1;
126593e2618eSTejun Heo 
1266c6fd2807SJeff Garzik 	if (!printed_version++)
1267c6fd2807SJeff Garzik 		dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n");
1268c6fd2807SJeff Garzik 
12694447d351STejun Heo 	/* acquire resources */
127024dc5f33STejun Heo 	rc = pcim_enable_device(pdev);
1271c6fd2807SJeff Garzik 	if (rc)
1272c6fd2807SJeff Garzik 		return rc;
1273c6fd2807SJeff Garzik 
12740d5ff566STejun Heo 	rc = pcim_iomap_regions(pdev,
12750d5ff566STejun Heo 				(1 << SIL24_HOST_BAR) | (1 << SIL24_PORT_BAR),
12760d5ff566STejun Heo 				DRV_NAME);
1277c6fd2807SJeff Garzik 	if (rc)
127824dc5f33STejun Heo 		return rc;
12794447d351STejun Heo 	iomap = pcim_iomap_table(pdev);
1280c6fd2807SJeff Garzik 
12814447d351STejun Heo 	/* apply workaround for completion IRQ loss on PCI-X errata */
12824447d351STejun Heo 	if (pi.flags & SIL24_FLAG_PCIX_IRQ_WOC) {
12834447d351STejun Heo 		tmp = readl(iomap[SIL24_HOST_BAR] + HOST_CTRL);
12844447d351STejun Heo 		if (tmp & (HOST_CTRL_TRDY | HOST_CTRL_STOP | HOST_CTRL_DEVSEL))
12854447d351STejun Heo 			dev_printk(KERN_INFO, &pdev->dev,
12864447d351STejun Heo 				   "Applying completion IRQ loss on PCI-X "
12874447d351STejun Heo 				   "errata fix\n");
12884447d351STejun Heo 		else
12894447d351STejun Heo 			pi.flags &= ~SIL24_FLAG_PCIX_IRQ_WOC;
12904447d351STejun Heo 	}
12914447d351STejun Heo 
12924447d351STejun Heo 	/* allocate and fill host */
12934447d351STejun Heo 	host = ata_host_alloc_pinfo(&pdev->dev, ppi,
12944447d351STejun Heo 				    SIL24_FLAG2NPORTS(ppi[0]->flags));
12954447d351STejun Heo 	if (!host)
129624dc5f33STejun Heo 		return -ENOMEM;
12974447d351STejun Heo 	host->iomap = iomap;
1298c6fd2807SJeff Garzik 
12994447d351STejun Heo 	/* configure and activate the device */
1300c6fd2807SJeff Garzik 	if (!pci_set_dma_mask(pdev, DMA_64BIT_MASK)) {
1301c6fd2807SJeff Garzik 		rc = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
1302c6fd2807SJeff Garzik 		if (rc) {
1303c6fd2807SJeff Garzik 			rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
1304c6fd2807SJeff Garzik 			if (rc) {
1305c6fd2807SJeff Garzik 				dev_printk(KERN_ERR, &pdev->dev,
1306c6fd2807SJeff Garzik 					   "64-bit DMA enable failed\n");
130724dc5f33STejun Heo 				return rc;
1308c6fd2807SJeff Garzik 			}
1309c6fd2807SJeff Garzik 		}
1310c6fd2807SJeff Garzik 	} else {
1311c6fd2807SJeff Garzik 		rc = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
1312c6fd2807SJeff Garzik 		if (rc) {
1313c6fd2807SJeff Garzik 			dev_printk(KERN_ERR, &pdev->dev,
1314c6fd2807SJeff Garzik 				   "32-bit DMA enable failed\n");
131524dc5f33STejun Heo 			return rc;
1316c6fd2807SJeff Garzik 		}
1317c6fd2807SJeff Garzik 		rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
1318c6fd2807SJeff Garzik 		if (rc) {
1319c6fd2807SJeff Garzik 			dev_printk(KERN_ERR, &pdev->dev,
1320c6fd2807SJeff Garzik 				   "32-bit consistent DMA enable failed\n");
132124dc5f33STejun Heo 			return rc;
1322c6fd2807SJeff Garzik 		}
1323c6fd2807SJeff Garzik 	}
1324c6fd2807SJeff Garzik 
1325e8b3b5e9STejun Heo 	/* Set max read request size to 4096.  This slightly increases
1326e8b3b5e9STejun Heo 	 * write throughput for pci-e variants.
1327e8b3b5e9STejun Heo 	 */
1328e8b3b5e9STejun Heo 	pcie_set_readrq(pdev, 4096);
1329e8b3b5e9STejun Heo 
13304447d351STejun Heo 	sil24_init_controller(host);
1331c6fd2807SJeff Garzik 
1332c6fd2807SJeff Garzik 	pci_set_master(pdev);
13334447d351STejun Heo 	return ata_host_activate(host, pdev->irq, sil24_interrupt, IRQF_SHARED,
13344447d351STejun Heo 				 &sil24_sht);
1335c6fd2807SJeff Garzik }
1336c6fd2807SJeff Garzik 
1337281d426cSAlexey Dobriyan #ifdef CONFIG_PM
1338c6fd2807SJeff Garzik static int sil24_pci_device_resume(struct pci_dev *pdev)
1339c6fd2807SJeff Garzik {
1340cca3974eSJeff Garzik 	struct ata_host *host = dev_get_drvdata(&pdev->dev);
13410d5ff566STejun Heo 	void __iomem *host_base = host->iomap[SIL24_HOST_BAR];
1342553c4aa6STejun Heo 	int rc;
1343c6fd2807SJeff Garzik 
1344553c4aa6STejun Heo 	rc = ata_pci_device_do_resume(pdev);
1345553c4aa6STejun Heo 	if (rc)
1346553c4aa6STejun Heo 		return rc;
1347c6fd2807SJeff Garzik 
1348c6fd2807SJeff Garzik 	if (pdev->dev.power.power_state.event == PM_EVENT_SUSPEND)
13490d5ff566STejun Heo 		writel(HOST_CTRL_GLOBAL_RST, host_base + HOST_CTRL);
1350c6fd2807SJeff Garzik 
13514447d351STejun Heo 	sil24_init_controller(host);
1352c6fd2807SJeff Garzik 
1353cca3974eSJeff Garzik 	ata_host_resume(host);
1354c6fd2807SJeff Garzik 
1355c6fd2807SJeff Garzik 	return 0;
1356c6fd2807SJeff Garzik }
13573454dc69STejun Heo 
13583454dc69STejun Heo static int sil24_port_resume(struct ata_port *ap)
13593454dc69STejun Heo {
13603454dc69STejun Heo 	sil24_config_pmp(ap, ap->nr_pmp_links);
13613454dc69STejun Heo 	return 0;
13623454dc69STejun Heo }
1363281d426cSAlexey Dobriyan #endif
1364c6fd2807SJeff Garzik 
1365c6fd2807SJeff Garzik static int __init sil24_init(void)
1366c6fd2807SJeff Garzik {
1367c6fd2807SJeff Garzik 	return pci_register_driver(&sil24_pci_driver);
1368c6fd2807SJeff Garzik }
1369c6fd2807SJeff Garzik 
1370c6fd2807SJeff Garzik static void __exit sil24_exit(void)
1371c6fd2807SJeff Garzik {
1372c6fd2807SJeff Garzik 	pci_unregister_driver(&sil24_pci_driver);
1373c6fd2807SJeff Garzik }
1374c6fd2807SJeff Garzik 
1375c6fd2807SJeff Garzik MODULE_AUTHOR("Tejun Heo");
1376c6fd2807SJeff Garzik MODULE_DESCRIPTION("Silicon Image 3124/3132 SATA low-level driver");
1377c6fd2807SJeff Garzik MODULE_LICENSE("GPL");
1378c6fd2807SJeff Garzik MODULE_DEVICE_TABLE(pci, sil24_pci_tbl);
1379c6fd2807SJeff Garzik 
1380c6fd2807SJeff Garzik module_init(sil24_init);
1381c6fd2807SJeff Garzik module_exit(sil24_exit);
1382