xref: /openbmc/linux/drivers/ata/sata_sil24.c (revision 11838230da18cea5bc26a813b5425fe839248e93)
1c6fd2807SJeff Garzik /*
2c6fd2807SJeff Garzik  * sata_sil24.c - Driver for Silicon Image 3124/3132 SATA-2 controllers
3c6fd2807SJeff Garzik  *
4c6fd2807SJeff Garzik  * Copyright 2005  Tejun Heo
5c6fd2807SJeff Garzik  *
6c6fd2807SJeff Garzik  * Based on preview driver from Silicon Image.
7c6fd2807SJeff Garzik  *
8c6fd2807SJeff Garzik  * This program is free software; you can redistribute it and/or modify it
9c6fd2807SJeff Garzik  * under the terms of the GNU General Public License as published by the
10c6fd2807SJeff Garzik  * Free Software Foundation; either version 2, or (at your option) any
11c6fd2807SJeff Garzik  * later version.
12c6fd2807SJeff Garzik  *
13c6fd2807SJeff Garzik  * This program is distributed in the hope that it will be useful, but
14c6fd2807SJeff Garzik  * WITHOUT ANY WARRANTY; without even the implied warranty of
15c6fd2807SJeff Garzik  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
16c6fd2807SJeff Garzik  * General Public License for more details.
17c6fd2807SJeff Garzik  *
18c6fd2807SJeff Garzik  */
19c6fd2807SJeff Garzik 
20c6fd2807SJeff Garzik #include <linux/kernel.h>
21c6fd2807SJeff Garzik #include <linux/module.h>
225a0e3ad6STejun Heo #include <linux/gfp.h>
23c6fd2807SJeff Garzik #include <linux/pci.h>
24c6fd2807SJeff Garzik #include <linux/blkdev.h>
25c6fd2807SJeff Garzik #include <linux/delay.h>
26c6fd2807SJeff Garzik #include <linux/interrupt.h>
27c6fd2807SJeff Garzik #include <linux/dma-mapping.h>
28c6fd2807SJeff Garzik #include <linux/device.h>
29c6fd2807SJeff Garzik #include <scsi/scsi_host.h>
30c6fd2807SJeff Garzik #include <scsi/scsi_cmnd.h>
31c6fd2807SJeff Garzik #include <linux/libata.h>
32c6fd2807SJeff Garzik 
33c6fd2807SJeff Garzik #define DRV_NAME	"sata_sil24"
343454dc69STejun Heo #define DRV_VERSION	"1.1"
35c6fd2807SJeff Garzik 
36c6fd2807SJeff Garzik /*
37c6fd2807SJeff Garzik  * Port request block (PRB) 32 bytes
38c6fd2807SJeff Garzik  */
39c6fd2807SJeff Garzik struct sil24_prb {
40c6fd2807SJeff Garzik 	__le16	ctrl;
41c6fd2807SJeff Garzik 	__le16	prot;
42c6fd2807SJeff Garzik 	__le32	rx_cnt;
43c6fd2807SJeff Garzik 	u8	fis[6 * 4];
44c6fd2807SJeff Garzik };
45c6fd2807SJeff Garzik 
46c6fd2807SJeff Garzik /*
47c6fd2807SJeff Garzik  * Scatter gather entry (SGE) 16 bytes
48c6fd2807SJeff Garzik  */
49c6fd2807SJeff Garzik struct sil24_sge {
50c6fd2807SJeff Garzik 	__le64	addr;
51c6fd2807SJeff Garzik 	__le32	cnt;
52c6fd2807SJeff Garzik 	__le32	flags;
53c6fd2807SJeff Garzik };
54c6fd2807SJeff Garzik 
55c6fd2807SJeff Garzik 
56c6fd2807SJeff Garzik enum {
570d5ff566STejun Heo 	SIL24_HOST_BAR		= 0,
580d5ff566STejun Heo 	SIL24_PORT_BAR		= 2,
590d5ff566STejun Heo 
6093e2618eSTejun Heo 	/* sil24 fetches in chunks of 64bytes.  The first block
6193e2618eSTejun Heo 	 * contains the PRB and two SGEs.  From the second block, it's
6293e2618eSTejun Heo 	 * consisted of four SGEs and called SGT.  Calculate the
6393e2618eSTejun Heo 	 * number of SGTs that fit into one page.
6493e2618eSTejun Heo 	 */
6593e2618eSTejun Heo 	SIL24_PRB_SZ		= sizeof(struct sil24_prb)
6693e2618eSTejun Heo 				  + 2 * sizeof(struct sil24_sge),
6793e2618eSTejun Heo 	SIL24_MAX_SGT		= (PAGE_SIZE - SIL24_PRB_SZ)
6893e2618eSTejun Heo 				  / (4 * sizeof(struct sil24_sge)),
6993e2618eSTejun Heo 
7093e2618eSTejun Heo 	/* This will give us one unused SGEs for ATA.  This extra SGE
7193e2618eSTejun Heo 	 * will be used to store CDB for ATAPI devices.
7293e2618eSTejun Heo 	 */
7393e2618eSTejun Heo 	SIL24_MAX_SGE		= 4 * SIL24_MAX_SGT + 1,
7493e2618eSTejun Heo 
75c6fd2807SJeff Garzik 	/*
76c6fd2807SJeff Garzik 	 * Global controller registers (128 bytes @ BAR0)
77c6fd2807SJeff Garzik 	 */
78c6fd2807SJeff Garzik 		/* 32 bit regs */
79c6fd2807SJeff Garzik 	HOST_SLOT_STAT		= 0x00, /* 32 bit slot stat * 4 */
80c6fd2807SJeff Garzik 	HOST_CTRL		= 0x40,
81c6fd2807SJeff Garzik 	HOST_IRQ_STAT		= 0x44,
82c6fd2807SJeff Garzik 	HOST_PHY_CFG		= 0x48,
83c6fd2807SJeff Garzik 	HOST_BIST_CTRL		= 0x50,
84c6fd2807SJeff Garzik 	HOST_BIST_PTRN		= 0x54,
85c6fd2807SJeff Garzik 	HOST_BIST_STAT		= 0x58,
86c6fd2807SJeff Garzik 	HOST_MEM_BIST_STAT	= 0x5c,
87c6fd2807SJeff Garzik 	HOST_FLASH_CMD		= 0x70,
88c6fd2807SJeff Garzik 		/* 8 bit regs */
89c6fd2807SJeff Garzik 	HOST_FLASH_DATA		= 0x74,
90c6fd2807SJeff Garzik 	HOST_TRANSITION_DETECT	= 0x75,
91c6fd2807SJeff Garzik 	HOST_GPIO_CTRL		= 0x76,
92c6fd2807SJeff Garzik 	HOST_I2C_ADDR		= 0x78, /* 32 bit */
93c6fd2807SJeff Garzik 	HOST_I2C_DATA		= 0x7c,
94c6fd2807SJeff Garzik 	HOST_I2C_XFER_CNT	= 0x7e,
95c6fd2807SJeff Garzik 	HOST_I2C_CTRL		= 0x7f,
96c6fd2807SJeff Garzik 
97c6fd2807SJeff Garzik 	/* HOST_SLOT_STAT bits */
98c6fd2807SJeff Garzik 	HOST_SSTAT_ATTN		= (1 << 31),
99c6fd2807SJeff Garzik 
100c6fd2807SJeff Garzik 	/* HOST_CTRL bits */
101c6fd2807SJeff Garzik 	HOST_CTRL_M66EN		= (1 << 16), /* M66EN PCI bus signal */
102c6fd2807SJeff Garzik 	HOST_CTRL_TRDY		= (1 << 17), /* latched PCI TRDY */
103c6fd2807SJeff Garzik 	HOST_CTRL_STOP		= (1 << 18), /* latched PCI STOP */
104c6fd2807SJeff Garzik 	HOST_CTRL_DEVSEL	= (1 << 19), /* latched PCI DEVSEL */
105c6fd2807SJeff Garzik 	HOST_CTRL_REQ64		= (1 << 20), /* latched PCI REQ64 */
106c6fd2807SJeff Garzik 	HOST_CTRL_GLOBAL_RST	= (1 << 31), /* global reset */
107c6fd2807SJeff Garzik 
108c6fd2807SJeff Garzik 	/*
109c6fd2807SJeff Garzik 	 * Port registers
110c6fd2807SJeff Garzik 	 * (8192 bytes @ +0x0000, +0x2000, +0x4000 and +0x6000 @ BAR2)
111c6fd2807SJeff Garzik 	 */
112c6fd2807SJeff Garzik 	PORT_REGS_SIZE		= 0x2000,
113c6fd2807SJeff Garzik 
11428c8f3b4STejun Heo 	PORT_LRAM		= 0x0000, /* 31 LRAM slots and PMP regs */
115c6fd2807SJeff Garzik 	PORT_LRAM_SLOT_SZ	= 0x0080, /* 32 bytes PRB + 2 SGE, ACT... */
116c6fd2807SJeff Garzik 
11728c8f3b4STejun Heo 	PORT_PMP		= 0x0f80, /* 8 bytes PMP * 16 (128 bytes) */
118c0c55908STejun Heo 	PORT_PMP_STATUS		= 0x0000, /* port device status offset */
119c0c55908STejun Heo 	PORT_PMP_QACTIVE	= 0x0004, /* port device QActive offset */
120c0c55908STejun Heo 	PORT_PMP_SIZE		= 0x0008, /* 8 bytes per PMP */
121c0c55908STejun Heo 
122c6fd2807SJeff Garzik 		/* 32 bit regs */
123c6fd2807SJeff Garzik 	PORT_CTRL_STAT		= 0x1000, /* write: ctrl-set, read: stat */
124c6fd2807SJeff Garzik 	PORT_CTRL_CLR		= 0x1004, /* write: ctrl-clear */
125c6fd2807SJeff Garzik 	PORT_IRQ_STAT		= 0x1008, /* high: status, low: interrupt */
126c6fd2807SJeff Garzik 	PORT_IRQ_ENABLE_SET	= 0x1010, /* write: enable-set */
127c6fd2807SJeff Garzik 	PORT_IRQ_ENABLE_CLR	= 0x1014, /* write: enable-clear */
128c6fd2807SJeff Garzik 	PORT_ACTIVATE_UPPER_ADDR= 0x101c,
129c6fd2807SJeff Garzik 	PORT_EXEC_FIFO		= 0x1020, /* command execution fifo */
130c6fd2807SJeff Garzik 	PORT_CMD_ERR		= 0x1024, /* command error number */
131c6fd2807SJeff Garzik 	PORT_FIS_CFG		= 0x1028,
132c6fd2807SJeff Garzik 	PORT_FIFO_THRES		= 0x102c,
133c6fd2807SJeff Garzik 		/* 16 bit regs */
134c6fd2807SJeff Garzik 	PORT_DECODE_ERR_CNT	= 0x1040,
135c6fd2807SJeff Garzik 	PORT_DECODE_ERR_THRESH	= 0x1042,
136c6fd2807SJeff Garzik 	PORT_CRC_ERR_CNT	= 0x1044,
137c6fd2807SJeff Garzik 	PORT_CRC_ERR_THRESH	= 0x1046,
138c6fd2807SJeff Garzik 	PORT_HSHK_ERR_CNT	= 0x1048,
139c6fd2807SJeff Garzik 	PORT_HSHK_ERR_THRESH	= 0x104a,
140c6fd2807SJeff Garzik 		/* 32 bit regs */
141c6fd2807SJeff Garzik 	PORT_PHY_CFG		= 0x1050,
142c6fd2807SJeff Garzik 	PORT_SLOT_STAT		= 0x1800,
143c6fd2807SJeff Garzik 	PORT_CMD_ACTIVATE	= 0x1c00, /* 64 bit cmd activate * 31 (248 bytes) */
144c0c55908STejun Heo 	PORT_CONTEXT		= 0x1e04,
145c6fd2807SJeff Garzik 	PORT_EXEC_DIAG		= 0x1e00, /* 32bit exec diag * 16 (64 bytes, 0-10 used on 3124) */
146c6fd2807SJeff Garzik 	PORT_PSD_DIAG		= 0x1e40, /* 32bit psd diag * 16 (64 bytes, 0-8 used on 3124) */
147c6fd2807SJeff Garzik 	PORT_SCONTROL		= 0x1f00,
148c6fd2807SJeff Garzik 	PORT_SSTATUS		= 0x1f04,
149c6fd2807SJeff Garzik 	PORT_SERROR		= 0x1f08,
150c6fd2807SJeff Garzik 	PORT_SACTIVE		= 0x1f0c,
151c6fd2807SJeff Garzik 
152c6fd2807SJeff Garzik 	/* PORT_CTRL_STAT bits */
153c6fd2807SJeff Garzik 	PORT_CS_PORT_RST	= (1 << 0), /* port reset */
154c6fd2807SJeff Garzik 	PORT_CS_DEV_RST		= (1 << 1), /* device reset */
155c6fd2807SJeff Garzik 	PORT_CS_INIT		= (1 << 2), /* port initialize */
156c6fd2807SJeff Garzik 	PORT_CS_IRQ_WOC		= (1 << 3), /* interrupt write one to clear */
157c6fd2807SJeff Garzik 	PORT_CS_CDB16		= (1 << 5), /* 0=12b cdb, 1=16b cdb */
15828c8f3b4STejun Heo 	PORT_CS_PMP_RESUME	= (1 << 6), /* PMP resume */
159c6fd2807SJeff Garzik 	PORT_CS_32BIT_ACTV	= (1 << 10), /* 32-bit activation */
16028c8f3b4STejun Heo 	PORT_CS_PMP_EN		= (1 << 13), /* port multiplier enable */
161c6fd2807SJeff Garzik 	PORT_CS_RDY		= (1 << 31), /* port ready to accept commands */
162c6fd2807SJeff Garzik 
163c6fd2807SJeff Garzik 	/* PORT_IRQ_STAT/ENABLE_SET/CLR */
164c6fd2807SJeff Garzik 	/* bits[11:0] are masked */
165c6fd2807SJeff Garzik 	PORT_IRQ_COMPLETE	= (1 << 0), /* command(s) completed */
166c6fd2807SJeff Garzik 	PORT_IRQ_ERROR		= (1 << 1), /* command execution error */
167c6fd2807SJeff Garzik 	PORT_IRQ_PORTRDY_CHG	= (1 << 2), /* port ready change */
168c6fd2807SJeff Garzik 	PORT_IRQ_PWR_CHG	= (1 << 3), /* power management change */
169c6fd2807SJeff Garzik 	PORT_IRQ_PHYRDY_CHG	= (1 << 4), /* PHY ready change */
170c6fd2807SJeff Garzik 	PORT_IRQ_COMWAKE	= (1 << 5), /* COMWAKE received */
171c6fd2807SJeff Garzik 	PORT_IRQ_UNK_FIS	= (1 << 6), /* unknown FIS received */
172c6fd2807SJeff Garzik 	PORT_IRQ_DEV_XCHG	= (1 << 7), /* device exchanged */
173c6fd2807SJeff Garzik 	PORT_IRQ_8B10B		= (1 << 8), /* 8b/10b decode error threshold */
174c6fd2807SJeff Garzik 	PORT_IRQ_CRC		= (1 << 9), /* CRC error threshold */
175c6fd2807SJeff Garzik 	PORT_IRQ_HANDSHAKE	= (1 << 10), /* handshake error threshold */
176c6fd2807SJeff Garzik 	PORT_IRQ_SDB_NOTIFY	= (1 << 11), /* SDB notify received */
177c6fd2807SJeff Garzik 
178c6fd2807SJeff Garzik 	DEF_PORT_IRQ		= PORT_IRQ_COMPLETE | PORT_IRQ_ERROR |
179c6fd2807SJeff Garzik 				  PORT_IRQ_PHYRDY_CHG | PORT_IRQ_DEV_XCHG |
180854c73a2STejun Heo 				  PORT_IRQ_UNK_FIS | PORT_IRQ_SDB_NOTIFY,
181c6fd2807SJeff Garzik 
182c6fd2807SJeff Garzik 	/* bits[27:16] are unmasked (raw) */
183c6fd2807SJeff Garzik 	PORT_IRQ_RAW_SHIFT	= 16,
184c6fd2807SJeff Garzik 	PORT_IRQ_MASKED_MASK	= 0x7ff,
185c6fd2807SJeff Garzik 	PORT_IRQ_RAW_MASK	= (0x7ff << PORT_IRQ_RAW_SHIFT),
186c6fd2807SJeff Garzik 
187c6fd2807SJeff Garzik 	/* ENABLE_SET/CLR specific, intr steering - 2 bit field */
188c6fd2807SJeff Garzik 	PORT_IRQ_STEER_SHIFT	= 30,
189c6fd2807SJeff Garzik 	PORT_IRQ_STEER_MASK	= (3 << PORT_IRQ_STEER_SHIFT),
190c6fd2807SJeff Garzik 
191c6fd2807SJeff Garzik 	/* PORT_CMD_ERR constants */
192c6fd2807SJeff Garzik 	PORT_CERR_DEV		= 1, /* Error bit in D2H Register FIS */
193c6fd2807SJeff Garzik 	PORT_CERR_SDB		= 2, /* Error bit in SDB FIS */
194c6fd2807SJeff Garzik 	PORT_CERR_DATA		= 3, /* Error in data FIS not detected by dev */
195c6fd2807SJeff Garzik 	PORT_CERR_SEND		= 4, /* Initial cmd FIS transmission failure */
196c6fd2807SJeff Garzik 	PORT_CERR_INCONSISTENT	= 5, /* Protocol mismatch */
197c6fd2807SJeff Garzik 	PORT_CERR_DIRECTION	= 6, /* Data direction mismatch */
198c6fd2807SJeff Garzik 	PORT_CERR_UNDERRUN	= 7, /* Ran out of SGEs while writing */
199c6fd2807SJeff Garzik 	PORT_CERR_OVERRUN	= 8, /* Ran out of SGEs while reading */
200c6fd2807SJeff Garzik 	PORT_CERR_PKT_PROT	= 11, /* DIR invalid in 1st PIO setup of ATAPI */
201c6fd2807SJeff Garzik 	PORT_CERR_SGT_BOUNDARY	= 16, /* PLD ecode 00 - SGT not on qword boundary */
202c6fd2807SJeff Garzik 	PORT_CERR_SGT_TGTABRT	= 17, /* PLD ecode 01 - target abort */
203c6fd2807SJeff Garzik 	PORT_CERR_SGT_MSTABRT	= 18, /* PLD ecode 10 - master abort */
204c6fd2807SJeff Garzik 	PORT_CERR_SGT_PCIPERR	= 19, /* PLD ecode 11 - PCI parity err while fetching SGT */
205c6fd2807SJeff Garzik 	PORT_CERR_CMD_BOUNDARY	= 24, /* ctrl[15:13] 001 - PRB not on qword boundary */
206c6fd2807SJeff Garzik 	PORT_CERR_CMD_TGTABRT	= 25, /* ctrl[15:13] 010 - target abort */
207c6fd2807SJeff Garzik 	PORT_CERR_CMD_MSTABRT	= 26, /* ctrl[15:13] 100 - master abort */
208c6fd2807SJeff Garzik 	PORT_CERR_CMD_PCIPERR	= 27, /* ctrl[15:13] 110 - PCI parity err while fetching PRB */
209c6fd2807SJeff Garzik 	PORT_CERR_XFR_UNDEF	= 32, /* PSD ecode 00 - undefined */
210c6fd2807SJeff Garzik 	PORT_CERR_XFR_TGTABRT	= 33, /* PSD ecode 01 - target abort */
211c6fd2807SJeff Garzik 	PORT_CERR_XFR_MSTABRT	= 34, /* PSD ecode 10 - master abort */
212c6fd2807SJeff Garzik 	PORT_CERR_XFR_PCIPERR	= 35, /* PSD ecode 11 - PCI prity err during transfer */
213c6fd2807SJeff Garzik 	PORT_CERR_SENDSERVICE	= 36, /* FIS received while sending service */
214c6fd2807SJeff Garzik 
215c6fd2807SJeff Garzik 	/* bits of PRB control field */
216c6fd2807SJeff Garzik 	PRB_CTRL_PROTOCOL	= (1 << 0), /* override def. ATA protocol */
217c6fd2807SJeff Garzik 	PRB_CTRL_PACKET_READ	= (1 << 4), /* PACKET cmd read */
218c6fd2807SJeff Garzik 	PRB_CTRL_PACKET_WRITE	= (1 << 5), /* PACKET cmd write */
219c6fd2807SJeff Garzik 	PRB_CTRL_NIEN		= (1 << 6), /* Mask completion irq */
220c6fd2807SJeff Garzik 	PRB_CTRL_SRST		= (1 << 7), /* Soft reset request (ign BSY?) */
221c6fd2807SJeff Garzik 
222c6fd2807SJeff Garzik 	/* PRB protocol field */
223c6fd2807SJeff Garzik 	PRB_PROT_PACKET		= (1 << 0),
224c6fd2807SJeff Garzik 	PRB_PROT_TCQ		= (1 << 1),
225c6fd2807SJeff Garzik 	PRB_PROT_NCQ		= (1 << 2),
226c6fd2807SJeff Garzik 	PRB_PROT_READ		= (1 << 3),
227c6fd2807SJeff Garzik 	PRB_PROT_WRITE		= (1 << 4),
228c6fd2807SJeff Garzik 	PRB_PROT_TRANSPARENT	= (1 << 5),
229c6fd2807SJeff Garzik 
230c6fd2807SJeff Garzik 	/*
231c6fd2807SJeff Garzik 	 * Other constants
232c6fd2807SJeff Garzik 	 */
233c6fd2807SJeff Garzik 	SGE_TRM			= (1 << 31), /* Last SGE in chain */
234c6fd2807SJeff Garzik 	SGE_LNK			= (1 << 30), /* linked list
235c6fd2807SJeff Garzik 						Points to SGT, not SGE */
236c6fd2807SJeff Garzik 	SGE_DRD			= (1 << 29), /* discard data read (/dev/null)
237c6fd2807SJeff Garzik 						data address ignored */
238c6fd2807SJeff Garzik 
239c6fd2807SJeff Garzik 	SIL24_MAX_CMDS		= 31,
240c6fd2807SJeff Garzik 
241c6fd2807SJeff Garzik 	/* board id */
242c6fd2807SJeff Garzik 	BID_SIL3124		= 0,
243c6fd2807SJeff Garzik 	BID_SIL3132		= 1,
244c6fd2807SJeff Garzik 	BID_SIL3131		= 2,
245c6fd2807SJeff Garzik 
246c6fd2807SJeff Garzik 	/* host flags */
2479cbe056fSSergei Shtylyov 	SIL24_COMMON_FLAGS	= ATA_FLAG_SATA | ATA_FLAG_PIO_DMA |
2489cbe056fSSergei Shtylyov 				  ATA_FLAG_NCQ | ATA_FLAG_ACPI_SATA |
2499cbe056fSSergei Shtylyov 				  ATA_FLAG_AN | ATA_FLAG_PMP,
250c6fd2807SJeff Garzik 	SIL24_FLAG_PCIX_IRQ_WOC	= (1 << 24), /* IRQ loss errata on PCI-X */
251c6fd2807SJeff Garzik 
252c6fd2807SJeff Garzik 	IRQ_STAT_4PORTS		= 0xf,
253c6fd2807SJeff Garzik };
254c6fd2807SJeff Garzik 
255c6fd2807SJeff Garzik struct sil24_ata_block {
256c6fd2807SJeff Garzik 	struct sil24_prb prb;
25793e2618eSTejun Heo 	struct sil24_sge sge[SIL24_MAX_SGE];
258c6fd2807SJeff Garzik };
259c6fd2807SJeff Garzik 
260c6fd2807SJeff Garzik struct sil24_atapi_block {
261c6fd2807SJeff Garzik 	struct sil24_prb prb;
262c6fd2807SJeff Garzik 	u8 cdb[16];
26393e2618eSTejun Heo 	struct sil24_sge sge[SIL24_MAX_SGE];
264c6fd2807SJeff Garzik };
265c6fd2807SJeff Garzik 
266c6fd2807SJeff Garzik union sil24_cmd_block {
267c6fd2807SJeff Garzik 	struct sil24_ata_block ata;
268c6fd2807SJeff Garzik 	struct sil24_atapi_block atapi;
269c6fd2807SJeff Garzik };
270c6fd2807SJeff Garzik 
271fc8cc1d5SJoe Perches static const struct sil24_cerr_info {
272c6fd2807SJeff Garzik 	unsigned int err_mask, action;
273c6fd2807SJeff Garzik 	const char *desc;
274c6fd2807SJeff Garzik } sil24_cerr_db[] = {
275f90f0828STejun Heo 	[0]			= { AC_ERR_DEV, 0,
276c6fd2807SJeff Garzik 				    "device error" },
277f90f0828STejun Heo 	[PORT_CERR_DEV]		= { AC_ERR_DEV, 0,
278c6fd2807SJeff Garzik 				    "device error via D2H FIS" },
279f90f0828STejun Heo 	[PORT_CERR_SDB]		= { AC_ERR_DEV, 0,
280c6fd2807SJeff Garzik 				    "device error via SDB FIS" },
281cf480626STejun Heo 	[PORT_CERR_DATA]	= { AC_ERR_ATA_BUS, ATA_EH_RESET,
282c6fd2807SJeff Garzik 				    "error in data FIS" },
283cf480626STejun Heo 	[PORT_CERR_SEND]	= { AC_ERR_ATA_BUS, ATA_EH_RESET,
284c6fd2807SJeff Garzik 				    "failed to transmit command FIS" },
285cf480626STejun Heo 	[PORT_CERR_INCONSISTENT] = { AC_ERR_HSM, ATA_EH_RESET,
286c6fd2807SJeff Garzik 				     "protocol mismatch" },
287cf480626STejun Heo 	[PORT_CERR_DIRECTION]	= { AC_ERR_HSM, ATA_EH_RESET,
288c6fd2807SJeff Garzik 				    "data directon mismatch" },
289cf480626STejun Heo 	[PORT_CERR_UNDERRUN]	= { AC_ERR_HSM, ATA_EH_RESET,
290c6fd2807SJeff Garzik 				    "ran out of SGEs while writing" },
291cf480626STejun Heo 	[PORT_CERR_OVERRUN]	= { AC_ERR_HSM, ATA_EH_RESET,
292c6fd2807SJeff Garzik 				    "ran out of SGEs while reading" },
293cf480626STejun Heo 	[PORT_CERR_PKT_PROT]	= { AC_ERR_HSM, ATA_EH_RESET,
294c6fd2807SJeff Garzik 				    "invalid data directon for ATAPI CDB" },
295cf480626STejun Heo 	[PORT_CERR_SGT_BOUNDARY] = { AC_ERR_SYSTEM, ATA_EH_RESET,
2967293fa8fSTejun Heo 				     "SGT not on qword boundary" },
297cf480626STejun Heo 	[PORT_CERR_SGT_TGTABRT]	= { AC_ERR_HOST_BUS, ATA_EH_RESET,
298c6fd2807SJeff Garzik 				    "PCI target abort while fetching SGT" },
299cf480626STejun Heo 	[PORT_CERR_SGT_MSTABRT]	= { AC_ERR_HOST_BUS, ATA_EH_RESET,
300c6fd2807SJeff Garzik 				    "PCI master abort while fetching SGT" },
301cf480626STejun Heo 	[PORT_CERR_SGT_PCIPERR]	= { AC_ERR_HOST_BUS, ATA_EH_RESET,
302c6fd2807SJeff Garzik 				    "PCI parity error while fetching SGT" },
303cf480626STejun Heo 	[PORT_CERR_CMD_BOUNDARY] = { AC_ERR_SYSTEM, ATA_EH_RESET,
304c6fd2807SJeff Garzik 				     "PRB not on qword boundary" },
305cf480626STejun Heo 	[PORT_CERR_CMD_TGTABRT]	= { AC_ERR_HOST_BUS, ATA_EH_RESET,
306c6fd2807SJeff Garzik 				    "PCI target abort while fetching PRB" },
307cf480626STejun Heo 	[PORT_CERR_CMD_MSTABRT]	= { AC_ERR_HOST_BUS, ATA_EH_RESET,
308c6fd2807SJeff Garzik 				    "PCI master abort while fetching PRB" },
309cf480626STejun Heo 	[PORT_CERR_CMD_PCIPERR]	= { AC_ERR_HOST_BUS, ATA_EH_RESET,
310c6fd2807SJeff Garzik 				    "PCI parity error while fetching PRB" },
311cf480626STejun Heo 	[PORT_CERR_XFR_UNDEF]	= { AC_ERR_HOST_BUS, ATA_EH_RESET,
312c6fd2807SJeff Garzik 				    "undefined error while transferring data" },
313cf480626STejun Heo 	[PORT_CERR_XFR_TGTABRT]	= { AC_ERR_HOST_BUS, ATA_EH_RESET,
314c6fd2807SJeff Garzik 				    "PCI target abort while transferring data" },
315cf480626STejun Heo 	[PORT_CERR_XFR_MSTABRT]	= { AC_ERR_HOST_BUS, ATA_EH_RESET,
316c6fd2807SJeff Garzik 				    "PCI master abort while transferring data" },
317cf480626STejun Heo 	[PORT_CERR_XFR_PCIPERR]	= { AC_ERR_HOST_BUS, ATA_EH_RESET,
318c6fd2807SJeff Garzik 				    "PCI parity error while transferring data" },
319cf480626STejun Heo 	[PORT_CERR_SENDSERVICE]	= { AC_ERR_HSM, ATA_EH_RESET,
320c6fd2807SJeff Garzik 				    "FIS received while sending service FIS" },
321c6fd2807SJeff Garzik };
322c6fd2807SJeff Garzik 
323c6fd2807SJeff Garzik /*
324c6fd2807SJeff Garzik  * ap->private_data
325c6fd2807SJeff Garzik  *
326c6fd2807SJeff Garzik  * The preview driver always returned 0 for status.  We emulate it
327c6fd2807SJeff Garzik  * here from the previous interrupt.
328c6fd2807SJeff Garzik  */
329c6fd2807SJeff Garzik struct sil24_port_priv {
330c6fd2807SJeff Garzik 	union sil24_cmd_block *cmd_block;	/* 32 cmd blocks */
331c6fd2807SJeff Garzik 	dma_addr_t cmd_block_dma;		/* DMA base addr for them */
33223818034STejun Heo 	int do_port_rst;
333c6fd2807SJeff Garzik };
334c6fd2807SJeff Garzik 
335cd0d3bbcSAlan static void sil24_dev_config(struct ata_device *dev);
33682ef04fbSTejun Heo static int sil24_scr_read(struct ata_link *link, unsigned sc_reg, u32 *val);
33782ef04fbSTejun Heo static int sil24_scr_write(struct ata_link *link, unsigned sc_reg, u32 val);
3383454dc69STejun Heo static int sil24_qc_defer(struct ata_queued_cmd *qc);
339c6fd2807SJeff Garzik static void sil24_qc_prep(struct ata_queued_cmd *qc);
340c6fd2807SJeff Garzik static unsigned int sil24_qc_issue(struct ata_queued_cmd *qc);
34179f97dadSTejun Heo static bool sil24_qc_fill_rtf(struct ata_queued_cmd *qc);
3423454dc69STejun Heo static void sil24_pmp_attach(struct ata_port *ap);
3433454dc69STejun Heo static void sil24_pmp_detach(struct ata_port *ap);
344c6fd2807SJeff Garzik static void sil24_freeze(struct ata_port *ap);
345c6fd2807SJeff Garzik static void sil24_thaw(struct ata_port *ap);
346a1efdabaSTejun Heo static int sil24_softreset(struct ata_link *link, unsigned int *class,
347a1efdabaSTejun Heo 			   unsigned long deadline);
348a1efdabaSTejun Heo static int sil24_hardreset(struct ata_link *link, unsigned int *class,
349a1efdabaSTejun Heo 			   unsigned long deadline);
350a1efdabaSTejun Heo static int sil24_pmp_hardreset(struct ata_link *link, unsigned int *class,
351a1efdabaSTejun Heo 			       unsigned long deadline);
352c6fd2807SJeff Garzik static void sil24_error_handler(struct ata_port *ap);
353c6fd2807SJeff Garzik static void sil24_post_internal_cmd(struct ata_queued_cmd *qc);
354c6fd2807SJeff Garzik static int sil24_port_start(struct ata_port *ap);
355c6fd2807SJeff Garzik static int sil24_init_one(struct pci_dev *pdev, const struct pci_device_id *ent);
35658eb8cd5SBartlomiej Zolnierkiewicz #ifdef CONFIG_PM_SLEEP
357c6fd2807SJeff Garzik static int sil24_pci_device_resume(struct pci_dev *pdev);
35858eb8cd5SBartlomiej Zolnierkiewicz #endif
35958eb8cd5SBartlomiej Zolnierkiewicz #ifdef CONFIG_PM
3603454dc69STejun Heo static int sil24_port_resume(struct ata_port *ap);
361281d426cSAlexey Dobriyan #endif
362c6fd2807SJeff Garzik 
363c6fd2807SJeff Garzik static const struct pci_device_id sil24_pci_tbl[] = {
36454bb3a94SJeff Garzik 	{ PCI_VDEVICE(CMD, 0x3124), BID_SIL3124 },
36554bb3a94SJeff Garzik 	{ PCI_VDEVICE(INTEL, 0x3124), BID_SIL3124 },
36654bb3a94SJeff Garzik 	{ PCI_VDEVICE(CMD, 0x3132), BID_SIL3132 },
367722d67b6SJamie Clark 	{ PCI_VDEVICE(CMD, 0x0242), BID_SIL3132 },
368464b3286STejun Heo 	{ PCI_VDEVICE(CMD, 0x0244), BID_SIL3132 },
36954bb3a94SJeff Garzik 	{ PCI_VDEVICE(CMD, 0x3131), BID_SIL3131 },
37054bb3a94SJeff Garzik 	{ PCI_VDEVICE(CMD, 0x3531), BID_SIL3131 },
37154bb3a94SJeff Garzik 
372c6fd2807SJeff Garzik 	{ } /* terminate list */
373c6fd2807SJeff Garzik };
374c6fd2807SJeff Garzik 
375c6fd2807SJeff Garzik static struct pci_driver sil24_pci_driver = {
376c6fd2807SJeff Garzik 	.name			= DRV_NAME,
377c6fd2807SJeff Garzik 	.id_table		= sil24_pci_tbl,
378c6fd2807SJeff Garzik 	.probe			= sil24_init_one,
37924dc5f33STejun Heo 	.remove			= ata_pci_remove_one,
38058eb8cd5SBartlomiej Zolnierkiewicz #ifdef CONFIG_PM_SLEEP
381c6fd2807SJeff Garzik 	.suspend		= ata_pci_device_suspend,
382c6fd2807SJeff Garzik 	.resume			= sil24_pci_device_resume,
383281d426cSAlexey Dobriyan #endif
384c6fd2807SJeff Garzik };
385c6fd2807SJeff Garzik 
386c6fd2807SJeff Garzik static struct scsi_host_template sil24_sht = {
38768d1d07bSTejun Heo 	ATA_NCQ_SHT(DRV_NAME),
388c6fd2807SJeff Garzik 	.can_queue		= SIL24_MAX_CMDS,
38993e2618eSTejun Heo 	.sg_tablesize		= SIL24_MAX_SGE,
390c6fd2807SJeff Garzik 	.dma_boundary		= ATA_DMA_BOUNDARY,
391c6fd2807SJeff Garzik };
392c6fd2807SJeff Garzik 
393029cfd6bSTejun Heo static struct ata_port_operations sil24_ops = {
394029cfd6bSTejun Heo 	.inherits		= &sata_pmp_port_ops,
395c6fd2807SJeff Garzik 
3963454dc69STejun Heo 	.qc_defer		= sil24_qc_defer,
397c6fd2807SJeff Garzik 	.qc_prep		= sil24_qc_prep,
398c6fd2807SJeff Garzik 	.qc_issue		= sil24_qc_issue,
39979f97dadSTejun Heo 	.qc_fill_rtf		= sil24_qc_fill_rtf,
400c6fd2807SJeff Garzik 
401c6fd2807SJeff Garzik 	.freeze			= sil24_freeze,
402c6fd2807SJeff Garzik 	.thaw			= sil24_thaw,
403a1efdabaSTejun Heo 	.softreset		= sil24_softreset,
404a1efdabaSTejun Heo 	.hardreset		= sil24_hardreset,
405071f44b1STejun Heo 	.pmp_softreset		= sil24_softreset,
406a1efdabaSTejun Heo 	.pmp_hardreset		= sil24_pmp_hardreset,
407c6fd2807SJeff Garzik 	.error_handler		= sil24_error_handler,
408c6fd2807SJeff Garzik 	.post_internal_cmd	= sil24_post_internal_cmd,
409029cfd6bSTejun Heo 	.dev_config		= sil24_dev_config,
410029cfd6bSTejun Heo 
411029cfd6bSTejun Heo 	.scr_read		= sil24_scr_read,
412029cfd6bSTejun Heo 	.scr_write		= sil24_scr_write,
413029cfd6bSTejun Heo 	.pmp_attach		= sil24_pmp_attach,
414029cfd6bSTejun Heo 	.pmp_detach		= sil24_pmp_detach,
415c6fd2807SJeff Garzik 
416c6fd2807SJeff Garzik 	.port_start		= sil24_port_start,
4173454dc69STejun Heo #ifdef CONFIG_PM
4183454dc69STejun Heo 	.port_resume		= sil24_port_resume,
4193454dc69STejun Heo #endif
420c6fd2807SJeff Garzik };
421c6fd2807SJeff Garzik 
42290ab5ee9SRusty Russell static bool sata_sil24_msi;    /* Disable MSI */
423dae77214SVivek Mahajan module_param_named(msi, sata_sil24_msi, bool, S_IRUGO);
424dae77214SVivek Mahajan MODULE_PARM_DESC(msi, "Enable MSI (Default: false)");
425dae77214SVivek Mahajan 
426c6fd2807SJeff Garzik /*
427cca3974eSJeff Garzik  * Use bits 30-31 of port_flags to encode available port numbers.
428c6fd2807SJeff Garzik  * Current maxium is 4.
429c6fd2807SJeff Garzik  */
430c6fd2807SJeff Garzik #define SIL24_NPORTS2FLAG(nports)	((((unsigned)(nports) - 1) & 0x3) << 30)
431c6fd2807SJeff Garzik #define SIL24_FLAG2NPORTS(flag)		((((flag) >> 30) & 0x3) + 1)
432c6fd2807SJeff Garzik 
4334447d351STejun Heo static const struct ata_port_info sil24_port_info[] = {
434c6fd2807SJeff Garzik 	/* sil_3124 */
435c6fd2807SJeff Garzik 	{
436cca3974eSJeff Garzik 		.flags		= SIL24_COMMON_FLAGS | SIL24_NPORTS2FLAG(4) |
437c6fd2807SJeff Garzik 				  SIL24_FLAG_PCIX_IRQ_WOC,
43814bdef98SErik Inge Bolsø 		.pio_mask	= ATA_PIO4,
43914bdef98SErik Inge Bolsø 		.mwdma_mask	= ATA_MWDMA2,
44014bdef98SErik Inge Bolsø 		.udma_mask	= ATA_UDMA5,
441c6fd2807SJeff Garzik 		.port_ops	= &sil24_ops,
442c6fd2807SJeff Garzik 	},
443c6fd2807SJeff Garzik 	/* sil_3132 */
444c6fd2807SJeff Garzik 	{
445cca3974eSJeff Garzik 		.flags		= SIL24_COMMON_FLAGS | SIL24_NPORTS2FLAG(2),
44614bdef98SErik Inge Bolsø 		.pio_mask	= ATA_PIO4,
44714bdef98SErik Inge Bolsø 		.mwdma_mask	= ATA_MWDMA2,
44814bdef98SErik Inge Bolsø 		.udma_mask	= ATA_UDMA5,
449c6fd2807SJeff Garzik 		.port_ops	= &sil24_ops,
450c6fd2807SJeff Garzik 	},
451c6fd2807SJeff Garzik 	/* sil_3131/sil_3531 */
452c6fd2807SJeff Garzik 	{
453cca3974eSJeff Garzik 		.flags		= SIL24_COMMON_FLAGS | SIL24_NPORTS2FLAG(1),
45414bdef98SErik Inge Bolsø 		.pio_mask	= ATA_PIO4,
45514bdef98SErik Inge Bolsø 		.mwdma_mask	= ATA_MWDMA2,
45614bdef98SErik Inge Bolsø 		.udma_mask	= ATA_UDMA5,
457c6fd2807SJeff Garzik 		.port_ops	= &sil24_ops,
458c6fd2807SJeff Garzik 	},
459c6fd2807SJeff Garzik };
460c6fd2807SJeff Garzik 
461c6fd2807SJeff Garzik static int sil24_tag(int tag)
462c6fd2807SJeff Garzik {
463c6fd2807SJeff Garzik 	if (unlikely(ata_tag_internal(tag)))
464c6fd2807SJeff Garzik 		return 0;
465c6fd2807SJeff Garzik 	return tag;
466c6fd2807SJeff Garzik }
467c6fd2807SJeff Garzik 
468350756f6STejun Heo static unsigned long sil24_port_offset(struct ata_port *ap)
469350756f6STejun Heo {
470350756f6STejun Heo 	return ap->port_no * PORT_REGS_SIZE;
471350756f6STejun Heo }
472350756f6STejun Heo 
473350756f6STejun Heo static void __iomem *sil24_port_base(struct ata_port *ap)
474350756f6STejun Heo {
475350756f6STejun Heo 	return ap->host->iomap[SIL24_PORT_BAR] + sil24_port_offset(ap);
476350756f6STejun Heo }
477350756f6STejun Heo 
478cd0d3bbcSAlan static void sil24_dev_config(struct ata_device *dev)
479c6fd2807SJeff Garzik {
480350756f6STejun Heo 	void __iomem *port = sil24_port_base(dev->link->ap);
481c6fd2807SJeff Garzik 
482c6fd2807SJeff Garzik 	if (dev->cdb_len == 16)
483c6fd2807SJeff Garzik 		writel(PORT_CS_CDB16, port + PORT_CTRL_STAT);
484c6fd2807SJeff Garzik 	else
485c6fd2807SJeff Garzik 		writel(PORT_CS_CDB16, port + PORT_CTRL_CLR);
486c6fd2807SJeff Garzik }
487c6fd2807SJeff Garzik 
488e59f0dadSTejun Heo static void sil24_read_tf(struct ata_port *ap, int tag, struct ata_taskfile *tf)
489c6fd2807SJeff Garzik {
490350756f6STejun Heo 	void __iomem *port = sil24_port_base(ap);
491e59f0dadSTejun Heo 	struct sil24_prb __iomem *prb;
492c6fd2807SJeff Garzik 	u8 fis[6 * 4];
493c6fd2807SJeff Garzik 
494e59f0dadSTejun Heo 	prb = port + PORT_LRAM + sil24_tag(tag) * PORT_LRAM_SLOT_SZ;
495e59f0dadSTejun Heo 	memcpy_fromio(fis, prb->fis, sizeof(fis));
496e59f0dadSTejun Heo 	ata_tf_from_fis(fis, tf);
497c6fd2807SJeff Garzik }
498c6fd2807SJeff Garzik 
499c6fd2807SJeff Garzik static int sil24_scr_map[] = {
500c6fd2807SJeff Garzik 	[SCR_CONTROL]	= 0,
501c6fd2807SJeff Garzik 	[SCR_STATUS]	= 1,
502c6fd2807SJeff Garzik 	[SCR_ERROR]	= 2,
503c6fd2807SJeff Garzik 	[SCR_ACTIVE]	= 3,
504c6fd2807SJeff Garzik };
505c6fd2807SJeff Garzik 
50682ef04fbSTejun Heo static int sil24_scr_read(struct ata_link *link, unsigned sc_reg, u32 *val)
507c6fd2807SJeff Garzik {
50882ef04fbSTejun Heo 	void __iomem *scr_addr = sil24_port_base(link->ap) + PORT_SCONTROL;
509da3dbb17STejun Heo 
510c6fd2807SJeff Garzik 	if (sc_reg < ARRAY_SIZE(sil24_scr_map)) {
511da3dbb17STejun Heo 		*val = readl(scr_addr + sil24_scr_map[sc_reg] * 4);
512da3dbb17STejun Heo 		return 0;
513c6fd2807SJeff Garzik 	}
514da3dbb17STejun Heo 	return -EINVAL;
515c6fd2807SJeff Garzik }
516c6fd2807SJeff Garzik 
51782ef04fbSTejun Heo static int sil24_scr_write(struct ata_link *link, unsigned sc_reg, u32 val)
518c6fd2807SJeff Garzik {
51982ef04fbSTejun Heo 	void __iomem *scr_addr = sil24_port_base(link->ap) + PORT_SCONTROL;
520da3dbb17STejun Heo 
521c6fd2807SJeff Garzik 	if (sc_reg < ARRAY_SIZE(sil24_scr_map)) {
522c6fd2807SJeff Garzik 		writel(val, scr_addr + sil24_scr_map[sc_reg] * 4);
523da3dbb17STejun Heo 		return 0;
524c6fd2807SJeff Garzik 	}
525da3dbb17STejun Heo 	return -EINVAL;
526c6fd2807SJeff Garzik }
527c6fd2807SJeff Garzik 
52823818034STejun Heo static void sil24_config_port(struct ata_port *ap)
52923818034STejun Heo {
530350756f6STejun Heo 	void __iomem *port = sil24_port_base(ap);
53123818034STejun Heo 
53223818034STejun Heo 	/* configure IRQ WoC */
53323818034STejun Heo 	if (ap->flags & SIL24_FLAG_PCIX_IRQ_WOC)
53423818034STejun Heo 		writel(PORT_CS_IRQ_WOC, port + PORT_CTRL_STAT);
53523818034STejun Heo 	else
53623818034STejun Heo 		writel(PORT_CS_IRQ_WOC, port + PORT_CTRL_CLR);
53723818034STejun Heo 
53823818034STejun Heo 	/* zero error counters. */
5397a4f876bSColin Tuckley 	writew(0x8000, port + PORT_DECODE_ERR_THRESH);
5407a4f876bSColin Tuckley 	writew(0x8000, port + PORT_CRC_ERR_THRESH);
5417a4f876bSColin Tuckley 	writew(0x8000, port + PORT_HSHK_ERR_THRESH);
5427a4f876bSColin Tuckley 	writew(0x0000, port + PORT_DECODE_ERR_CNT);
5437a4f876bSColin Tuckley 	writew(0x0000, port + PORT_CRC_ERR_CNT);
5447a4f876bSColin Tuckley 	writew(0x0000, port + PORT_HSHK_ERR_CNT);
54523818034STejun Heo 
54623818034STejun Heo 	/* always use 64bit activation */
54723818034STejun Heo 	writel(PORT_CS_32BIT_ACTV, port + PORT_CTRL_CLR);
54823818034STejun Heo 
54923818034STejun Heo 	/* clear port multiplier enable and resume bits */
55023818034STejun Heo 	writel(PORT_CS_PMP_EN | PORT_CS_PMP_RESUME, port + PORT_CTRL_CLR);
55123818034STejun Heo }
55223818034STejun Heo 
5533454dc69STejun Heo static void sil24_config_pmp(struct ata_port *ap, int attached)
5543454dc69STejun Heo {
555350756f6STejun Heo 	void __iomem *port = sil24_port_base(ap);
5563454dc69STejun Heo 
5573454dc69STejun Heo 	if (attached)
5583454dc69STejun Heo 		writel(PORT_CS_PMP_EN, port + PORT_CTRL_STAT);
5593454dc69STejun Heo 	else
5603454dc69STejun Heo 		writel(PORT_CS_PMP_EN, port + PORT_CTRL_CLR);
5613454dc69STejun Heo }
5623454dc69STejun Heo 
5633454dc69STejun Heo static void sil24_clear_pmp(struct ata_port *ap)
5643454dc69STejun Heo {
565350756f6STejun Heo 	void __iomem *port = sil24_port_base(ap);
5663454dc69STejun Heo 	int i;
5673454dc69STejun Heo 
5683454dc69STejun Heo 	writel(PORT_CS_PMP_RESUME, port + PORT_CTRL_CLR);
5693454dc69STejun Heo 
5703454dc69STejun Heo 	for (i = 0; i < SATA_PMP_MAX_PORTS; i++) {
5713454dc69STejun Heo 		void __iomem *pmp_base = port + PORT_PMP + i * PORT_PMP_SIZE;
5723454dc69STejun Heo 
5733454dc69STejun Heo 		writel(0, pmp_base + PORT_PMP_STATUS);
5743454dc69STejun Heo 		writel(0, pmp_base + PORT_PMP_QACTIVE);
5753454dc69STejun Heo 	}
5763454dc69STejun Heo }
5773454dc69STejun Heo 
578c6fd2807SJeff Garzik static int sil24_init_port(struct ata_port *ap)
579c6fd2807SJeff Garzik {
580350756f6STejun Heo 	void __iomem *port = sil24_port_base(ap);
58123818034STejun Heo 	struct sil24_port_priv *pp = ap->private_data;
582c6fd2807SJeff Garzik 	u32 tmp;
583c6fd2807SJeff Garzik 
5843454dc69STejun Heo 	/* clear PMP error status */
585071f44b1STejun Heo 	if (sata_pmp_attached(ap))
5863454dc69STejun Heo 		sil24_clear_pmp(ap);
5873454dc69STejun Heo 
588c6fd2807SJeff Garzik 	writel(PORT_CS_INIT, port + PORT_CTRL_STAT);
58997750cebSTejun Heo 	ata_wait_register(ap, port + PORT_CTRL_STAT,
590c6fd2807SJeff Garzik 			  PORT_CS_INIT, PORT_CS_INIT, 10, 100);
59197750cebSTejun Heo 	tmp = ata_wait_register(ap, port + PORT_CTRL_STAT,
592c6fd2807SJeff Garzik 				PORT_CS_RDY, 0, 10, 100);
593c6fd2807SJeff Garzik 
59423818034STejun Heo 	if ((tmp & (PORT_CS_INIT | PORT_CS_RDY)) != PORT_CS_RDY) {
59523818034STejun Heo 		pp->do_port_rst = 1;
596cf480626STejun Heo 		ap->link.eh_context.i.action |= ATA_EH_RESET;
597c6fd2807SJeff Garzik 		return -EIO;
59823818034STejun Heo 	}
59923818034STejun Heo 
600c6fd2807SJeff Garzik 	return 0;
601c6fd2807SJeff Garzik }
602c6fd2807SJeff Garzik 
60337b99cbaSTejun Heo static int sil24_exec_polled_cmd(struct ata_port *ap, int pmp,
60437b99cbaSTejun Heo 				 const struct ata_taskfile *tf,
60537b99cbaSTejun Heo 				 int is_cmd, u32 ctrl,
60637b99cbaSTejun Heo 				 unsigned long timeout_msec)
607c6fd2807SJeff Garzik {
608350756f6STejun Heo 	void __iomem *port = sil24_port_base(ap);
609c6fd2807SJeff Garzik 	struct sil24_port_priv *pp = ap->private_data;
610c6fd2807SJeff Garzik 	struct sil24_prb *prb = &pp->cmd_block[0].ata.prb;
611c6fd2807SJeff Garzik 	dma_addr_t paddr = pp->cmd_block_dma;
61237b99cbaSTejun Heo 	u32 irq_enabled, irq_mask, irq_stat;
61337b99cbaSTejun Heo 	int rc;
61437b99cbaSTejun Heo 
61537b99cbaSTejun Heo 	prb->ctrl = cpu_to_le16(ctrl);
61637b99cbaSTejun Heo 	ata_tf_to_fis(tf, pmp, is_cmd, prb->fis);
61737b99cbaSTejun Heo 
61837b99cbaSTejun Heo 	/* temporarily plug completion and error interrupts */
61937b99cbaSTejun Heo 	irq_enabled = readl(port + PORT_IRQ_ENABLE_SET);
62037b99cbaSTejun Heo 	writel(PORT_IRQ_COMPLETE | PORT_IRQ_ERROR, port + PORT_IRQ_ENABLE_CLR);
62137b99cbaSTejun Heo 
62210823452SCatalin Marinas 	/*
62310823452SCatalin Marinas 	 * The barrier is required to ensure that writes to cmd_block reach
62410823452SCatalin Marinas 	 * the memory before the write to PORT_CMD_ACTIVATE.
62510823452SCatalin Marinas 	 */
62610823452SCatalin Marinas 	wmb();
62737b99cbaSTejun Heo 	writel((u32)paddr, port + PORT_CMD_ACTIVATE);
62837b99cbaSTejun Heo 	writel((u64)paddr >> 32, port + PORT_CMD_ACTIVATE + 4);
62937b99cbaSTejun Heo 
63037b99cbaSTejun Heo 	irq_mask = (PORT_IRQ_COMPLETE | PORT_IRQ_ERROR) << PORT_IRQ_RAW_SHIFT;
63197750cebSTejun Heo 	irq_stat = ata_wait_register(ap, port + PORT_IRQ_STAT, irq_mask, 0x0,
63237b99cbaSTejun Heo 				     10, timeout_msec);
63337b99cbaSTejun Heo 
63437b99cbaSTejun Heo 	writel(irq_mask, port + PORT_IRQ_STAT); /* clear IRQs */
63537b99cbaSTejun Heo 	irq_stat >>= PORT_IRQ_RAW_SHIFT;
63637b99cbaSTejun Heo 
63737b99cbaSTejun Heo 	if (irq_stat & PORT_IRQ_COMPLETE)
63837b99cbaSTejun Heo 		rc = 0;
63937b99cbaSTejun Heo 	else {
64037b99cbaSTejun Heo 		/* force port into known state */
64137b99cbaSTejun Heo 		sil24_init_port(ap);
64237b99cbaSTejun Heo 
64337b99cbaSTejun Heo 		if (irq_stat & PORT_IRQ_ERROR)
64437b99cbaSTejun Heo 			rc = -EIO;
64537b99cbaSTejun Heo 		else
64637b99cbaSTejun Heo 			rc = -EBUSY;
64737b99cbaSTejun Heo 	}
64837b99cbaSTejun Heo 
64937b99cbaSTejun Heo 	/* restore IRQ enabled */
65037b99cbaSTejun Heo 	writel(irq_enabled, port + PORT_IRQ_ENABLE_SET);
65137b99cbaSTejun Heo 
65237b99cbaSTejun Heo 	return rc;
65337b99cbaSTejun Heo }
65437b99cbaSTejun Heo 
655071f44b1STejun Heo static int sil24_softreset(struct ata_link *link, unsigned int *class,
656071f44b1STejun Heo 			   unsigned long deadline)
65737b99cbaSTejun Heo {
658cc0680a5STejun Heo 	struct ata_port *ap = link->ap;
659071f44b1STejun Heo 	int pmp = sata_srst_pmp(link);
66037b99cbaSTejun Heo 	unsigned long timeout_msec = 0;
661e59f0dadSTejun Heo 	struct ata_taskfile tf;
662c6fd2807SJeff Garzik 	const char *reason;
66337b99cbaSTejun Heo 	int rc;
664c6fd2807SJeff Garzik 
665c6fd2807SJeff Garzik 	DPRINTK("ENTER\n");
666c6fd2807SJeff Garzik 
667c6fd2807SJeff Garzik 	/* put the port into known state */
668c6fd2807SJeff Garzik 	if (sil24_init_port(ap)) {
669c6fd2807SJeff Garzik 		reason = "port not ready";
670c6fd2807SJeff Garzik 		goto err;
671c6fd2807SJeff Garzik 	}
672c6fd2807SJeff Garzik 
673c6fd2807SJeff Garzik 	/* do SRST */
67437b99cbaSTejun Heo 	if (time_after(deadline, jiffies))
67537b99cbaSTejun Heo 		timeout_msec = jiffies_to_msecs(deadline - jiffies);
676c6fd2807SJeff Garzik 
677cc0680a5STejun Heo 	ata_tf_init(link->device, &tf);	/* doesn't really matter */
678975530e8STejun Heo 	rc = sil24_exec_polled_cmd(ap, pmp, &tf, 0, PRB_CTRL_SRST,
679975530e8STejun Heo 				   timeout_msec);
68037b99cbaSTejun Heo 	if (rc == -EBUSY) {
681c6fd2807SJeff Garzik 		reason = "timeout";
682c6fd2807SJeff Garzik 		goto err;
68337b99cbaSTejun Heo 	} else if (rc) {
68437b99cbaSTejun Heo 		reason = "SRST command error";
68537b99cbaSTejun Heo 		goto err;
686c6fd2807SJeff Garzik 	}
687c6fd2807SJeff Garzik 
688e59f0dadSTejun Heo 	sil24_read_tf(ap, 0, &tf);
689e59f0dadSTejun Heo 	*class = ata_dev_classify(&tf);
690c6fd2807SJeff Garzik 
691c6fd2807SJeff Garzik 	DPRINTK("EXIT, class=%u\n", *class);
692c6fd2807SJeff Garzik 	return 0;
693c6fd2807SJeff Garzik 
694c6fd2807SJeff Garzik  err:
695a9a79dfeSJoe Perches 	ata_link_err(link, "softreset failed (%s)\n", reason);
696c6fd2807SJeff Garzik 	return -EIO;
697c6fd2807SJeff Garzik }
698c6fd2807SJeff Garzik 
699cc0680a5STejun Heo static int sil24_hardreset(struct ata_link *link, unsigned int *class,
700d4b2bab4STejun Heo 			   unsigned long deadline)
701c6fd2807SJeff Garzik {
702cc0680a5STejun Heo 	struct ata_port *ap = link->ap;
703350756f6STejun Heo 	void __iomem *port = sil24_port_base(ap);
70423818034STejun Heo 	struct sil24_port_priv *pp = ap->private_data;
70523818034STejun Heo 	int did_port_rst = 0;
706c6fd2807SJeff Garzik 	const char *reason;
707c6fd2807SJeff Garzik 	int tout_msec, rc;
708c6fd2807SJeff Garzik 	u32 tmp;
709c6fd2807SJeff Garzik 
71023818034STejun Heo  retry:
71123818034STejun Heo 	/* Sometimes, DEV_RST is not enough to recover the controller.
71223818034STejun Heo 	 * This happens often after PM DMA CS errata.
71323818034STejun Heo 	 */
71423818034STejun Heo 	if (pp->do_port_rst) {
715a9a79dfeSJoe Perches 		ata_port_warn(ap,
716a9a79dfeSJoe Perches 			      "controller in dubious state, performing PORT_RST\n");
71723818034STejun Heo 
71823818034STejun Heo 		writel(PORT_CS_PORT_RST, port + PORT_CTRL_STAT);
71997750cebSTejun Heo 		ata_msleep(ap, 10);
72023818034STejun Heo 		writel(PORT_CS_PORT_RST, port + PORT_CTRL_CLR);
72197750cebSTejun Heo 		ata_wait_register(ap, port + PORT_CTRL_STAT, PORT_CS_RDY, 0,
72223818034STejun Heo 				  10, 5000);
72323818034STejun Heo 
72423818034STejun Heo 		/* restore port configuration */
72523818034STejun Heo 		sil24_config_port(ap);
72623818034STejun Heo 		sil24_config_pmp(ap, ap->nr_pmp_links);
72723818034STejun Heo 
72823818034STejun Heo 		pp->do_port_rst = 0;
72923818034STejun Heo 		did_port_rst = 1;
73023818034STejun Heo 	}
73123818034STejun Heo 
732c6fd2807SJeff Garzik 	/* sil24 does the right thing(tm) without any protection */
733cc0680a5STejun Heo 	sata_set_spd(link);
734c6fd2807SJeff Garzik 
735c6fd2807SJeff Garzik 	tout_msec = 100;
736cc0680a5STejun Heo 	if (ata_link_online(link))
737c6fd2807SJeff Garzik 		tout_msec = 5000;
738c6fd2807SJeff Garzik 
739c6fd2807SJeff Garzik 	writel(PORT_CS_DEV_RST, port + PORT_CTRL_STAT);
74097750cebSTejun Heo 	tmp = ata_wait_register(ap, port + PORT_CTRL_STAT,
7415796d1c4SJeff Garzik 				PORT_CS_DEV_RST, PORT_CS_DEV_RST, 10,
7425796d1c4SJeff Garzik 				tout_msec);
743c6fd2807SJeff Garzik 
744c6fd2807SJeff Garzik 	/* SStatus oscillates between zero and valid status after
745c6fd2807SJeff Garzik 	 * DEV_RST, debounce it.
746c6fd2807SJeff Garzik 	 */
747cc0680a5STejun Heo 	rc = sata_link_debounce(link, sata_deb_timing_long, deadline);
748c6fd2807SJeff Garzik 	if (rc) {
749c6fd2807SJeff Garzik 		reason = "PHY debouncing failed";
750c6fd2807SJeff Garzik 		goto err;
751c6fd2807SJeff Garzik 	}
752c6fd2807SJeff Garzik 
753c6fd2807SJeff Garzik 	if (tmp & PORT_CS_DEV_RST) {
754cc0680a5STejun Heo 		if (ata_link_offline(link))
755c6fd2807SJeff Garzik 			return 0;
756c6fd2807SJeff Garzik 		reason = "link not ready";
757c6fd2807SJeff Garzik 		goto err;
758c6fd2807SJeff Garzik 	}
759c6fd2807SJeff Garzik 
760c6fd2807SJeff Garzik 	/* Sil24 doesn't store signature FIS after hardreset, so we
761c6fd2807SJeff Garzik 	 * can't wait for BSY to clear.  Some devices take a long time
762c6fd2807SJeff Garzik 	 * to get ready and those devices will choke if we don't wait
763c6fd2807SJeff Garzik 	 * for BSY clearance here.  Tell libata to perform follow-up
764c6fd2807SJeff Garzik 	 * softreset.
765c6fd2807SJeff Garzik 	 */
766c6fd2807SJeff Garzik 	return -EAGAIN;
767c6fd2807SJeff Garzik 
768c6fd2807SJeff Garzik  err:
76923818034STejun Heo 	if (!did_port_rst) {
77023818034STejun Heo 		pp->do_port_rst = 1;
77123818034STejun Heo 		goto retry;
77223818034STejun Heo 	}
77323818034STejun Heo 
774a9a79dfeSJoe Perches 	ata_link_err(link, "hardreset failed (%s)\n", reason);
775c6fd2807SJeff Garzik 	return -EIO;
776c6fd2807SJeff Garzik }
777c6fd2807SJeff Garzik 
778c6fd2807SJeff Garzik static inline void sil24_fill_sg(struct ata_queued_cmd *qc,
779c6fd2807SJeff Garzik 				 struct sil24_sge *sge)
780c6fd2807SJeff Garzik {
781c6fd2807SJeff Garzik 	struct scatterlist *sg;
7823be6cbd7SJeff Garzik 	struct sil24_sge *last_sge = NULL;
783ff2aeb1eSTejun Heo 	unsigned int si;
784c6fd2807SJeff Garzik 
785ff2aeb1eSTejun Heo 	for_each_sg(qc->sg, sg, qc->n_elem, si) {
786c6fd2807SJeff Garzik 		sge->addr = cpu_to_le64(sg_dma_address(sg));
787c6fd2807SJeff Garzik 		sge->cnt = cpu_to_le32(sg_dma_len(sg));
788c6fd2807SJeff Garzik 		sge->flags = 0;
7893be6cbd7SJeff Garzik 
7903be6cbd7SJeff Garzik 		last_sge = sge;
791c6fd2807SJeff Garzik 		sge++;
792c6fd2807SJeff Garzik 	}
7933be6cbd7SJeff Garzik 
7943be6cbd7SJeff Garzik 	last_sge->flags = cpu_to_le32(SGE_TRM);
795c6fd2807SJeff Garzik }
796c6fd2807SJeff Garzik 
7973454dc69STejun Heo static int sil24_qc_defer(struct ata_queued_cmd *qc)
7983454dc69STejun Heo {
7993454dc69STejun Heo 	struct ata_link *link = qc->dev->link;
8003454dc69STejun Heo 	struct ata_port *ap = link->ap;
8013454dc69STejun Heo 	u8 prot = qc->tf.protocol;
8023454dc69STejun Heo 
80313cc546bSGwendal Grignou 	/*
80413cc546bSGwendal Grignou 	 * There is a bug in the chip:
80513cc546bSGwendal Grignou 	 * Port LRAM Causes the PRB/SGT Data to be Corrupted
80613cc546bSGwendal Grignou 	 * If the host issues a read request for LRAM and SActive registers
80713cc546bSGwendal Grignou 	 * while active commands are available in the port, PRB/SGT data in
80813cc546bSGwendal Grignou 	 * the LRAM can become corrupted. This issue applies only when
80913cc546bSGwendal Grignou 	 * reading from, but not writing to, the LRAM.
81013cc546bSGwendal Grignou 	 *
81113cc546bSGwendal Grignou 	 * Therefore, reading LRAM when there is no particular error [and
81213cc546bSGwendal Grignou 	 * other commands may be outstanding] is prohibited.
81313cc546bSGwendal Grignou 	 *
81413cc546bSGwendal Grignou 	 * To avoid this bug there are two situations where a command must run
81513cc546bSGwendal Grignou 	 * exclusive of any other commands on the port:
81613cc546bSGwendal Grignou 	 *
81713cc546bSGwendal Grignou 	 * - ATAPI commands which check the sense data
81813cc546bSGwendal Grignou 	 * - Passthrough ATA commands which always have ATA_QCFLAG_RESULT_TF
81913cc546bSGwendal Grignou 	 *   set.
82013cc546bSGwendal Grignou 	 *
8213454dc69STejun Heo  	 */
822405e66b3STejun Heo 	int is_excl = (ata_is_atapi(prot) ||
82313cc546bSGwendal Grignou 		       (qc->flags & ATA_QCFLAG_RESULT_TF));
82413cc546bSGwendal Grignou 
8253454dc69STejun Heo 	if (unlikely(ap->excl_link)) {
8263454dc69STejun Heo 		if (link == ap->excl_link) {
8273454dc69STejun Heo 			if (ap->nr_active_links)
8283454dc69STejun Heo 				return ATA_DEFER_PORT;
8293454dc69STejun Heo 			qc->flags |= ATA_QCFLAG_CLEAR_EXCL;
8303454dc69STejun Heo 		} else
8313454dc69STejun Heo 			return ATA_DEFER_PORT;
83213cc546bSGwendal Grignou 	} else if (unlikely(is_excl)) {
8333454dc69STejun Heo 		ap->excl_link = link;
8343454dc69STejun Heo 		if (ap->nr_active_links)
8353454dc69STejun Heo 			return ATA_DEFER_PORT;
8363454dc69STejun Heo 		qc->flags |= ATA_QCFLAG_CLEAR_EXCL;
8373454dc69STejun Heo 	}
8383454dc69STejun Heo 
8393454dc69STejun Heo 	return ata_std_qc_defer(qc);
8403454dc69STejun Heo }
8413454dc69STejun Heo 
842c6fd2807SJeff Garzik static void sil24_qc_prep(struct ata_queued_cmd *qc)
843c6fd2807SJeff Garzik {
844c6fd2807SJeff Garzik 	struct ata_port *ap = qc->ap;
845c6fd2807SJeff Garzik 	struct sil24_port_priv *pp = ap->private_data;
846c6fd2807SJeff Garzik 	union sil24_cmd_block *cb;
847c6fd2807SJeff Garzik 	struct sil24_prb *prb;
848c6fd2807SJeff Garzik 	struct sil24_sge *sge;
849c6fd2807SJeff Garzik 	u16 ctrl = 0;
850c6fd2807SJeff Garzik 
851c6fd2807SJeff Garzik 	cb = &pp->cmd_block[sil24_tag(qc->tag)];
852c6fd2807SJeff Garzik 
853405e66b3STejun Heo 	if (!ata_is_atapi(qc->tf.protocol)) {
854c6fd2807SJeff Garzik 		prb = &cb->ata.prb;
855c6fd2807SJeff Garzik 		sge = cb->ata.sge;
8564f1a0ee1SRobert Hancock 		if (ata_is_data(qc->tf.protocol)) {
8574f1a0ee1SRobert Hancock 			u16 prot = 0;
8584f1a0ee1SRobert Hancock 			ctrl = PRB_CTRL_PROTOCOL;
8594f1a0ee1SRobert Hancock 			if (ata_is_ncq(qc->tf.protocol))
8604f1a0ee1SRobert Hancock 				prot |= PRB_PROT_NCQ;
8614f1a0ee1SRobert Hancock 			if (qc->tf.flags & ATA_TFLAG_WRITE)
8624f1a0ee1SRobert Hancock 				prot |= PRB_PROT_WRITE;
8634f1a0ee1SRobert Hancock 			else
8644f1a0ee1SRobert Hancock 				prot |= PRB_PROT_READ;
8654f1a0ee1SRobert Hancock 			prb->prot = cpu_to_le16(prot);
8664f1a0ee1SRobert Hancock 		}
867405e66b3STejun Heo 	} else {
868c6fd2807SJeff Garzik 		prb = &cb->atapi.prb;
869c6fd2807SJeff Garzik 		sge = cb->atapi.sge;
87014e45c15SDan Carpenter 		memset(cb->atapi.cdb, 0, sizeof(cb->atapi.cdb));
871c6fd2807SJeff Garzik 		memcpy(cb->atapi.cdb, qc->cdb, qc->dev->cdb_len);
872c6fd2807SJeff Garzik 
873405e66b3STejun Heo 		if (ata_is_data(qc->tf.protocol)) {
874c6fd2807SJeff Garzik 			if (qc->tf.flags & ATA_TFLAG_WRITE)
875c6fd2807SJeff Garzik 				ctrl = PRB_CTRL_PACKET_WRITE;
876c6fd2807SJeff Garzik 			else
877c6fd2807SJeff Garzik 				ctrl = PRB_CTRL_PACKET_READ;
878c6fd2807SJeff Garzik 		}
879c6fd2807SJeff Garzik 	}
880c6fd2807SJeff Garzik 
881c6fd2807SJeff Garzik 	prb->ctrl = cpu_to_le16(ctrl);
8823454dc69STejun Heo 	ata_tf_to_fis(&qc->tf, qc->dev->link->pmp, 1, prb->fis);
883c6fd2807SJeff Garzik 
884c6fd2807SJeff Garzik 	if (qc->flags & ATA_QCFLAG_DMAMAP)
885c6fd2807SJeff Garzik 		sil24_fill_sg(qc, sge);
886c6fd2807SJeff Garzik }
887c6fd2807SJeff Garzik 
888c6fd2807SJeff Garzik static unsigned int sil24_qc_issue(struct ata_queued_cmd *qc)
889c6fd2807SJeff Garzik {
890c6fd2807SJeff Garzik 	struct ata_port *ap = qc->ap;
891c6fd2807SJeff Garzik 	struct sil24_port_priv *pp = ap->private_data;
892350756f6STejun Heo 	void __iomem *port = sil24_port_base(ap);
893c6fd2807SJeff Garzik 	unsigned int tag = sil24_tag(qc->tag);
894c6fd2807SJeff Garzik 	dma_addr_t paddr;
895c6fd2807SJeff Garzik 	void __iomem *activate;
896c6fd2807SJeff Garzik 
897c6fd2807SJeff Garzik 	paddr = pp->cmd_block_dma + tag * sizeof(*pp->cmd_block);
898c6fd2807SJeff Garzik 	activate = port + PORT_CMD_ACTIVATE + tag * 8;
899c6fd2807SJeff Garzik 
90010823452SCatalin Marinas 	/*
90110823452SCatalin Marinas 	 * The barrier is required to ensure that writes to cmd_block reach
90210823452SCatalin Marinas 	 * the memory before the write to PORT_CMD_ACTIVATE.
90310823452SCatalin Marinas 	 */
90410823452SCatalin Marinas 	wmb();
905c6fd2807SJeff Garzik 	writel((u32)paddr, activate);
906c6fd2807SJeff Garzik 	writel((u64)paddr >> 32, activate + 4);
907c6fd2807SJeff Garzik 
908c6fd2807SJeff Garzik 	return 0;
909c6fd2807SJeff Garzik }
910c6fd2807SJeff Garzik 
91179f97dadSTejun Heo static bool sil24_qc_fill_rtf(struct ata_queued_cmd *qc)
91279f97dadSTejun Heo {
91379f97dadSTejun Heo 	sil24_read_tf(qc->ap, qc->tag, &qc->result_tf);
91479f97dadSTejun Heo 	return true;
91579f97dadSTejun Heo }
91679f97dadSTejun Heo 
9173454dc69STejun Heo static void sil24_pmp_attach(struct ata_port *ap)
9183454dc69STejun Heo {
919906c1ff4STejun Heo 	u32 *gscr = ap->link.device->gscr;
920906c1ff4STejun Heo 
9213454dc69STejun Heo 	sil24_config_pmp(ap, 1);
9223454dc69STejun Heo 	sil24_init_port(ap);
923906c1ff4STejun Heo 
924906c1ff4STejun Heo 	if (sata_pmp_gscr_vendor(gscr) == 0x11ab &&
925906c1ff4STejun Heo 	    sata_pmp_gscr_devid(gscr) == 0x4140) {
926a9a79dfeSJoe Perches 		ata_port_info(ap,
927906c1ff4STejun Heo 			"disabling NCQ support due to sil24-mv4140 quirk\n");
928906c1ff4STejun Heo 		ap->flags &= ~ATA_FLAG_NCQ;
929906c1ff4STejun Heo 	}
9303454dc69STejun Heo }
9313454dc69STejun Heo 
9323454dc69STejun Heo static void sil24_pmp_detach(struct ata_port *ap)
9333454dc69STejun Heo {
9343454dc69STejun Heo 	sil24_init_port(ap);
9353454dc69STejun Heo 	sil24_config_pmp(ap, 0);
936906c1ff4STejun Heo 
937906c1ff4STejun Heo 	ap->flags |= ATA_FLAG_NCQ;
9383454dc69STejun Heo }
9393454dc69STejun Heo 
9403454dc69STejun Heo static int sil24_pmp_hardreset(struct ata_link *link, unsigned int *class,
9413454dc69STejun Heo 			       unsigned long deadline)
9423454dc69STejun Heo {
9433454dc69STejun Heo 	int rc;
9443454dc69STejun Heo 
9453454dc69STejun Heo 	rc = sil24_init_port(link->ap);
9463454dc69STejun Heo 	if (rc) {
947a9a79dfeSJoe Perches 		ata_link_err(link, "hardreset failed (port not ready)\n");
9483454dc69STejun Heo 		return rc;
9493454dc69STejun Heo 	}
9503454dc69STejun Heo 
9515958e302STejun Heo 	return sata_std_hardreset(link, class, deadline);
9523454dc69STejun Heo }
9533454dc69STejun Heo 
954c6fd2807SJeff Garzik static void sil24_freeze(struct ata_port *ap)
955c6fd2807SJeff Garzik {
956350756f6STejun Heo 	void __iomem *port = sil24_port_base(ap);
957c6fd2807SJeff Garzik 
958c6fd2807SJeff Garzik 	/* Port-wide IRQ mask in HOST_CTRL doesn't really work, clear
959c6fd2807SJeff Garzik 	 * PORT_IRQ_ENABLE instead.
960c6fd2807SJeff Garzik 	 */
961c6fd2807SJeff Garzik 	writel(0xffff, port + PORT_IRQ_ENABLE_CLR);
962c6fd2807SJeff Garzik }
963c6fd2807SJeff Garzik 
964c6fd2807SJeff Garzik static void sil24_thaw(struct ata_port *ap)
965c6fd2807SJeff Garzik {
966350756f6STejun Heo 	void __iomem *port = sil24_port_base(ap);
967c6fd2807SJeff Garzik 	u32 tmp;
968c6fd2807SJeff Garzik 
969c6fd2807SJeff Garzik 	/* clear IRQ */
970c6fd2807SJeff Garzik 	tmp = readl(port + PORT_IRQ_STAT);
971c6fd2807SJeff Garzik 	writel(tmp, port + PORT_IRQ_STAT);
972c6fd2807SJeff Garzik 
973c6fd2807SJeff Garzik 	/* turn IRQ back on */
974c6fd2807SJeff Garzik 	writel(DEF_PORT_IRQ, port + PORT_IRQ_ENABLE_SET);
975c6fd2807SJeff Garzik }
976c6fd2807SJeff Garzik 
977c6fd2807SJeff Garzik static void sil24_error_intr(struct ata_port *ap)
978c6fd2807SJeff Garzik {
979350756f6STejun Heo 	void __iomem *port = sil24_port_base(ap);
980e59f0dadSTejun Heo 	struct sil24_port_priv *pp = ap->private_data;
9813454dc69STejun Heo 	struct ata_queued_cmd *qc = NULL;
9823454dc69STejun Heo 	struct ata_link *link;
9833454dc69STejun Heo 	struct ata_eh_info *ehi;
9843454dc69STejun Heo 	int abort = 0, freeze = 0;
985c6fd2807SJeff Garzik 	u32 irq_stat;
986c6fd2807SJeff Garzik 
987c6fd2807SJeff Garzik 	/* on error, we need to clear IRQ explicitly */
988c6fd2807SJeff Garzik 	irq_stat = readl(port + PORT_IRQ_STAT);
989c6fd2807SJeff Garzik 	writel(irq_stat, port + PORT_IRQ_STAT);
990c6fd2807SJeff Garzik 
991c6fd2807SJeff Garzik 	/* first, analyze and record host port events */
9923454dc69STejun Heo 	link = &ap->link;
9933454dc69STejun Heo 	ehi = &link->eh_info;
994c6fd2807SJeff Garzik 	ata_ehi_clear_desc(ehi);
995c6fd2807SJeff Garzik 
996c6fd2807SJeff Garzik 	ata_ehi_push_desc(ehi, "irq_stat 0x%08x", irq_stat);
997c6fd2807SJeff Garzik 
998854c73a2STejun Heo 	if (irq_stat & PORT_IRQ_SDB_NOTIFY) {
999854c73a2STejun Heo 		ata_ehi_push_desc(ehi, "SDB notify");
10007d77b247STejun Heo 		sata_async_notification(ap);
1001854c73a2STejun Heo 	}
1002854c73a2STejun Heo 
1003c6fd2807SJeff Garzik 	if (irq_stat & (PORT_IRQ_PHYRDY_CHG | PORT_IRQ_DEV_XCHG)) {
1004c6fd2807SJeff Garzik 		ata_ehi_hotplugged(ehi);
1005b64bbc39STejun Heo 		ata_ehi_push_desc(ehi, "%s",
1006c6fd2807SJeff Garzik 				  irq_stat & PORT_IRQ_PHYRDY_CHG ?
1007c6fd2807SJeff Garzik 				  "PHY RDY changed" : "device exchanged");
1008c6fd2807SJeff Garzik 		freeze = 1;
1009c6fd2807SJeff Garzik 	}
1010c6fd2807SJeff Garzik 
1011c6fd2807SJeff Garzik 	if (irq_stat & PORT_IRQ_UNK_FIS) {
1012c6fd2807SJeff Garzik 		ehi->err_mask |= AC_ERR_HSM;
1013cf480626STejun Heo 		ehi->action |= ATA_EH_RESET;
1014b64bbc39STejun Heo 		ata_ehi_push_desc(ehi, "unknown FIS");
1015c6fd2807SJeff Garzik 		freeze = 1;
1016c6fd2807SJeff Garzik 	}
1017c6fd2807SJeff Garzik 
1018c6fd2807SJeff Garzik 	/* deal with command error */
1019c6fd2807SJeff Garzik 	if (irq_stat & PORT_IRQ_ERROR) {
1020fc8cc1d5SJoe Perches 		const struct sil24_cerr_info *ci = NULL;
1021c6fd2807SJeff Garzik 		unsigned int err_mask = 0, action = 0;
10223454dc69STejun Heo 		u32 context, cerr;
10233454dc69STejun Heo 		int pmp;
10243454dc69STejun Heo 
10253454dc69STejun Heo 		abort = 1;
10263454dc69STejun Heo 
10273454dc69STejun Heo 		/* DMA Context Switch Failure in Port Multiplier Mode
10283454dc69STejun Heo 		 * errata.  If we have active commands to 3 or more
10293454dc69STejun Heo 		 * devices, any error condition on active devices can
10303454dc69STejun Heo 		 * corrupt DMA context switching.
10313454dc69STejun Heo 		 */
10323454dc69STejun Heo 		if (ap->nr_active_links >= 3) {
10333454dc69STejun Heo 			ehi->err_mask |= AC_ERR_OTHER;
1034cf480626STejun Heo 			ehi->action |= ATA_EH_RESET;
10353454dc69STejun Heo 			ata_ehi_push_desc(ehi, "PMP DMA CS errata");
103623818034STejun Heo 			pp->do_port_rst = 1;
10373454dc69STejun Heo 			freeze = 1;
10383454dc69STejun Heo 		}
10393454dc69STejun Heo 
10403454dc69STejun Heo 		/* find out the offending link and qc */
1041071f44b1STejun Heo 		if (sata_pmp_attached(ap)) {
10423454dc69STejun Heo 			context = readl(port + PORT_CONTEXT);
10433454dc69STejun Heo 			pmp = (context >> 5) & 0xf;
10443454dc69STejun Heo 
10453454dc69STejun Heo 			if (pmp < ap->nr_pmp_links) {
10463454dc69STejun Heo 				link = &ap->pmp_link[pmp];
10473454dc69STejun Heo 				ehi = &link->eh_info;
10483454dc69STejun Heo 				qc = ata_qc_from_tag(ap, link->active_tag);
10493454dc69STejun Heo 
10503454dc69STejun Heo 				ata_ehi_clear_desc(ehi);
10513454dc69STejun Heo 				ata_ehi_push_desc(ehi, "irq_stat 0x%08x",
10523454dc69STejun Heo 						  irq_stat);
10533454dc69STejun Heo 			} else {
10543454dc69STejun Heo 				err_mask |= AC_ERR_HSM;
1055cf480626STejun Heo 				action |= ATA_EH_RESET;
10563454dc69STejun Heo 				freeze = 1;
10573454dc69STejun Heo 			}
10583454dc69STejun Heo 		} else
10593454dc69STejun Heo 			qc = ata_qc_from_tag(ap, link->active_tag);
1060c6fd2807SJeff Garzik 
1061c6fd2807SJeff Garzik 		/* analyze CMD_ERR */
1062c6fd2807SJeff Garzik 		cerr = readl(port + PORT_CMD_ERR);
1063c6fd2807SJeff Garzik 		if (cerr < ARRAY_SIZE(sil24_cerr_db))
1064c6fd2807SJeff Garzik 			ci = &sil24_cerr_db[cerr];
1065c6fd2807SJeff Garzik 
1066c6fd2807SJeff Garzik 		if (ci && ci->desc) {
1067c6fd2807SJeff Garzik 			err_mask |= ci->err_mask;
1068c6fd2807SJeff Garzik 			action |= ci->action;
1069cf480626STejun Heo 			if (action & ATA_EH_RESET)
1070c2e14f11STejun Heo 				freeze = 1;
1071b64bbc39STejun Heo 			ata_ehi_push_desc(ehi, "%s", ci->desc);
1072c6fd2807SJeff Garzik 		} else {
1073c6fd2807SJeff Garzik 			err_mask |= AC_ERR_OTHER;
1074cf480626STejun Heo 			action |= ATA_EH_RESET;
1075c2e14f11STejun Heo 			freeze = 1;
1076b64bbc39STejun Heo 			ata_ehi_push_desc(ehi, "unknown command error %d",
1077c6fd2807SJeff Garzik 					  cerr);
1078c6fd2807SJeff Garzik 		}
1079c6fd2807SJeff Garzik 
1080c6fd2807SJeff Garzik 		/* record error info */
1081520d06f9STejun Heo 		if (qc)
1082c6fd2807SJeff Garzik 			qc->err_mask |= err_mask;
1083520d06f9STejun Heo 		else
1084c6fd2807SJeff Garzik 			ehi->err_mask |= err_mask;
1085c6fd2807SJeff Garzik 
1086c6fd2807SJeff Garzik 		ehi->action |= action;
10873454dc69STejun Heo 
10883454dc69STejun Heo 		/* if PMP, resume */
1089071f44b1STejun Heo 		if (sata_pmp_attached(ap))
10903454dc69STejun Heo 			writel(PORT_CS_PMP_RESUME, port + PORT_CTRL_STAT);
1091c6fd2807SJeff Garzik 	}
1092c6fd2807SJeff Garzik 
1093c6fd2807SJeff Garzik 	/* freeze or abort */
1094c6fd2807SJeff Garzik 	if (freeze)
1095c6fd2807SJeff Garzik 		ata_port_freeze(ap);
10963454dc69STejun Heo 	else if (abort) {
10973454dc69STejun Heo 		if (qc)
10983454dc69STejun Heo 			ata_link_abort(qc->dev->link);
1099c6fd2807SJeff Garzik 		else
1100c6fd2807SJeff Garzik 			ata_port_abort(ap);
1101c6fd2807SJeff Garzik 	}
11023454dc69STejun Heo }
1103c6fd2807SJeff Garzik 
1104c6fd2807SJeff Garzik static inline void sil24_host_intr(struct ata_port *ap)
1105c6fd2807SJeff Garzik {
1106350756f6STejun Heo 	void __iomem *port = sil24_port_base(ap);
1107c6fd2807SJeff Garzik 	u32 slot_stat, qc_active;
1108c6fd2807SJeff Garzik 	int rc;
1109c6fd2807SJeff Garzik 
1110228f47b9STejun Heo 	/* If PCIX_IRQ_WOC, there's an inherent race window between
1111228f47b9STejun Heo 	 * clearing IRQ pending status and reading PORT_SLOT_STAT
1112228f47b9STejun Heo 	 * which may cause spurious interrupts afterwards.  This is
1113228f47b9STejun Heo 	 * unavoidable and much better than losing interrupts which
1114228f47b9STejun Heo 	 * happens if IRQ pending is cleared after reading
1115228f47b9STejun Heo 	 * PORT_SLOT_STAT.
1116228f47b9STejun Heo 	 */
1117228f47b9STejun Heo 	if (ap->flags & SIL24_FLAG_PCIX_IRQ_WOC)
1118228f47b9STejun Heo 		writel(PORT_IRQ_COMPLETE, port + PORT_IRQ_STAT);
1119228f47b9STejun Heo 
1120c6fd2807SJeff Garzik 	slot_stat = readl(port + PORT_SLOT_STAT);
1121c6fd2807SJeff Garzik 
1122c6fd2807SJeff Garzik 	if (unlikely(slot_stat & HOST_SSTAT_ATTN)) {
1123c6fd2807SJeff Garzik 		sil24_error_intr(ap);
1124c6fd2807SJeff Garzik 		return;
1125c6fd2807SJeff Garzik 	}
1126c6fd2807SJeff Garzik 
1127c6fd2807SJeff Garzik 	qc_active = slot_stat & ~HOST_SSTAT_ATTN;
112879f97dadSTejun Heo 	rc = ata_qc_complete_multiple(ap, qc_active);
1129c6fd2807SJeff Garzik 	if (rc > 0)
1130c6fd2807SJeff Garzik 		return;
1131c6fd2807SJeff Garzik 	if (rc < 0) {
11329af5c9c9STejun Heo 		struct ata_eh_info *ehi = &ap->link.eh_info;
1133c6fd2807SJeff Garzik 		ehi->err_mask |= AC_ERR_HSM;
1134cf480626STejun Heo 		ehi->action |= ATA_EH_RESET;
1135c6fd2807SJeff Garzik 		ata_port_freeze(ap);
1136c6fd2807SJeff Garzik 		return;
1137c6fd2807SJeff Garzik 	}
1138c6fd2807SJeff Garzik 
1139228f47b9STejun Heo 	/* spurious interrupts are expected if PCIX_IRQ_WOC */
1140228f47b9STejun Heo 	if (!(ap->flags & SIL24_FLAG_PCIX_IRQ_WOC) && ata_ratelimit())
1141a9a79dfeSJoe Perches 		ata_port_info(ap,
1142a9a79dfeSJoe Perches 			"spurious interrupt (slot_stat 0x%x active_tag %d sactive 0x%x)\n",
11439af5c9c9STejun Heo 			slot_stat, ap->link.active_tag, ap->link.sactive);
1144c6fd2807SJeff Garzik }
1145c6fd2807SJeff Garzik 
11467d12e780SDavid Howells static irqreturn_t sil24_interrupt(int irq, void *dev_instance)
1147c6fd2807SJeff Garzik {
1148cca3974eSJeff Garzik 	struct ata_host *host = dev_instance;
11490d5ff566STejun Heo 	void __iomem *host_base = host->iomap[SIL24_HOST_BAR];
1150c6fd2807SJeff Garzik 	unsigned handled = 0;
1151c6fd2807SJeff Garzik 	u32 status;
1152c6fd2807SJeff Garzik 	int i;
1153c6fd2807SJeff Garzik 
11540d5ff566STejun Heo 	status = readl(host_base + HOST_IRQ_STAT);
1155c6fd2807SJeff Garzik 
1156c6fd2807SJeff Garzik 	if (status == 0xffffffff) {
1157*11838230STim Small 		dev_err(host->dev, "IRQ status == 0xffffffff, "
1158c6fd2807SJeff Garzik 			"PCI fault or device removal?\n");
1159c6fd2807SJeff Garzik 		goto out;
1160c6fd2807SJeff Garzik 	}
1161c6fd2807SJeff Garzik 
1162c6fd2807SJeff Garzik 	if (!(status & IRQ_STAT_4PORTS))
1163c6fd2807SJeff Garzik 		goto out;
1164c6fd2807SJeff Garzik 
1165cca3974eSJeff Garzik 	spin_lock(&host->lock);
1166c6fd2807SJeff Garzik 
1167cca3974eSJeff Garzik 	for (i = 0; i < host->n_ports; i++)
1168c6fd2807SJeff Garzik 		if (status & (1 << i)) {
11693e4ec344STejun Heo 			sil24_host_intr(host->ports[i]);
1170c6fd2807SJeff Garzik 			handled++;
1171c6fd2807SJeff Garzik 		}
1172c6fd2807SJeff Garzik 
1173cca3974eSJeff Garzik 	spin_unlock(&host->lock);
1174c6fd2807SJeff Garzik  out:
1175c6fd2807SJeff Garzik 	return IRQ_RETVAL(handled);
1176c6fd2807SJeff Garzik }
1177c6fd2807SJeff Garzik 
1178c6fd2807SJeff Garzik static void sil24_error_handler(struct ata_port *ap)
1179c6fd2807SJeff Garzik {
118023818034STejun Heo 	struct sil24_port_priv *pp = ap->private_data;
118123818034STejun Heo 
11823454dc69STejun Heo 	if (sil24_init_port(ap))
1183c6fd2807SJeff Garzik 		ata_eh_freeze_port(ap);
1184c6fd2807SJeff Garzik 
1185a1efdabaSTejun Heo 	sata_pmp_error_handler(ap);
118623818034STejun Heo 
118723818034STejun Heo 	pp->do_port_rst = 0;
1188c6fd2807SJeff Garzik }
1189c6fd2807SJeff Garzik 
1190c6fd2807SJeff Garzik static void sil24_post_internal_cmd(struct ata_queued_cmd *qc)
1191c6fd2807SJeff Garzik {
1192c6fd2807SJeff Garzik 	struct ata_port *ap = qc->ap;
1193c6fd2807SJeff Garzik 
1194c6fd2807SJeff Garzik 	/* make DMA engine forget about the failed command */
11953454dc69STejun Heo 	if ((qc->flags & ATA_QCFLAG_FAILED) && sil24_init_port(ap))
11963454dc69STejun Heo 		ata_eh_freeze_port(ap);
1197c6fd2807SJeff Garzik }
1198c6fd2807SJeff Garzik 
1199c6fd2807SJeff Garzik static int sil24_port_start(struct ata_port *ap)
1200c6fd2807SJeff Garzik {
1201cca3974eSJeff Garzik 	struct device *dev = ap->host->dev;
1202c6fd2807SJeff Garzik 	struct sil24_port_priv *pp;
1203c6fd2807SJeff Garzik 	union sil24_cmd_block *cb;
1204c6fd2807SJeff Garzik 	size_t cb_size = sizeof(*cb) * SIL24_MAX_CMDS;
1205c6fd2807SJeff Garzik 	dma_addr_t cb_dma;
1206c6fd2807SJeff Garzik 
120724dc5f33STejun Heo 	pp = devm_kzalloc(dev, sizeof(*pp), GFP_KERNEL);
1208c6fd2807SJeff Garzik 	if (!pp)
120924dc5f33STejun Heo 		return -ENOMEM;
1210c6fd2807SJeff Garzik 
121124dc5f33STejun Heo 	cb = dmam_alloc_coherent(dev, cb_size, &cb_dma, GFP_KERNEL);
1212c6fd2807SJeff Garzik 	if (!cb)
121324dc5f33STejun Heo 		return -ENOMEM;
1214c6fd2807SJeff Garzik 	memset(cb, 0, cb_size);
1215c6fd2807SJeff Garzik 
1216c6fd2807SJeff Garzik 	pp->cmd_block = cb;
1217c6fd2807SJeff Garzik 	pp->cmd_block_dma = cb_dma;
1218c6fd2807SJeff Garzik 
1219c6fd2807SJeff Garzik 	ap->private_data = pp;
1220c6fd2807SJeff Garzik 
1221350756f6STejun Heo 	ata_port_pbar_desc(ap, SIL24_HOST_BAR, -1, "host");
1222350756f6STejun Heo 	ata_port_pbar_desc(ap, SIL24_PORT_BAR, sil24_port_offset(ap), "port");
1223350756f6STejun Heo 
1224c6fd2807SJeff Garzik 	return 0;
1225c6fd2807SJeff Garzik }
1226c6fd2807SJeff Garzik 
12274447d351STejun Heo static void sil24_init_controller(struct ata_host *host)
1228c6fd2807SJeff Garzik {
12294447d351STejun Heo 	void __iomem *host_base = host->iomap[SIL24_HOST_BAR];
1230c6fd2807SJeff Garzik 	u32 tmp;
1231c6fd2807SJeff Garzik 	int i;
1232c6fd2807SJeff Garzik 
1233c6fd2807SJeff Garzik 	/* GPIO off */
1234c6fd2807SJeff Garzik 	writel(0, host_base + HOST_FLASH_CMD);
1235c6fd2807SJeff Garzik 
1236c6fd2807SJeff Garzik 	/* clear global reset & mask interrupts during initialization */
1237c6fd2807SJeff Garzik 	writel(0, host_base + HOST_CTRL);
1238c6fd2807SJeff Garzik 
1239c6fd2807SJeff Garzik 	/* init ports */
12404447d351STejun Heo 	for (i = 0; i < host->n_ports; i++) {
124123818034STejun Heo 		struct ata_port *ap = host->ports[i];
1242350756f6STejun Heo 		void __iomem *port = sil24_port_base(ap);
1243350756f6STejun Heo 
1244c6fd2807SJeff Garzik 
1245c6fd2807SJeff Garzik 		/* Initial PHY setting */
1246c6fd2807SJeff Garzik 		writel(0x20c, port + PORT_PHY_CFG);
1247c6fd2807SJeff Garzik 
1248c6fd2807SJeff Garzik 		/* Clear port RST */
1249c6fd2807SJeff Garzik 		tmp = readl(port + PORT_CTRL_STAT);
1250c6fd2807SJeff Garzik 		if (tmp & PORT_CS_PORT_RST) {
1251c6fd2807SJeff Garzik 			writel(PORT_CS_PORT_RST, port + PORT_CTRL_CLR);
125297750cebSTejun Heo 			tmp = ata_wait_register(NULL, port + PORT_CTRL_STAT,
1253c6fd2807SJeff Garzik 						PORT_CS_PORT_RST,
1254c6fd2807SJeff Garzik 						PORT_CS_PORT_RST, 10, 100);
1255c6fd2807SJeff Garzik 			if (tmp & PORT_CS_PORT_RST)
1256a44fec1fSJoe Perches 				dev_err(host->dev,
1257c6fd2807SJeff Garzik 					"failed to clear port RST\n");
1258c6fd2807SJeff Garzik 		}
1259c6fd2807SJeff Garzik 
126023818034STejun Heo 		/* configure port */
126123818034STejun Heo 		sil24_config_port(ap);
1262c6fd2807SJeff Garzik 	}
1263c6fd2807SJeff Garzik 
1264c6fd2807SJeff Garzik 	/* Turn on interrupts */
1265c6fd2807SJeff Garzik 	writel(IRQ_STAT_4PORTS, host_base + HOST_CTRL);
1266c6fd2807SJeff Garzik }
1267c6fd2807SJeff Garzik 
1268c6fd2807SJeff Garzik static int sil24_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
1269c6fd2807SJeff Garzik {
127093e2618eSTejun Heo 	extern int __MARKER__sil24_cmd_block_is_sized_wrongly;
12714447d351STejun Heo 	struct ata_port_info pi = sil24_port_info[ent->driver_data];
12724447d351STejun Heo 	const struct ata_port_info *ppi[] = { &pi, NULL };
12734447d351STejun Heo 	void __iomem * const *iomap;
12744447d351STejun Heo 	struct ata_host *host;
1275350756f6STejun Heo 	int rc;
1276c6fd2807SJeff Garzik 	u32 tmp;
1277c6fd2807SJeff Garzik 
127893e2618eSTejun Heo 	/* cause link error if sil24_cmd_block is sized wrongly */
127993e2618eSTejun Heo 	if (sizeof(union sil24_cmd_block) != PAGE_SIZE)
128093e2618eSTejun Heo 		__MARKER__sil24_cmd_block_is_sized_wrongly = 1;
128193e2618eSTejun Heo 
128206296a1eSJoe Perches 	ata_print_version_once(&pdev->dev, DRV_VERSION);
1283c6fd2807SJeff Garzik 
12844447d351STejun Heo 	/* acquire resources */
128524dc5f33STejun Heo 	rc = pcim_enable_device(pdev);
1286c6fd2807SJeff Garzik 	if (rc)
1287c6fd2807SJeff Garzik 		return rc;
1288c6fd2807SJeff Garzik 
12890d5ff566STejun Heo 	rc = pcim_iomap_regions(pdev,
12900d5ff566STejun Heo 				(1 << SIL24_HOST_BAR) | (1 << SIL24_PORT_BAR),
12910d5ff566STejun Heo 				DRV_NAME);
1292c6fd2807SJeff Garzik 	if (rc)
129324dc5f33STejun Heo 		return rc;
12944447d351STejun Heo 	iomap = pcim_iomap_table(pdev);
1295c6fd2807SJeff Garzik 
12964447d351STejun Heo 	/* apply workaround for completion IRQ loss on PCI-X errata */
12974447d351STejun Heo 	if (pi.flags & SIL24_FLAG_PCIX_IRQ_WOC) {
12984447d351STejun Heo 		tmp = readl(iomap[SIL24_HOST_BAR] + HOST_CTRL);
12994447d351STejun Heo 		if (tmp & (HOST_CTRL_TRDY | HOST_CTRL_STOP | HOST_CTRL_DEVSEL))
1300a44fec1fSJoe Perches 			dev_info(&pdev->dev,
1301a44fec1fSJoe Perches 				 "Applying completion IRQ loss on PCI-X errata fix\n");
13024447d351STejun Heo 		else
13034447d351STejun Heo 			pi.flags &= ~SIL24_FLAG_PCIX_IRQ_WOC;
13044447d351STejun Heo 	}
13054447d351STejun Heo 
13064447d351STejun Heo 	/* allocate and fill host */
13074447d351STejun Heo 	host = ata_host_alloc_pinfo(&pdev->dev, ppi,
13084447d351STejun Heo 				    SIL24_FLAG2NPORTS(ppi[0]->flags));
13094447d351STejun Heo 	if (!host)
131024dc5f33STejun Heo 		return -ENOMEM;
13114447d351STejun Heo 	host->iomap = iomap;
1312c6fd2807SJeff Garzik 
13134447d351STejun Heo 	/* configure and activate the device */
13146a35528aSYang Hongyang 	if (!pci_set_dma_mask(pdev, DMA_BIT_MASK(64))) {
13156a35528aSYang Hongyang 		rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64));
1316c6fd2807SJeff Garzik 		if (rc) {
1317284901a9SYang Hongyang 			rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
1318c6fd2807SJeff Garzik 			if (rc) {
1319a44fec1fSJoe Perches 				dev_err(&pdev->dev,
1320c6fd2807SJeff Garzik 					"64-bit DMA enable failed\n");
132124dc5f33STejun Heo 				return rc;
1322c6fd2807SJeff Garzik 			}
1323c6fd2807SJeff Garzik 		}
1324c6fd2807SJeff Garzik 	} else {
1325284901a9SYang Hongyang 		rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
1326c6fd2807SJeff Garzik 		if (rc) {
1327a44fec1fSJoe Perches 			dev_err(&pdev->dev, "32-bit DMA enable failed\n");
132824dc5f33STejun Heo 			return rc;
1329c6fd2807SJeff Garzik 		}
1330284901a9SYang Hongyang 		rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
1331c6fd2807SJeff Garzik 		if (rc) {
1332a44fec1fSJoe Perches 			dev_err(&pdev->dev,
1333c6fd2807SJeff Garzik 				"32-bit consistent DMA enable failed\n");
133424dc5f33STejun Heo 			return rc;
1335c6fd2807SJeff Garzik 		}
1336c6fd2807SJeff Garzik 	}
1337c6fd2807SJeff Garzik 
1338e8b3b5e9STejun Heo 	/* Set max read request size to 4096.  This slightly increases
1339e8b3b5e9STejun Heo 	 * write throughput for pci-e variants.
1340e8b3b5e9STejun Heo 	 */
1341e8b3b5e9STejun Heo 	pcie_set_readrq(pdev, 4096);
1342e8b3b5e9STejun Heo 
13434447d351STejun Heo 	sil24_init_controller(host);
1344c6fd2807SJeff Garzik 
1345dae77214SVivek Mahajan 	if (sata_sil24_msi && !pci_enable_msi(pdev)) {
1346a44fec1fSJoe Perches 		dev_info(&pdev->dev, "Using MSI\n");
1347dae77214SVivek Mahajan 		pci_intx(pdev, 0);
1348dae77214SVivek Mahajan 	}
1349dae77214SVivek Mahajan 
1350c6fd2807SJeff Garzik 	pci_set_master(pdev);
13514447d351STejun Heo 	return ata_host_activate(host, pdev->irq, sil24_interrupt, IRQF_SHARED,
13524447d351STejun Heo 				 &sil24_sht);
1353c6fd2807SJeff Garzik }
1354c6fd2807SJeff Garzik 
135558eb8cd5SBartlomiej Zolnierkiewicz #ifdef CONFIG_PM_SLEEP
1356c6fd2807SJeff Garzik static int sil24_pci_device_resume(struct pci_dev *pdev)
1357c6fd2807SJeff Garzik {
13580a86e1c8SJingoo Han 	struct ata_host *host = pci_get_drvdata(pdev);
13590d5ff566STejun Heo 	void __iomem *host_base = host->iomap[SIL24_HOST_BAR];
1360553c4aa6STejun Heo 	int rc;
1361c6fd2807SJeff Garzik 
1362553c4aa6STejun Heo 	rc = ata_pci_device_do_resume(pdev);
1363553c4aa6STejun Heo 	if (rc)
1364553c4aa6STejun Heo 		return rc;
1365c6fd2807SJeff Garzik 
1366c6fd2807SJeff Garzik 	if (pdev->dev.power.power_state.event == PM_EVENT_SUSPEND)
13670d5ff566STejun Heo 		writel(HOST_CTRL_GLOBAL_RST, host_base + HOST_CTRL);
1368c6fd2807SJeff Garzik 
13694447d351STejun Heo 	sil24_init_controller(host);
1370c6fd2807SJeff Garzik 
1371cca3974eSJeff Garzik 	ata_host_resume(host);
1372c6fd2807SJeff Garzik 
1373c6fd2807SJeff Garzik 	return 0;
1374c6fd2807SJeff Garzik }
137558eb8cd5SBartlomiej Zolnierkiewicz #endif
13763454dc69STejun Heo 
137758eb8cd5SBartlomiej Zolnierkiewicz #ifdef CONFIG_PM
13783454dc69STejun Heo static int sil24_port_resume(struct ata_port *ap)
13793454dc69STejun Heo {
13803454dc69STejun Heo 	sil24_config_pmp(ap, ap->nr_pmp_links);
13813454dc69STejun Heo 	return 0;
13823454dc69STejun Heo }
1383281d426cSAlexey Dobriyan #endif
1384c6fd2807SJeff Garzik 
13852fc75da0SAxel Lin module_pci_driver(sil24_pci_driver);
1386c6fd2807SJeff Garzik 
1387c6fd2807SJeff Garzik MODULE_AUTHOR("Tejun Heo");
1388c6fd2807SJeff Garzik MODULE_DESCRIPTION("Silicon Image 3124/3132 SATA low-level driver");
1389c6fd2807SJeff Garzik MODULE_LICENSE("GPL");
1390c6fd2807SJeff Garzik MODULE_DEVICE_TABLE(pci, sil24_pci_tbl);
1391