xref: /openbmc/linux/drivers/ata/sata_sil24.c (revision 0a86e1c857134efe2cdb31d74bc7ea21721db494)
1c6fd2807SJeff Garzik /*
2c6fd2807SJeff Garzik  * sata_sil24.c - Driver for Silicon Image 3124/3132 SATA-2 controllers
3c6fd2807SJeff Garzik  *
4c6fd2807SJeff Garzik  * Copyright 2005  Tejun Heo
5c6fd2807SJeff Garzik  *
6c6fd2807SJeff Garzik  * Based on preview driver from Silicon Image.
7c6fd2807SJeff Garzik  *
8c6fd2807SJeff Garzik  * This program is free software; you can redistribute it and/or modify it
9c6fd2807SJeff Garzik  * under the terms of the GNU General Public License as published by the
10c6fd2807SJeff Garzik  * Free Software Foundation; either version 2, or (at your option) any
11c6fd2807SJeff Garzik  * later version.
12c6fd2807SJeff Garzik  *
13c6fd2807SJeff Garzik  * This program is distributed in the hope that it will be useful, but
14c6fd2807SJeff Garzik  * WITHOUT ANY WARRANTY; without even the implied warranty of
15c6fd2807SJeff Garzik  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
16c6fd2807SJeff Garzik  * General Public License for more details.
17c6fd2807SJeff Garzik  *
18c6fd2807SJeff Garzik  */
19c6fd2807SJeff Garzik 
20c6fd2807SJeff Garzik #include <linux/kernel.h>
21c6fd2807SJeff Garzik #include <linux/module.h>
225a0e3ad6STejun Heo #include <linux/gfp.h>
23c6fd2807SJeff Garzik #include <linux/pci.h>
24c6fd2807SJeff Garzik #include <linux/blkdev.h>
25c6fd2807SJeff Garzik #include <linux/delay.h>
26c6fd2807SJeff Garzik #include <linux/interrupt.h>
27c6fd2807SJeff Garzik #include <linux/dma-mapping.h>
28c6fd2807SJeff Garzik #include <linux/device.h>
29c6fd2807SJeff Garzik #include <scsi/scsi_host.h>
30c6fd2807SJeff Garzik #include <scsi/scsi_cmnd.h>
31c6fd2807SJeff Garzik #include <linux/libata.h>
32c6fd2807SJeff Garzik 
33c6fd2807SJeff Garzik #define DRV_NAME	"sata_sil24"
343454dc69STejun Heo #define DRV_VERSION	"1.1"
35c6fd2807SJeff Garzik 
36c6fd2807SJeff Garzik /*
37c6fd2807SJeff Garzik  * Port request block (PRB) 32 bytes
38c6fd2807SJeff Garzik  */
39c6fd2807SJeff Garzik struct sil24_prb {
40c6fd2807SJeff Garzik 	__le16	ctrl;
41c6fd2807SJeff Garzik 	__le16	prot;
42c6fd2807SJeff Garzik 	__le32	rx_cnt;
43c6fd2807SJeff Garzik 	u8	fis[6 * 4];
44c6fd2807SJeff Garzik };
45c6fd2807SJeff Garzik 
46c6fd2807SJeff Garzik /*
47c6fd2807SJeff Garzik  * Scatter gather entry (SGE) 16 bytes
48c6fd2807SJeff Garzik  */
49c6fd2807SJeff Garzik struct sil24_sge {
50c6fd2807SJeff Garzik 	__le64	addr;
51c6fd2807SJeff Garzik 	__le32	cnt;
52c6fd2807SJeff Garzik 	__le32	flags;
53c6fd2807SJeff Garzik };
54c6fd2807SJeff Garzik 
55c6fd2807SJeff Garzik 
56c6fd2807SJeff Garzik enum {
570d5ff566STejun Heo 	SIL24_HOST_BAR		= 0,
580d5ff566STejun Heo 	SIL24_PORT_BAR		= 2,
590d5ff566STejun Heo 
6093e2618eSTejun Heo 	/* sil24 fetches in chunks of 64bytes.  The first block
6193e2618eSTejun Heo 	 * contains the PRB and two SGEs.  From the second block, it's
6293e2618eSTejun Heo 	 * consisted of four SGEs and called SGT.  Calculate the
6393e2618eSTejun Heo 	 * number of SGTs that fit into one page.
6493e2618eSTejun Heo 	 */
6593e2618eSTejun Heo 	SIL24_PRB_SZ		= sizeof(struct sil24_prb)
6693e2618eSTejun Heo 				  + 2 * sizeof(struct sil24_sge),
6793e2618eSTejun Heo 	SIL24_MAX_SGT		= (PAGE_SIZE - SIL24_PRB_SZ)
6893e2618eSTejun Heo 				  / (4 * sizeof(struct sil24_sge)),
6993e2618eSTejun Heo 
7093e2618eSTejun Heo 	/* This will give us one unused SGEs for ATA.  This extra SGE
7193e2618eSTejun Heo 	 * will be used to store CDB for ATAPI devices.
7293e2618eSTejun Heo 	 */
7393e2618eSTejun Heo 	SIL24_MAX_SGE		= 4 * SIL24_MAX_SGT + 1,
7493e2618eSTejun Heo 
75c6fd2807SJeff Garzik 	/*
76c6fd2807SJeff Garzik 	 * Global controller registers (128 bytes @ BAR0)
77c6fd2807SJeff Garzik 	 */
78c6fd2807SJeff Garzik 		/* 32 bit regs */
79c6fd2807SJeff Garzik 	HOST_SLOT_STAT		= 0x00, /* 32 bit slot stat * 4 */
80c6fd2807SJeff Garzik 	HOST_CTRL		= 0x40,
81c6fd2807SJeff Garzik 	HOST_IRQ_STAT		= 0x44,
82c6fd2807SJeff Garzik 	HOST_PHY_CFG		= 0x48,
83c6fd2807SJeff Garzik 	HOST_BIST_CTRL		= 0x50,
84c6fd2807SJeff Garzik 	HOST_BIST_PTRN		= 0x54,
85c6fd2807SJeff Garzik 	HOST_BIST_STAT		= 0x58,
86c6fd2807SJeff Garzik 	HOST_MEM_BIST_STAT	= 0x5c,
87c6fd2807SJeff Garzik 	HOST_FLASH_CMD		= 0x70,
88c6fd2807SJeff Garzik 		/* 8 bit regs */
89c6fd2807SJeff Garzik 	HOST_FLASH_DATA		= 0x74,
90c6fd2807SJeff Garzik 	HOST_TRANSITION_DETECT	= 0x75,
91c6fd2807SJeff Garzik 	HOST_GPIO_CTRL		= 0x76,
92c6fd2807SJeff Garzik 	HOST_I2C_ADDR		= 0x78, /* 32 bit */
93c6fd2807SJeff Garzik 	HOST_I2C_DATA		= 0x7c,
94c6fd2807SJeff Garzik 	HOST_I2C_XFER_CNT	= 0x7e,
95c6fd2807SJeff Garzik 	HOST_I2C_CTRL		= 0x7f,
96c6fd2807SJeff Garzik 
97c6fd2807SJeff Garzik 	/* HOST_SLOT_STAT bits */
98c6fd2807SJeff Garzik 	HOST_SSTAT_ATTN		= (1 << 31),
99c6fd2807SJeff Garzik 
100c6fd2807SJeff Garzik 	/* HOST_CTRL bits */
101c6fd2807SJeff Garzik 	HOST_CTRL_M66EN		= (1 << 16), /* M66EN PCI bus signal */
102c6fd2807SJeff Garzik 	HOST_CTRL_TRDY		= (1 << 17), /* latched PCI TRDY */
103c6fd2807SJeff Garzik 	HOST_CTRL_STOP		= (1 << 18), /* latched PCI STOP */
104c6fd2807SJeff Garzik 	HOST_CTRL_DEVSEL	= (1 << 19), /* latched PCI DEVSEL */
105c6fd2807SJeff Garzik 	HOST_CTRL_REQ64		= (1 << 20), /* latched PCI REQ64 */
106c6fd2807SJeff Garzik 	HOST_CTRL_GLOBAL_RST	= (1 << 31), /* global reset */
107c6fd2807SJeff Garzik 
108c6fd2807SJeff Garzik 	/*
109c6fd2807SJeff Garzik 	 * Port registers
110c6fd2807SJeff Garzik 	 * (8192 bytes @ +0x0000, +0x2000, +0x4000 and +0x6000 @ BAR2)
111c6fd2807SJeff Garzik 	 */
112c6fd2807SJeff Garzik 	PORT_REGS_SIZE		= 0x2000,
113c6fd2807SJeff Garzik 
11428c8f3b4STejun Heo 	PORT_LRAM		= 0x0000, /* 31 LRAM slots and PMP regs */
115c6fd2807SJeff Garzik 	PORT_LRAM_SLOT_SZ	= 0x0080, /* 32 bytes PRB + 2 SGE, ACT... */
116c6fd2807SJeff Garzik 
11728c8f3b4STejun Heo 	PORT_PMP		= 0x0f80, /* 8 bytes PMP * 16 (128 bytes) */
118c0c55908STejun Heo 	PORT_PMP_STATUS		= 0x0000, /* port device status offset */
119c0c55908STejun Heo 	PORT_PMP_QACTIVE	= 0x0004, /* port device QActive offset */
120c0c55908STejun Heo 	PORT_PMP_SIZE		= 0x0008, /* 8 bytes per PMP */
121c0c55908STejun Heo 
122c6fd2807SJeff Garzik 		/* 32 bit regs */
123c6fd2807SJeff Garzik 	PORT_CTRL_STAT		= 0x1000, /* write: ctrl-set, read: stat */
124c6fd2807SJeff Garzik 	PORT_CTRL_CLR		= 0x1004, /* write: ctrl-clear */
125c6fd2807SJeff Garzik 	PORT_IRQ_STAT		= 0x1008, /* high: status, low: interrupt */
126c6fd2807SJeff Garzik 	PORT_IRQ_ENABLE_SET	= 0x1010, /* write: enable-set */
127c6fd2807SJeff Garzik 	PORT_IRQ_ENABLE_CLR	= 0x1014, /* write: enable-clear */
128c6fd2807SJeff Garzik 	PORT_ACTIVATE_UPPER_ADDR= 0x101c,
129c6fd2807SJeff Garzik 	PORT_EXEC_FIFO		= 0x1020, /* command execution fifo */
130c6fd2807SJeff Garzik 	PORT_CMD_ERR		= 0x1024, /* command error number */
131c6fd2807SJeff Garzik 	PORT_FIS_CFG		= 0x1028,
132c6fd2807SJeff Garzik 	PORT_FIFO_THRES		= 0x102c,
133c6fd2807SJeff Garzik 		/* 16 bit regs */
134c6fd2807SJeff Garzik 	PORT_DECODE_ERR_CNT	= 0x1040,
135c6fd2807SJeff Garzik 	PORT_DECODE_ERR_THRESH	= 0x1042,
136c6fd2807SJeff Garzik 	PORT_CRC_ERR_CNT	= 0x1044,
137c6fd2807SJeff Garzik 	PORT_CRC_ERR_THRESH	= 0x1046,
138c6fd2807SJeff Garzik 	PORT_HSHK_ERR_CNT	= 0x1048,
139c6fd2807SJeff Garzik 	PORT_HSHK_ERR_THRESH	= 0x104a,
140c6fd2807SJeff Garzik 		/* 32 bit regs */
141c6fd2807SJeff Garzik 	PORT_PHY_CFG		= 0x1050,
142c6fd2807SJeff Garzik 	PORT_SLOT_STAT		= 0x1800,
143c6fd2807SJeff Garzik 	PORT_CMD_ACTIVATE	= 0x1c00, /* 64 bit cmd activate * 31 (248 bytes) */
144c0c55908STejun Heo 	PORT_CONTEXT		= 0x1e04,
145c6fd2807SJeff Garzik 	PORT_EXEC_DIAG		= 0x1e00, /* 32bit exec diag * 16 (64 bytes, 0-10 used on 3124) */
146c6fd2807SJeff Garzik 	PORT_PSD_DIAG		= 0x1e40, /* 32bit psd diag * 16 (64 bytes, 0-8 used on 3124) */
147c6fd2807SJeff Garzik 	PORT_SCONTROL		= 0x1f00,
148c6fd2807SJeff Garzik 	PORT_SSTATUS		= 0x1f04,
149c6fd2807SJeff Garzik 	PORT_SERROR		= 0x1f08,
150c6fd2807SJeff Garzik 	PORT_SACTIVE		= 0x1f0c,
151c6fd2807SJeff Garzik 
152c6fd2807SJeff Garzik 	/* PORT_CTRL_STAT bits */
153c6fd2807SJeff Garzik 	PORT_CS_PORT_RST	= (1 << 0), /* port reset */
154c6fd2807SJeff Garzik 	PORT_CS_DEV_RST		= (1 << 1), /* device reset */
155c6fd2807SJeff Garzik 	PORT_CS_INIT		= (1 << 2), /* port initialize */
156c6fd2807SJeff Garzik 	PORT_CS_IRQ_WOC		= (1 << 3), /* interrupt write one to clear */
157c6fd2807SJeff Garzik 	PORT_CS_CDB16		= (1 << 5), /* 0=12b cdb, 1=16b cdb */
15828c8f3b4STejun Heo 	PORT_CS_PMP_RESUME	= (1 << 6), /* PMP resume */
159c6fd2807SJeff Garzik 	PORT_CS_32BIT_ACTV	= (1 << 10), /* 32-bit activation */
16028c8f3b4STejun Heo 	PORT_CS_PMP_EN		= (1 << 13), /* port multiplier enable */
161c6fd2807SJeff Garzik 	PORT_CS_RDY		= (1 << 31), /* port ready to accept commands */
162c6fd2807SJeff Garzik 
163c6fd2807SJeff Garzik 	/* PORT_IRQ_STAT/ENABLE_SET/CLR */
164c6fd2807SJeff Garzik 	/* bits[11:0] are masked */
165c6fd2807SJeff Garzik 	PORT_IRQ_COMPLETE	= (1 << 0), /* command(s) completed */
166c6fd2807SJeff Garzik 	PORT_IRQ_ERROR		= (1 << 1), /* command execution error */
167c6fd2807SJeff Garzik 	PORT_IRQ_PORTRDY_CHG	= (1 << 2), /* port ready change */
168c6fd2807SJeff Garzik 	PORT_IRQ_PWR_CHG	= (1 << 3), /* power management change */
169c6fd2807SJeff Garzik 	PORT_IRQ_PHYRDY_CHG	= (1 << 4), /* PHY ready change */
170c6fd2807SJeff Garzik 	PORT_IRQ_COMWAKE	= (1 << 5), /* COMWAKE received */
171c6fd2807SJeff Garzik 	PORT_IRQ_UNK_FIS	= (1 << 6), /* unknown FIS received */
172c6fd2807SJeff Garzik 	PORT_IRQ_DEV_XCHG	= (1 << 7), /* device exchanged */
173c6fd2807SJeff Garzik 	PORT_IRQ_8B10B		= (1 << 8), /* 8b/10b decode error threshold */
174c6fd2807SJeff Garzik 	PORT_IRQ_CRC		= (1 << 9), /* CRC error threshold */
175c6fd2807SJeff Garzik 	PORT_IRQ_HANDSHAKE	= (1 << 10), /* handshake error threshold */
176c6fd2807SJeff Garzik 	PORT_IRQ_SDB_NOTIFY	= (1 << 11), /* SDB notify received */
177c6fd2807SJeff Garzik 
178c6fd2807SJeff Garzik 	DEF_PORT_IRQ		= PORT_IRQ_COMPLETE | PORT_IRQ_ERROR |
179c6fd2807SJeff Garzik 				  PORT_IRQ_PHYRDY_CHG | PORT_IRQ_DEV_XCHG |
180854c73a2STejun Heo 				  PORT_IRQ_UNK_FIS | PORT_IRQ_SDB_NOTIFY,
181c6fd2807SJeff Garzik 
182c6fd2807SJeff Garzik 	/* bits[27:16] are unmasked (raw) */
183c6fd2807SJeff Garzik 	PORT_IRQ_RAW_SHIFT	= 16,
184c6fd2807SJeff Garzik 	PORT_IRQ_MASKED_MASK	= 0x7ff,
185c6fd2807SJeff Garzik 	PORT_IRQ_RAW_MASK	= (0x7ff << PORT_IRQ_RAW_SHIFT),
186c6fd2807SJeff Garzik 
187c6fd2807SJeff Garzik 	/* ENABLE_SET/CLR specific, intr steering - 2 bit field */
188c6fd2807SJeff Garzik 	PORT_IRQ_STEER_SHIFT	= 30,
189c6fd2807SJeff Garzik 	PORT_IRQ_STEER_MASK	= (3 << PORT_IRQ_STEER_SHIFT),
190c6fd2807SJeff Garzik 
191c6fd2807SJeff Garzik 	/* PORT_CMD_ERR constants */
192c6fd2807SJeff Garzik 	PORT_CERR_DEV		= 1, /* Error bit in D2H Register FIS */
193c6fd2807SJeff Garzik 	PORT_CERR_SDB		= 2, /* Error bit in SDB FIS */
194c6fd2807SJeff Garzik 	PORT_CERR_DATA		= 3, /* Error in data FIS not detected by dev */
195c6fd2807SJeff Garzik 	PORT_CERR_SEND		= 4, /* Initial cmd FIS transmission failure */
196c6fd2807SJeff Garzik 	PORT_CERR_INCONSISTENT	= 5, /* Protocol mismatch */
197c6fd2807SJeff Garzik 	PORT_CERR_DIRECTION	= 6, /* Data direction mismatch */
198c6fd2807SJeff Garzik 	PORT_CERR_UNDERRUN	= 7, /* Ran out of SGEs while writing */
199c6fd2807SJeff Garzik 	PORT_CERR_OVERRUN	= 8, /* Ran out of SGEs while reading */
200c6fd2807SJeff Garzik 	PORT_CERR_PKT_PROT	= 11, /* DIR invalid in 1st PIO setup of ATAPI */
201c6fd2807SJeff Garzik 	PORT_CERR_SGT_BOUNDARY	= 16, /* PLD ecode 00 - SGT not on qword boundary */
202c6fd2807SJeff Garzik 	PORT_CERR_SGT_TGTABRT	= 17, /* PLD ecode 01 - target abort */
203c6fd2807SJeff Garzik 	PORT_CERR_SGT_MSTABRT	= 18, /* PLD ecode 10 - master abort */
204c6fd2807SJeff Garzik 	PORT_CERR_SGT_PCIPERR	= 19, /* PLD ecode 11 - PCI parity err while fetching SGT */
205c6fd2807SJeff Garzik 	PORT_CERR_CMD_BOUNDARY	= 24, /* ctrl[15:13] 001 - PRB not on qword boundary */
206c6fd2807SJeff Garzik 	PORT_CERR_CMD_TGTABRT	= 25, /* ctrl[15:13] 010 - target abort */
207c6fd2807SJeff Garzik 	PORT_CERR_CMD_MSTABRT	= 26, /* ctrl[15:13] 100 - master abort */
208c6fd2807SJeff Garzik 	PORT_CERR_CMD_PCIPERR	= 27, /* ctrl[15:13] 110 - PCI parity err while fetching PRB */
209c6fd2807SJeff Garzik 	PORT_CERR_XFR_UNDEF	= 32, /* PSD ecode 00 - undefined */
210c6fd2807SJeff Garzik 	PORT_CERR_XFR_TGTABRT	= 33, /* PSD ecode 01 - target abort */
211c6fd2807SJeff Garzik 	PORT_CERR_XFR_MSTABRT	= 34, /* PSD ecode 10 - master abort */
212c6fd2807SJeff Garzik 	PORT_CERR_XFR_PCIPERR	= 35, /* PSD ecode 11 - PCI prity err during transfer */
213c6fd2807SJeff Garzik 	PORT_CERR_SENDSERVICE	= 36, /* FIS received while sending service */
214c6fd2807SJeff Garzik 
215c6fd2807SJeff Garzik 	/* bits of PRB control field */
216c6fd2807SJeff Garzik 	PRB_CTRL_PROTOCOL	= (1 << 0), /* override def. ATA protocol */
217c6fd2807SJeff Garzik 	PRB_CTRL_PACKET_READ	= (1 << 4), /* PACKET cmd read */
218c6fd2807SJeff Garzik 	PRB_CTRL_PACKET_WRITE	= (1 << 5), /* PACKET cmd write */
219c6fd2807SJeff Garzik 	PRB_CTRL_NIEN		= (1 << 6), /* Mask completion irq */
220c6fd2807SJeff Garzik 	PRB_CTRL_SRST		= (1 << 7), /* Soft reset request (ign BSY?) */
221c6fd2807SJeff Garzik 
222c6fd2807SJeff Garzik 	/* PRB protocol field */
223c6fd2807SJeff Garzik 	PRB_PROT_PACKET		= (1 << 0),
224c6fd2807SJeff Garzik 	PRB_PROT_TCQ		= (1 << 1),
225c6fd2807SJeff Garzik 	PRB_PROT_NCQ		= (1 << 2),
226c6fd2807SJeff Garzik 	PRB_PROT_READ		= (1 << 3),
227c6fd2807SJeff Garzik 	PRB_PROT_WRITE		= (1 << 4),
228c6fd2807SJeff Garzik 	PRB_PROT_TRANSPARENT	= (1 << 5),
229c6fd2807SJeff Garzik 
230c6fd2807SJeff Garzik 	/*
231c6fd2807SJeff Garzik 	 * Other constants
232c6fd2807SJeff Garzik 	 */
233c6fd2807SJeff Garzik 	SGE_TRM			= (1 << 31), /* Last SGE in chain */
234c6fd2807SJeff Garzik 	SGE_LNK			= (1 << 30), /* linked list
235c6fd2807SJeff Garzik 						Points to SGT, not SGE */
236c6fd2807SJeff Garzik 	SGE_DRD			= (1 << 29), /* discard data read (/dev/null)
237c6fd2807SJeff Garzik 						data address ignored */
238c6fd2807SJeff Garzik 
239c6fd2807SJeff Garzik 	SIL24_MAX_CMDS		= 31,
240c6fd2807SJeff Garzik 
241c6fd2807SJeff Garzik 	/* board id */
242c6fd2807SJeff Garzik 	BID_SIL3124		= 0,
243c6fd2807SJeff Garzik 	BID_SIL3132		= 1,
244c6fd2807SJeff Garzik 	BID_SIL3131		= 2,
245c6fd2807SJeff Garzik 
246c6fd2807SJeff Garzik 	/* host flags */
2479cbe056fSSergei Shtylyov 	SIL24_COMMON_FLAGS	= ATA_FLAG_SATA | ATA_FLAG_PIO_DMA |
2489cbe056fSSergei Shtylyov 				  ATA_FLAG_NCQ | ATA_FLAG_ACPI_SATA |
2499cbe056fSSergei Shtylyov 				  ATA_FLAG_AN | ATA_FLAG_PMP,
250c6fd2807SJeff Garzik 	SIL24_FLAG_PCIX_IRQ_WOC	= (1 << 24), /* IRQ loss errata on PCI-X */
251c6fd2807SJeff Garzik 
252c6fd2807SJeff Garzik 	IRQ_STAT_4PORTS		= 0xf,
253c6fd2807SJeff Garzik };
254c6fd2807SJeff Garzik 
255c6fd2807SJeff Garzik struct sil24_ata_block {
256c6fd2807SJeff Garzik 	struct sil24_prb prb;
25793e2618eSTejun Heo 	struct sil24_sge sge[SIL24_MAX_SGE];
258c6fd2807SJeff Garzik };
259c6fd2807SJeff Garzik 
260c6fd2807SJeff Garzik struct sil24_atapi_block {
261c6fd2807SJeff Garzik 	struct sil24_prb prb;
262c6fd2807SJeff Garzik 	u8 cdb[16];
26393e2618eSTejun Heo 	struct sil24_sge sge[SIL24_MAX_SGE];
264c6fd2807SJeff Garzik };
265c6fd2807SJeff Garzik 
266c6fd2807SJeff Garzik union sil24_cmd_block {
267c6fd2807SJeff Garzik 	struct sil24_ata_block ata;
268c6fd2807SJeff Garzik 	struct sil24_atapi_block atapi;
269c6fd2807SJeff Garzik };
270c6fd2807SJeff Garzik 
271fc8cc1d5SJoe Perches static const struct sil24_cerr_info {
272c6fd2807SJeff Garzik 	unsigned int err_mask, action;
273c6fd2807SJeff Garzik 	const char *desc;
274c6fd2807SJeff Garzik } sil24_cerr_db[] = {
275f90f0828STejun Heo 	[0]			= { AC_ERR_DEV, 0,
276c6fd2807SJeff Garzik 				    "device error" },
277f90f0828STejun Heo 	[PORT_CERR_DEV]		= { AC_ERR_DEV, 0,
278c6fd2807SJeff Garzik 				    "device error via D2H FIS" },
279f90f0828STejun Heo 	[PORT_CERR_SDB]		= { AC_ERR_DEV, 0,
280c6fd2807SJeff Garzik 				    "device error via SDB FIS" },
281cf480626STejun Heo 	[PORT_CERR_DATA]	= { AC_ERR_ATA_BUS, ATA_EH_RESET,
282c6fd2807SJeff Garzik 				    "error in data FIS" },
283cf480626STejun Heo 	[PORT_CERR_SEND]	= { AC_ERR_ATA_BUS, ATA_EH_RESET,
284c6fd2807SJeff Garzik 				    "failed to transmit command FIS" },
285cf480626STejun Heo 	[PORT_CERR_INCONSISTENT] = { AC_ERR_HSM, ATA_EH_RESET,
286c6fd2807SJeff Garzik 				     "protocol mismatch" },
287cf480626STejun Heo 	[PORT_CERR_DIRECTION]	= { AC_ERR_HSM, ATA_EH_RESET,
288c6fd2807SJeff Garzik 				    "data directon mismatch" },
289cf480626STejun Heo 	[PORT_CERR_UNDERRUN]	= { AC_ERR_HSM, ATA_EH_RESET,
290c6fd2807SJeff Garzik 				    "ran out of SGEs while writing" },
291cf480626STejun Heo 	[PORT_CERR_OVERRUN]	= { AC_ERR_HSM, ATA_EH_RESET,
292c6fd2807SJeff Garzik 				    "ran out of SGEs while reading" },
293cf480626STejun Heo 	[PORT_CERR_PKT_PROT]	= { AC_ERR_HSM, ATA_EH_RESET,
294c6fd2807SJeff Garzik 				    "invalid data directon for ATAPI CDB" },
295cf480626STejun Heo 	[PORT_CERR_SGT_BOUNDARY] = { AC_ERR_SYSTEM, ATA_EH_RESET,
2967293fa8fSTejun Heo 				     "SGT not on qword boundary" },
297cf480626STejun Heo 	[PORT_CERR_SGT_TGTABRT]	= { AC_ERR_HOST_BUS, ATA_EH_RESET,
298c6fd2807SJeff Garzik 				    "PCI target abort while fetching SGT" },
299cf480626STejun Heo 	[PORT_CERR_SGT_MSTABRT]	= { AC_ERR_HOST_BUS, ATA_EH_RESET,
300c6fd2807SJeff Garzik 				    "PCI master abort while fetching SGT" },
301cf480626STejun Heo 	[PORT_CERR_SGT_PCIPERR]	= { AC_ERR_HOST_BUS, ATA_EH_RESET,
302c6fd2807SJeff Garzik 				    "PCI parity error while fetching SGT" },
303cf480626STejun Heo 	[PORT_CERR_CMD_BOUNDARY] = { AC_ERR_SYSTEM, ATA_EH_RESET,
304c6fd2807SJeff Garzik 				     "PRB not on qword boundary" },
305cf480626STejun Heo 	[PORT_CERR_CMD_TGTABRT]	= { AC_ERR_HOST_BUS, ATA_EH_RESET,
306c6fd2807SJeff Garzik 				    "PCI target abort while fetching PRB" },
307cf480626STejun Heo 	[PORT_CERR_CMD_MSTABRT]	= { AC_ERR_HOST_BUS, ATA_EH_RESET,
308c6fd2807SJeff Garzik 				    "PCI master abort while fetching PRB" },
309cf480626STejun Heo 	[PORT_CERR_CMD_PCIPERR]	= { AC_ERR_HOST_BUS, ATA_EH_RESET,
310c6fd2807SJeff Garzik 				    "PCI parity error while fetching PRB" },
311cf480626STejun Heo 	[PORT_CERR_XFR_UNDEF]	= { AC_ERR_HOST_BUS, ATA_EH_RESET,
312c6fd2807SJeff Garzik 				    "undefined error while transferring data" },
313cf480626STejun Heo 	[PORT_CERR_XFR_TGTABRT]	= { AC_ERR_HOST_BUS, ATA_EH_RESET,
314c6fd2807SJeff Garzik 				    "PCI target abort while transferring data" },
315cf480626STejun Heo 	[PORT_CERR_XFR_MSTABRT]	= { AC_ERR_HOST_BUS, ATA_EH_RESET,
316c6fd2807SJeff Garzik 				    "PCI master abort while transferring data" },
317cf480626STejun Heo 	[PORT_CERR_XFR_PCIPERR]	= { AC_ERR_HOST_BUS, ATA_EH_RESET,
318c6fd2807SJeff Garzik 				    "PCI parity error while transferring data" },
319cf480626STejun Heo 	[PORT_CERR_SENDSERVICE]	= { AC_ERR_HSM, ATA_EH_RESET,
320c6fd2807SJeff Garzik 				    "FIS received while sending service FIS" },
321c6fd2807SJeff Garzik };
322c6fd2807SJeff Garzik 
323c6fd2807SJeff Garzik /*
324c6fd2807SJeff Garzik  * ap->private_data
325c6fd2807SJeff Garzik  *
326c6fd2807SJeff Garzik  * The preview driver always returned 0 for status.  We emulate it
327c6fd2807SJeff Garzik  * here from the previous interrupt.
328c6fd2807SJeff Garzik  */
329c6fd2807SJeff Garzik struct sil24_port_priv {
330c6fd2807SJeff Garzik 	union sil24_cmd_block *cmd_block;	/* 32 cmd blocks */
331c6fd2807SJeff Garzik 	dma_addr_t cmd_block_dma;		/* DMA base addr for them */
33223818034STejun Heo 	int do_port_rst;
333c6fd2807SJeff Garzik };
334c6fd2807SJeff Garzik 
335cd0d3bbcSAlan static void sil24_dev_config(struct ata_device *dev);
33682ef04fbSTejun Heo static int sil24_scr_read(struct ata_link *link, unsigned sc_reg, u32 *val);
33782ef04fbSTejun Heo static int sil24_scr_write(struct ata_link *link, unsigned sc_reg, u32 val);
3383454dc69STejun Heo static int sil24_qc_defer(struct ata_queued_cmd *qc);
339c6fd2807SJeff Garzik static void sil24_qc_prep(struct ata_queued_cmd *qc);
340c6fd2807SJeff Garzik static unsigned int sil24_qc_issue(struct ata_queued_cmd *qc);
34179f97dadSTejun Heo static bool sil24_qc_fill_rtf(struct ata_queued_cmd *qc);
3423454dc69STejun Heo static void sil24_pmp_attach(struct ata_port *ap);
3433454dc69STejun Heo static void sil24_pmp_detach(struct ata_port *ap);
344c6fd2807SJeff Garzik static void sil24_freeze(struct ata_port *ap);
345c6fd2807SJeff Garzik static void sil24_thaw(struct ata_port *ap);
346a1efdabaSTejun Heo static int sil24_softreset(struct ata_link *link, unsigned int *class,
347a1efdabaSTejun Heo 			   unsigned long deadline);
348a1efdabaSTejun Heo static int sil24_hardreset(struct ata_link *link, unsigned int *class,
349a1efdabaSTejun Heo 			   unsigned long deadline);
350a1efdabaSTejun Heo static int sil24_pmp_hardreset(struct ata_link *link, unsigned int *class,
351a1efdabaSTejun Heo 			       unsigned long deadline);
352c6fd2807SJeff Garzik static void sil24_error_handler(struct ata_port *ap);
353c6fd2807SJeff Garzik static void sil24_post_internal_cmd(struct ata_queued_cmd *qc);
354c6fd2807SJeff Garzik static int sil24_port_start(struct ata_port *ap);
355c6fd2807SJeff Garzik static int sil24_init_one(struct pci_dev *pdev, const struct pci_device_id *ent);
356281d426cSAlexey Dobriyan #ifdef CONFIG_PM
357c6fd2807SJeff Garzik static int sil24_pci_device_resume(struct pci_dev *pdev);
3583454dc69STejun Heo static int sil24_port_resume(struct ata_port *ap);
359281d426cSAlexey Dobriyan #endif
360c6fd2807SJeff Garzik 
361c6fd2807SJeff Garzik static const struct pci_device_id sil24_pci_tbl[] = {
36254bb3a94SJeff Garzik 	{ PCI_VDEVICE(CMD, 0x3124), BID_SIL3124 },
36354bb3a94SJeff Garzik 	{ PCI_VDEVICE(INTEL, 0x3124), BID_SIL3124 },
36454bb3a94SJeff Garzik 	{ PCI_VDEVICE(CMD, 0x3132), BID_SIL3132 },
365722d67b6SJamie Clark 	{ PCI_VDEVICE(CMD, 0x0242), BID_SIL3132 },
366464b3286STejun Heo 	{ PCI_VDEVICE(CMD, 0x0244), BID_SIL3132 },
36754bb3a94SJeff Garzik 	{ PCI_VDEVICE(CMD, 0x3131), BID_SIL3131 },
36854bb3a94SJeff Garzik 	{ PCI_VDEVICE(CMD, 0x3531), BID_SIL3131 },
36954bb3a94SJeff Garzik 
370c6fd2807SJeff Garzik 	{ } /* terminate list */
371c6fd2807SJeff Garzik };
372c6fd2807SJeff Garzik 
373c6fd2807SJeff Garzik static struct pci_driver sil24_pci_driver = {
374c6fd2807SJeff Garzik 	.name			= DRV_NAME,
375c6fd2807SJeff Garzik 	.id_table		= sil24_pci_tbl,
376c6fd2807SJeff Garzik 	.probe			= sil24_init_one,
37724dc5f33STejun Heo 	.remove			= ata_pci_remove_one,
378281d426cSAlexey Dobriyan #ifdef CONFIG_PM
379c6fd2807SJeff Garzik 	.suspend		= ata_pci_device_suspend,
380c6fd2807SJeff Garzik 	.resume			= sil24_pci_device_resume,
381281d426cSAlexey Dobriyan #endif
382c6fd2807SJeff Garzik };
383c6fd2807SJeff Garzik 
384c6fd2807SJeff Garzik static struct scsi_host_template sil24_sht = {
38568d1d07bSTejun Heo 	ATA_NCQ_SHT(DRV_NAME),
386c6fd2807SJeff Garzik 	.can_queue		= SIL24_MAX_CMDS,
38793e2618eSTejun Heo 	.sg_tablesize		= SIL24_MAX_SGE,
388c6fd2807SJeff Garzik 	.dma_boundary		= ATA_DMA_BOUNDARY,
389c6fd2807SJeff Garzik };
390c6fd2807SJeff Garzik 
391029cfd6bSTejun Heo static struct ata_port_operations sil24_ops = {
392029cfd6bSTejun Heo 	.inherits		= &sata_pmp_port_ops,
393c6fd2807SJeff Garzik 
3943454dc69STejun Heo 	.qc_defer		= sil24_qc_defer,
395c6fd2807SJeff Garzik 	.qc_prep		= sil24_qc_prep,
396c6fd2807SJeff Garzik 	.qc_issue		= sil24_qc_issue,
39779f97dadSTejun Heo 	.qc_fill_rtf		= sil24_qc_fill_rtf,
398c6fd2807SJeff Garzik 
399c6fd2807SJeff Garzik 	.freeze			= sil24_freeze,
400c6fd2807SJeff Garzik 	.thaw			= sil24_thaw,
401a1efdabaSTejun Heo 	.softreset		= sil24_softreset,
402a1efdabaSTejun Heo 	.hardreset		= sil24_hardreset,
403071f44b1STejun Heo 	.pmp_softreset		= sil24_softreset,
404a1efdabaSTejun Heo 	.pmp_hardreset		= sil24_pmp_hardreset,
405c6fd2807SJeff Garzik 	.error_handler		= sil24_error_handler,
406c6fd2807SJeff Garzik 	.post_internal_cmd	= sil24_post_internal_cmd,
407029cfd6bSTejun Heo 	.dev_config		= sil24_dev_config,
408029cfd6bSTejun Heo 
409029cfd6bSTejun Heo 	.scr_read		= sil24_scr_read,
410029cfd6bSTejun Heo 	.scr_write		= sil24_scr_write,
411029cfd6bSTejun Heo 	.pmp_attach		= sil24_pmp_attach,
412029cfd6bSTejun Heo 	.pmp_detach		= sil24_pmp_detach,
413c6fd2807SJeff Garzik 
414c6fd2807SJeff Garzik 	.port_start		= sil24_port_start,
4153454dc69STejun Heo #ifdef CONFIG_PM
4163454dc69STejun Heo 	.port_resume		= sil24_port_resume,
4173454dc69STejun Heo #endif
418c6fd2807SJeff Garzik };
419c6fd2807SJeff Garzik 
42090ab5ee9SRusty Russell static bool sata_sil24_msi;    /* Disable MSI */
421dae77214SVivek Mahajan module_param_named(msi, sata_sil24_msi, bool, S_IRUGO);
422dae77214SVivek Mahajan MODULE_PARM_DESC(msi, "Enable MSI (Default: false)");
423dae77214SVivek Mahajan 
424c6fd2807SJeff Garzik /*
425cca3974eSJeff Garzik  * Use bits 30-31 of port_flags to encode available port numbers.
426c6fd2807SJeff Garzik  * Current maxium is 4.
427c6fd2807SJeff Garzik  */
428c6fd2807SJeff Garzik #define SIL24_NPORTS2FLAG(nports)	((((unsigned)(nports) - 1) & 0x3) << 30)
429c6fd2807SJeff Garzik #define SIL24_FLAG2NPORTS(flag)		((((flag) >> 30) & 0x3) + 1)
430c6fd2807SJeff Garzik 
4314447d351STejun Heo static const struct ata_port_info sil24_port_info[] = {
432c6fd2807SJeff Garzik 	/* sil_3124 */
433c6fd2807SJeff Garzik 	{
434cca3974eSJeff Garzik 		.flags		= SIL24_COMMON_FLAGS | SIL24_NPORTS2FLAG(4) |
435c6fd2807SJeff Garzik 				  SIL24_FLAG_PCIX_IRQ_WOC,
43614bdef98SErik Inge Bolsø 		.pio_mask	= ATA_PIO4,
43714bdef98SErik Inge Bolsø 		.mwdma_mask	= ATA_MWDMA2,
43814bdef98SErik Inge Bolsø 		.udma_mask	= ATA_UDMA5,
439c6fd2807SJeff Garzik 		.port_ops	= &sil24_ops,
440c6fd2807SJeff Garzik 	},
441c6fd2807SJeff Garzik 	/* sil_3132 */
442c6fd2807SJeff Garzik 	{
443cca3974eSJeff Garzik 		.flags		= SIL24_COMMON_FLAGS | SIL24_NPORTS2FLAG(2),
44414bdef98SErik Inge Bolsø 		.pio_mask	= ATA_PIO4,
44514bdef98SErik Inge Bolsø 		.mwdma_mask	= ATA_MWDMA2,
44614bdef98SErik Inge Bolsø 		.udma_mask	= ATA_UDMA5,
447c6fd2807SJeff Garzik 		.port_ops	= &sil24_ops,
448c6fd2807SJeff Garzik 	},
449c6fd2807SJeff Garzik 	/* sil_3131/sil_3531 */
450c6fd2807SJeff Garzik 	{
451cca3974eSJeff Garzik 		.flags		= SIL24_COMMON_FLAGS | SIL24_NPORTS2FLAG(1),
45214bdef98SErik Inge Bolsø 		.pio_mask	= ATA_PIO4,
45314bdef98SErik Inge Bolsø 		.mwdma_mask	= ATA_MWDMA2,
45414bdef98SErik Inge Bolsø 		.udma_mask	= ATA_UDMA5,
455c6fd2807SJeff Garzik 		.port_ops	= &sil24_ops,
456c6fd2807SJeff Garzik 	},
457c6fd2807SJeff Garzik };
458c6fd2807SJeff Garzik 
459c6fd2807SJeff Garzik static int sil24_tag(int tag)
460c6fd2807SJeff Garzik {
461c6fd2807SJeff Garzik 	if (unlikely(ata_tag_internal(tag)))
462c6fd2807SJeff Garzik 		return 0;
463c6fd2807SJeff Garzik 	return tag;
464c6fd2807SJeff Garzik }
465c6fd2807SJeff Garzik 
466350756f6STejun Heo static unsigned long sil24_port_offset(struct ata_port *ap)
467350756f6STejun Heo {
468350756f6STejun Heo 	return ap->port_no * PORT_REGS_SIZE;
469350756f6STejun Heo }
470350756f6STejun Heo 
471350756f6STejun Heo static void __iomem *sil24_port_base(struct ata_port *ap)
472350756f6STejun Heo {
473350756f6STejun Heo 	return ap->host->iomap[SIL24_PORT_BAR] + sil24_port_offset(ap);
474350756f6STejun Heo }
475350756f6STejun Heo 
476cd0d3bbcSAlan static void sil24_dev_config(struct ata_device *dev)
477c6fd2807SJeff Garzik {
478350756f6STejun Heo 	void __iomem *port = sil24_port_base(dev->link->ap);
479c6fd2807SJeff Garzik 
480c6fd2807SJeff Garzik 	if (dev->cdb_len == 16)
481c6fd2807SJeff Garzik 		writel(PORT_CS_CDB16, port + PORT_CTRL_STAT);
482c6fd2807SJeff Garzik 	else
483c6fd2807SJeff Garzik 		writel(PORT_CS_CDB16, port + PORT_CTRL_CLR);
484c6fd2807SJeff Garzik }
485c6fd2807SJeff Garzik 
486e59f0dadSTejun Heo static void sil24_read_tf(struct ata_port *ap, int tag, struct ata_taskfile *tf)
487c6fd2807SJeff Garzik {
488350756f6STejun Heo 	void __iomem *port = sil24_port_base(ap);
489e59f0dadSTejun Heo 	struct sil24_prb __iomem *prb;
490c6fd2807SJeff Garzik 	u8 fis[6 * 4];
491c6fd2807SJeff Garzik 
492e59f0dadSTejun Heo 	prb = port + PORT_LRAM + sil24_tag(tag) * PORT_LRAM_SLOT_SZ;
493e59f0dadSTejun Heo 	memcpy_fromio(fis, prb->fis, sizeof(fis));
494e59f0dadSTejun Heo 	ata_tf_from_fis(fis, tf);
495c6fd2807SJeff Garzik }
496c6fd2807SJeff Garzik 
497c6fd2807SJeff Garzik static int sil24_scr_map[] = {
498c6fd2807SJeff Garzik 	[SCR_CONTROL]	= 0,
499c6fd2807SJeff Garzik 	[SCR_STATUS]	= 1,
500c6fd2807SJeff Garzik 	[SCR_ERROR]	= 2,
501c6fd2807SJeff Garzik 	[SCR_ACTIVE]	= 3,
502c6fd2807SJeff Garzik };
503c6fd2807SJeff Garzik 
50482ef04fbSTejun Heo static int sil24_scr_read(struct ata_link *link, unsigned sc_reg, u32 *val)
505c6fd2807SJeff Garzik {
50682ef04fbSTejun Heo 	void __iomem *scr_addr = sil24_port_base(link->ap) + PORT_SCONTROL;
507da3dbb17STejun Heo 
508c6fd2807SJeff Garzik 	if (sc_reg < ARRAY_SIZE(sil24_scr_map)) {
509da3dbb17STejun Heo 		*val = readl(scr_addr + sil24_scr_map[sc_reg] * 4);
510da3dbb17STejun Heo 		return 0;
511c6fd2807SJeff Garzik 	}
512da3dbb17STejun Heo 	return -EINVAL;
513c6fd2807SJeff Garzik }
514c6fd2807SJeff Garzik 
51582ef04fbSTejun Heo static int sil24_scr_write(struct ata_link *link, unsigned sc_reg, u32 val)
516c6fd2807SJeff Garzik {
51782ef04fbSTejun Heo 	void __iomem *scr_addr = sil24_port_base(link->ap) + PORT_SCONTROL;
518da3dbb17STejun Heo 
519c6fd2807SJeff Garzik 	if (sc_reg < ARRAY_SIZE(sil24_scr_map)) {
520c6fd2807SJeff Garzik 		writel(val, scr_addr + sil24_scr_map[sc_reg] * 4);
521da3dbb17STejun Heo 		return 0;
522c6fd2807SJeff Garzik 	}
523da3dbb17STejun Heo 	return -EINVAL;
524c6fd2807SJeff Garzik }
525c6fd2807SJeff Garzik 
52623818034STejun Heo static void sil24_config_port(struct ata_port *ap)
52723818034STejun Heo {
528350756f6STejun Heo 	void __iomem *port = sil24_port_base(ap);
52923818034STejun Heo 
53023818034STejun Heo 	/* configure IRQ WoC */
53123818034STejun Heo 	if (ap->flags & SIL24_FLAG_PCIX_IRQ_WOC)
53223818034STejun Heo 		writel(PORT_CS_IRQ_WOC, port + PORT_CTRL_STAT);
53323818034STejun Heo 	else
53423818034STejun Heo 		writel(PORT_CS_IRQ_WOC, port + PORT_CTRL_CLR);
53523818034STejun Heo 
53623818034STejun Heo 	/* zero error counters. */
5377a4f876bSColin Tuckley 	writew(0x8000, port + PORT_DECODE_ERR_THRESH);
5387a4f876bSColin Tuckley 	writew(0x8000, port + PORT_CRC_ERR_THRESH);
5397a4f876bSColin Tuckley 	writew(0x8000, port + PORT_HSHK_ERR_THRESH);
5407a4f876bSColin Tuckley 	writew(0x0000, port + PORT_DECODE_ERR_CNT);
5417a4f876bSColin Tuckley 	writew(0x0000, port + PORT_CRC_ERR_CNT);
5427a4f876bSColin Tuckley 	writew(0x0000, port + PORT_HSHK_ERR_CNT);
54323818034STejun Heo 
54423818034STejun Heo 	/* always use 64bit activation */
54523818034STejun Heo 	writel(PORT_CS_32BIT_ACTV, port + PORT_CTRL_CLR);
54623818034STejun Heo 
54723818034STejun Heo 	/* clear port multiplier enable and resume bits */
54823818034STejun Heo 	writel(PORT_CS_PMP_EN | PORT_CS_PMP_RESUME, port + PORT_CTRL_CLR);
54923818034STejun Heo }
55023818034STejun Heo 
5513454dc69STejun Heo static void sil24_config_pmp(struct ata_port *ap, int attached)
5523454dc69STejun Heo {
553350756f6STejun Heo 	void __iomem *port = sil24_port_base(ap);
5543454dc69STejun Heo 
5553454dc69STejun Heo 	if (attached)
5563454dc69STejun Heo 		writel(PORT_CS_PMP_EN, port + PORT_CTRL_STAT);
5573454dc69STejun Heo 	else
5583454dc69STejun Heo 		writel(PORT_CS_PMP_EN, port + PORT_CTRL_CLR);
5593454dc69STejun Heo }
5603454dc69STejun Heo 
5613454dc69STejun Heo static void sil24_clear_pmp(struct ata_port *ap)
5623454dc69STejun Heo {
563350756f6STejun Heo 	void __iomem *port = sil24_port_base(ap);
5643454dc69STejun Heo 	int i;
5653454dc69STejun Heo 
5663454dc69STejun Heo 	writel(PORT_CS_PMP_RESUME, port + PORT_CTRL_CLR);
5673454dc69STejun Heo 
5683454dc69STejun Heo 	for (i = 0; i < SATA_PMP_MAX_PORTS; i++) {
5693454dc69STejun Heo 		void __iomem *pmp_base = port + PORT_PMP + i * PORT_PMP_SIZE;
5703454dc69STejun Heo 
5713454dc69STejun Heo 		writel(0, pmp_base + PORT_PMP_STATUS);
5723454dc69STejun Heo 		writel(0, pmp_base + PORT_PMP_QACTIVE);
5733454dc69STejun Heo 	}
5743454dc69STejun Heo }
5753454dc69STejun Heo 
576c6fd2807SJeff Garzik static int sil24_init_port(struct ata_port *ap)
577c6fd2807SJeff Garzik {
578350756f6STejun Heo 	void __iomem *port = sil24_port_base(ap);
57923818034STejun Heo 	struct sil24_port_priv *pp = ap->private_data;
580c6fd2807SJeff Garzik 	u32 tmp;
581c6fd2807SJeff Garzik 
5823454dc69STejun Heo 	/* clear PMP error status */
583071f44b1STejun Heo 	if (sata_pmp_attached(ap))
5843454dc69STejun Heo 		sil24_clear_pmp(ap);
5853454dc69STejun Heo 
586c6fd2807SJeff Garzik 	writel(PORT_CS_INIT, port + PORT_CTRL_STAT);
58797750cebSTejun Heo 	ata_wait_register(ap, port + PORT_CTRL_STAT,
588c6fd2807SJeff Garzik 			  PORT_CS_INIT, PORT_CS_INIT, 10, 100);
58997750cebSTejun Heo 	tmp = ata_wait_register(ap, port + PORT_CTRL_STAT,
590c6fd2807SJeff Garzik 				PORT_CS_RDY, 0, 10, 100);
591c6fd2807SJeff Garzik 
59223818034STejun Heo 	if ((tmp & (PORT_CS_INIT | PORT_CS_RDY)) != PORT_CS_RDY) {
59323818034STejun Heo 		pp->do_port_rst = 1;
594cf480626STejun Heo 		ap->link.eh_context.i.action |= ATA_EH_RESET;
595c6fd2807SJeff Garzik 		return -EIO;
59623818034STejun Heo 	}
59723818034STejun Heo 
598c6fd2807SJeff Garzik 	return 0;
599c6fd2807SJeff Garzik }
600c6fd2807SJeff Garzik 
60137b99cbaSTejun Heo static int sil24_exec_polled_cmd(struct ata_port *ap, int pmp,
60237b99cbaSTejun Heo 				 const struct ata_taskfile *tf,
60337b99cbaSTejun Heo 				 int is_cmd, u32 ctrl,
60437b99cbaSTejun Heo 				 unsigned long timeout_msec)
605c6fd2807SJeff Garzik {
606350756f6STejun Heo 	void __iomem *port = sil24_port_base(ap);
607c6fd2807SJeff Garzik 	struct sil24_port_priv *pp = ap->private_data;
608c6fd2807SJeff Garzik 	struct sil24_prb *prb = &pp->cmd_block[0].ata.prb;
609c6fd2807SJeff Garzik 	dma_addr_t paddr = pp->cmd_block_dma;
61037b99cbaSTejun Heo 	u32 irq_enabled, irq_mask, irq_stat;
61137b99cbaSTejun Heo 	int rc;
61237b99cbaSTejun Heo 
61337b99cbaSTejun Heo 	prb->ctrl = cpu_to_le16(ctrl);
61437b99cbaSTejun Heo 	ata_tf_to_fis(tf, pmp, is_cmd, prb->fis);
61537b99cbaSTejun Heo 
61637b99cbaSTejun Heo 	/* temporarily plug completion and error interrupts */
61737b99cbaSTejun Heo 	irq_enabled = readl(port + PORT_IRQ_ENABLE_SET);
61837b99cbaSTejun Heo 	writel(PORT_IRQ_COMPLETE | PORT_IRQ_ERROR, port + PORT_IRQ_ENABLE_CLR);
61937b99cbaSTejun Heo 
62010823452SCatalin Marinas 	/*
62110823452SCatalin Marinas 	 * The barrier is required to ensure that writes to cmd_block reach
62210823452SCatalin Marinas 	 * the memory before the write to PORT_CMD_ACTIVATE.
62310823452SCatalin Marinas 	 */
62410823452SCatalin Marinas 	wmb();
62537b99cbaSTejun Heo 	writel((u32)paddr, port + PORT_CMD_ACTIVATE);
62637b99cbaSTejun Heo 	writel((u64)paddr >> 32, port + PORT_CMD_ACTIVATE + 4);
62737b99cbaSTejun Heo 
62837b99cbaSTejun Heo 	irq_mask = (PORT_IRQ_COMPLETE | PORT_IRQ_ERROR) << PORT_IRQ_RAW_SHIFT;
62997750cebSTejun Heo 	irq_stat = ata_wait_register(ap, port + PORT_IRQ_STAT, irq_mask, 0x0,
63037b99cbaSTejun Heo 				     10, timeout_msec);
63137b99cbaSTejun Heo 
63237b99cbaSTejun Heo 	writel(irq_mask, port + PORT_IRQ_STAT); /* clear IRQs */
63337b99cbaSTejun Heo 	irq_stat >>= PORT_IRQ_RAW_SHIFT;
63437b99cbaSTejun Heo 
63537b99cbaSTejun Heo 	if (irq_stat & PORT_IRQ_COMPLETE)
63637b99cbaSTejun Heo 		rc = 0;
63737b99cbaSTejun Heo 	else {
63837b99cbaSTejun Heo 		/* force port into known state */
63937b99cbaSTejun Heo 		sil24_init_port(ap);
64037b99cbaSTejun Heo 
64137b99cbaSTejun Heo 		if (irq_stat & PORT_IRQ_ERROR)
64237b99cbaSTejun Heo 			rc = -EIO;
64337b99cbaSTejun Heo 		else
64437b99cbaSTejun Heo 			rc = -EBUSY;
64537b99cbaSTejun Heo 	}
64637b99cbaSTejun Heo 
64737b99cbaSTejun Heo 	/* restore IRQ enabled */
64837b99cbaSTejun Heo 	writel(irq_enabled, port + PORT_IRQ_ENABLE_SET);
64937b99cbaSTejun Heo 
65037b99cbaSTejun Heo 	return rc;
65137b99cbaSTejun Heo }
65237b99cbaSTejun Heo 
653071f44b1STejun Heo static int sil24_softreset(struct ata_link *link, unsigned int *class,
654071f44b1STejun Heo 			   unsigned long deadline)
65537b99cbaSTejun Heo {
656cc0680a5STejun Heo 	struct ata_port *ap = link->ap;
657071f44b1STejun Heo 	int pmp = sata_srst_pmp(link);
65837b99cbaSTejun Heo 	unsigned long timeout_msec = 0;
659e59f0dadSTejun Heo 	struct ata_taskfile tf;
660c6fd2807SJeff Garzik 	const char *reason;
66137b99cbaSTejun Heo 	int rc;
662c6fd2807SJeff Garzik 
663c6fd2807SJeff Garzik 	DPRINTK("ENTER\n");
664c6fd2807SJeff Garzik 
665c6fd2807SJeff Garzik 	/* put the port into known state */
666c6fd2807SJeff Garzik 	if (sil24_init_port(ap)) {
667c6fd2807SJeff Garzik 		reason = "port not ready";
668c6fd2807SJeff Garzik 		goto err;
669c6fd2807SJeff Garzik 	}
670c6fd2807SJeff Garzik 
671c6fd2807SJeff Garzik 	/* do SRST */
67237b99cbaSTejun Heo 	if (time_after(deadline, jiffies))
67337b99cbaSTejun Heo 		timeout_msec = jiffies_to_msecs(deadline - jiffies);
674c6fd2807SJeff Garzik 
675cc0680a5STejun Heo 	ata_tf_init(link->device, &tf);	/* doesn't really matter */
676975530e8STejun Heo 	rc = sil24_exec_polled_cmd(ap, pmp, &tf, 0, PRB_CTRL_SRST,
677975530e8STejun Heo 				   timeout_msec);
67837b99cbaSTejun Heo 	if (rc == -EBUSY) {
679c6fd2807SJeff Garzik 		reason = "timeout";
680c6fd2807SJeff Garzik 		goto err;
68137b99cbaSTejun Heo 	} else if (rc) {
68237b99cbaSTejun Heo 		reason = "SRST command error";
68337b99cbaSTejun Heo 		goto err;
684c6fd2807SJeff Garzik 	}
685c6fd2807SJeff Garzik 
686e59f0dadSTejun Heo 	sil24_read_tf(ap, 0, &tf);
687e59f0dadSTejun Heo 	*class = ata_dev_classify(&tf);
688c6fd2807SJeff Garzik 
689c6fd2807SJeff Garzik 	DPRINTK("EXIT, class=%u\n", *class);
690c6fd2807SJeff Garzik 	return 0;
691c6fd2807SJeff Garzik 
692c6fd2807SJeff Garzik  err:
693a9a79dfeSJoe Perches 	ata_link_err(link, "softreset failed (%s)\n", reason);
694c6fd2807SJeff Garzik 	return -EIO;
695c6fd2807SJeff Garzik }
696c6fd2807SJeff Garzik 
697cc0680a5STejun Heo static int sil24_hardreset(struct ata_link *link, unsigned int *class,
698d4b2bab4STejun Heo 			   unsigned long deadline)
699c6fd2807SJeff Garzik {
700cc0680a5STejun Heo 	struct ata_port *ap = link->ap;
701350756f6STejun Heo 	void __iomem *port = sil24_port_base(ap);
70223818034STejun Heo 	struct sil24_port_priv *pp = ap->private_data;
70323818034STejun Heo 	int did_port_rst = 0;
704c6fd2807SJeff Garzik 	const char *reason;
705c6fd2807SJeff Garzik 	int tout_msec, rc;
706c6fd2807SJeff Garzik 	u32 tmp;
707c6fd2807SJeff Garzik 
70823818034STejun Heo  retry:
70923818034STejun Heo 	/* Sometimes, DEV_RST is not enough to recover the controller.
71023818034STejun Heo 	 * This happens often after PM DMA CS errata.
71123818034STejun Heo 	 */
71223818034STejun Heo 	if (pp->do_port_rst) {
713a9a79dfeSJoe Perches 		ata_port_warn(ap,
714a9a79dfeSJoe Perches 			      "controller in dubious state, performing PORT_RST\n");
71523818034STejun Heo 
71623818034STejun Heo 		writel(PORT_CS_PORT_RST, port + PORT_CTRL_STAT);
71797750cebSTejun Heo 		ata_msleep(ap, 10);
71823818034STejun Heo 		writel(PORT_CS_PORT_RST, port + PORT_CTRL_CLR);
71997750cebSTejun Heo 		ata_wait_register(ap, port + PORT_CTRL_STAT, PORT_CS_RDY, 0,
72023818034STejun Heo 				  10, 5000);
72123818034STejun Heo 
72223818034STejun Heo 		/* restore port configuration */
72323818034STejun Heo 		sil24_config_port(ap);
72423818034STejun Heo 		sil24_config_pmp(ap, ap->nr_pmp_links);
72523818034STejun Heo 
72623818034STejun Heo 		pp->do_port_rst = 0;
72723818034STejun Heo 		did_port_rst = 1;
72823818034STejun Heo 	}
72923818034STejun Heo 
730c6fd2807SJeff Garzik 	/* sil24 does the right thing(tm) without any protection */
731cc0680a5STejun Heo 	sata_set_spd(link);
732c6fd2807SJeff Garzik 
733c6fd2807SJeff Garzik 	tout_msec = 100;
734cc0680a5STejun Heo 	if (ata_link_online(link))
735c6fd2807SJeff Garzik 		tout_msec = 5000;
736c6fd2807SJeff Garzik 
737c6fd2807SJeff Garzik 	writel(PORT_CS_DEV_RST, port + PORT_CTRL_STAT);
73897750cebSTejun Heo 	tmp = ata_wait_register(ap, port + PORT_CTRL_STAT,
7395796d1c4SJeff Garzik 				PORT_CS_DEV_RST, PORT_CS_DEV_RST, 10,
7405796d1c4SJeff Garzik 				tout_msec);
741c6fd2807SJeff Garzik 
742c6fd2807SJeff Garzik 	/* SStatus oscillates between zero and valid status after
743c6fd2807SJeff Garzik 	 * DEV_RST, debounce it.
744c6fd2807SJeff Garzik 	 */
745cc0680a5STejun Heo 	rc = sata_link_debounce(link, sata_deb_timing_long, deadline);
746c6fd2807SJeff Garzik 	if (rc) {
747c6fd2807SJeff Garzik 		reason = "PHY debouncing failed";
748c6fd2807SJeff Garzik 		goto err;
749c6fd2807SJeff Garzik 	}
750c6fd2807SJeff Garzik 
751c6fd2807SJeff Garzik 	if (tmp & PORT_CS_DEV_RST) {
752cc0680a5STejun Heo 		if (ata_link_offline(link))
753c6fd2807SJeff Garzik 			return 0;
754c6fd2807SJeff Garzik 		reason = "link not ready";
755c6fd2807SJeff Garzik 		goto err;
756c6fd2807SJeff Garzik 	}
757c6fd2807SJeff Garzik 
758c6fd2807SJeff Garzik 	/* Sil24 doesn't store signature FIS after hardreset, so we
759c6fd2807SJeff Garzik 	 * can't wait for BSY to clear.  Some devices take a long time
760c6fd2807SJeff Garzik 	 * to get ready and those devices will choke if we don't wait
761c6fd2807SJeff Garzik 	 * for BSY clearance here.  Tell libata to perform follow-up
762c6fd2807SJeff Garzik 	 * softreset.
763c6fd2807SJeff Garzik 	 */
764c6fd2807SJeff Garzik 	return -EAGAIN;
765c6fd2807SJeff Garzik 
766c6fd2807SJeff Garzik  err:
76723818034STejun Heo 	if (!did_port_rst) {
76823818034STejun Heo 		pp->do_port_rst = 1;
76923818034STejun Heo 		goto retry;
77023818034STejun Heo 	}
77123818034STejun Heo 
772a9a79dfeSJoe Perches 	ata_link_err(link, "hardreset failed (%s)\n", reason);
773c6fd2807SJeff Garzik 	return -EIO;
774c6fd2807SJeff Garzik }
775c6fd2807SJeff Garzik 
776c6fd2807SJeff Garzik static inline void sil24_fill_sg(struct ata_queued_cmd *qc,
777c6fd2807SJeff Garzik 				 struct sil24_sge *sge)
778c6fd2807SJeff Garzik {
779c6fd2807SJeff Garzik 	struct scatterlist *sg;
7803be6cbd7SJeff Garzik 	struct sil24_sge *last_sge = NULL;
781ff2aeb1eSTejun Heo 	unsigned int si;
782c6fd2807SJeff Garzik 
783ff2aeb1eSTejun Heo 	for_each_sg(qc->sg, sg, qc->n_elem, si) {
784c6fd2807SJeff Garzik 		sge->addr = cpu_to_le64(sg_dma_address(sg));
785c6fd2807SJeff Garzik 		sge->cnt = cpu_to_le32(sg_dma_len(sg));
786c6fd2807SJeff Garzik 		sge->flags = 0;
7873be6cbd7SJeff Garzik 
7883be6cbd7SJeff Garzik 		last_sge = sge;
789c6fd2807SJeff Garzik 		sge++;
790c6fd2807SJeff Garzik 	}
7913be6cbd7SJeff Garzik 
7923be6cbd7SJeff Garzik 	last_sge->flags = cpu_to_le32(SGE_TRM);
793c6fd2807SJeff Garzik }
794c6fd2807SJeff Garzik 
7953454dc69STejun Heo static int sil24_qc_defer(struct ata_queued_cmd *qc)
7963454dc69STejun Heo {
7973454dc69STejun Heo 	struct ata_link *link = qc->dev->link;
7983454dc69STejun Heo 	struct ata_port *ap = link->ap;
7993454dc69STejun Heo 	u8 prot = qc->tf.protocol;
8003454dc69STejun Heo 
80113cc546bSGwendal Grignou 	/*
80213cc546bSGwendal Grignou 	 * There is a bug in the chip:
80313cc546bSGwendal Grignou 	 * Port LRAM Causes the PRB/SGT Data to be Corrupted
80413cc546bSGwendal Grignou 	 * If the host issues a read request for LRAM and SActive registers
80513cc546bSGwendal Grignou 	 * while active commands are available in the port, PRB/SGT data in
80613cc546bSGwendal Grignou 	 * the LRAM can become corrupted. This issue applies only when
80713cc546bSGwendal Grignou 	 * reading from, but not writing to, the LRAM.
80813cc546bSGwendal Grignou 	 *
80913cc546bSGwendal Grignou 	 * Therefore, reading LRAM when there is no particular error [and
81013cc546bSGwendal Grignou 	 * other commands may be outstanding] is prohibited.
81113cc546bSGwendal Grignou 	 *
81213cc546bSGwendal Grignou 	 * To avoid this bug there are two situations where a command must run
81313cc546bSGwendal Grignou 	 * exclusive of any other commands on the port:
81413cc546bSGwendal Grignou 	 *
81513cc546bSGwendal Grignou 	 * - ATAPI commands which check the sense data
81613cc546bSGwendal Grignou 	 * - Passthrough ATA commands which always have ATA_QCFLAG_RESULT_TF
81713cc546bSGwendal Grignou 	 *   set.
81813cc546bSGwendal Grignou 	 *
8193454dc69STejun Heo  	 */
820405e66b3STejun Heo 	int is_excl = (ata_is_atapi(prot) ||
82113cc546bSGwendal Grignou 		       (qc->flags & ATA_QCFLAG_RESULT_TF));
82213cc546bSGwendal Grignou 
8233454dc69STejun Heo 	if (unlikely(ap->excl_link)) {
8243454dc69STejun Heo 		if (link == ap->excl_link) {
8253454dc69STejun Heo 			if (ap->nr_active_links)
8263454dc69STejun Heo 				return ATA_DEFER_PORT;
8273454dc69STejun Heo 			qc->flags |= ATA_QCFLAG_CLEAR_EXCL;
8283454dc69STejun Heo 		} else
8293454dc69STejun Heo 			return ATA_DEFER_PORT;
83013cc546bSGwendal Grignou 	} else if (unlikely(is_excl)) {
8313454dc69STejun Heo 		ap->excl_link = link;
8323454dc69STejun Heo 		if (ap->nr_active_links)
8333454dc69STejun Heo 			return ATA_DEFER_PORT;
8343454dc69STejun Heo 		qc->flags |= ATA_QCFLAG_CLEAR_EXCL;
8353454dc69STejun Heo 	}
8363454dc69STejun Heo 
8373454dc69STejun Heo 	return ata_std_qc_defer(qc);
8383454dc69STejun Heo }
8393454dc69STejun Heo 
840c6fd2807SJeff Garzik static void sil24_qc_prep(struct ata_queued_cmd *qc)
841c6fd2807SJeff Garzik {
842c6fd2807SJeff Garzik 	struct ata_port *ap = qc->ap;
843c6fd2807SJeff Garzik 	struct sil24_port_priv *pp = ap->private_data;
844c6fd2807SJeff Garzik 	union sil24_cmd_block *cb;
845c6fd2807SJeff Garzik 	struct sil24_prb *prb;
846c6fd2807SJeff Garzik 	struct sil24_sge *sge;
847c6fd2807SJeff Garzik 	u16 ctrl = 0;
848c6fd2807SJeff Garzik 
849c6fd2807SJeff Garzik 	cb = &pp->cmd_block[sil24_tag(qc->tag)];
850c6fd2807SJeff Garzik 
851405e66b3STejun Heo 	if (!ata_is_atapi(qc->tf.protocol)) {
852c6fd2807SJeff Garzik 		prb = &cb->ata.prb;
853c6fd2807SJeff Garzik 		sge = cb->ata.sge;
8544f1a0ee1SRobert Hancock 		if (ata_is_data(qc->tf.protocol)) {
8554f1a0ee1SRobert Hancock 			u16 prot = 0;
8564f1a0ee1SRobert Hancock 			ctrl = PRB_CTRL_PROTOCOL;
8574f1a0ee1SRobert Hancock 			if (ata_is_ncq(qc->tf.protocol))
8584f1a0ee1SRobert Hancock 				prot |= PRB_PROT_NCQ;
8594f1a0ee1SRobert Hancock 			if (qc->tf.flags & ATA_TFLAG_WRITE)
8604f1a0ee1SRobert Hancock 				prot |= PRB_PROT_WRITE;
8614f1a0ee1SRobert Hancock 			else
8624f1a0ee1SRobert Hancock 				prot |= PRB_PROT_READ;
8634f1a0ee1SRobert Hancock 			prb->prot = cpu_to_le16(prot);
8644f1a0ee1SRobert Hancock 		}
865405e66b3STejun Heo 	} else {
866c6fd2807SJeff Garzik 		prb = &cb->atapi.prb;
867c6fd2807SJeff Garzik 		sge = cb->atapi.sge;
86814e45c15SDan Carpenter 		memset(cb->atapi.cdb, 0, sizeof(cb->atapi.cdb));
869c6fd2807SJeff Garzik 		memcpy(cb->atapi.cdb, qc->cdb, qc->dev->cdb_len);
870c6fd2807SJeff Garzik 
871405e66b3STejun Heo 		if (ata_is_data(qc->tf.protocol)) {
872c6fd2807SJeff Garzik 			if (qc->tf.flags & ATA_TFLAG_WRITE)
873c6fd2807SJeff Garzik 				ctrl = PRB_CTRL_PACKET_WRITE;
874c6fd2807SJeff Garzik 			else
875c6fd2807SJeff Garzik 				ctrl = PRB_CTRL_PACKET_READ;
876c6fd2807SJeff Garzik 		}
877c6fd2807SJeff Garzik 	}
878c6fd2807SJeff Garzik 
879c6fd2807SJeff Garzik 	prb->ctrl = cpu_to_le16(ctrl);
8803454dc69STejun Heo 	ata_tf_to_fis(&qc->tf, qc->dev->link->pmp, 1, prb->fis);
881c6fd2807SJeff Garzik 
882c6fd2807SJeff Garzik 	if (qc->flags & ATA_QCFLAG_DMAMAP)
883c6fd2807SJeff Garzik 		sil24_fill_sg(qc, sge);
884c6fd2807SJeff Garzik }
885c6fd2807SJeff Garzik 
886c6fd2807SJeff Garzik static unsigned int sil24_qc_issue(struct ata_queued_cmd *qc)
887c6fd2807SJeff Garzik {
888c6fd2807SJeff Garzik 	struct ata_port *ap = qc->ap;
889c6fd2807SJeff Garzik 	struct sil24_port_priv *pp = ap->private_data;
890350756f6STejun Heo 	void __iomem *port = sil24_port_base(ap);
891c6fd2807SJeff Garzik 	unsigned int tag = sil24_tag(qc->tag);
892c6fd2807SJeff Garzik 	dma_addr_t paddr;
893c6fd2807SJeff Garzik 	void __iomem *activate;
894c6fd2807SJeff Garzik 
895c6fd2807SJeff Garzik 	paddr = pp->cmd_block_dma + tag * sizeof(*pp->cmd_block);
896c6fd2807SJeff Garzik 	activate = port + PORT_CMD_ACTIVATE + tag * 8;
897c6fd2807SJeff Garzik 
89810823452SCatalin Marinas 	/*
89910823452SCatalin Marinas 	 * The barrier is required to ensure that writes to cmd_block reach
90010823452SCatalin Marinas 	 * the memory before the write to PORT_CMD_ACTIVATE.
90110823452SCatalin Marinas 	 */
90210823452SCatalin Marinas 	wmb();
903c6fd2807SJeff Garzik 	writel((u32)paddr, activate);
904c6fd2807SJeff Garzik 	writel((u64)paddr >> 32, activate + 4);
905c6fd2807SJeff Garzik 
906c6fd2807SJeff Garzik 	return 0;
907c6fd2807SJeff Garzik }
908c6fd2807SJeff Garzik 
90979f97dadSTejun Heo static bool sil24_qc_fill_rtf(struct ata_queued_cmd *qc)
91079f97dadSTejun Heo {
91179f97dadSTejun Heo 	sil24_read_tf(qc->ap, qc->tag, &qc->result_tf);
91279f97dadSTejun Heo 	return true;
91379f97dadSTejun Heo }
91479f97dadSTejun Heo 
9153454dc69STejun Heo static void sil24_pmp_attach(struct ata_port *ap)
9163454dc69STejun Heo {
917906c1ff4STejun Heo 	u32 *gscr = ap->link.device->gscr;
918906c1ff4STejun Heo 
9193454dc69STejun Heo 	sil24_config_pmp(ap, 1);
9203454dc69STejun Heo 	sil24_init_port(ap);
921906c1ff4STejun Heo 
922906c1ff4STejun Heo 	if (sata_pmp_gscr_vendor(gscr) == 0x11ab &&
923906c1ff4STejun Heo 	    sata_pmp_gscr_devid(gscr) == 0x4140) {
924a9a79dfeSJoe Perches 		ata_port_info(ap,
925906c1ff4STejun Heo 			"disabling NCQ support due to sil24-mv4140 quirk\n");
926906c1ff4STejun Heo 		ap->flags &= ~ATA_FLAG_NCQ;
927906c1ff4STejun Heo 	}
9283454dc69STejun Heo }
9293454dc69STejun Heo 
9303454dc69STejun Heo static void sil24_pmp_detach(struct ata_port *ap)
9313454dc69STejun Heo {
9323454dc69STejun Heo 	sil24_init_port(ap);
9333454dc69STejun Heo 	sil24_config_pmp(ap, 0);
934906c1ff4STejun Heo 
935906c1ff4STejun Heo 	ap->flags |= ATA_FLAG_NCQ;
9363454dc69STejun Heo }
9373454dc69STejun Heo 
9383454dc69STejun Heo static int sil24_pmp_hardreset(struct ata_link *link, unsigned int *class,
9393454dc69STejun Heo 			       unsigned long deadline)
9403454dc69STejun Heo {
9413454dc69STejun Heo 	int rc;
9423454dc69STejun Heo 
9433454dc69STejun Heo 	rc = sil24_init_port(link->ap);
9443454dc69STejun Heo 	if (rc) {
945a9a79dfeSJoe Perches 		ata_link_err(link, "hardreset failed (port not ready)\n");
9463454dc69STejun Heo 		return rc;
9473454dc69STejun Heo 	}
9483454dc69STejun Heo 
9495958e302STejun Heo 	return sata_std_hardreset(link, class, deadline);
9503454dc69STejun Heo }
9513454dc69STejun Heo 
952c6fd2807SJeff Garzik static void sil24_freeze(struct ata_port *ap)
953c6fd2807SJeff Garzik {
954350756f6STejun Heo 	void __iomem *port = sil24_port_base(ap);
955c6fd2807SJeff Garzik 
956c6fd2807SJeff Garzik 	/* Port-wide IRQ mask in HOST_CTRL doesn't really work, clear
957c6fd2807SJeff Garzik 	 * PORT_IRQ_ENABLE instead.
958c6fd2807SJeff Garzik 	 */
959c6fd2807SJeff Garzik 	writel(0xffff, port + PORT_IRQ_ENABLE_CLR);
960c6fd2807SJeff Garzik }
961c6fd2807SJeff Garzik 
962c6fd2807SJeff Garzik static void sil24_thaw(struct ata_port *ap)
963c6fd2807SJeff Garzik {
964350756f6STejun Heo 	void __iomem *port = sil24_port_base(ap);
965c6fd2807SJeff Garzik 	u32 tmp;
966c6fd2807SJeff Garzik 
967c6fd2807SJeff Garzik 	/* clear IRQ */
968c6fd2807SJeff Garzik 	tmp = readl(port + PORT_IRQ_STAT);
969c6fd2807SJeff Garzik 	writel(tmp, port + PORT_IRQ_STAT);
970c6fd2807SJeff Garzik 
971c6fd2807SJeff Garzik 	/* turn IRQ back on */
972c6fd2807SJeff Garzik 	writel(DEF_PORT_IRQ, port + PORT_IRQ_ENABLE_SET);
973c6fd2807SJeff Garzik }
974c6fd2807SJeff Garzik 
975c6fd2807SJeff Garzik static void sil24_error_intr(struct ata_port *ap)
976c6fd2807SJeff Garzik {
977350756f6STejun Heo 	void __iomem *port = sil24_port_base(ap);
978e59f0dadSTejun Heo 	struct sil24_port_priv *pp = ap->private_data;
9793454dc69STejun Heo 	struct ata_queued_cmd *qc = NULL;
9803454dc69STejun Heo 	struct ata_link *link;
9813454dc69STejun Heo 	struct ata_eh_info *ehi;
9823454dc69STejun Heo 	int abort = 0, freeze = 0;
983c6fd2807SJeff Garzik 	u32 irq_stat;
984c6fd2807SJeff Garzik 
985c6fd2807SJeff Garzik 	/* on error, we need to clear IRQ explicitly */
986c6fd2807SJeff Garzik 	irq_stat = readl(port + PORT_IRQ_STAT);
987c6fd2807SJeff Garzik 	writel(irq_stat, port + PORT_IRQ_STAT);
988c6fd2807SJeff Garzik 
989c6fd2807SJeff Garzik 	/* first, analyze and record host port events */
9903454dc69STejun Heo 	link = &ap->link;
9913454dc69STejun Heo 	ehi = &link->eh_info;
992c6fd2807SJeff Garzik 	ata_ehi_clear_desc(ehi);
993c6fd2807SJeff Garzik 
994c6fd2807SJeff Garzik 	ata_ehi_push_desc(ehi, "irq_stat 0x%08x", irq_stat);
995c6fd2807SJeff Garzik 
996854c73a2STejun Heo 	if (irq_stat & PORT_IRQ_SDB_NOTIFY) {
997854c73a2STejun Heo 		ata_ehi_push_desc(ehi, "SDB notify");
9987d77b247STejun Heo 		sata_async_notification(ap);
999854c73a2STejun Heo 	}
1000854c73a2STejun Heo 
1001c6fd2807SJeff Garzik 	if (irq_stat & (PORT_IRQ_PHYRDY_CHG | PORT_IRQ_DEV_XCHG)) {
1002c6fd2807SJeff Garzik 		ata_ehi_hotplugged(ehi);
1003b64bbc39STejun Heo 		ata_ehi_push_desc(ehi, "%s",
1004c6fd2807SJeff Garzik 				  irq_stat & PORT_IRQ_PHYRDY_CHG ?
1005c6fd2807SJeff Garzik 				  "PHY RDY changed" : "device exchanged");
1006c6fd2807SJeff Garzik 		freeze = 1;
1007c6fd2807SJeff Garzik 	}
1008c6fd2807SJeff Garzik 
1009c6fd2807SJeff Garzik 	if (irq_stat & PORT_IRQ_UNK_FIS) {
1010c6fd2807SJeff Garzik 		ehi->err_mask |= AC_ERR_HSM;
1011cf480626STejun Heo 		ehi->action |= ATA_EH_RESET;
1012b64bbc39STejun Heo 		ata_ehi_push_desc(ehi, "unknown FIS");
1013c6fd2807SJeff Garzik 		freeze = 1;
1014c6fd2807SJeff Garzik 	}
1015c6fd2807SJeff Garzik 
1016c6fd2807SJeff Garzik 	/* deal with command error */
1017c6fd2807SJeff Garzik 	if (irq_stat & PORT_IRQ_ERROR) {
1018fc8cc1d5SJoe Perches 		const struct sil24_cerr_info *ci = NULL;
1019c6fd2807SJeff Garzik 		unsigned int err_mask = 0, action = 0;
10203454dc69STejun Heo 		u32 context, cerr;
10213454dc69STejun Heo 		int pmp;
10223454dc69STejun Heo 
10233454dc69STejun Heo 		abort = 1;
10243454dc69STejun Heo 
10253454dc69STejun Heo 		/* DMA Context Switch Failure in Port Multiplier Mode
10263454dc69STejun Heo 		 * errata.  If we have active commands to 3 or more
10273454dc69STejun Heo 		 * devices, any error condition on active devices can
10283454dc69STejun Heo 		 * corrupt DMA context switching.
10293454dc69STejun Heo 		 */
10303454dc69STejun Heo 		if (ap->nr_active_links >= 3) {
10313454dc69STejun Heo 			ehi->err_mask |= AC_ERR_OTHER;
1032cf480626STejun Heo 			ehi->action |= ATA_EH_RESET;
10333454dc69STejun Heo 			ata_ehi_push_desc(ehi, "PMP DMA CS errata");
103423818034STejun Heo 			pp->do_port_rst = 1;
10353454dc69STejun Heo 			freeze = 1;
10363454dc69STejun Heo 		}
10373454dc69STejun Heo 
10383454dc69STejun Heo 		/* find out the offending link and qc */
1039071f44b1STejun Heo 		if (sata_pmp_attached(ap)) {
10403454dc69STejun Heo 			context = readl(port + PORT_CONTEXT);
10413454dc69STejun Heo 			pmp = (context >> 5) & 0xf;
10423454dc69STejun Heo 
10433454dc69STejun Heo 			if (pmp < ap->nr_pmp_links) {
10443454dc69STejun Heo 				link = &ap->pmp_link[pmp];
10453454dc69STejun Heo 				ehi = &link->eh_info;
10463454dc69STejun Heo 				qc = ata_qc_from_tag(ap, link->active_tag);
10473454dc69STejun Heo 
10483454dc69STejun Heo 				ata_ehi_clear_desc(ehi);
10493454dc69STejun Heo 				ata_ehi_push_desc(ehi, "irq_stat 0x%08x",
10503454dc69STejun Heo 						  irq_stat);
10513454dc69STejun Heo 			} else {
10523454dc69STejun Heo 				err_mask |= AC_ERR_HSM;
1053cf480626STejun Heo 				action |= ATA_EH_RESET;
10543454dc69STejun Heo 				freeze = 1;
10553454dc69STejun Heo 			}
10563454dc69STejun Heo 		} else
10573454dc69STejun Heo 			qc = ata_qc_from_tag(ap, link->active_tag);
1058c6fd2807SJeff Garzik 
1059c6fd2807SJeff Garzik 		/* analyze CMD_ERR */
1060c6fd2807SJeff Garzik 		cerr = readl(port + PORT_CMD_ERR);
1061c6fd2807SJeff Garzik 		if (cerr < ARRAY_SIZE(sil24_cerr_db))
1062c6fd2807SJeff Garzik 			ci = &sil24_cerr_db[cerr];
1063c6fd2807SJeff Garzik 
1064c6fd2807SJeff Garzik 		if (ci && ci->desc) {
1065c6fd2807SJeff Garzik 			err_mask |= ci->err_mask;
1066c6fd2807SJeff Garzik 			action |= ci->action;
1067cf480626STejun Heo 			if (action & ATA_EH_RESET)
1068c2e14f11STejun Heo 				freeze = 1;
1069b64bbc39STejun Heo 			ata_ehi_push_desc(ehi, "%s", ci->desc);
1070c6fd2807SJeff Garzik 		} else {
1071c6fd2807SJeff Garzik 			err_mask |= AC_ERR_OTHER;
1072cf480626STejun Heo 			action |= ATA_EH_RESET;
1073c2e14f11STejun Heo 			freeze = 1;
1074b64bbc39STejun Heo 			ata_ehi_push_desc(ehi, "unknown command error %d",
1075c6fd2807SJeff Garzik 					  cerr);
1076c6fd2807SJeff Garzik 		}
1077c6fd2807SJeff Garzik 
1078c6fd2807SJeff Garzik 		/* record error info */
1079520d06f9STejun Heo 		if (qc)
1080c6fd2807SJeff Garzik 			qc->err_mask |= err_mask;
1081520d06f9STejun Heo 		else
1082c6fd2807SJeff Garzik 			ehi->err_mask |= err_mask;
1083c6fd2807SJeff Garzik 
1084c6fd2807SJeff Garzik 		ehi->action |= action;
10853454dc69STejun Heo 
10863454dc69STejun Heo 		/* if PMP, resume */
1087071f44b1STejun Heo 		if (sata_pmp_attached(ap))
10883454dc69STejun Heo 			writel(PORT_CS_PMP_RESUME, port + PORT_CTRL_STAT);
1089c6fd2807SJeff Garzik 	}
1090c6fd2807SJeff Garzik 
1091c6fd2807SJeff Garzik 	/* freeze or abort */
1092c6fd2807SJeff Garzik 	if (freeze)
1093c6fd2807SJeff Garzik 		ata_port_freeze(ap);
10943454dc69STejun Heo 	else if (abort) {
10953454dc69STejun Heo 		if (qc)
10963454dc69STejun Heo 			ata_link_abort(qc->dev->link);
1097c6fd2807SJeff Garzik 		else
1098c6fd2807SJeff Garzik 			ata_port_abort(ap);
1099c6fd2807SJeff Garzik 	}
11003454dc69STejun Heo }
1101c6fd2807SJeff Garzik 
1102c6fd2807SJeff Garzik static inline void sil24_host_intr(struct ata_port *ap)
1103c6fd2807SJeff Garzik {
1104350756f6STejun Heo 	void __iomem *port = sil24_port_base(ap);
1105c6fd2807SJeff Garzik 	u32 slot_stat, qc_active;
1106c6fd2807SJeff Garzik 	int rc;
1107c6fd2807SJeff Garzik 
1108228f47b9STejun Heo 	/* If PCIX_IRQ_WOC, there's an inherent race window between
1109228f47b9STejun Heo 	 * clearing IRQ pending status and reading PORT_SLOT_STAT
1110228f47b9STejun Heo 	 * which may cause spurious interrupts afterwards.  This is
1111228f47b9STejun Heo 	 * unavoidable and much better than losing interrupts which
1112228f47b9STejun Heo 	 * happens if IRQ pending is cleared after reading
1113228f47b9STejun Heo 	 * PORT_SLOT_STAT.
1114228f47b9STejun Heo 	 */
1115228f47b9STejun Heo 	if (ap->flags & SIL24_FLAG_PCIX_IRQ_WOC)
1116228f47b9STejun Heo 		writel(PORT_IRQ_COMPLETE, port + PORT_IRQ_STAT);
1117228f47b9STejun Heo 
1118c6fd2807SJeff Garzik 	slot_stat = readl(port + PORT_SLOT_STAT);
1119c6fd2807SJeff Garzik 
1120c6fd2807SJeff Garzik 	if (unlikely(slot_stat & HOST_SSTAT_ATTN)) {
1121c6fd2807SJeff Garzik 		sil24_error_intr(ap);
1122c6fd2807SJeff Garzik 		return;
1123c6fd2807SJeff Garzik 	}
1124c6fd2807SJeff Garzik 
1125c6fd2807SJeff Garzik 	qc_active = slot_stat & ~HOST_SSTAT_ATTN;
112679f97dadSTejun Heo 	rc = ata_qc_complete_multiple(ap, qc_active);
1127c6fd2807SJeff Garzik 	if (rc > 0)
1128c6fd2807SJeff Garzik 		return;
1129c6fd2807SJeff Garzik 	if (rc < 0) {
11309af5c9c9STejun Heo 		struct ata_eh_info *ehi = &ap->link.eh_info;
1131c6fd2807SJeff Garzik 		ehi->err_mask |= AC_ERR_HSM;
1132cf480626STejun Heo 		ehi->action |= ATA_EH_RESET;
1133c6fd2807SJeff Garzik 		ata_port_freeze(ap);
1134c6fd2807SJeff Garzik 		return;
1135c6fd2807SJeff Garzik 	}
1136c6fd2807SJeff Garzik 
1137228f47b9STejun Heo 	/* spurious interrupts are expected if PCIX_IRQ_WOC */
1138228f47b9STejun Heo 	if (!(ap->flags & SIL24_FLAG_PCIX_IRQ_WOC) && ata_ratelimit())
1139a9a79dfeSJoe Perches 		ata_port_info(ap,
1140a9a79dfeSJoe Perches 			"spurious interrupt (slot_stat 0x%x active_tag %d sactive 0x%x)\n",
11419af5c9c9STejun Heo 			slot_stat, ap->link.active_tag, ap->link.sactive);
1142c6fd2807SJeff Garzik }
1143c6fd2807SJeff Garzik 
11447d12e780SDavid Howells static irqreturn_t sil24_interrupt(int irq, void *dev_instance)
1145c6fd2807SJeff Garzik {
1146cca3974eSJeff Garzik 	struct ata_host *host = dev_instance;
11470d5ff566STejun Heo 	void __iomem *host_base = host->iomap[SIL24_HOST_BAR];
1148c6fd2807SJeff Garzik 	unsigned handled = 0;
1149c6fd2807SJeff Garzik 	u32 status;
1150c6fd2807SJeff Garzik 	int i;
1151c6fd2807SJeff Garzik 
11520d5ff566STejun Heo 	status = readl(host_base + HOST_IRQ_STAT);
1153c6fd2807SJeff Garzik 
1154c6fd2807SJeff Garzik 	if (status == 0xffffffff) {
1155c6fd2807SJeff Garzik 		printk(KERN_ERR DRV_NAME ": IRQ status == 0xffffffff, "
1156c6fd2807SJeff Garzik 		       "PCI fault or device removal?\n");
1157c6fd2807SJeff Garzik 		goto out;
1158c6fd2807SJeff Garzik 	}
1159c6fd2807SJeff Garzik 
1160c6fd2807SJeff Garzik 	if (!(status & IRQ_STAT_4PORTS))
1161c6fd2807SJeff Garzik 		goto out;
1162c6fd2807SJeff Garzik 
1163cca3974eSJeff Garzik 	spin_lock(&host->lock);
1164c6fd2807SJeff Garzik 
1165cca3974eSJeff Garzik 	for (i = 0; i < host->n_ports; i++)
1166c6fd2807SJeff Garzik 		if (status & (1 << i)) {
11673e4ec344STejun Heo 			sil24_host_intr(host->ports[i]);
1168c6fd2807SJeff Garzik 			handled++;
1169c6fd2807SJeff Garzik 		}
1170c6fd2807SJeff Garzik 
1171cca3974eSJeff Garzik 	spin_unlock(&host->lock);
1172c6fd2807SJeff Garzik  out:
1173c6fd2807SJeff Garzik 	return IRQ_RETVAL(handled);
1174c6fd2807SJeff Garzik }
1175c6fd2807SJeff Garzik 
1176c6fd2807SJeff Garzik static void sil24_error_handler(struct ata_port *ap)
1177c6fd2807SJeff Garzik {
117823818034STejun Heo 	struct sil24_port_priv *pp = ap->private_data;
117923818034STejun Heo 
11803454dc69STejun Heo 	if (sil24_init_port(ap))
1181c6fd2807SJeff Garzik 		ata_eh_freeze_port(ap);
1182c6fd2807SJeff Garzik 
1183a1efdabaSTejun Heo 	sata_pmp_error_handler(ap);
118423818034STejun Heo 
118523818034STejun Heo 	pp->do_port_rst = 0;
1186c6fd2807SJeff Garzik }
1187c6fd2807SJeff Garzik 
1188c6fd2807SJeff Garzik static void sil24_post_internal_cmd(struct ata_queued_cmd *qc)
1189c6fd2807SJeff Garzik {
1190c6fd2807SJeff Garzik 	struct ata_port *ap = qc->ap;
1191c6fd2807SJeff Garzik 
1192c6fd2807SJeff Garzik 	/* make DMA engine forget about the failed command */
11933454dc69STejun Heo 	if ((qc->flags & ATA_QCFLAG_FAILED) && sil24_init_port(ap))
11943454dc69STejun Heo 		ata_eh_freeze_port(ap);
1195c6fd2807SJeff Garzik }
1196c6fd2807SJeff Garzik 
1197c6fd2807SJeff Garzik static int sil24_port_start(struct ata_port *ap)
1198c6fd2807SJeff Garzik {
1199cca3974eSJeff Garzik 	struct device *dev = ap->host->dev;
1200c6fd2807SJeff Garzik 	struct sil24_port_priv *pp;
1201c6fd2807SJeff Garzik 	union sil24_cmd_block *cb;
1202c6fd2807SJeff Garzik 	size_t cb_size = sizeof(*cb) * SIL24_MAX_CMDS;
1203c6fd2807SJeff Garzik 	dma_addr_t cb_dma;
1204c6fd2807SJeff Garzik 
120524dc5f33STejun Heo 	pp = devm_kzalloc(dev, sizeof(*pp), GFP_KERNEL);
1206c6fd2807SJeff Garzik 	if (!pp)
120724dc5f33STejun Heo 		return -ENOMEM;
1208c6fd2807SJeff Garzik 
120924dc5f33STejun Heo 	cb = dmam_alloc_coherent(dev, cb_size, &cb_dma, GFP_KERNEL);
1210c6fd2807SJeff Garzik 	if (!cb)
121124dc5f33STejun Heo 		return -ENOMEM;
1212c6fd2807SJeff Garzik 	memset(cb, 0, cb_size);
1213c6fd2807SJeff Garzik 
1214c6fd2807SJeff Garzik 	pp->cmd_block = cb;
1215c6fd2807SJeff Garzik 	pp->cmd_block_dma = cb_dma;
1216c6fd2807SJeff Garzik 
1217c6fd2807SJeff Garzik 	ap->private_data = pp;
1218c6fd2807SJeff Garzik 
1219350756f6STejun Heo 	ata_port_pbar_desc(ap, SIL24_HOST_BAR, -1, "host");
1220350756f6STejun Heo 	ata_port_pbar_desc(ap, SIL24_PORT_BAR, sil24_port_offset(ap), "port");
1221350756f6STejun Heo 
1222c6fd2807SJeff Garzik 	return 0;
1223c6fd2807SJeff Garzik }
1224c6fd2807SJeff Garzik 
12254447d351STejun Heo static void sil24_init_controller(struct ata_host *host)
1226c6fd2807SJeff Garzik {
12274447d351STejun Heo 	void __iomem *host_base = host->iomap[SIL24_HOST_BAR];
1228c6fd2807SJeff Garzik 	u32 tmp;
1229c6fd2807SJeff Garzik 	int i;
1230c6fd2807SJeff Garzik 
1231c6fd2807SJeff Garzik 	/* GPIO off */
1232c6fd2807SJeff Garzik 	writel(0, host_base + HOST_FLASH_CMD);
1233c6fd2807SJeff Garzik 
1234c6fd2807SJeff Garzik 	/* clear global reset & mask interrupts during initialization */
1235c6fd2807SJeff Garzik 	writel(0, host_base + HOST_CTRL);
1236c6fd2807SJeff Garzik 
1237c6fd2807SJeff Garzik 	/* init ports */
12384447d351STejun Heo 	for (i = 0; i < host->n_ports; i++) {
123923818034STejun Heo 		struct ata_port *ap = host->ports[i];
1240350756f6STejun Heo 		void __iomem *port = sil24_port_base(ap);
1241350756f6STejun Heo 
1242c6fd2807SJeff Garzik 
1243c6fd2807SJeff Garzik 		/* Initial PHY setting */
1244c6fd2807SJeff Garzik 		writel(0x20c, port + PORT_PHY_CFG);
1245c6fd2807SJeff Garzik 
1246c6fd2807SJeff Garzik 		/* Clear port RST */
1247c6fd2807SJeff Garzik 		tmp = readl(port + PORT_CTRL_STAT);
1248c6fd2807SJeff Garzik 		if (tmp & PORT_CS_PORT_RST) {
1249c6fd2807SJeff Garzik 			writel(PORT_CS_PORT_RST, port + PORT_CTRL_CLR);
125097750cebSTejun Heo 			tmp = ata_wait_register(NULL, port + PORT_CTRL_STAT,
1251c6fd2807SJeff Garzik 						PORT_CS_PORT_RST,
1252c6fd2807SJeff Garzik 						PORT_CS_PORT_RST, 10, 100);
1253c6fd2807SJeff Garzik 			if (tmp & PORT_CS_PORT_RST)
1254a44fec1fSJoe Perches 				dev_err(host->dev,
1255c6fd2807SJeff Garzik 					"failed to clear port RST\n");
1256c6fd2807SJeff Garzik 		}
1257c6fd2807SJeff Garzik 
125823818034STejun Heo 		/* configure port */
125923818034STejun Heo 		sil24_config_port(ap);
1260c6fd2807SJeff Garzik 	}
1261c6fd2807SJeff Garzik 
1262c6fd2807SJeff Garzik 	/* Turn on interrupts */
1263c6fd2807SJeff Garzik 	writel(IRQ_STAT_4PORTS, host_base + HOST_CTRL);
1264c6fd2807SJeff Garzik }
1265c6fd2807SJeff Garzik 
1266c6fd2807SJeff Garzik static int sil24_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
1267c6fd2807SJeff Garzik {
126893e2618eSTejun Heo 	extern int __MARKER__sil24_cmd_block_is_sized_wrongly;
12694447d351STejun Heo 	struct ata_port_info pi = sil24_port_info[ent->driver_data];
12704447d351STejun Heo 	const struct ata_port_info *ppi[] = { &pi, NULL };
12714447d351STejun Heo 	void __iomem * const *iomap;
12724447d351STejun Heo 	struct ata_host *host;
1273350756f6STejun Heo 	int rc;
1274c6fd2807SJeff Garzik 	u32 tmp;
1275c6fd2807SJeff Garzik 
127693e2618eSTejun Heo 	/* cause link error if sil24_cmd_block is sized wrongly */
127793e2618eSTejun Heo 	if (sizeof(union sil24_cmd_block) != PAGE_SIZE)
127893e2618eSTejun Heo 		__MARKER__sil24_cmd_block_is_sized_wrongly = 1;
127993e2618eSTejun Heo 
128006296a1eSJoe Perches 	ata_print_version_once(&pdev->dev, DRV_VERSION);
1281c6fd2807SJeff Garzik 
12824447d351STejun Heo 	/* acquire resources */
128324dc5f33STejun Heo 	rc = pcim_enable_device(pdev);
1284c6fd2807SJeff Garzik 	if (rc)
1285c6fd2807SJeff Garzik 		return rc;
1286c6fd2807SJeff Garzik 
12870d5ff566STejun Heo 	rc = pcim_iomap_regions(pdev,
12880d5ff566STejun Heo 				(1 << SIL24_HOST_BAR) | (1 << SIL24_PORT_BAR),
12890d5ff566STejun Heo 				DRV_NAME);
1290c6fd2807SJeff Garzik 	if (rc)
129124dc5f33STejun Heo 		return rc;
12924447d351STejun Heo 	iomap = pcim_iomap_table(pdev);
1293c6fd2807SJeff Garzik 
12944447d351STejun Heo 	/* apply workaround for completion IRQ loss on PCI-X errata */
12954447d351STejun Heo 	if (pi.flags & SIL24_FLAG_PCIX_IRQ_WOC) {
12964447d351STejun Heo 		tmp = readl(iomap[SIL24_HOST_BAR] + HOST_CTRL);
12974447d351STejun Heo 		if (tmp & (HOST_CTRL_TRDY | HOST_CTRL_STOP | HOST_CTRL_DEVSEL))
1298a44fec1fSJoe Perches 			dev_info(&pdev->dev,
1299a44fec1fSJoe Perches 				 "Applying completion IRQ loss on PCI-X errata fix\n");
13004447d351STejun Heo 		else
13014447d351STejun Heo 			pi.flags &= ~SIL24_FLAG_PCIX_IRQ_WOC;
13024447d351STejun Heo 	}
13034447d351STejun Heo 
13044447d351STejun Heo 	/* allocate and fill host */
13054447d351STejun Heo 	host = ata_host_alloc_pinfo(&pdev->dev, ppi,
13064447d351STejun Heo 				    SIL24_FLAG2NPORTS(ppi[0]->flags));
13074447d351STejun Heo 	if (!host)
130824dc5f33STejun Heo 		return -ENOMEM;
13094447d351STejun Heo 	host->iomap = iomap;
1310c6fd2807SJeff Garzik 
13114447d351STejun Heo 	/* configure and activate the device */
13126a35528aSYang Hongyang 	if (!pci_set_dma_mask(pdev, DMA_BIT_MASK(64))) {
13136a35528aSYang Hongyang 		rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64));
1314c6fd2807SJeff Garzik 		if (rc) {
1315284901a9SYang Hongyang 			rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
1316c6fd2807SJeff Garzik 			if (rc) {
1317a44fec1fSJoe Perches 				dev_err(&pdev->dev,
1318c6fd2807SJeff Garzik 					"64-bit DMA enable failed\n");
131924dc5f33STejun Heo 				return rc;
1320c6fd2807SJeff Garzik 			}
1321c6fd2807SJeff Garzik 		}
1322c6fd2807SJeff Garzik 	} else {
1323284901a9SYang Hongyang 		rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
1324c6fd2807SJeff Garzik 		if (rc) {
1325a44fec1fSJoe Perches 			dev_err(&pdev->dev, "32-bit DMA enable failed\n");
132624dc5f33STejun Heo 			return rc;
1327c6fd2807SJeff Garzik 		}
1328284901a9SYang Hongyang 		rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
1329c6fd2807SJeff Garzik 		if (rc) {
1330a44fec1fSJoe Perches 			dev_err(&pdev->dev,
1331c6fd2807SJeff Garzik 				"32-bit consistent DMA enable failed\n");
133224dc5f33STejun Heo 			return rc;
1333c6fd2807SJeff Garzik 		}
1334c6fd2807SJeff Garzik 	}
1335c6fd2807SJeff Garzik 
1336e8b3b5e9STejun Heo 	/* Set max read request size to 4096.  This slightly increases
1337e8b3b5e9STejun Heo 	 * write throughput for pci-e variants.
1338e8b3b5e9STejun Heo 	 */
1339e8b3b5e9STejun Heo 	pcie_set_readrq(pdev, 4096);
1340e8b3b5e9STejun Heo 
13414447d351STejun Heo 	sil24_init_controller(host);
1342c6fd2807SJeff Garzik 
1343dae77214SVivek Mahajan 	if (sata_sil24_msi && !pci_enable_msi(pdev)) {
1344a44fec1fSJoe Perches 		dev_info(&pdev->dev, "Using MSI\n");
1345dae77214SVivek Mahajan 		pci_intx(pdev, 0);
1346dae77214SVivek Mahajan 	}
1347dae77214SVivek Mahajan 
1348c6fd2807SJeff Garzik 	pci_set_master(pdev);
13494447d351STejun Heo 	return ata_host_activate(host, pdev->irq, sil24_interrupt, IRQF_SHARED,
13504447d351STejun Heo 				 &sil24_sht);
1351c6fd2807SJeff Garzik }
1352c6fd2807SJeff Garzik 
1353281d426cSAlexey Dobriyan #ifdef CONFIG_PM
1354c6fd2807SJeff Garzik static int sil24_pci_device_resume(struct pci_dev *pdev)
1355c6fd2807SJeff Garzik {
1356*0a86e1c8SJingoo Han 	struct ata_host *host = pci_get_drvdata(pdev);
13570d5ff566STejun Heo 	void __iomem *host_base = host->iomap[SIL24_HOST_BAR];
1358553c4aa6STejun Heo 	int rc;
1359c6fd2807SJeff Garzik 
1360553c4aa6STejun Heo 	rc = ata_pci_device_do_resume(pdev);
1361553c4aa6STejun Heo 	if (rc)
1362553c4aa6STejun Heo 		return rc;
1363c6fd2807SJeff Garzik 
1364c6fd2807SJeff Garzik 	if (pdev->dev.power.power_state.event == PM_EVENT_SUSPEND)
13650d5ff566STejun Heo 		writel(HOST_CTRL_GLOBAL_RST, host_base + HOST_CTRL);
1366c6fd2807SJeff Garzik 
13674447d351STejun Heo 	sil24_init_controller(host);
1368c6fd2807SJeff Garzik 
1369cca3974eSJeff Garzik 	ata_host_resume(host);
1370c6fd2807SJeff Garzik 
1371c6fd2807SJeff Garzik 	return 0;
1372c6fd2807SJeff Garzik }
13733454dc69STejun Heo 
13743454dc69STejun Heo static int sil24_port_resume(struct ata_port *ap)
13753454dc69STejun Heo {
13763454dc69STejun Heo 	sil24_config_pmp(ap, ap->nr_pmp_links);
13773454dc69STejun Heo 	return 0;
13783454dc69STejun Heo }
1379281d426cSAlexey Dobriyan #endif
1380c6fd2807SJeff Garzik 
13812fc75da0SAxel Lin module_pci_driver(sil24_pci_driver);
1382c6fd2807SJeff Garzik 
1383c6fd2807SJeff Garzik MODULE_AUTHOR("Tejun Heo");
1384c6fd2807SJeff Garzik MODULE_DESCRIPTION("Silicon Image 3124/3132 SATA low-level driver");
1385c6fd2807SJeff Garzik MODULE_LICENSE("GPL");
1386c6fd2807SJeff Garzik MODULE_DEVICE_TABLE(pci, sil24_pci_tbl);
1387