xref: /openbmc/linux/drivers/ata/sata_promise.c (revision 1ac731c529cd4d6adbce134754b51ff7d822b145)
1c82ee6d3SThomas Gleixner // SPDX-License-Identifier: GPL-2.0-or-later
2c6fd2807SJeff Garzik /*
3c6fd2807SJeff Garzik  *  sata_promise.c - Promise SATA
4c6fd2807SJeff Garzik  *
58c3d3d4bSTejun Heo  *  Maintained by:  Tejun Heo <tj@kernel.org>
6743a7ecbSMikael Pettersson  *		    Mikael Pettersson
7c6fd2807SJeff Garzik  *  		    Please ALWAYS copy linux-ide@vger.kernel.org
8c6fd2807SJeff Garzik  *		    on emails.
9c6fd2807SJeff Garzik  *
10c6fd2807SJeff Garzik  *  Copyright 2003-2004 Red Hat, Inc.
11c6fd2807SJeff Garzik  *
12c6fd2807SJeff Garzik  *  libata documentation is available via 'make {ps|pdf}docs',
1319285f3cSMauro Carvalho Chehab  *  as Documentation/driver-api/libata.rst
14c6fd2807SJeff Garzik  *
15c6fd2807SJeff Garzik  *  Hardware information only available under NDA.
16c6fd2807SJeff Garzik  */
17c6fd2807SJeff Garzik 
18c6fd2807SJeff Garzik #include <linux/kernel.h>
19c6fd2807SJeff Garzik #include <linux/module.h>
205a0e3ad6STejun Heo #include <linux/gfp.h>
21c6fd2807SJeff Garzik #include <linux/pci.h>
22c6fd2807SJeff Garzik #include <linux/blkdev.h>
23c6fd2807SJeff Garzik #include <linux/delay.h>
24c6fd2807SJeff Garzik #include <linux/interrupt.h>
25c6fd2807SJeff Garzik #include <linux/device.h>
2695006188SMikael Pettersson #include <scsi/scsi.h>
27c6fd2807SJeff Garzik #include <scsi/scsi_host.h>
28c6fd2807SJeff Garzik #include <scsi/scsi_cmnd.h>
29c6fd2807SJeff Garzik #include <linux/libata.h>
30c6fd2807SJeff Garzik #include "sata_promise.h"
31c6fd2807SJeff Garzik 
32c6fd2807SJeff Garzik #define DRV_NAME	"sata_promise"
33c07a9c49SMikael Pettersson #define DRV_VERSION	"2.12"
34c6fd2807SJeff Garzik 
35c6fd2807SJeff Garzik enum {
36eca25dcaSTejun Heo 	PDC_MAX_PORTS		= 4,
370d5ff566STejun Heo 	PDC_MMIO_BAR		= 3,
38b9ccd4a9SMikael Pettersson 	PDC_MAX_PRD		= LIBATA_MAX_PRD - 1, /* -1 for ASIC PRD bug workaround */
390d5ff566STejun Heo 
40821d22cdSMikael Pettersson 	/* host register offsets (from host->iomap[PDC_MMIO_BAR]) */
41821d22cdSMikael Pettersson 	PDC_INT_SEQMASK		= 0x40,	/* Mask of asserted SEQ INTs */
42821d22cdSMikael Pettersson 	PDC_FLASH_CTL		= 0x44, /* Flash control register */
43ff7cddf5SMikael Pettersson 	PDC_PCI_CTL		= 0x48, /* PCI control/status reg */
44821d22cdSMikael Pettersson 	PDC_SATA_PLUG_CSR	= 0x6C, /* SATA Plug control/status reg */
45821d22cdSMikael Pettersson 	PDC2_SATA_PLUG_CSR	= 0x60, /* SATAII Plug control/status reg */
46821d22cdSMikael Pettersson 	PDC_TBG_MODE		= 0x41C, /* TBG mode (not SATAII) */
47821d22cdSMikael Pettersson 	PDC_SLEW_CTL		= 0x470, /* slew rate control reg (not SATAII) */
48821d22cdSMikael Pettersson 
49821d22cdSMikael Pettersson 	/* per-port ATA register offsets (from ap->ioaddr.cmd_addr) */
5095006188SMikael Pettersson 	PDC_FEATURE		= 0x04, /* Feature/Error reg (per port) */
5195006188SMikael Pettersson 	PDC_SECTOR_COUNT	= 0x08, /* Sector count reg (per port) */
5295006188SMikael Pettersson 	PDC_SECTOR_NUMBER	= 0x0C, /* Sector number reg (per port) */
5395006188SMikael Pettersson 	PDC_CYLINDER_LOW	= 0x10, /* Cylinder low reg (per port) */
5495006188SMikael Pettersson 	PDC_CYLINDER_HIGH	= 0x14, /* Cylinder high reg (per port) */
5595006188SMikael Pettersson 	PDC_DEVICE		= 0x18, /* Device/Head reg (per port) */
5695006188SMikael Pettersson 	PDC_COMMAND		= 0x1C, /* Command/status reg (per port) */
5773fd456bSMikael Pettersson 	PDC_ALTSTATUS		= 0x38, /* Alternate-status/device-control reg (per port) */
58c6fd2807SJeff Garzik 	PDC_PKT_SUBMIT		= 0x40, /* Command packet pointer addr */
59c6fd2807SJeff Garzik 	PDC_GLOBAL_CTL		= 0x48, /* Global control/status (per port) */
60c6fd2807SJeff Garzik 	PDC_CTLSTAT		= 0x60,	/* IDE control and status (per port) */
61821d22cdSMikael Pettersson 
62821d22cdSMikael Pettersson 	/* per-port SATA register offsets (from ap->ioaddr.scr_addr) */
63ff7cddf5SMikael Pettersson 	PDC_SATA_ERROR		= 0x04,
64821d22cdSMikael Pettersson 	PDC_PHYMODE4		= 0x14,
65ff7cddf5SMikael Pettersson 	PDC_LINK_LAYER_ERRORS	= 0x6C,
66ff7cddf5SMikael Pettersson 	PDC_FPDMA_CTLSTAT	= 0xD8,
67ff7cddf5SMikael Pettersson 	PDC_INTERNAL_DEBUG_1	= 0xF8,	/* also used for PATA */
68ff7cddf5SMikael Pettersson 	PDC_INTERNAL_DEBUG_2	= 0xFC,	/* also used for PATA */
69ff7cddf5SMikael Pettersson 
70ff7cddf5SMikael Pettersson 	/* PDC_FPDMA_CTLSTAT bit definitions */
71ff7cddf5SMikael Pettersson 	PDC_FPDMA_CTLSTAT_RESET			= 1 << 3,
72ff7cddf5SMikael Pettersson 	PDC_FPDMA_CTLSTAT_DMASETUP_INT_FLAG	= 1 << 10,
73ff7cddf5SMikael Pettersson 	PDC_FPDMA_CTLSTAT_SETDB_INT_FLAG	= 1 << 11,
74c6fd2807SJeff Garzik 
75176efb05SMikael Pettersson 	/* PDC_GLOBAL_CTL bit definitions */
76176efb05SMikael Pettersson 	PDC_PH_ERR		= (1 <<  8), /* PCI error while loading packet */
77176efb05SMikael Pettersson 	PDC_SH_ERR		= (1 <<  9), /* PCI error while loading S/G table */
78176efb05SMikael Pettersson 	PDC_DH_ERR		= (1 << 10), /* PCI error while loading data */
79176efb05SMikael Pettersson 	PDC2_HTO_ERR		= (1 << 12), /* host bus timeout */
80176efb05SMikael Pettersson 	PDC2_ATA_HBA_ERR	= (1 << 13), /* error during SATA DATA FIS transmission */
81176efb05SMikael Pettersson 	PDC2_ATA_DMA_CNT_ERR	= (1 << 14), /* DMA DATA FIS size differs from S/G count */
82176efb05SMikael Pettersson 	PDC_OVERRUN_ERR		= (1 << 19), /* S/G byte count larger than HD requires */
83176efb05SMikael Pettersson 	PDC_UNDERRUN_ERR	= (1 << 20), /* S/G byte count less than HD requires */
84176efb05SMikael Pettersson 	PDC_DRIVE_ERR		= (1 << 21), /* drive error */
85176efb05SMikael Pettersson 	PDC_PCI_SYS_ERR		= (1 << 22), /* PCI system error */
86176efb05SMikael Pettersson 	PDC1_PCI_PARITY_ERR	= (1 << 23), /* PCI parity error (from SATA150 driver) */
87176efb05SMikael Pettersson 	PDC1_ERR_MASK		= PDC1_PCI_PARITY_ERR,
885796d1c4SJeff Garzik 	PDC2_ERR_MASK		= PDC2_HTO_ERR | PDC2_ATA_HBA_ERR |
895796d1c4SJeff Garzik 				  PDC2_ATA_DMA_CNT_ERR,
905796d1c4SJeff Garzik 	PDC_ERR_MASK		= PDC_PH_ERR | PDC_SH_ERR | PDC_DH_ERR |
915796d1c4SJeff Garzik 				  PDC_OVERRUN_ERR | PDC_UNDERRUN_ERR |
925796d1c4SJeff Garzik 				  PDC_DRIVE_ERR | PDC_PCI_SYS_ERR |
935796d1c4SJeff Garzik 				  PDC1_ERR_MASK | PDC2_ERR_MASK,
94c6fd2807SJeff Garzik 
95c6fd2807SJeff Garzik 	board_2037x		= 0,	/* FastTrak S150 TX2plus */
96eca25dcaSTejun Heo 	board_2037x_pata	= 1,	/* FastTrak S150 TX2plus PATA port */
97eca25dcaSTejun Heo 	board_20319		= 2,	/* FastTrak S150 TX4 */
98eca25dcaSTejun Heo 	board_20619		= 3,	/* FastTrak TX4000 */
99eca25dcaSTejun Heo 	board_2057x		= 4,	/* SATAII150 Tx2plus */
100d0e58031SMikael Pettersson 	board_2057x_pata	= 5,	/* SATAII150 Tx2plus PATA port */
101eca25dcaSTejun Heo 	board_40518		= 6,	/* SATAII150 Tx4 */
102c6fd2807SJeff Garzik 
103c6fd2807SJeff Garzik 	PDC_HAS_PATA		= (1 << 1), /* PDC20375/20575 has PATA */
104c6fd2807SJeff Garzik 
10595006188SMikael Pettersson 	/* Sequence counter control registers bit definitions */
10695006188SMikael Pettersson 	PDC_SEQCNTRL_INT_MASK	= (1 << 5), /* Sequence Interrupt Mask */
10795006188SMikael Pettersson 
10895006188SMikael Pettersson 	/* Feature register values */
10995006188SMikael Pettersson 	PDC_FEATURE_ATAPI_PIO	= 0x00, /* ATAPI data xfer by PIO */
11095006188SMikael Pettersson 	PDC_FEATURE_ATAPI_DMA	= 0x01, /* ATAPI data xfer by DMA */
11195006188SMikael Pettersson 
11295006188SMikael Pettersson 	/* Device/Head register values */
11395006188SMikael Pettersson 	PDC_DEVICE_SATA		= 0xE0, /* Device/Head value for SATA devices */
11495006188SMikael Pettersson 
11525b93d81SMikael Pettersson 	/* PDC_CTLSTAT bit definitions */
11625b93d81SMikael Pettersson 	PDC_DMA_ENABLE		= (1 << 7),
11725b93d81SMikael Pettersson 	PDC_IRQ_DISABLE		= (1 << 10),
118c6fd2807SJeff Garzik 	PDC_RESET		= (1 << 11), /* HDMA reset */
119c6fd2807SJeff Garzik 
1209cbe056fSSergei Shtylyov 	PDC_COMMON_FLAGS	= ATA_FLAG_PIO_POLLING,
121b2d1eee1SMikael Pettersson 
122eca25dcaSTejun Heo 	/* ap->flags bits */
123eca25dcaSTejun Heo 	PDC_FLAG_GEN_II		= (1 << 24),
124eca25dcaSTejun Heo 	PDC_FLAG_SATA_PATA	= (1 << 25), /* supports SATA + PATA */
125eca25dcaSTejun Heo 	PDC_FLAG_4_PORTS	= (1 << 26), /* 4 ports */
126c6fd2807SJeff Garzik };
127c6fd2807SJeff Garzik 
128c6fd2807SJeff Garzik struct pdc_port_priv {
129c6fd2807SJeff Garzik 	u8			*pkt;
130c6fd2807SJeff Garzik 	dma_addr_t		pkt_dma;
131c6fd2807SJeff Garzik };
132c6fd2807SJeff Garzik 
1333100d49dSMikael Pettersson struct pdc_host_priv {
1343100d49dSMikael Pettersson 	spinlock_t hard_reset_lock;
1353100d49dSMikael Pettersson };
1363100d49dSMikael Pettersson 
13782ef04fbSTejun Heo static int pdc_sata_scr_read(struct ata_link *link, unsigned int sc_reg, u32 *val);
13882ef04fbSTejun Heo static int pdc_sata_scr_write(struct ata_link *link, unsigned int sc_reg, u32 val);
139c6fd2807SJeff Garzik static int pdc_ata_init_one(struct pci_dev *pdev, const struct pci_device_id *ent);
140eca25dcaSTejun Heo static int pdc_common_port_start(struct ata_port *ap);
141eca25dcaSTejun Heo static int pdc_sata_port_start(struct ata_port *ap);
14295364f36SJiri Slaby static enum ata_completion_errors pdc_qc_prep(struct ata_queued_cmd *qc);
143c6fd2807SJeff Garzik static void pdc_tf_load_mmio(struct ata_port *ap, const struct ata_taskfile *tf);
144c6fd2807SJeff Garzik static void pdc_exec_command_mmio(struct ata_port *ap, const struct ata_taskfile *tf);
14595006188SMikael Pettersson static int pdc_check_atapi_dma(struct ata_queued_cmd *qc);
146724114a5SMikael Pettersson static int pdc_old_sata_check_atapi_dma(struct ata_queued_cmd *qc);
147c6fd2807SJeff Garzik static void pdc_irq_clear(struct ata_port *ap);
1489363c382STejun Heo static unsigned int pdc_qc_issue(struct ata_queued_cmd *qc);
14925b93d81SMikael Pettersson static void pdc_freeze(struct ata_port *ap);
150c07a9c49SMikael Pettersson static void pdc_sata_freeze(struct ata_port *ap);
15125b93d81SMikael Pettersson static void pdc_thaw(struct ata_port *ap);
152c07a9c49SMikael Pettersson static void pdc_sata_thaw(struct ata_port *ap);
153cadef677SMikael Pettersson static int pdc_pata_softreset(struct ata_link *link, unsigned int *class,
154cadef677SMikael Pettersson 			      unsigned long deadline);
155cadef677SMikael Pettersson static int pdc_sata_hardreset(struct ata_link *link, unsigned int *class,
156cadef677SMikael Pettersson 			      unsigned long deadline);
157a1efdabaSTejun Heo static void pdc_error_handler(struct ata_port *ap);
15825b93d81SMikael Pettersson static void pdc_post_internal_cmd(struct ata_queued_cmd *qc);
159724114a5SMikael Pettersson static int pdc_pata_cable_detect(struct ata_port *ap);
160c6fd2807SJeff Garzik 
161*25df73d9SBart Van Assche static const struct scsi_host_template pdc_ata_sht = {
16268d1d07bSTejun Heo 	ATA_BASE_SHT(DRV_NAME),
163b9ccd4a9SMikael Pettersson 	.sg_tablesize		= PDC_MAX_PRD,
164c6fd2807SJeff Garzik 	.dma_boundary		= ATA_DMA_BOUNDARY,
165c6fd2807SJeff Garzik };
166c6fd2807SJeff Garzik 
167029cfd6bSTejun Heo static const struct ata_port_operations pdc_common_ops = {
168029cfd6bSTejun Heo 	.inherits		= &ata_sff_port_ops,
16995006188SMikael Pettersson 
1705682ed33STejun Heo 	.sff_tf_load		= pdc_tf_load_mmio,
1715682ed33STejun Heo 	.sff_exec_command	= pdc_exec_command_mmio,
172029cfd6bSTejun Heo 	.check_atapi_dma	= pdc_check_atapi_dma,
17395006188SMikael Pettersson 	.qc_prep		= pdc_qc_prep,
1749363c382STejun Heo 	.qc_issue		= pdc_qc_issue,
175c96f1732SAlan Cox 
1765682ed33STejun Heo 	.sff_irq_clear		= pdc_irq_clear,
177c96f1732SAlan Cox 	.lost_interrupt		= ATA_OP_NULL,
178029cfd6bSTejun Heo 
179029cfd6bSTejun Heo 	.post_internal_cmd	= pdc_post_internal_cmd,
180a1efdabaSTejun Heo 	.error_handler		= pdc_error_handler,
181029cfd6bSTejun Heo };
182029cfd6bSTejun Heo 
183029cfd6bSTejun Heo static struct ata_port_operations pdc_sata_ops = {
184029cfd6bSTejun Heo 	.inherits		= &pdc_common_ops,
1853f0998daSBartlomiej Zolnierkiewicz 	.cable_detect		= ata_cable_sata,
186c07a9c49SMikael Pettersson 	.freeze			= pdc_sata_freeze,
187c07a9c49SMikael Pettersson 	.thaw			= pdc_sata_thaw,
18895006188SMikael Pettersson 	.scr_read		= pdc_sata_scr_read,
18995006188SMikael Pettersson 	.scr_write		= pdc_sata_scr_write,
190eca25dcaSTejun Heo 	.port_start		= pdc_sata_port_start,
191cadef677SMikael Pettersson 	.hardreset		= pdc_sata_hardreset,
19295006188SMikael Pettersson };
19395006188SMikael Pettersson 
1940ae6654dSMikael Pettersson /* First-generation chips need a more restrictive ->check_atapi_dma op,
1950ae6654dSMikael Pettersson    and ->freeze/thaw that ignore the hotplug controls. */
196029cfd6bSTejun Heo static struct ata_port_operations pdc_old_sata_ops = {
197029cfd6bSTejun Heo 	.inherits		= &pdc_sata_ops,
1980ae6654dSMikael Pettersson 	.freeze			= pdc_freeze,
1990ae6654dSMikael Pettersson 	.thaw			= pdc_thaw,
200724114a5SMikael Pettersson 	.check_atapi_dma	= pdc_old_sata_check_atapi_dma,
201c6fd2807SJeff Garzik };
202c6fd2807SJeff Garzik 
203029cfd6bSTejun Heo static struct ata_port_operations pdc_pata_ops = {
204029cfd6bSTejun Heo 	.inherits		= &pdc_common_ops,
205029cfd6bSTejun Heo 	.cable_detect		= pdc_pata_cable_detect,
2065387373bSMikael Pettersson 	.freeze			= pdc_freeze,
2075387373bSMikael Pettersson 	.thaw			= pdc_thaw,
208eca25dcaSTejun Heo 	.port_start		= pdc_common_port_start,
209cadef677SMikael Pettersson 	.softreset		= pdc_pata_softreset,
210c6fd2807SJeff Garzik };
211c6fd2807SJeff Garzik 
212c6fd2807SJeff Garzik static const struct ata_port_info pdc_port_info[] = {
2135595ddf9SMikael Pettersson 	[board_2037x] =
214c6fd2807SJeff Garzik 	{
215eca25dcaSTejun Heo 		.flags		= PDC_COMMON_FLAGS | ATA_FLAG_SATA |
216eca25dcaSTejun Heo 				  PDC_FLAG_SATA_PATA,
21714bdef98SErik Inge Bolsø 		.pio_mask	= ATA_PIO4,
21814bdef98SErik Inge Bolsø 		.mwdma_mask	= ATA_MWDMA2,
219469248abSJeff Garzik 		.udma_mask	= ATA_UDMA6,
22095006188SMikael Pettersson 		.port_ops	= &pdc_old_sata_ops,
221c6fd2807SJeff Garzik 	},
222c6fd2807SJeff Garzik 
2235595ddf9SMikael Pettersson 	[board_2037x_pata] =
224eca25dcaSTejun Heo 	{
225eca25dcaSTejun Heo 		.flags		= PDC_COMMON_FLAGS | ATA_FLAG_SLAVE_POSS,
22614bdef98SErik Inge Bolsø 		.pio_mask	= ATA_PIO4,
22714bdef98SErik Inge Bolsø 		.mwdma_mask	= ATA_MWDMA2,
228469248abSJeff Garzik 		.udma_mask	= ATA_UDMA6,
229eca25dcaSTejun Heo 		.port_ops	= &pdc_pata_ops,
230eca25dcaSTejun Heo 	},
231eca25dcaSTejun Heo 
2325595ddf9SMikael Pettersson 	[board_20319] =
233c6fd2807SJeff Garzik 	{
234eca25dcaSTejun Heo 		.flags		= PDC_COMMON_FLAGS | ATA_FLAG_SATA |
235eca25dcaSTejun Heo 				  PDC_FLAG_4_PORTS,
23614bdef98SErik Inge Bolsø 		.pio_mask	= ATA_PIO4,
23714bdef98SErik Inge Bolsø 		.mwdma_mask	= ATA_MWDMA2,
238469248abSJeff Garzik 		.udma_mask	= ATA_UDMA6,
23995006188SMikael Pettersson 		.port_ops	= &pdc_old_sata_ops,
240c6fd2807SJeff Garzik 	},
241c6fd2807SJeff Garzik 
2425595ddf9SMikael Pettersson 	[board_20619] =
243c6fd2807SJeff Garzik 	{
244eca25dcaSTejun Heo 		.flags		= PDC_COMMON_FLAGS | ATA_FLAG_SLAVE_POSS |
245eca25dcaSTejun Heo 				  PDC_FLAG_4_PORTS,
24614bdef98SErik Inge Bolsø 		.pio_mask	= ATA_PIO4,
24714bdef98SErik Inge Bolsø 		.mwdma_mask	= ATA_MWDMA2,
248469248abSJeff Garzik 		.udma_mask	= ATA_UDMA6,
249c6fd2807SJeff Garzik 		.port_ops	= &pdc_pata_ops,
250c6fd2807SJeff Garzik 	},
251c6fd2807SJeff Garzik 
2525595ddf9SMikael Pettersson 	[board_2057x] =
253c6fd2807SJeff Garzik 	{
254eca25dcaSTejun Heo 		.flags		= PDC_COMMON_FLAGS | ATA_FLAG_SATA |
255eca25dcaSTejun Heo 				  PDC_FLAG_GEN_II | PDC_FLAG_SATA_PATA,
25614bdef98SErik Inge Bolsø 		.pio_mask	= ATA_PIO4,
25714bdef98SErik Inge Bolsø 		.mwdma_mask	= ATA_MWDMA2,
258469248abSJeff Garzik 		.udma_mask	= ATA_UDMA6,
259c6fd2807SJeff Garzik 		.port_ops	= &pdc_sata_ops,
260c6fd2807SJeff Garzik 	},
261c6fd2807SJeff Garzik 
2625595ddf9SMikael Pettersson 	[board_2057x_pata] =
263eca25dcaSTejun Heo 	{
264bb312235SJeff Garzik 		.flags		= PDC_COMMON_FLAGS | ATA_FLAG_SLAVE_POSS |
265eca25dcaSTejun Heo 				  PDC_FLAG_GEN_II,
26614bdef98SErik Inge Bolsø 		.pio_mask	= ATA_PIO4,
26714bdef98SErik Inge Bolsø 		.mwdma_mask	= ATA_MWDMA2,
268469248abSJeff Garzik 		.udma_mask	= ATA_UDMA6,
269eca25dcaSTejun Heo 		.port_ops	= &pdc_pata_ops,
270eca25dcaSTejun Heo 	},
271eca25dcaSTejun Heo 
2725595ddf9SMikael Pettersson 	[board_40518] =
273c6fd2807SJeff Garzik 	{
274eca25dcaSTejun Heo 		.flags		= PDC_COMMON_FLAGS | ATA_FLAG_SATA |
275eca25dcaSTejun Heo 				  PDC_FLAG_GEN_II | PDC_FLAG_4_PORTS,
27614bdef98SErik Inge Bolsø 		.pio_mask	= ATA_PIO4,
27714bdef98SErik Inge Bolsø 		.mwdma_mask	= ATA_MWDMA2,
278469248abSJeff Garzik 		.udma_mask	= ATA_UDMA6,
279c6fd2807SJeff Garzik 		.port_ops	= &pdc_sata_ops,
280c6fd2807SJeff Garzik 	},
281c6fd2807SJeff Garzik };
282c6fd2807SJeff Garzik 
283c6fd2807SJeff Garzik static const struct pci_device_id pdc_ata_pci_tbl[] = {
28454bb3a94SJeff Garzik 	{ PCI_VDEVICE(PROMISE, 0x3371), board_2037x },
28554bb3a94SJeff Garzik 	{ PCI_VDEVICE(PROMISE, 0x3373), board_2037x },
28654bb3a94SJeff Garzik 	{ PCI_VDEVICE(PROMISE, 0x3375), board_2037x },
28754bb3a94SJeff Garzik 	{ PCI_VDEVICE(PROMISE, 0x3376), board_2037x },
288b2d1eee1SMikael Pettersson 	{ PCI_VDEVICE(PROMISE, 0x3570), board_2057x },
289b2d1eee1SMikael Pettersson 	{ PCI_VDEVICE(PROMISE, 0x3571), board_2057x },
29054bb3a94SJeff Garzik 	{ PCI_VDEVICE(PROMISE, 0x3574), board_2057x },
291d324d462SMikael Pettersson 	{ PCI_VDEVICE(PROMISE, 0x3577), board_2057x },
292b2d1eee1SMikael Pettersson 	{ PCI_VDEVICE(PROMISE, 0x3d73), board_2057x },
29354bb3a94SJeff Garzik 	{ PCI_VDEVICE(PROMISE, 0x3d75), board_2057x },
294c6fd2807SJeff Garzik 
29554bb3a94SJeff Garzik 	{ PCI_VDEVICE(PROMISE, 0x3318), board_20319 },
29654bb3a94SJeff Garzik 	{ PCI_VDEVICE(PROMISE, 0x3319), board_20319 },
2977f9992a2SMikael Pettersson 	{ PCI_VDEVICE(PROMISE, 0x3515), board_40518 },
2987f9992a2SMikael Pettersson 	{ PCI_VDEVICE(PROMISE, 0x3519), board_40518 },
299b2d1eee1SMikael Pettersson 	{ PCI_VDEVICE(PROMISE, 0x3d17), board_40518 },
30054bb3a94SJeff Garzik 	{ PCI_VDEVICE(PROMISE, 0x3d18), board_40518 },
301c6fd2807SJeff Garzik 
30254bb3a94SJeff Garzik 	{ PCI_VDEVICE(PROMISE, 0x6629), board_20619 },
303c6fd2807SJeff Garzik 
304c6fd2807SJeff Garzik 	{ }	/* terminate list */
305c6fd2807SJeff Garzik };
306c6fd2807SJeff Garzik 
307c6fd2807SJeff Garzik static struct pci_driver pdc_ata_pci_driver = {
308c6fd2807SJeff Garzik 	.name			= DRV_NAME,
309c6fd2807SJeff Garzik 	.id_table		= pdc_ata_pci_tbl,
310c6fd2807SJeff Garzik 	.probe			= pdc_ata_init_one,
311c6fd2807SJeff Garzik 	.remove			= ata_pci_remove_one,
312c6fd2807SJeff Garzik };
313c6fd2807SJeff Garzik 
pdc_common_port_start(struct ata_port * ap)314724114a5SMikael Pettersson static int pdc_common_port_start(struct ata_port *ap)
315c6fd2807SJeff Garzik {
316cca3974eSJeff Garzik 	struct device *dev = ap->host->dev;
317c6fd2807SJeff Garzik 	struct pdc_port_priv *pp;
318c6fd2807SJeff Garzik 	int rc;
319c6fd2807SJeff Garzik 
320c7087652STejun Heo 	/* we use the same prd table as bmdma, allocate it */
321c7087652STejun Heo 	rc = ata_bmdma_port_start(ap);
322c6fd2807SJeff Garzik 	if (rc)
323c6fd2807SJeff Garzik 		return rc;
324c6fd2807SJeff Garzik 
32524dc5f33STejun Heo 	pp = devm_kzalloc(dev, sizeof(*pp), GFP_KERNEL);
32624dc5f33STejun Heo 	if (!pp)
32724dc5f33STejun Heo 		return -ENOMEM;
328c6fd2807SJeff Garzik 
32924dc5f33STejun Heo 	pp->pkt = dmam_alloc_coherent(dev, 128, &pp->pkt_dma, GFP_KERNEL);
33024dc5f33STejun Heo 	if (!pp->pkt)
33124dc5f33STejun Heo 		return -ENOMEM;
332c6fd2807SJeff Garzik 
333c6fd2807SJeff Garzik 	ap->private_data = pp;
334c6fd2807SJeff Garzik 
335724114a5SMikael Pettersson 	return 0;
336724114a5SMikael Pettersson }
337724114a5SMikael Pettersson 
pdc_sata_port_start(struct ata_port * ap)338724114a5SMikael Pettersson static int pdc_sata_port_start(struct ata_port *ap)
339724114a5SMikael Pettersson {
340724114a5SMikael Pettersson 	int rc;
341724114a5SMikael Pettersson 
342724114a5SMikael Pettersson 	rc = pdc_common_port_start(ap);
343724114a5SMikael Pettersson 	if (rc)
344724114a5SMikael Pettersson 		return rc;
345724114a5SMikael Pettersson 
346599b7202SMikael Pettersson 	/* fix up PHYMODE4 align timing */
347eca25dcaSTejun Heo 	if (ap->flags & PDC_FLAG_GEN_II) {
348821d22cdSMikael Pettersson 		void __iomem *sata_mmio = ap->ioaddr.scr_addr;
349599b7202SMikael Pettersson 		unsigned int tmp;
350599b7202SMikael Pettersson 
351821d22cdSMikael Pettersson 		tmp = readl(sata_mmio + PDC_PHYMODE4);
352599b7202SMikael Pettersson 		tmp = (tmp & ~3) | 1;	/* set bits 1:0 = 0:1 */
353821d22cdSMikael Pettersson 		writel(tmp, sata_mmio + PDC_PHYMODE4);
354599b7202SMikael Pettersson 	}
355599b7202SMikael Pettersson 
356c6fd2807SJeff Garzik 	return 0;
357c6fd2807SJeff Garzik }
358c6fd2807SJeff Garzik 
pdc_fpdma_clear_interrupt_flag(struct ata_port * ap)359ff7cddf5SMikael Pettersson static void pdc_fpdma_clear_interrupt_flag(struct ata_port *ap)
360ff7cddf5SMikael Pettersson {
361ff7cddf5SMikael Pettersson 	void __iomem *sata_mmio = ap->ioaddr.scr_addr;
362ff7cddf5SMikael Pettersson 	u32 tmp;
363ff7cddf5SMikael Pettersson 
364ff7cddf5SMikael Pettersson 	tmp = readl(sata_mmio + PDC_FPDMA_CTLSTAT);
365ff7cddf5SMikael Pettersson 	tmp |= PDC_FPDMA_CTLSTAT_DMASETUP_INT_FLAG;
366ff7cddf5SMikael Pettersson 	tmp |= PDC_FPDMA_CTLSTAT_SETDB_INT_FLAG;
367ff7cddf5SMikael Pettersson 
368ff7cddf5SMikael Pettersson 	/* It's not allowed to write to the entire FPDMA_CTLSTAT register
369ff7cddf5SMikael Pettersson 	   when NCQ is running. So do a byte-sized write to bits 10 and 11. */
370ff7cddf5SMikael Pettersson 	writeb(tmp >> 8, sata_mmio + PDC_FPDMA_CTLSTAT + 1);
371ff7cddf5SMikael Pettersson 	readb(sata_mmio + PDC_FPDMA_CTLSTAT + 1); /* flush */
372ff7cddf5SMikael Pettersson }
373ff7cddf5SMikael Pettersson 
pdc_fpdma_reset(struct ata_port * ap)374ff7cddf5SMikael Pettersson static void pdc_fpdma_reset(struct ata_port *ap)
375ff7cddf5SMikael Pettersson {
376ff7cddf5SMikael Pettersson 	void __iomem *sata_mmio = ap->ioaddr.scr_addr;
377ff7cddf5SMikael Pettersson 	u8 tmp;
378ff7cddf5SMikael Pettersson 
379ff7cddf5SMikael Pettersson 	tmp = (u8)readl(sata_mmio + PDC_FPDMA_CTLSTAT);
380ff7cddf5SMikael Pettersson 	tmp &= 0x7F;
381ff7cddf5SMikael Pettersson 	tmp |= PDC_FPDMA_CTLSTAT_RESET;
382ff7cddf5SMikael Pettersson 	writeb(tmp, sata_mmio + PDC_FPDMA_CTLSTAT);
383ff7cddf5SMikael Pettersson 	readl(sata_mmio + PDC_FPDMA_CTLSTAT); /* flush */
384ff7cddf5SMikael Pettersson 	udelay(100);
385ff7cddf5SMikael Pettersson 	tmp &= ~PDC_FPDMA_CTLSTAT_RESET;
386ff7cddf5SMikael Pettersson 	writeb(tmp, sata_mmio + PDC_FPDMA_CTLSTAT);
387ff7cddf5SMikael Pettersson 	readl(sata_mmio + PDC_FPDMA_CTLSTAT); /* flush */
388ff7cddf5SMikael Pettersson 
389ff7cddf5SMikael Pettersson 	pdc_fpdma_clear_interrupt_flag(ap);
390ff7cddf5SMikael Pettersson }
391ff7cddf5SMikael Pettersson 
pdc_not_at_command_packet_phase(struct ata_port * ap)392ff7cddf5SMikael Pettersson static void pdc_not_at_command_packet_phase(struct ata_port *ap)
393ff7cddf5SMikael Pettersson {
394ff7cddf5SMikael Pettersson 	void __iomem *sata_mmio = ap->ioaddr.scr_addr;
395ff7cddf5SMikael Pettersson 	unsigned int i;
396ff7cddf5SMikael Pettersson 	u32 tmp;
397ff7cddf5SMikael Pettersson 
398ff7cddf5SMikael Pettersson 	/* check not at ASIC packet command phase */
399ff7cddf5SMikael Pettersson 	for (i = 0; i < 100; ++i) {
400ff7cddf5SMikael Pettersson 		writel(0, sata_mmio + PDC_INTERNAL_DEBUG_1);
401ff7cddf5SMikael Pettersson 		tmp = readl(sata_mmio + PDC_INTERNAL_DEBUG_2);
402ff7cddf5SMikael Pettersson 		if ((tmp & 0xF) != 1)
403ff7cddf5SMikael Pettersson 			break;
404ff7cddf5SMikael Pettersson 		udelay(100);
405ff7cddf5SMikael Pettersson 	}
406ff7cddf5SMikael Pettersson }
407ff7cddf5SMikael Pettersson 
pdc_clear_internal_debug_record_error_register(struct ata_port * ap)408ff7cddf5SMikael Pettersson static void pdc_clear_internal_debug_record_error_register(struct ata_port *ap)
409ff7cddf5SMikael Pettersson {
410ff7cddf5SMikael Pettersson 	void __iomem *sata_mmio = ap->ioaddr.scr_addr;
411ff7cddf5SMikael Pettersson 
412ff7cddf5SMikael Pettersson 	writel(0xffffffff, sata_mmio + PDC_SATA_ERROR);
413ff7cddf5SMikael Pettersson 	writel(0xffff0000, sata_mmio + PDC_LINK_LAYER_ERRORS);
414ff7cddf5SMikael Pettersson }
415ff7cddf5SMikael Pettersson 
pdc_reset_port(struct ata_port * ap)416c6fd2807SJeff Garzik static void pdc_reset_port(struct ata_port *ap)
417c6fd2807SJeff Garzik {
418821d22cdSMikael Pettersson 	void __iomem *ata_ctlstat_mmio = ap->ioaddr.cmd_addr + PDC_CTLSTAT;
419c6fd2807SJeff Garzik 	unsigned int i;
420c6fd2807SJeff Garzik 	u32 tmp;
421c6fd2807SJeff Garzik 
422ff7cddf5SMikael Pettersson 	if (ap->flags & PDC_FLAG_GEN_II)
423ff7cddf5SMikael Pettersson 		pdc_not_at_command_packet_phase(ap);
424ff7cddf5SMikael Pettersson 
425ff7cddf5SMikael Pettersson 	tmp = readl(ata_ctlstat_mmio);
426ff7cddf5SMikael Pettersson 	tmp |= PDC_RESET;
427ff7cddf5SMikael Pettersson 	writel(tmp, ata_ctlstat_mmio);
428ff7cddf5SMikael Pettersson 
429c6fd2807SJeff Garzik 	for (i = 11; i > 0; i--) {
430821d22cdSMikael Pettersson 		tmp = readl(ata_ctlstat_mmio);
431c6fd2807SJeff Garzik 		if (tmp & PDC_RESET)
432c6fd2807SJeff Garzik 			break;
433c6fd2807SJeff Garzik 
434c6fd2807SJeff Garzik 		udelay(100);
435c6fd2807SJeff Garzik 
436c6fd2807SJeff Garzik 		tmp |= PDC_RESET;
437821d22cdSMikael Pettersson 		writel(tmp, ata_ctlstat_mmio);
438c6fd2807SJeff Garzik 	}
439c6fd2807SJeff Garzik 
440c6fd2807SJeff Garzik 	tmp &= ~PDC_RESET;
441821d22cdSMikael Pettersson 	writel(tmp, ata_ctlstat_mmio);
442821d22cdSMikael Pettersson 	readl(ata_ctlstat_mmio);	/* flush */
443ff7cddf5SMikael Pettersson 
444ff7cddf5SMikael Pettersson 	if (sata_scr_valid(&ap->link) && (ap->flags & PDC_FLAG_GEN_II)) {
445ff7cddf5SMikael Pettersson 		pdc_fpdma_reset(ap);
446ff7cddf5SMikael Pettersson 		pdc_clear_internal_debug_record_error_register(ap);
447ff7cddf5SMikael Pettersson 	}
448c6fd2807SJeff Garzik }
449c6fd2807SJeff Garzik 
pdc_pata_cable_detect(struct ata_port * ap)450724114a5SMikael Pettersson static int pdc_pata_cable_detect(struct ata_port *ap)
451c6fd2807SJeff Garzik {
452c6fd2807SJeff Garzik 	u8 tmp;
453821d22cdSMikael Pettersson 	void __iomem *ata_mmio = ap->ioaddr.cmd_addr;
454c6fd2807SJeff Garzik 
455821d22cdSMikael Pettersson 	tmp = readb(ata_mmio + PDC_CTLSTAT + 3);
456e2a9752aSAlan Cox 	if (tmp & 0x01)
457e2a9752aSAlan Cox 		return ATA_CBL_PATA40;
458e2a9752aSAlan Cox 	return ATA_CBL_PATA80;
459e2a9752aSAlan Cox }
460724114a5SMikael Pettersson 
pdc_sata_scr_read(struct ata_link * link,unsigned int sc_reg,u32 * val)46182ef04fbSTejun Heo static int pdc_sata_scr_read(struct ata_link *link,
46282ef04fbSTejun Heo 			     unsigned int sc_reg, u32 *val)
463c6fd2807SJeff Garzik {
464724114a5SMikael Pettersson 	if (sc_reg > SCR_CONTROL)
465da3dbb17STejun Heo 		return -EINVAL;
46682ef04fbSTejun Heo 	*val = readl(link->ap->ioaddr.scr_addr + (sc_reg * 4));
467da3dbb17STejun Heo 	return 0;
468c6fd2807SJeff Garzik }
469c6fd2807SJeff Garzik 
pdc_sata_scr_write(struct ata_link * link,unsigned int sc_reg,u32 val)47082ef04fbSTejun Heo static int pdc_sata_scr_write(struct ata_link *link,
47182ef04fbSTejun Heo 			      unsigned int sc_reg, u32 val)
472c6fd2807SJeff Garzik {
473724114a5SMikael Pettersson 	if (sc_reg > SCR_CONTROL)
474da3dbb17STejun Heo 		return -EINVAL;
47582ef04fbSTejun Heo 	writel(val, link->ap->ioaddr.scr_addr + (sc_reg * 4));
476da3dbb17STejun Heo 	return 0;
477c6fd2807SJeff Garzik }
478c6fd2807SJeff Garzik 
pdc_atapi_pkt(struct ata_queued_cmd * qc)479fba6edbdSMikael Pettersson static void pdc_atapi_pkt(struct ata_queued_cmd *qc)
48095006188SMikael Pettersson {
4814113bb6bSMikael Pettersson 	struct ata_port *ap = qc->ap;
482f60d7011STejun Heo 	dma_addr_t sg_table = ap->bmdma_prd_dma;
4834113bb6bSMikael Pettersson 	unsigned int cdb_len = qc->dev->cdb_len;
4844113bb6bSMikael Pettersson 	u8 *cdb = qc->cdb;
4854113bb6bSMikael Pettersson 	struct pdc_port_priv *pp = ap->private_data;
4864113bb6bSMikael Pettersson 	u8 *buf = pp->pkt;
487826cd156SAl Viro 	__le32 *buf32 = (__le32 *) buf;
48846a67143STejun Heo 	unsigned int dev_sel, feature;
48995006188SMikael Pettersson 
49095006188SMikael Pettersson 	/* set control bits (byte 0), zero delay seq id (byte 3),
49195006188SMikael Pettersson 	 * and seq id (byte 2)
49295006188SMikael Pettersson 	 */
493fba6edbdSMikael Pettersson 	switch (qc->tf.protocol) {
4940dc36888STejun Heo 	case ATAPI_PROT_DMA:
4954113bb6bSMikael Pettersson 		if (!(qc->tf.flags & ATA_TFLAG_WRITE))
49695006188SMikael Pettersson 			buf32[0] = cpu_to_le32(PDC_PKT_READ);
49795006188SMikael Pettersson 		else
49895006188SMikael Pettersson 			buf32[0] = 0;
499fba6edbdSMikael Pettersson 		break;
5000dc36888STejun Heo 	case ATAPI_PROT_NODATA:
501fba6edbdSMikael Pettersson 		buf32[0] = cpu_to_le32(PDC_PKT_NODATA);
502fba6edbdSMikael Pettersson 		break;
503fba6edbdSMikael Pettersson 	default:
504fba6edbdSMikael Pettersson 		BUG();
505fba6edbdSMikael Pettersson 		break;
506fba6edbdSMikael Pettersson 	}
50795006188SMikael Pettersson 	buf32[1] = cpu_to_le32(sg_table);	/* S/G table addr */
50895006188SMikael Pettersson 	buf32[2] = 0;				/* no next-packet */
50995006188SMikael Pettersson 
5104113bb6bSMikael Pettersson 	/* select drive */
51146a67143STejun Heo 	if (sata_scr_valid(&ap->link))
5124113bb6bSMikael Pettersson 		dev_sel = PDC_DEVICE_SATA;
51346a67143STejun Heo 	else
51446a67143STejun Heo 		dev_sel = qc->tf.device;
51546a67143STejun Heo 
5164113bb6bSMikael Pettersson 	buf[12] = (1 << 5) | ATA_REG_DEVICE;
5174113bb6bSMikael Pettersson 	buf[13] = dev_sel;
5184113bb6bSMikael Pettersson 	buf[14] = (1 << 5) | ATA_REG_DEVICE | PDC_PKT_CLEAR_BSY;
5194113bb6bSMikael Pettersson 	buf[15] = dev_sel; /* once more, waiting for BSY to clear */
5204113bb6bSMikael Pettersson 
5214113bb6bSMikael Pettersson 	buf[16] = (1 << 5) | ATA_REG_NSECT;
52246a67143STejun Heo 	buf[17] = qc->tf.nsect;
5234113bb6bSMikael Pettersson 	buf[18] = (1 << 5) | ATA_REG_LBAL;
52446a67143STejun Heo 	buf[19] = qc->tf.lbal;
5254113bb6bSMikael Pettersson 
5264113bb6bSMikael Pettersson 	/* set feature and byte counter registers */
5270dc36888STejun Heo 	if (qc->tf.protocol != ATAPI_PROT_DMA)
5284113bb6bSMikael Pettersson 		feature = PDC_FEATURE_ATAPI_PIO;
52946a67143STejun Heo 	else
5304113bb6bSMikael Pettersson 		feature = PDC_FEATURE_ATAPI_DMA;
53146a67143STejun Heo 
5324113bb6bSMikael Pettersson 	buf[20] = (1 << 5) | ATA_REG_FEATURE;
5334113bb6bSMikael Pettersson 	buf[21] = feature;
5344113bb6bSMikael Pettersson 	buf[22] = (1 << 5) | ATA_REG_BYTEL;
53546a67143STejun Heo 	buf[23] = qc->tf.lbam;
5364113bb6bSMikael Pettersson 	buf[24] = (1 << 5) | ATA_REG_BYTEH;
53746a67143STejun Heo 	buf[25] = qc->tf.lbah;
5384113bb6bSMikael Pettersson 
5394113bb6bSMikael Pettersson 	/* send ATAPI packet command 0xA0 */
5404113bb6bSMikael Pettersson 	buf[26] = (1 << 5) | ATA_REG_CMD;
54146a67143STejun Heo 	buf[27] = qc->tf.command;
5424113bb6bSMikael Pettersson 
5434113bb6bSMikael Pettersson 	/* select drive and check DRQ */
5444113bb6bSMikael Pettersson 	buf[28] = (1 << 5) | ATA_REG_DEVICE | PDC_PKT_WAIT_DRDY;
5454113bb6bSMikael Pettersson 	buf[29] = dev_sel;
5464113bb6bSMikael Pettersson 
54795006188SMikael Pettersson 	/* we can represent cdb lengths 2/4/6/8/10/12/14/16 */
54895006188SMikael Pettersson 	BUG_ON(cdb_len & ~0x1E);
54995006188SMikael Pettersson 
5504113bb6bSMikael Pettersson 	/* append the CDB as the final part */
5514113bb6bSMikael Pettersson 	buf[30] = (((cdb_len >> 1) & 7) << 5) | ATA_REG_DATA | PDC_LAST_REG;
5524113bb6bSMikael Pettersson 	memcpy(buf+31, cdb, cdb_len);
55395006188SMikael Pettersson }
55495006188SMikael Pettersson 
555b9ccd4a9SMikael Pettersson /**
556b9ccd4a9SMikael Pettersson  *	pdc_fill_sg - Fill PCI IDE PRD table
557b9ccd4a9SMikael Pettersson  *	@qc: Metadata associated with taskfile to be transferred
558b9ccd4a9SMikael Pettersson  *
559b9ccd4a9SMikael Pettersson  *	Fill PCI IDE PRD (scatter-gather) table with segments
560b9ccd4a9SMikael Pettersson  *	associated with the current disk command.
561b9ccd4a9SMikael Pettersson  *	Make sure hardware does not choke on it.
562b9ccd4a9SMikael Pettersson  *
563b9ccd4a9SMikael Pettersson  *	LOCKING:
564b9ccd4a9SMikael Pettersson  *	spin_lock_irqsave(host lock)
565b9ccd4a9SMikael Pettersson  *
566b9ccd4a9SMikael Pettersson  */
pdc_fill_sg(struct ata_queued_cmd * qc)567b9ccd4a9SMikael Pettersson static void pdc_fill_sg(struct ata_queued_cmd *qc)
568b9ccd4a9SMikael Pettersson {
569b9ccd4a9SMikael Pettersson 	struct ata_port *ap = qc->ap;
570f60d7011STejun Heo 	struct ata_bmdma_prd *prd = ap->bmdma_prd;
571b9ccd4a9SMikael Pettersson 	struct scatterlist *sg;
572b9ccd4a9SMikael Pettersson 	const u32 SG_COUNT_ASIC_BUG = 41*4;
573ff2aeb1eSTejun Heo 	unsigned int si, idx;
574ff2aeb1eSTejun Heo 	u32 len;
575b9ccd4a9SMikael Pettersson 
576b9ccd4a9SMikael Pettersson 	if (!(qc->flags & ATA_QCFLAG_DMAMAP))
577b9ccd4a9SMikael Pettersson 		return;
578b9ccd4a9SMikael Pettersson 
579b9ccd4a9SMikael Pettersson 	idx = 0;
580ff2aeb1eSTejun Heo 	for_each_sg(qc->sg, sg, qc->n_elem, si) {
581b9ccd4a9SMikael Pettersson 		u32 addr, offset;
5826903c0f7SHarvey Harrison 		u32 sg_len;
583b9ccd4a9SMikael Pettersson 
584b9ccd4a9SMikael Pettersson 		/* determine if physical DMA addr spans 64K boundary.
585b9ccd4a9SMikael Pettersson 		 * Note h/w doesn't support 64-bit, so we unconditionally
586b9ccd4a9SMikael Pettersson 		 * truncate dma_addr_t to u32.
587b9ccd4a9SMikael Pettersson 		 */
588b9ccd4a9SMikael Pettersson 		addr = (u32) sg_dma_address(sg);
589b9ccd4a9SMikael Pettersson 		sg_len = sg_dma_len(sg);
590b9ccd4a9SMikael Pettersson 
591b9ccd4a9SMikael Pettersson 		while (sg_len) {
592b9ccd4a9SMikael Pettersson 			offset = addr & 0xffff;
593b9ccd4a9SMikael Pettersson 			len = sg_len;
594b9ccd4a9SMikael Pettersson 			if ((offset + sg_len) > 0x10000)
595b9ccd4a9SMikael Pettersson 				len = 0x10000 - offset;
596b9ccd4a9SMikael Pettersson 
597f60d7011STejun Heo 			prd[idx].addr = cpu_to_le32(addr);
598f60d7011STejun Heo 			prd[idx].flags_len = cpu_to_le32(len & 0xffff);
599156e67ccSHannes Reinecke 			ata_port_dbg(ap, "PRD[%u] = (0x%X, 0x%X)\n",
600156e67ccSHannes Reinecke 				     idx, addr, len);
601b9ccd4a9SMikael Pettersson 
602b9ccd4a9SMikael Pettersson 			idx++;
603b9ccd4a9SMikael Pettersson 			sg_len -= len;
604b9ccd4a9SMikael Pettersson 			addr += len;
605b9ccd4a9SMikael Pettersson 		}
606b9ccd4a9SMikael Pettersson 	}
607b9ccd4a9SMikael Pettersson 
608f60d7011STejun Heo 	len = le32_to_cpu(prd[idx - 1].flags_len);
609b9ccd4a9SMikael Pettersson 
610b9ccd4a9SMikael Pettersson 	if (len > SG_COUNT_ASIC_BUG) {
611b9ccd4a9SMikael Pettersson 		u32 addr;
612b9ccd4a9SMikael Pettersson 
613f60d7011STejun Heo 		addr = le32_to_cpu(prd[idx - 1].addr);
614f60d7011STejun Heo 		prd[idx - 1].flags_len = cpu_to_le32(len - SG_COUNT_ASIC_BUG);
615156e67ccSHannes Reinecke 		ata_port_dbg(ap, "PRD[%u] = (0x%X, 0x%X)\n",
616156e67ccSHannes Reinecke 			     idx - 1, addr, SG_COUNT_ASIC_BUG);
617b9ccd4a9SMikael Pettersson 
618b9ccd4a9SMikael Pettersson 		addr = addr + len - SG_COUNT_ASIC_BUG;
619b9ccd4a9SMikael Pettersson 		len = SG_COUNT_ASIC_BUG;
620f60d7011STejun Heo 		prd[idx].addr = cpu_to_le32(addr);
621f60d7011STejun Heo 		prd[idx].flags_len = cpu_to_le32(len);
622156e67ccSHannes Reinecke 		ata_port_dbg(ap, "PRD[%u] = (0x%X, 0x%X)\n", idx, addr, len);
623b9ccd4a9SMikael Pettersson 
624b9ccd4a9SMikael Pettersson 		idx++;
625b9ccd4a9SMikael Pettersson 	}
626b9ccd4a9SMikael Pettersson 
627f60d7011STejun Heo 	prd[idx - 1].flags_len |= cpu_to_le32(ATA_PRD_EOT);
628b9ccd4a9SMikael Pettersson }
629b9ccd4a9SMikael Pettersson 
pdc_qc_prep(struct ata_queued_cmd * qc)63095364f36SJiri Slaby static enum ata_completion_errors pdc_qc_prep(struct ata_queued_cmd *qc)
631c6fd2807SJeff Garzik {
632c6fd2807SJeff Garzik 	struct pdc_port_priv *pp = qc->ap->private_data;
633c6fd2807SJeff Garzik 	unsigned int i;
634c6fd2807SJeff Garzik 
635c6fd2807SJeff Garzik 	switch (qc->tf.protocol) {
636c6fd2807SJeff Garzik 	case ATA_PROT_DMA:
637b9ccd4a9SMikael Pettersson 		pdc_fill_sg(qc);
638df561f66SGustavo A. R. Silva 		fallthrough;
639c6fd2807SJeff Garzik 	case ATA_PROT_NODATA:
640f60d7011STejun Heo 		i = pdc_pkt_header(&qc->tf, qc->ap->bmdma_prd_dma,
641c6fd2807SJeff Garzik 				   qc->dev->devno, pp->pkt);
642c6fd2807SJeff Garzik 		if (qc->tf.flags & ATA_TFLAG_LBA48)
643c6fd2807SJeff Garzik 			i = pdc_prep_lba48(&qc->tf, pp->pkt, i);
644c6fd2807SJeff Garzik 		else
645c6fd2807SJeff Garzik 			i = pdc_prep_lba28(&qc->tf, pp->pkt, i);
646c6fd2807SJeff Garzik 		pdc_pkt_footer(&qc->tf, pp->pkt, i);
647c6fd2807SJeff Garzik 		break;
6480dc36888STejun Heo 	case ATAPI_PROT_PIO:
649b9ccd4a9SMikael Pettersson 		pdc_fill_sg(qc);
65095006188SMikael Pettersson 		break;
6510dc36888STejun Heo 	case ATAPI_PROT_DMA:
652b9ccd4a9SMikael Pettersson 		pdc_fill_sg(qc);
653df561f66SGustavo A. R. Silva 		fallthrough;
6540dc36888STejun Heo 	case ATAPI_PROT_NODATA:
655fba6edbdSMikael Pettersson 		pdc_atapi_pkt(qc);
65695006188SMikael Pettersson 		break;
657c6fd2807SJeff Garzik 	default:
658c6fd2807SJeff Garzik 		break;
659c6fd2807SJeff Garzik 	}
66095364f36SJiri Slaby 
66195364f36SJiri Slaby 	return AC_ERR_OK;
662c6fd2807SJeff Garzik }
663c6fd2807SJeff Garzik 
pdc_is_sataii_tx4(unsigned long flags)664c07a9c49SMikael Pettersson static int pdc_is_sataii_tx4(unsigned long flags)
665c07a9c49SMikael Pettersson {
666c07a9c49SMikael Pettersson 	const unsigned long mask = PDC_FLAG_GEN_II | PDC_FLAG_4_PORTS;
667c07a9c49SMikael Pettersson 	return (flags & mask) == mask;
668c07a9c49SMikael Pettersson }
669c07a9c49SMikael Pettersson 
pdc_port_no_to_ata_no(unsigned int port_no,int is_sataii_tx4)670c07a9c49SMikael Pettersson static unsigned int pdc_port_no_to_ata_no(unsigned int port_no,
671c07a9c49SMikael Pettersson 					  int is_sataii_tx4)
672c07a9c49SMikael Pettersson {
673c07a9c49SMikael Pettersson 	static const unsigned char sataii_tx4_port_remap[4] = { 3, 1, 0, 2};
674c07a9c49SMikael Pettersson 	return is_sataii_tx4 ? sataii_tx4_port_remap[port_no] : port_no;
675c07a9c49SMikael Pettersson }
676c07a9c49SMikael Pettersson 
pdc_sata_nr_ports(const struct ata_port * ap)677c07a9c49SMikael Pettersson static unsigned int pdc_sata_nr_ports(const struct ata_port *ap)
678c07a9c49SMikael Pettersson {
679c07a9c49SMikael Pettersson 	return (ap->flags & PDC_FLAG_4_PORTS) ? 4 : 2;
680c07a9c49SMikael Pettersson }
681c07a9c49SMikael Pettersson 
pdc_sata_ata_port_to_ata_no(const struct ata_port * ap)682c07a9c49SMikael Pettersson static unsigned int pdc_sata_ata_port_to_ata_no(const struct ata_port *ap)
683c07a9c49SMikael Pettersson {
684c07a9c49SMikael Pettersson 	const struct ata_host *host = ap->host;
685c07a9c49SMikael Pettersson 	unsigned int nr_ports = pdc_sata_nr_ports(ap);
686c07a9c49SMikael Pettersson 	unsigned int i;
687c07a9c49SMikael Pettersson 
688c07a9c49SMikael Pettersson 	for (i = 0; i < nr_ports && host->ports[i] != ap; ++i)
689c07a9c49SMikael Pettersson 		;
690c07a9c49SMikael Pettersson 	BUG_ON(i >= nr_ports);
691c07a9c49SMikael Pettersson 	return pdc_port_no_to_ata_no(i, pdc_is_sataii_tx4(ap->flags));
692c07a9c49SMikael Pettersson }
693c07a9c49SMikael Pettersson 
pdc_freeze(struct ata_port * ap)69425b93d81SMikael Pettersson static void pdc_freeze(struct ata_port *ap)
69525b93d81SMikael Pettersson {
696821d22cdSMikael Pettersson 	void __iomem *ata_mmio = ap->ioaddr.cmd_addr;
69725b93d81SMikael Pettersson 	u32 tmp;
69825b93d81SMikael Pettersson 
699821d22cdSMikael Pettersson 	tmp = readl(ata_mmio + PDC_CTLSTAT);
70025b93d81SMikael Pettersson 	tmp |= PDC_IRQ_DISABLE;
70125b93d81SMikael Pettersson 	tmp &= ~PDC_DMA_ENABLE;
702821d22cdSMikael Pettersson 	writel(tmp, ata_mmio + PDC_CTLSTAT);
703821d22cdSMikael Pettersson 	readl(ata_mmio + PDC_CTLSTAT); /* flush */
70425b93d81SMikael Pettersson }
70525b93d81SMikael Pettersson 
pdc_sata_freeze(struct ata_port * ap)706c07a9c49SMikael Pettersson static void pdc_sata_freeze(struct ata_port *ap)
707c07a9c49SMikael Pettersson {
708c07a9c49SMikael Pettersson 	struct ata_host *host = ap->host;
709c07a9c49SMikael Pettersson 	void __iomem *host_mmio = host->iomap[PDC_MMIO_BAR];
7100ae6654dSMikael Pettersson 	unsigned int hotplug_offset = PDC2_SATA_PLUG_CSR;
711c07a9c49SMikael Pettersson 	unsigned int ata_no = pdc_sata_ata_port_to_ata_no(ap);
712c07a9c49SMikael Pettersson 	u32 hotplug_status;
713c07a9c49SMikael Pettersson 
714c07a9c49SMikael Pettersson 	/* Disable hotplug events on this port.
715c07a9c49SMikael Pettersson 	 *
716c07a9c49SMikael Pettersson 	 * Locking:
717c07a9c49SMikael Pettersson 	 * 1) hotplug register accesses must be serialised via host->lock
718c07a9c49SMikael Pettersson 	 * 2) ap->lock == &ap->host->lock
719c07a9c49SMikael Pettersson 	 * 3) ->freeze() and ->thaw() are called with ap->lock held
720c07a9c49SMikael Pettersson 	 */
721c07a9c49SMikael Pettersson 	hotplug_status = readl(host_mmio + hotplug_offset);
722c07a9c49SMikael Pettersson 	hotplug_status |= 0x11 << (ata_no + 16);
723c07a9c49SMikael Pettersson 	writel(hotplug_status, host_mmio + hotplug_offset);
724c07a9c49SMikael Pettersson 	readl(host_mmio + hotplug_offset); /* flush */
725c07a9c49SMikael Pettersson 
726c07a9c49SMikael Pettersson 	pdc_freeze(ap);
727c07a9c49SMikael Pettersson }
728c07a9c49SMikael Pettersson 
pdc_thaw(struct ata_port * ap)72925b93d81SMikael Pettersson static void pdc_thaw(struct ata_port *ap)
73025b93d81SMikael Pettersson {
731821d22cdSMikael Pettersson 	void __iomem *ata_mmio = ap->ioaddr.cmd_addr;
73225b93d81SMikael Pettersson 	u32 tmp;
73325b93d81SMikael Pettersson 
73425b93d81SMikael Pettersson 	/* clear IRQ */
735821d22cdSMikael Pettersson 	readl(ata_mmio + PDC_COMMAND);
73625b93d81SMikael Pettersson 
73725b93d81SMikael Pettersson 	/* turn IRQ back on */
738821d22cdSMikael Pettersson 	tmp = readl(ata_mmio + PDC_CTLSTAT);
73925b93d81SMikael Pettersson 	tmp &= ~PDC_IRQ_DISABLE;
740821d22cdSMikael Pettersson 	writel(tmp, ata_mmio + PDC_CTLSTAT);
741821d22cdSMikael Pettersson 	readl(ata_mmio + PDC_CTLSTAT); /* flush */
74225b93d81SMikael Pettersson }
74325b93d81SMikael Pettersson 
pdc_sata_thaw(struct ata_port * ap)744c07a9c49SMikael Pettersson static void pdc_sata_thaw(struct ata_port *ap)
745c07a9c49SMikael Pettersson {
746c07a9c49SMikael Pettersson 	struct ata_host *host = ap->host;
747c07a9c49SMikael Pettersson 	void __iomem *host_mmio = host->iomap[PDC_MMIO_BAR];
7480ae6654dSMikael Pettersson 	unsigned int hotplug_offset = PDC2_SATA_PLUG_CSR;
749c07a9c49SMikael Pettersson 	unsigned int ata_no = pdc_sata_ata_port_to_ata_no(ap);
750c07a9c49SMikael Pettersson 	u32 hotplug_status;
751c07a9c49SMikael Pettersson 
752c07a9c49SMikael Pettersson 	pdc_thaw(ap);
753c07a9c49SMikael Pettersson 
754c07a9c49SMikael Pettersson 	/* Enable hotplug events on this port.
755c07a9c49SMikael Pettersson 	 * Locking: see pdc_sata_freeze().
756c07a9c49SMikael Pettersson 	 */
757c07a9c49SMikael Pettersson 	hotplug_status = readl(host_mmio + hotplug_offset);
758c07a9c49SMikael Pettersson 	hotplug_status |= 0x11 << ata_no;
759c07a9c49SMikael Pettersson 	hotplug_status &= ~(0x11 << (ata_no + 16));
760c07a9c49SMikael Pettersson 	writel(hotplug_status, host_mmio + hotplug_offset);
761c07a9c49SMikael Pettersson 	readl(host_mmio + hotplug_offset); /* flush */
762c07a9c49SMikael Pettersson }
763c07a9c49SMikael Pettersson 
pdc_pata_softreset(struct ata_link * link,unsigned int * class,unsigned long deadline)764cadef677SMikael Pettersson static int pdc_pata_softreset(struct ata_link *link, unsigned int *class,
765cadef677SMikael Pettersson 			      unsigned long deadline)
766cadef677SMikael Pettersson {
767cadef677SMikael Pettersson 	pdc_reset_port(link->ap);
768cadef677SMikael Pettersson 	return ata_sff_softreset(link, class, deadline);
769cadef677SMikael Pettersson }
770cadef677SMikael Pettersson 
pdc_ata_port_to_ata_no(const struct ata_port * ap)771ff7cddf5SMikael Pettersson static unsigned int pdc_ata_port_to_ata_no(const struct ata_port *ap)
772ff7cddf5SMikael Pettersson {
773ff7cddf5SMikael Pettersson 	void __iomem *ata_mmio = ap->ioaddr.cmd_addr;
774ff7cddf5SMikael Pettersson 	void __iomem *host_mmio = ap->host->iomap[PDC_MMIO_BAR];
775ff7cddf5SMikael Pettersson 
776ff7cddf5SMikael Pettersson 	/* ata_mmio == host_mmio + 0x200 + ata_no * 0x80 */
777ff7cddf5SMikael Pettersson 	return (ata_mmio - host_mmio - 0x200) / 0x80;
778ff7cddf5SMikael Pettersson }
779ff7cddf5SMikael Pettersson 
pdc_hard_reset_port(struct ata_port * ap)780ff7cddf5SMikael Pettersson static void pdc_hard_reset_port(struct ata_port *ap)
781ff7cddf5SMikael Pettersson {
782ff7cddf5SMikael Pettersson 	void __iomem *host_mmio = ap->host->iomap[PDC_MMIO_BAR];
783ff7cddf5SMikael Pettersson 	void __iomem *pcictl_b1_mmio = host_mmio + PDC_PCI_CTL + 1;
784ff7cddf5SMikael Pettersson 	unsigned int ata_no = pdc_ata_port_to_ata_no(ap);
7853100d49dSMikael Pettersson 	struct pdc_host_priv *hpriv = ap->host->private_data;
786ff7cddf5SMikael Pettersson 	u8 tmp;
787ff7cddf5SMikael Pettersson 
7883100d49dSMikael Pettersson 	spin_lock(&hpriv->hard_reset_lock);
789ff7cddf5SMikael Pettersson 
790ff7cddf5SMikael Pettersson 	tmp = readb(pcictl_b1_mmio);
791ff7cddf5SMikael Pettersson 	tmp &= ~(0x10 << ata_no);
792ff7cddf5SMikael Pettersson 	writeb(tmp, pcictl_b1_mmio);
793ff7cddf5SMikael Pettersson 	readb(pcictl_b1_mmio); /* flush */
794ff7cddf5SMikael Pettersson 	udelay(100);
795ff7cddf5SMikael Pettersson 	tmp |= (0x10 << ata_no);
796ff7cddf5SMikael Pettersson 	writeb(tmp, pcictl_b1_mmio);
797ff7cddf5SMikael Pettersson 	readb(pcictl_b1_mmio); /* flush */
798ff7cddf5SMikael Pettersson 
7993100d49dSMikael Pettersson 	spin_unlock(&hpriv->hard_reset_lock);
800ff7cddf5SMikael Pettersson }
801ff7cddf5SMikael Pettersson 
pdc_sata_hardreset(struct ata_link * link,unsigned int * class,unsigned long deadline)802cadef677SMikael Pettersson static int pdc_sata_hardreset(struct ata_link *link, unsigned int *class,
803cadef677SMikael Pettersson 			      unsigned long deadline)
804cadef677SMikael Pettersson {
805ff7cddf5SMikael Pettersson 	if (link->ap->flags & PDC_FLAG_GEN_II)
806ff7cddf5SMikael Pettersson 		pdc_not_at_command_packet_phase(link->ap);
807ff7cddf5SMikael Pettersson 	/* hotplug IRQs should have been masked by pdc_sata_freeze() */
808ff7cddf5SMikael Pettersson 	pdc_hard_reset_port(link->ap);
809cadef677SMikael Pettersson 	pdc_reset_port(link->ap);
810ff7cddf5SMikael Pettersson 
811ff7cddf5SMikael Pettersson 	/* sata_promise can't reliably acquire the first D2H Reg FIS
812ff7cddf5SMikael Pettersson 	 * after hardreset.  Do non-waiting hardreset and request
813ff7cddf5SMikael Pettersson 	 * follow-up SRST.
814ff7cddf5SMikael Pettersson 	 */
815ff7cddf5SMikael Pettersson 	return sata_std_hardreset(link, class, deadline);
816cadef677SMikael Pettersson }
817cadef677SMikael Pettersson 
pdc_error_handler(struct ata_port * ap)818a1efdabaSTejun Heo static void pdc_error_handler(struct ata_port *ap)
81925b93d81SMikael Pettersson {
8204cb7c6f1SNiklas Cassel 	if (!ata_port_is_frozen(ap))
82125b93d81SMikael Pettersson 		pdc_reset_port(ap);
82225b93d81SMikael Pettersson 
823fe06e5f9STejun Heo 	ata_sff_error_handler(ap);
824724114a5SMikael Pettersson }
825724114a5SMikael Pettersson 
pdc_post_internal_cmd(struct ata_queued_cmd * qc)82625b93d81SMikael Pettersson static void pdc_post_internal_cmd(struct ata_queued_cmd *qc)
82725b93d81SMikael Pettersson {
82825b93d81SMikael Pettersson 	struct ata_port *ap = qc->ap;
82925b93d81SMikael Pettersson 
83025b93d81SMikael Pettersson 	/* make DMA engine forget about the failed command */
83187629312SNiklas Cassel 	if (qc->flags & ATA_QCFLAG_EH)
83225b93d81SMikael Pettersson 		pdc_reset_port(ap);
83325b93d81SMikael Pettersson }
83425b93d81SMikael Pettersson 
pdc_error_intr(struct ata_port * ap,struct ata_queued_cmd * qc,u32 port_status,u32 err_mask)835176efb05SMikael Pettersson static void pdc_error_intr(struct ata_port *ap, struct ata_queued_cmd *qc,
836176efb05SMikael Pettersson 			   u32 port_status, u32 err_mask)
837176efb05SMikael Pettersson {
8389af5c9c9STejun Heo 	struct ata_eh_info *ehi = &ap->link.eh_info;
839176efb05SMikael Pettersson 	unsigned int ac_err_mask = 0;
840176efb05SMikael Pettersson 
841176efb05SMikael Pettersson 	ata_ehi_clear_desc(ehi);
842176efb05SMikael Pettersson 	ata_ehi_push_desc(ehi, "port_status 0x%08x", port_status);
843176efb05SMikael Pettersson 	port_status &= err_mask;
844176efb05SMikael Pettersson 
845176efb05SMikael Pettersson 	if (port_status & PDC_DRIVE_ERR)
846176efb05SMikael Pettersson 		ac_err_mask |= AC_ERR_DEV;
847176efb05SMikael Pettersson 	if (port_status & (PDC_OVERRUN_ERR | PDC_UNDERRUN_ERR))
848a2342f46SMikael Pettersson 		ac_err_mask |= AC_ERR_OTHER;
849176efb05SMikael Pettersson 	if (port_status & (PDC2_ATA_HBA_ERR | PDC2_ATA_DMA_CNT_ERR))
850176efb05SMikael Pettersson 		ac_err_mask |= AC_ERR_ATA_BUS;
851176efb05SMikael Pettersson 	if (port_status & (PDC_PH_ERR | PDC_SH_ERR | PDC_DH_ERR | PDC2_HTO_ERR
852176efb05SMikael Pettersson 			   | PDC_PCI_SYS_ERR | PDC1_PCI_PARITY_ERR))
853176efb05SMikael Pettersson 		ac_err_mask |= AC_ERR_HOST_BUS;
854176efb05SMikael Pettersson 
855936fd732STejun Heo 	if (sata_scr_valid(&ap->link)) {
856da3dbb17STejun Heo 		u32 serror;
857da3dbb17STejun Heo 
85882ef04fbSTejun Heo 		pdc_sata_scr_read(&ap->link, SCR_ERROR, &serror);
859da3dbb17STejun Heo 		ehi->serror |= serror;
860da3dbb17STejun Heo 	}
861ce2d3abcSMikael Pettersson 
862176efb05SMikael Pettersson 	qc->err_mask |= ac_err_mask;
863ce2d3abcSMikael Pettersson 
864ce2d3abcSMikael Pettersson 	pdc_reset_port(ap);
8658ffcfd9dSMikael Pettersson 
8668ffcfd9dSMikael Pettersson 	ata_port_abort(ap);
867176efb05SMikael Pettersson }
868176efb05SMikael Pettersson 
pdc_host_intr(struct ata_port * ap,struct ata_queued_cmd * qc)8697715a6f9SMikael Pettersson static unsigned int pdc_host_intr(struct ata_port *ap,
870c6fd2807SJeff Garzik 				  struct ata_queued_cmd *qc)
871c6fd2807SJeff Garzik {
872c6fd2807SJeff Garzik 	unsigned int handled = 0;
873821d22cdSMikael Pettersson 	void __iomem *ata_mmio = ap->ioaddr.cmd_addr;
874176efb05SMikael Pettersson 	u32 port_status, err_mask;
875c6fd2807SJeff Garzik 
876176efb05SMikael Pettersson 	err_mask = PDC_ERR_MASK;
877eca25dcaSTejun Heo 	if (ap->flags & PDC_FLAG_GEN_II)
878176efb05SMikael Pettersson 		err_mask &= ~PDC1_ERR_MASK;
879176efb05SMikael Pettersson 	else
880176efb05SMikael Pettersson 		err_mask &= ~PDC2_ERR_MASK;
881821d22cdSMikael Pettersson 	port_status = readl(ata_mmio + PDC_GLOBAL_CTL);
882176efb05SMikael Pettersson 	if (unlikely(port_status & err_mask)) {
883176efb05SMikael Pettersson 		pdc_error_intr(ap, qc, port_status, err_mask);
884176efb05SMikael Pettersson 		return 1;
885c6fd2807SJeff Garzik 	}
886c6fd2807SJeff Garzik 
887c6fd2807SJeff Garzik 	switch (qc->tf.protocol) {
888c6fd2807SJeff Garzik 	case ATA_PROT_DMA:
889c6fd2807SJeff Garzik 	case ATA_PROT_NODATA:
8900dc36888STejun Heo 	case ATAPI_PROT_DMA:
8910dc36888STejun Heo 	case ATAPI_PROT_NODATA:
892c6fd2807SJeff Garzik 		qc->err_mask |= ac_err_mask(ata_wait_idle(ap));
893c6fd2807SJeff Garzik 		ata_qc_complete(qc);
894c6fd2807SJeff Garzik 		handled = 1;
895c6fd2807SJeff Garzik 		break;
896c6fd2807SJeff Garzik 	default:
897c6fd2807SJeff Garzik 		ap->stats.idle_irq++;
898c6fd2807SJeff Garzik 		break;
899c6fd2807SJeff Garzik 	}
900c6fd2807SJeff Garzik 
901c6fd2807SJeff Garzik 	return handled;
902c6fd2807SJeff Garzik }
903c6fd2807SJeff Garzik 
pdc_irq_clear(struct ata_port * ap)904c6fd2807SJeff Garzik static void pdc_irq_clear(struct ata_port *ap)
905c6fd2807SJeff Garzik {
906821d22cdSMikael Pettersson 	void __iomem *ata_mmio = ap->ioaddr.cmd_addr;
907c6fd2807SJeff Garzik 
908821d22cdSMikael Pettersson 	readl(ata_mmio + PDC_COMMAND);
909c6fd2807SJeff Garzik }
910c6fd2807SJeff Garzik 
pdc_interrupt(int irq,void * dev_instance)9117d12e780SDavid Howells static irqreturn_t pdc_interrupt(int irq, void *dev_instance)
912c6fd2807SJeff Garzik {
913cca3974eSJeff Garzik 	struct ata_host *host = dev_instance;
914c6fd2807SJeff Garzik 	struct ata_port *ap;
915c6fd2807SJeff Garzik 	u32 mask = 0;
916c6fd2807SJeff Garzik 	unsigned int i, tmp;
917c6fd2807SJeff Garzik 	unsigned int handled = 0;
918821d22cdSMikael Pettersson 	void __iomem *host_mmio;
919a77720adSMikael Pettersson 	unsigned int hotplug_offset, ata_no;
920a77720adSMikael Pettersson 	u32 hotplug_status;
921a77720adSMikael Pettersson 	int is_sataii_tx4;
922c6fd2807SJeff Garzik 
923156e67ccSHannes Reinecke 	if (!host || !host->iomap[PDC_MMIO_BAR])
924c6fd2807SJeff Garzik 		return IRQ_NONE;
925c6fd2807SJeff Garzik 
926821d22cdSMikael Pettersson 	host_mmio = host->iomap[PDC_MMIO_BAR];
927c6fd2807SJeff Garzik 
928c07a9c49SMikael Pettersson 	spin_lock(&host->lock);
929c07a9c49SMikael Pettersson 
930a77720adSMikael Pettersson 	/* read and clear hotplug flags for all ports */
9310ae6654dSMikael Pettersson 	if (host->ports[0]->flags & PDC_FLAG_GEN_II) {
932a77720adSMikael Pettersson 		hotplug_offset = PDC2_SATA_PLUG_CSR;
933821d22cdSMikael Pettersson 		hotplug_status = readl(host_mmio + hotplug_offset);
934a77720adSMikael Pettersson 		if (hotplug_status & 0xff)
935821d22cdSMikael Pettersson 			writel(hotplug_status | 0xff, host_mmio + hotplug_offset);
936a77720adSMikael Pettersson 		hotplug_status &= 0xff;	/* clear uninteresting bits */
9370ae6654dSMikael Pettersson 	} else
9380ae6654dSMikael Pettersson 		hotplug_status = 0;
939a77720adSMikael Pettersson 
940c6fd2807SJeff Garzik 	/* reading should also clear interrupts */
941821d22cdSMikael Pettersson 	mask = readl(host_mmio + PDC_INT_SEQMASK);
942c6fd2807SJeff Garzik 
943156e67ccSHannes Reinecke 	if (mask == 0xffffffff && hotplug_status == 0)
944c07a9c49SMikael Pettersson 		goto done_irq;
945c6fd2807SJeff Garzik 
9467715a6f9SMikael Pettersson 	mask &= 0xffff;		/* only 16 SEQIDs possible */
947156e67ccSHannes Reinecke 	if (mask == 0 && hotplug_status == 0)
948c6fd2807SJeff Garzik 		goto done_irq;
949c6fd2807SJeff Garzik 
950821d22cdSMikael Pettersson 	writel(mask, host_mmio + PDC_INT_SEQMASK);
951c6fd2807SJeff Garzik 
952a77720adSMikael Pettersson 	is_sataii_tx4 = pdc_is_sataii_tx4(host->ports[0]->flags);
953a77720adSMikael Pettersson 
954cca3974eSJeff Garzik 	for (i = 0; i < host->n_ports; i++) {
955cca3974eSJeff Garzik 		ap = host->ports[i];
956a77720adSMikael Pettersson 
957a77720adSMikael Pettersson 		/* check for a plug or unplug event */
958a77720adSMikael Pettersson 		ata_no = pdc_port_no_to_ata_no(i, is_sataii_tx4);
959a77720adSMikael Pettersson 		tmp = hotplug_status & (0x11 << ata_no);
9603e4ec344STejun Heo 		if (tmp) {
9619af5c9c9STejun Heo 			struct ata_eh_info *ehi = &ap->link.eh_info;
962a77720adSMikael Pettersson 			ata_ehi_clear_desc(ehi);
963a77720adSMikael Pettersson 			ata_ehi_hotplugged(ehi);
964a77720adSMikael Pettersson 			ata_ehi_push_desc(ehi, "hotplug_status %#x", tmp);
965a77720adSMikael Pettersson 			ata_port_freeze(ap);
966a77720adSMikael Pettersson 			++handled;
967a77720adSMikael Pettersson 			continue;
968a77720adSMikael Pettersson 		}
969a77720adSMikael Pettersson 
970a77720adSMikael Pettersson 		/* check for a packet interrupt */
971c6fd2807SJeff Garzik 		tmp = mask & (1 << (i + 1));
9723e4ec344STejun Heo 		if (tmp) {
973c6fd2807SJeff Garzik 			struct ata_queued_cmd *qc;
974c6fd2807SJeff Garzik 
9759af5c9c9STejun Heo 			qc = ata_qc_from_tag(ap, ap->link.active_tag);
976c6fd2807SJeff Garzik 			if (qc && (!(qc->tf.flags & ATA_TFLAG_POLLING)))
977c6fd2807SJeff Garzik 				handled += pdc_host_intr(ap, qc);
978c6fd2807SJeff Garzik 		}
979c6fd2807SJeff Garzik 	}
980c6fd2807SJeff Garzik 
981c6fd2807SJeff Garzik done_irq:
982cca3974eSJeff Garzik 	spin_unlock(&host->lock);
983c6fd2807SJeff Garzik 	return IRQ_RETVAL(handled);
984c6fd2807SJeff Garzik }
985c6fd2807SJeff Garzik 
pdc_packet_start(struct ata_queued_cmd * qc)9867715a6f9SMikael Pettersson static void pdc_packet_start(struct ata_queued_cmd *qc)
987c6fd2807SJeff Garzik {
988c6fd2807SJeff Garzik 	struct ata_port *ap = qc->ap;
989c6fd2807SJeff Garzik 	struct pdc_port_priv *pp = ap->private_data;
990821d22cdSMikael Pettersson 	void __iomem *host_mmio = ap->host->iomap[PDC_MMIO_BAR];
991821d22cdSMikael Pettersson 	void __iomem *ata_mmio = ap->ioaddr.cmd_addr;
992c6fd2807SJeff Garzik 	unsigned int port_no = ap->port_no;
993c6fd2807SJeff Garzik 	u8 seq = (u8) (port_no + 1);
994c6fd2807SJeff Garzik 
995821d22cdSMikael Pettersson 	writel(0x00000001, host_mmio + (seq * 4));
996821d22cdSMikael Pettersson 	readl(host_mmio + (seq * 4));	/* flush */
997c6fd2807SJeff Garzik 
998c6fd2807SJeff Garzik 	pp->pkt[2] = seq;
999c6fd2807SJeff Garzik 	wmb();			/* flush PRD, pkt writes */
1000821d22cdSMikael Pettersson 	writel(pp->pkt_dma, ata_mmio + PDC_PKT_SUBMIT);
1001821d22cdSMikael Pettersson 	readl(ata_mmio + PDC_PKT_SUBMIT); /* flush */
1002c6fd2807SJeff Garzik }
1003c6fd2807SJeff Garzik 
pdc_qc_issue(struct ata_queued_cmd * qc)10049363c382STejun Heo static unsigned int pdc_qc_issue(struct ata_queued_cmd *qc)
1005c6fd2807SJeff Garzik {
1006c6fd2807SJeff Garzik 	switch (qc->tf.protocol) {
10070dc36888STejun Heo 	case ATAPI_PROT_NODATA:
1008fba6edbdSMikael Pettersson 		if (qc->dev->flags & ATA_DFLAG_CDB_INTR)
1009fba6edbdSMikael Pettersson 			break;
1010df561f66SGustavo A. R. Silva 		fallthrough;
101151b94d2aSTejun Heo 	case ATA_PROT_NODATA:
101251b94d2aSTejun Heo 		if (qc->tf.flags & ATA_TFLAG_POLLING)
101351b94d2aSTejun Heo 			break;
1014df561f66SGustavo A. R. Silva 		fallthrough;
10150dc36888STejun Heo 	case ATAPI_PROT_DMA:
1016c6fd2807SJeff Garzik 	case ATA_PROT_DMA:
1017c6fd2807SJeff Garzik 		pdc_packet_start(qc);
1018c6fd2807SJeff Garzik 		return 0;
1019c6fd2807SJeff Garzik 	default:
1020c6fd2807SJeff Garzik 		break;
1021c6fd2807SJeff Garzik 	}
10229363c382STejun Heo 	return ata_sff_qc_issue(qc);
1023c6fd2807SJeff Garzik }
1024c6fd2807SJeff Garzik 
pdc_tf_load_mmio(struct ata_port * ap,const struct ata_taskfile * tf)1025c6fd2807SJeff Garzik static void pdc_tf_load_mmio(struct ata_port *ap, const struct ata_taskfile *tf)
1026c6fd2807SJeff Garzik {
10270dc36888STejun Heo 	WARN_ON(tf->protocol == ATA_PROT_DMA || tf->protocol == ATAPI_PROT_DMA);
10289363c382STejun Heo 	ata_sff_tf_load(ap, tf);
1029c6fd2807SJeff Garzik }
1030c6fd2807SJeff Garzik 
pdc_exec_command_mmio(struct ata_port * ap,const struct ata_taskfile * tf)10315796d1c4SJeff Garzik static void pdc_exec_command_mmio(struct ata_port *ap,
10325796d1c4SJeff Garzik 				  const struct ata_taskfile *tf)
1033c6fd2807SJeff Garzik {
10340dc36888STejun Heo 	WARN_ON(tf->protocol == ATA_PROT_DMA || tf->protocol == ATAPI_PROT_DMA);
10359363c382STejun Heo 	ata_sff_exec_command(ap, tf);
1036c6fd2807SJeff Garzik }
1037c6fd2807SJeff Garzik 
pdc_check_atapi_dma(struct ata_queued_cmd * qc)103895006188SMikael Pettersson static int pdc_check_atapi_dma(struct ata_queued_cmd *qc)
103995006188SMikael Pettersson {
104095006188SMikael Pettersson 	u8 *scsicmd = qc->scsicmd->cmnd;
104195006188SMikael Pettersson 	int pio = 1; /* atapi dma off by default */
104295006188SMikael Pettersson 
104395006188SMikael Pettersson 	/* Whitelist commands that may use DMA. */
104495006188SMikael Pettersson 	switch (scsicmd[0]) {
104595006188SMikael Pettersson 	case WRITE_12:
104695006188SMikael Pettersson 	case WRITE_10:
104795006188SMikael Pettersson 	case WRITE_6:
104895006188SMikael Pettersson 	case READ_12:
104995006188SMikael Pettersson 	case READ_10:
105095006188SMikael Pettersson 	case READ_6:
105195006188SMikael Pettersson 	case 0xad: /* READ_DVD_STRUCTURE */
105295006188SMikael Pettersson 	case 0xbe: /* READ_CD */
105395006188SMikael Pettersson 		pio = 0;
105495006188SMikael Pettersson 	}
105595006188SMikael Pettersson 	/* -45150 (FFFF4FA2) to -1 (FFFFFFFF) shall use PIO mode */
105695006188SMikael Pettersson 	if (scsicmd[0] == WRITE_10) {
10575796d1c4SJeff Garzik 		unsigned int lba =
10585796d1c4SJeff Garzik 			(scsicmd[2] << 24) |
10595796d1c4SJeff Garzik 			(scsicmd[3] << 16) |
10605796d1c4SJeff Garzik 			(scsicmd[4] << 8) |
10615796d1c4SJeff Garzik 			scsicmd[5];
106295006188SMikael Pettersson 		if (lba >= 0xFFFF4FA2)
106395006188SMikael Pettersson 			pio = 1;
106495006188SMikael Pettersson 	}
106595006188SMikael Pettersson 	return pio;
106695006188SMikael Pettersson }
106795006188SMikael Pettersson 
pdc_old_sata_check_atapi_dma(struct ata_queued_cmd * qc)1068724114a5SMikael Pettersson static int pdc_old_sata_check_atapi_dma(struct ata_queued_cmd *qc)
106995006188SMikael Pettersson {
107095006188SMikael Pettersson 	/* First generation chips cannot use ATAPI DMA on SATA ports */
107195006188SMikael Pettersson 	return 1;
107295006188SMikael Pettersson }
1073c6fd2807SJeff Garzik 
pdc_ata_setup_port(struct ata_port * ap,void __iomem * base,void __iomem * scr_addr)1074eca25dcaSTejun Heo static void pdc_ata_setup_port(struct ata_port *ap,
1075eca25dcaSTejun Heo 			       void __iomem *base, void __iomem *scr_addr)
1076c6fd2807SJeff Garzik {
1077eca25dcaSTejun Heo 	ap->ioaddr.cmd_addr		= base;
1078eca25dcaSTejun Heo 	ap->ioaddr.data_addr		= base;
1079eca25dcaSTejun Heo 	ap->ioaddr.feature_addr		=
1080eca25dcaSTejun Heo 	ap->ioaddr.error_addr		= base + 0x4;
1081eca25dcaSTejun Heo 	ap->ioaddr.nsect_addr		= base + 0x8;
1082eca25dcaSTejun Heo 	ap->ioaddr.lbal_addr		= base + 0xc;
1083eca25dcaSTejun Heo 	ap->ioaddr.lbam_addr		= base + 0x10;
1084eca25dcaSTejun Heo 	ap->ioaddr.lbah_addr		= base + 0x14;
1085eca25dcaSTejun Heo 	ap->ioaddr.device_addr		= base + 0x18;
1086eca25dcaSTejun Heo 	ap->ioaddr.command_addr		=
1087eca25dcaSTejun Heo 	ap->ioaddr.status_addr		= base + 0x1c;
1088eca25dcaSTejun Heo 	ap->ioaddr.altstatus_addr	=
1089eca25dcaSTejun Heo 	ap->ioaddr.ctl_addr		= base + 0x38;
1090eca25dcaSTejun Heo 	ap->ioaddr.scr_addr		= scr_addr;
1091c6fd2807SJeff Garzik }
1092c6fd2807SJeff Garzik 
pdc_host_init(struct ata_host * host)1093eca25dcaSTejun Heo static void pdc_host_init(struct ata_host *host)
1094c6fd2807SJeff Garzik {
1095821d22cdSMikael Pettersson 	void __iomem *host_mmio = host->iomap[PDC_MMIO_BAR];
1096eca25dcaSTejun Heo 	int is_gen2 = host->ports[0]->flags & PDC_FLAG_GEN_II;
1097d324d462SMikael Pettersson 	int hotplug_offset;
1098c6fd2807SJeff Garzik 	u32 tmp;
1099c6fd2807SJeff Garzik 
1100eca25dcaSTejun Heo 	if (is_gen2)
1101d324d462SMikael Pettersson 		hotplug_offset = PDC2_SATA_PLUG_CSR;
1102d324d462SMikael Pettersson 	else
1103d324d462SMikael Pettersson 		hotplug_offset = PDC_SATA_PLUG_CSR;
1104d324d462SMikael Pettersson 
1105c6fd2807SJeff Garzik 	/*
1106c6fd2807SJeff Garzik 	 * Except for the hotplug stuff, this is voodoo from the
1107c6fd2807SJeff Garzik 	 * Promise driver.  Label this entire section
1108c6fd2807SJeff Garzik 	 * "TODO: figure out why we do this"
1109c6fd2807SJeff Garzik 	 */
1110c6fd2807SJeff Garzik 
1111b2d1eee1SMikael Pettersson 	/* enable BMR_BURST, maybe change FIFO_SHD to 8 dwords */
1112821d22cdSMikael Pettersson 	tmp = readl(host_mmio + PDC_FLASH_CTL);
1113b2d1eee1SMikael Pettersson 	tmp |= 0x02000;	/* bit 13 (enable bmr burst) */
1114eca25dcaSTejun Heo 	if (!is_gen2)
1115b2d1eee1SMikael Pettersson 		tmp |= 0x10000;	/* bit 16 (fifo threshold at 8 dw) */
1116821d22cdSMikael Pettersson 	writel(tmp, host_mmio + PDC_FLASH_CTL);
1117c6fd2807SJeff Garzik 
1118c6fd2807SJeff Garzik 	/* clear plug/unplug flags for all ports */
1119821d22cdSMikael Pettersson 	tmp = readl(host_mmio + hotplug_offset);
1120821d22cdSMikael Pettersson 	writel(tmp | 0xff, host_mmio + hotplug_offset);
1121c6fd2807SJeff Garzik 
1122821d22cdSMikael Pettersson 	tmp = readl(host_mmio + hotplug_offset);
11230ae6654dSMikael Pettersson 	if (is_gen2)	/* unmask plug/unplug ints */
1124821d22cdSMikael Pettersson 		writel(tmp & ~0xff0000, host_mmio + hotplug_offset);
11250ae6654dSMikael Pettersson 	else		/* mask plug/unplug ints */
11260ae6654dSMikael Pettersson 		writel(tmp | 0xff0000, host_mmio + hotplug_offset);
1127c6fd2807SJeff Garzik 
1128b2d1eee1SMikael Pettersson 	/* don't initialise TBG or SLEW on 2nd generation chips */
1129eca25dcaSTejun Heo 	if (is_gen2)
1130b2d1eee1SMikael Pettersson 		return;
1131b2d1eee1SMikael Pettersson 
1132c6fd2807SJeff Garzik 	/* reduce TBG clock to 133 Mhz. */
1133821d22cdSMikael Pettersson 	tmp = readl(host_mmio + PDC_TBG_MODE);
1134c6fd2807SJeff Garzik 	tmp &= ~0x30000; /* clear bit 17, 16*/
1135c6fd2807SJeff Garzik 	tmp |= 0x10000;  /* set bit 17:16 = 0:1 */
1136821d22cdSMikael Pettersson 	writel(tmp, host_mmio + PDC_TBG_MODE);
1137c6fd2807SJeff Garzik 
1138821d22cdSMikael Pettersson 	readl(host_mmio + PDC_TBG_MODE);	/* flush */
1139c6fd2807SJeff Garzik 	msleep(10);
1140c6fd2807SJeff Garzik 
1141c6fd2807SJeff Garzik 	/* adjust slew rate control register. */
1142821d22cdSMikael Pettersson 	tmp = readl(host_mmio + PDC_SLEW_CTL);
1143c6fd2807SJeff Garzik 	tmp &= 0xFFFFF03F; /* clear bit 11 ~ 6 */
1144c6fd2807SJeff Garzik 	tmp  |= 0x00000900; /* set bit 11-9 = 100b , bit 8-6 = 100 */
1145821d22cdSMikael Pettersson 	writel(tmp, host_mmio + PDC_SLEW_CTL);
1146c6fd2807SJeff Garzik }
1147c6fd2807SJeff Garzik 
pdc_ata_init_one(struct pci_dev * pdev,const struct pci_device_id * ent)11485796d1c4SJeff Garzik static int pdc_ata_init_one(struct pci_dev *pdev,
11495796d1c4SJeff Garzik 			    const struct pci_device_id *ent)
1150c6fd2807SJeff Garzik {
1151eca25dcaSTejun Heo 	const struct ata_port_info *pi = &pdc_port_info[ent->driver_data];
1152eca25dcaSTejun Heo 	const struct ata_port_info *ppi[PDC_MAX_PORTS];
1153eca25dcaSTejun Heo 	struct ata_host *host;
11543100d49dSMikael Pettersson 	struct pdc_host_priv *hpriv;
1155821d22cdSMikael Pettersson 	void __iomem *host_mmio;
1156eca25dcaSTejun Heo 	int n_ports, i, rc;
11575ac2fe57SMikael Pettersson 	int is_sataii_tx4;
1158c6fd2807SJeff Garzik 
115906296a1eSJoe Perches 	ata_print_version_once(&pdev->dev, DRV_VERSION);
1160c6fd2807SJeff Garzik 
1161eca25dcaSTejun Heo 	/* enable and acquire resources */
116224dc5f33STejun Heo 	rc = pcim_enable_device(pdev);
1163c6fd2807SJeff Garzik 	if (rc)
1164c6fd2807SJeff Garzik 		return rc;
1165c6fd2807SJeff Garzik 
11660d5ff566STejun Heo 	rc = pcim_iomap_regions(pdev, 1 << PDC_MMIO_BAR, DRV_NAME);
11670d5ff566STejun Heo 	if (rc == -EBUSY)
116824dc5f33STejun Heo 		pcim_pin_device(pdev);
11690d5ff566STejun Heo 	if (rc)
117024dc5f33STejun Heo 		return rc;
1171821d22cdSMikael Pettersson 	host_mmio = pcim_iomap_table(pdev)[PDC_MMIO_BAR];
1172eca25dcaSTejun Heo 
1173eca25dcaSTejun Heo 	/* determine port configuration and setup host */
1174eca25dcaSTejun Heo 	n_ports = 2;
1175eca25dcaSTejun Heo 	if (pi->flags & PDC_FLAG_4_PORTS)
1176eca25dcaSTejun Heo 		n_ports = 4;
1177eca25dcaSTejun Heo 	for (i = 0; i < n_ports; i++)
1178eca25dcaSTejun Heo 		ppi[i] = pi;
1179eca25dcaSTejun Heo 
1180eca25dcaSTejun Heo 	if (pi->flags & PDC_FLAG_SATA_PATA) {
1181821d22cdSMikael Pettersson 		u8 tmp = readb(host_mmio + PDC_FLASH_CTL + 1);
1182d0e58031SMikael Pettersson 		if (!(tmp & 0x80))
1183eca25dcaSTejun Heo 			ppi[n_ports++] = pi + 1;
1184eca25dcaSTejun Heo 	}
1185eca25dcaSTejun Heo 
1186eca25dcaSTejun Heo 	host = ata_host_alloc_pinfo(&pdev->dev, ppi, n_ports);
1187eca25dcaSTejun Heo 	if (!host) {
1188a44fec1fSJoe Perches 		dev_err(&pdev->dev, "failed to allocate host\n");
1189eca25dcaSTejun Heo 		return -ENOMEM;
1190eca25dcaSTejun Heo 	}
11913100d49dSMikael Pettersson 	hpriv = devm_kzalloc(&pdev->dev, sizeof *hpriv, GFP_KERNEL);
11923100d49dSMikael Pettersson 	if (!hpriv)
11933100d49dSMikael Pettersson 		return -ENOMEM;
11943100d49dSMikael Pettersson 	spin_lock_init(&hpriv->hard_reset_lock);
11953100d49dSMikael Pettersson 	host->private_data = hpriv;
1196eca25dcaSTejun Heo 	host->iomap = pcim_iomap_table(pdev);
1197eca25dcaSTejun Heo 
1198d0e58031SMikael Pettersson 	is_sataii_tx4 = pdc_is_sataii_tx4(pi->flags);
11995ac2fe57SMikael Pettersson 	for (i = 0; i < host->n_ports; i++) {
1200cbcdd875STejun Heo 		struct ata_port *ap = host->ports[i];
1201d0e58031SMikael Pettersson 		unsigned int ata_no = pdc_port_no_to_ata_no(i, is_sataii_tx4);
1202821d22cdSMikael Pettersson 		unsigned int ata_offset = 0x200 + ata_no * 0x80;
1203cbcdd875STejun Heo 		unsigned int scr_offset = 0x400 + ata_no * 0x100;
1204cbcdd875STejun Heo 
1205821d22cdSMikael Pettersson 		pdc_ata_setup_port(ap, host_mmio + ata_offset, host_mmio + scr_offset);
1206cbcdd875STejun Heo 
1207cbcdd875STejun Heo 		ata_port_pbar_desc(ap, PDC_MMIO_BAR, -1, "mmio");
1208821d22cdSMikael Pettersson 		ata_port_pbar_desc(ap, PDC_MMIO_BAR, ata_offset, "ata");
12095ac2fe57SMikael Pettersson 	}
1210eca25dcaSTejun Heo 
1211eca25dcaSTejun Heo 	/* initialize adapter */
1212eca25dcaSTejun Heo 	pdc_host_init(host);
1213c6fd2807SJeff Garzik 
1214b5e55556SChristoph Hellwig 	rc = dma_set_mask_and_coherent(&pdev->dev, ATA_DMA_MASK);
1215c6fd2807SJeff Garzik 	if (rc)
121624dc5f33STejun Heo 		return rc;
1217c6fd2807SJeff Garzik 
1218eca25dcaSTejun Heo 	/* start host, request IRQ and attach */
1219c6fd2807SJeff Garzik 	pci_set_master(pdev);
1220eca25dcaSTejun Heo 	return ata_host_activate(host, pdev->irq, pdc_interrupt, IRQF_SHARED,
1221eca25dcaSTejun Heo 				 &pdc_ata_sht);
1222c6fd2807SJeff Garzik }
1223c6fd2807SJeff Garzik 
12242fc75da0SAxel Lin module_pci_driver(pdc_ata_pci_driver);
1225c6fd2807SJeff Garzik 
1226c6fd2807SJeff Garzik MODULE_AUTHOR("Jeff Garzik");
1227c6fd2807SJeff Garzik MODULE_DESCRIPTION("Promise ATA TX2/TX4/TX4000 low-level driver");
1228c6fd2807SJeff Garzik MODULE_LICENSE("GPL");
1229c6fd2807SJeff Garzik MODULE_DEVICE_TABLE(pci, pdc_ata_pci_tbl);
1230c6fd2807SJeff Garzik MODULE_VERSION(DRV_VERSION);
1231