1873e65bcSThomas Gleixner // SPDX-License-Identifier: GPL-2.0-only 2c6fd2807SJeff Garzik /* 3c6fd2807SJeff Garzik * sata_mv.c - Marvell SATA support 4c6fd2807SJeff Garzik * 540f21b11SMark Lord * Copyright 2008-2009: Marvell Corporation, all rights reserved. 6c6fd2807SJeff Garzik * Copyright 2005: EMC Corporation, all rights reserved. 7c6fd2807SJeff Garzik * Copyright 2005 Red Hat, Inc. All rights reserved. 8c6fd2807SJeff Garzik * 940f21b11SMark Lord * Originally written by Brett Russ. 1040f21b11SMark Lord * Extensive overhaul and enhancement by Mark Lord <mlord@pobox.com>. 1140f21b11SMark Lord * 12c6fd2807SJeff Garzik * Please ALWAYS copy linux-ide@vger.kernel.org on emails. 13c6fd2807SJeff Garzik */ 14c6fd2807SJeff Garzik 154a05e209SJeff Garzik /* 1685afb934SMark Lord * sata_mv TODO list: 1785afb934SMark Lord * 1885afb934SMark Lord * --> Develop a low-power-consumption strategy, and implement it. 1985afb934SMark Lord * 202b748a0aSMark Lord * --> Add sysfs attributes for per-chip / per-HC IRQ coalescing thresholds. 2185afb934SMark Lord * 2285afb934SMark Lord * --> [Experiment, Marvell value added] Is it possible to use target 2385afb934SMark Lord * mode to cross-connect two Linux boxes with Marvell cards? If so, 2485afb934SMark Lord * creating LibATA target mode support would be very interesting. 2585afb934SMark Lord * 2685afb934SMark Lord * Target mode, for those without docs, is the ability to directly 2785afb934SMark Lord * connect two SATA ports. 284a05e209SJeff Garzik */ 294a05e209SJeff Garzik 3065ad7fefSMark Lord /* 3165ad7fefSMark Lord * 80x1-B2 errata PCI#11: 3265ad7fefSMark Lord * 3365ad7fefSMark Lord * Users of the 6041/6081 Rev.B2 chips (current is C0) 3465ad7fefSMark Lord * should be careful to insert those cards only onto PCI-X bus #0, 3565ad7fefSMark Lord * and only in device slots 0..7, not higher. The chips may not 3665ad7fefSMark Lord * work correctly otherwise (note: this is a pretty rare condition). 3765ad7fefSMark Lord */ 3865ad7fefSMark Lord 39c6fd2807SJeff Garzik #include <linux/kernel.h> 40c6fd2807SJeff Garzik #include <linux/module.h> 41c6fd2807SJeff Garzik #include <linux/pci.h> 42c6fd2807SJeff Garzik #include <linux/init.h> 43c6fd2807SJeff Garzik #include <linux/blkdev.h> 44c6fd2807SJeff Garzik #include <linux/delay.h> 45c6fd2807SJeff Garzik #include <linux/interrupt.h> 468d8b6004SAndrew Morton #include <linux/dmapool.h> 47c6fd2807SJeff Garzik #include <linux/dma-mapping.h> 48c6fd2807SJeff Garzik #include <linux/device.h> 49c77a2f4eSSaeed Bishara #include <linux/clk.h> 50b7db4f2eSAndrew Lunn #include <linux/phy/phy.h> 51f351b2d6SSaeed Bishara #include <linux/platform_device.h> 52f351b2d6SSaeed Bishara #include <linux/ata_platform.h> 5315a32632SLennert Buytenhek #include <linux/mbus.h> 54c46938ccSMark Lord #include <linux/bitops.h> 555a0e3ad6STejun Heo #include <linux/gfp.h> 5697b414e1SAndrew Lunn #include <linux/of.h> 5797b414e1SAndrew Lunn #include <linux/of_irq.h> 58c6fd2807SJeff Garzik #include <scsi/scsi_host.h> 59c6fd2807SJeff Garzik #include <scsi/scsi_cmnd.h> 606c08772eSJeff Garzik #include <scsi/scsi_device.h> 61c6fd2807SJeff Garzik #include <linux/libata.h> 62c6fd2807SJeff Garzik 63c6fd2807SJeff Garzik #define DRV_NAME "sata_mv" 64cae5a29dSMark Lord #define DRV_VERSION "1.28" 65c6fd2807SJeff Garzik 6640f21b11SMark Lord /* 6740f21b11SMark Lord * module options 6840f21b11SMark Lord */ 6940f21b11SMark Lord 7040f21b11SMark Lord #ifdef CONFIG_PCI 7113b74085SAndrew Lunn static int msi; 7240f21b11SMark Lord module_param(msi, int, S_IRUGO); 7340f21b11SMark Lord MODULE_PARM_DESC(msi, "Enable use of PCI MSI (0=off, 1=on)"); 7440f21b11SMark Lord #endif 7540f21b11SMark Lord 762b748a0aSMark Lord static int irq_coalescing_io_count; 772b748a0aSMark Lord module_param(irq_coalescing_io_count, int, S_IRUGO); 782b748a0aSMark Lord MODULE_PARM_DESC(irq_coalescing_io_count, 792b748a0aSMark Lord "IRQ coalescing I/O count threshold (0..255)"); 802b748a0aSMark Lord 812b748a0aSMark Lord static int irq_coalescing_usecs; 822b748a0aSMark Lord module_param(irq_coalescing_usecs, int, S_IRUGO); 832b748a0aSMark Lord MODULE_PARM_DESC(irq_coalescing_usecs, 842b748a0aSMark Lord "IRQ coalescing time threshold in usecs"); 852b748a0aSMark Lord 86c6fd2807SJeff Garzik enum { 87c6fd2807SJeff Garzik /* BAR's are enumerated in terms of pci_resource_start() terms */ 88c6fd2807SJeff Garzik MV_PRIMARY_BAR = 0, /* offset 0x10: memory space */ 89c6fd2807SJeff Garzik MV_IO_BAR = 2, /* offset 0x18: IO space */ 90c6fd2807SJeff Garzik MV_MISC_BAR = 3, /* offset 0x1c: FLASH, NVRAM, SRAM */ 91c6fd2807SJeff Garzik 92c6fd2807SJeff Garzik MV_MAJOR_REG_AREA_SZ = 0x10000, /* 64KB */ 93c6fd2807SJeff Garzik MV_MINOR_REG_AREA_SZ = 0x2000, /* 8KB */ 94c6fd2807SJeff Garzik 952b748a0aSMark Lord /* For use with both IRQ coalescing methods ("all ports" or "per-HC" */ 962b748a0aSMark Lord COAL_CLOCKS_PER_USEC = 150, /* for calculating COAL_TIMEs */ 972b748a0aSMark Lord MAX_COAL_TIME_THRESHOLD = ((1 << 24) - 1), /* internal clocks count */ 982b748a0aSMark Lord MAX_COAL_IO_COUNT = 255, /* completed I/O count */ 992b748a0aSMark Lord 100c6fd2807SJeff Garzik MV_PCI_REG_BASE = 0, 101c6fd2807SJeff Garzik 1022b748a0aSMark Lord /* 1032b748a0aSMark Lord * Per-chip ("all ports") interrupt coalescing feature. 1042b748a0aSMark Lord * This is only for GEN_II / GEN_IIE hardware. 1052b748a0aSMark Lord * 1062b748a0aSMark Lord * Coalescing defers the interrupt until either the IO_THRESHOLD 1072b748a0aSMark Lord * (count of completed I/Os) is met, or the TIME_THRESHOLD is met. 1082b748a0aSMark Lord */ 109cae5a29dSMark Lord COAL_REG_BASE = 0x18000, 110cae5a29dSMark Lord IRQ_COAL_CAUSE = (COAL_REG_BASE + 0x08), 1112b748a0aSMark Lord ALL_PORTS_COAL_IRQ = (1 << 4), /* all ports irq event */ 1122b748a0aSMark Lord 113cae5a29dSMark Lord IRQ_COAL_IO_THRESHOLD = (COAL_REG_BASE + 0xcc), 114cae5a29dSMark Lord IRQ_COAL_TIME_THRESHOLD = (COAL_REG_BASE + 0xd0), 1152b748a0aSMark Lord 1162b748a0aSMark Lord /* 1172b748a0aSMark Lord * Registers for the (unused here) transaction coalescing feature: 1182b748a0aSMark Lord */ 119cae5a29dSMark Lord TRAN_COAL_CAUSE_LO = (COAL_REG_BASE + 0x88), 120cae5a29dSMark Lord TRAN_COAL_CAUSE_HI = (COAL_REG_BASE + 0x8c), 1212b748a0aSMark Lord 122cae5a29dSMark Lord SATAHC0_REG_BASE = 0x20000, 123cae5a29dSMark Lord FLASH_CTL = 0x1046c, 124cae5a29dSMark Lord GPIO_PORT_CTL = 0x104f0, 125cae5a29dSMark Lord RESET_CFG = 0x180d8, 126c6fd2807SJeff Garzik 127c6fd2807SJeff Garzik MV_PCI_REG_SZ = MV_MAJOR_REG_AREA_SZ, 128c6fd2807SJeff Garzik MV_SATAHC_REG_SZ = MV_MAJOR_REG_AREA_SZ, 129c6fd2807SJeff Garzik MV_SATAHC_ARBTR_REG_SZ = MV_MINOR_REG_AREA_SZ, /* arbiter */ 130c6fd2807SJeff Garzik MV_PORT_REG_SZ = MV_MINOR_REG_AREA_SZ, 131c6fd2807SJeff Garzik 132c6fd2807SJeff Garzik MV_MAX_Q_DEPTH = 32, 133c6fd2807SJeff Garzik MV_MAX_Q_DEPTH_MASK = MV_MAX_Q_DEPTH - 1, 134c6fd2807SJeff Garzik 135c6fd2807SJeff Garzik /* CRQB needs alignment on a 1KB boundary. Size == 1KB 136c6fd2807SJeff Garzik * CRPB needs alignment on a 256B boundary. Size == 256B 137c6fd2807SJeff Garzik * ePRD (SG) entries need alignment on a 16B boundary. Size == 16B 138c6fd2807SJeff Garzik */ 139c6fd2807SJeff Garzik MV_CRQB_Q_SZ = (32 * MV_MAX_Q_DEPTH), 140c6fd2807SJeff Garzik MV_CRPB_Q_SZ = (8 * MV_MAX_Q_DEPTH), 141da2fa9baSMark Lord MV_MAX_SG_CT = 256, 142c6fd2807SJeff Garzik MV_SG_TBL_SZ = (16 * MV_MAX_SG_CT), 143c6fd2807SJeff Garzik 144352fab70SMark Lord /* Determine hc from 0-7 port: hc = port >> MV_PORT_HC_SHIFT */ 145c6fd2807SJeff Garzik MV_PORT_HC_SHIFT = 2, 146352fab70SMark Lord MV_PORTS_PER_HC = (1 << MV_PORT_HC_SHIFT), /* 4 */ 147352fab70SMark Lord /* Determine hc port from 0-7 port: hardport = port & MV_PORT_MASK */ 148352fab70SMark Lord MV_PORT_MASK = (MV_PORTS_PER_HC - 1), /* 3 */ 149c6fd2807SJeff Garzik 150c6fd2807SJeff Garzik /* Host Flags */ 151c6fd2807SJeff Garzik MV_FLAG_DUAL_HC = (1 << 30), /* two SATA Host Controllers */ 1527bb3c529SSaeed Bishara 1539cbe056fSSergei Shtylyov MV_COMMON_FLAGS = ATA_FLAG_SATA | ATA_FLAG_PIO_POLLING, 154ad3aef51SMark Lord 15591b1a84cSMark Lord MV_GEN_I_FLAGS = MV_COMMON_FLAGS | ATA_FLAG_NO_ATAPI, 156c6fd2807SJeff Garzik 15740f21b11SMark Lord MV_GEN_II_FLAGS = MV_COMMON_FLAGS | ATA_FLAG_NCQ | 15840f21b11SMark Lord ATA_FLAG_PMP | ATA_FLAG_ACPI_SATA, 15991b1a84cSMark Lord 16091b1a84cSMark Lord MV_GEN_IIE_FLAGS = MV_GEN_II_FLAGS | ATA_FLAG_AN, 161ad3aef51SMark Lord 162c6fd2807SJeff Garzik CRQB_FLAG_READ = (1 << 0), 163c6fd2807SJeff Garzik CRQB_TAG_SHIFT = 1, 164c5d3e45aSJeff Garzik CRQB_IOID_SHIFT = 6, /* CRQB Gen-II/IIE IO Id shift */ 165e12bef50SMark Lord CRQB_PMP_SHIFT = 12, /* CRQB Gen-II/IIE PMP shift */ 166c5d3e45aSJeff Garzik CRQB_HOSTQ_SHIFT = 17, /* CRQB Gen-II/IIE HostQueTag shift */ 167c6fd2807SJeff Garzik CRQB_CMD_ADDR_SHIFT = 8, 168c6fd2807SJeff Garzik CRQB_CMD_CS = (0x2 << 11), 169c6fd2807SJeff Garzik CRQB_CMD_LAST = (1 << 15), 170c6fd2807SJeff Garzik 171c6fd2807SJeff Garzik CRPB_FLAG_STATUS_SHIFT = 8, 172c5d3e45aSJeff Garzik CRPB_IOID_SHIFT_6 = 5, /* CRPB Gen-II IO Id shift */ 173c5d3e45aSJeff Garzik CRPB_IOID_SHIFT_7 = 7, /* CRPB Gen-IIE IO Id shift */ 174c6fd2807SJeff Garzik 175c6fd2807SJeff Garzik EPRD_FLAG_END_OF_TBL = (1 << 31), 176c6fd2807SJeff Garzik 177c6fd2807SJeff Garzik /* PCI interface registers */ 178c6fd2807SJeff Garzik 179cae5a29dSMark Lord MV_PCI_COMMAND = 0xc00, 180cae5a29dSMark Lord MV_PCI_COMMAND_MWRCOM = (1 << 4), /* PCI Master Write Combining */ 181cae5a29dSMark Lord MV_PCI_COMMAND_MRDTRIG = (1 << 7), /* PCI Master Read Trigger */ 182c6fd2807SJeff Garzik 183cae5a29dSMark Lord PCI_MAIN_CMD_STS = 0xd30, 184c6fd2807SJeff Garzik STOP_PCI_MASTER = (1 << 2), 185c6fd2807SJeff Garzik PCI_MASTER_EMPTY = (1 << 3), 186c6fd2807SJeff Garzik GLOB_SFT_RST = (1 << 4), 187c6fd2807SJeff Garzik 188cae5a29dSMark Lord MV_PCI_MODE = 0xd00, 1898e7decdbSMark Lord MV_PCI_MODE_MASK = 0x30, 1908e7decdbSMark Lord 191c6fd2807SJeff Garzik MV_PCI_EXP_ROM_BAR_CTL = 0xd2c, 192c6fd2807SJeff Garzik MV_PCI_DISC_TIMER = 0xd04, 193c6fd2807SJeff Garzik MV_PCI_MSI_TRIGGER = 0xc38, 194c6fd2807SJeff Garzik MV_PCI_SERR_MASK = 0xc28, 195cae5a29dSMark Lord MV_PCI_XBAR_TMOUT = 0x1d04, 196c6fd2807SJeff Garzik MV_PCI_ERR_LOW_ADDRESS = 0x1d40, 197c6fd2807SJeff Garzik MV_PCI_ERR_HIGH_ADDRESS = 0x1d44, 198c6fd2807SJeff Garzik MV_PCI_ERR_ATTRIBUTE = 0x1d48, 199c6fd2807SJeff Garzik MV_PCI_ERR_COMMAND = 0x1d50, 200c6fd2807SJeff Garzik 201cae5a29dSMark Lord PCI_IRQ_CAUSE = 0x1d58, 202cae5a29dSMark Lord PCI_IRQ_MASK = 0x1d5c, 203c6fd2807SJeff Garzik PCI_UNMASK_ALL_IRQS = 0x7fffff, /* bits 22-0 */ 204c6fd2807SJeff Garzik 205cae5a29dSMark Lord PCIE_IRQ_CAUSE = 0x1900, 206cae5a29dSMark Lord PCIE_IRQ_MASK = 0x1910, 207646a4da5SMark Lord PCIE_UNMASK_ALL_IRQS = 0x40a, /* assorted bits */ 20802a121daSMark Lord 2097368f919SMark Lord /* Host Controller Main Interrupt Cause/Mask registers (1 per-chip) */ 210cae5a29dSMark Lord PCI_HC_MAIN_IRQ_CAUSE = 0x1d60, 211cae5a29dSMark Lord PCI_HC_MAIN_IRQ_MASK = 0x1d64, 212cae5a29dSMark Lord SOC_HC_MAIN_IRQ_CAUSE = 0x20020, 213cae5a29dSMark Lord SOC_HC_MAIN_IRQ_MASK = 0x20024, 21440f21b11SMark Lord ERR_IRQ = (1 << 0), /* shift by (2 * port #) */ 21540f21b11SMark Lord DONE_IRQ = (1 << 1), /* shift by (2 * port #) */ 216c6fd2807SJeff Garzik HC0_IRQ_PEND = 0x1ff, /* bits 0-8 = HC0's ports */ 217c6fd2807SJeff Garzik HC_SHIFT = 9, /* bits 9-17 = HC1's ports */ 2182b748a0aSMark Lord DONE_IRQ_0_3 = 0x000000aa, /* DONE_IRQ ports 0,1,2,3 */ 2192b748a0aSMark Lord DONE_IRQ_4_7 = (DONE_IRQ_0_3 << HC_SHIFT), /* 4,5,6,7 */ 220c6fd2807SJeff Garzik PCI_ERR = (1 << 18), 22140f21b11SMark Lord TRAN_COAL_LO_DONE = (1 << 19), /* transaction coalescing */ 22240f21b11SMark Lord TRAN_COAL_HI_DONE = (1 << 20), /* transaction coalescing */ 22340f21b11SMark Lord PORTS_0_3_COAL_DONE = (1 << 8), /* HC0 IRQ coalescing */ 22440f21b11SMark Lord PORTS_4_7_COAL_DONE = (1 << 17), /* HC1 IRQ coalescing */ 22540f21b11SMark Lord ALL_PORTS_COAL_DONE = (1 << 21), /* GEN_II(E) IRQ coalescing */ 226c6fd2807SJeff Garzik GPIO_INT = (1 << 22), 227c6fd2807SJeff Garzik SELF_INT = (1 << 23), 228c6fd2807SJeff Garzik TWSI_INT = (1 << 24), 229c6fd2807SJeff Garzik HC_MAIN_RSVD = (0x7f << 25), /* bits 31-25 */ 230fb621e2fSJeff Garzik HC_MAIN_RSVD_5 = (0x1fff << 19), /* bits 31-19 */ 231f351b2d6SSaeed Bishara HC_MAIN_RSVD_SOC = (0x3fffffb << 6), /* bits 31-9, 7-6 */ 232c6fd2807SJeff Garzik 233c6fd2807SJeff Garzik /* SATAHC registers */ 234cae5a29dSMark Lord HC_CFG = 0x00, 235c6fd2807SJeff Garzik 236cae5a29dSMark Lord HC_IRQ_CAUSE = 0x14, 237352fab70SMark Lord DMA_IRQ = (1 << 0), /* shift by port # */ 238352fab70SMark Lord HC_COAL_IRQ = (1 << 4), /* IRQ coalescing */ 239c6fd2807SJeff Garzik DEV_IRQ = (1 << 8), /* shift by port # */ 240c6fd2807SJeff Garzik 2412b748a0aSMark Lord /* 2422b748a0aSMark Lord * Per-HC (Host-Controller) interrupt coalescing feature. 2432b748a0aSMark Lord * This is present on all chip generations. 2442b748a0aSMark Lord * 2452b748a0aSMark Lord * Coalescing defers the interrupt until either the IO_THRESHOLD 2462b748a0aSMark Lord * (count of completed I/Os) is met, or the TIME_THRESHOLD is met. 2472b748a0aSMark Lord */ 248cae5a29dSMark Lord HC_IRQ_COAL_IO_THRESHOLD = 0x000c, 249cae5a29dSMark Lord HC_IRQ_COAL_TIME_THRESHOLD = 0x0010, 2502b748a0aSMark Lord 251cae5a29dSMark Lord SOC_LED_CTRL = 0x2c, 252000b344fSMark Lord SOC_LED_CTRL_BLINK = (1 << 0), /* Active LED blink */ 253000b344fSMark Lord SOC_LED_CTRL_ACT_PRESENCE = (1 << 2), /* Multiplex dev presence */ 254000b344fSMark Lord /* with dev activity LED */ 255000b344fSMark Lord 256c6fd2807SJeff Garzik /* Shadow block registers */ 257cae5a29dSMark Lord SHD_BLK = 0x100, 258cae5a29dSMark Lord SHD_CTL_AST = 0x20, /* ofs from SHD_BLK */ 259c6fd2807SJeff Garzik 260c6fd2807SJeff Garzik /* SATA registers */ 261cae5a29dSMark Lord SATA_STATUS = 0x300, /* ctrl, err regs follow status */ 262cae5a29dSMark Lord SATA_ACTIVE = 0x350, 263cae5a29dSMark Lord FIS_IRQ_CAUSE = 0x364, 264cae5a29dSMark Lord FIS_IRQ_CAUSE_AN = (1 << 9), /* async notification */ 26517c5aab5SMark Lord 266cae5a29dSMark Lord LTMODE = 0x30c, /* requires read-after-write */ 26717c5aab5SMark Lord LTMODE_BIT8 = (1 << 8), /* unknown, but necessary */ 26817c5aab5SMark Lord 269cae5a29dSMark Lord PHY_MODE2 = 0x330, 270c6fd2807SJeff Garzik PHY_MODE3 = 0x310, 271cae5a29dSMark Lord 272cae5a29dSMark Lord PHY_MODE4 = 0x314, /* requires read-after-write */ 273ba069e37SMark Lord PHY_MODE4_CFG_MASK = 0x00000003, /* phy internal config field */ 274ba069e37SMark Lord PHY_MODE4_CFG_VALUE = 0x00000001, /* phy internal config field */ 275ba069e37SMark Lord PHY_MODE4_RSVD_ZEROS = 0x5de3fffa, /* Gen2e always write zeros */ 276ba069e37SMark Lord PHY_MODE4_RSVD_ONES = 0x00000005, /* Gen2e always write ones */ 277ba069e37SMark Lord 278cae5a29dSMark Lord SATA_IFCTL = 0x344, 279cae5a29dSMark Lord SATA_TESTCTL = 0x348, 280cae5a29dSMark Lord SATA_IFSTAT = 0x34c, 281cae5a29dSMark Lord VENDOR_UNIQUE_FIS = 0x35c, 28217c5aab5SMark Lord 283cae5a29dSMark Lord FISCFG = 0x360, 2848e7decdbSMark Lord FISCFG_WAIT_DEV_ERR = (1 << 8), /* wait for host on DevErr */ 2858e7decdbSMark Lord FISCFG_SINGLE_SYNC = (1 << 16), /* SYNC on DMA activation */ 28617c5aab5SMark Lord 28729b7e43cSMartin Michlmayr PHY_MODE9_GEN2 = 0x398, 28829b7e43cSMartin Michlmayr PHY_MODE9_GEN1 = 0x39c, 28929b7e43cSMartin Michlmayr PHYCFG_OFS = 0x3a0, /* only in 65n devices */ 29029b7e43cSMartin Michlmayr 291c6fd2807SJeff Garzik MV5_PHY_MODE = 0x74, 292cae5a29dSMark Lord MV5_LTMODE = 0x30, 293cae5a29dSMark Lord MV5_PHY_CTL = 0x0C, 294cae5a29dSMark Lord SATA_IFCFG = 0x050, 2959013d64eSLior Amsalem LP_PHY_CTL = 0x058, 2963661aa99SThomas Petazzoni LP_PHY_CTL_PIN_PU_PLL = (1 << 0), 2973661aa99SThomas Petazzoni LP_PHY_CTL_PIN_PU_RX = (1 << 1), 2983661aa99SThomas Petazzoni LP_PHY_CTL_PIN_PU_TX = (1 << 2), 2993661aa99SThomas Petazzoni LP_PHY_CTL_GEN_TX_3G = (1 << 5), 3003661aa99SThomas Petazzoni LP_PHY_CTL_GEN_RX_3G = (1 << 9), 301c6fd2807SJeff Garzik 302c6fd2807SJeff Garzik MV_M2_PREAMP_MASK = 0x7e0, 303c6fd2807SJeff Garzik 304c6fd2807SJeff Garzik /* Port registers */ 305cae5a29dSMark Lord EDMA_CFG = 0, 3060c58912eSMark Lord EDMA_CFG_Q_DEPTH = 0x1f, /* max device queue depth */ 3070c58912eSMark Lord EDMA_CFG_NCQ = (1 << 5), /* for R/W FPDMA queued */ 308c6fd2807SJeff Garzik EDMA_CFG_NCQ_GO_ON_ERR = (1 << 14), /* continue on error */ 309c6fd2807SJeff Garzik EDMA_CFG_RD_BRST_EXT = (1 << 11), /* read burst 512B */ 310c6fd2807SJeff Garzik EDMA_CFG_WR_BUFF_LEN = (1 << 13), /* write buffer 512B */ 311e12bef50SMark Lord EDMA_CFG_EDMA_FBS = (1 << 16), /* EDMA FIS-Based Switching */ 312e12bef50SMark Lord EDMA_CFG_FBS = (1 << 26), /* FIS-Based Switching */ 313c6fd2807SJeff Garzik 314cae5a29dSMark Lord EDMA_ERR_IRQ_CAUSE = 0x8, 315cae5a29dSMark Lord EDMA_ERR_IRQ_MASK = 0xc, 3166c1153e0SJeff Garzik EDMA_ERR_D_PAR = (1 << 0), /* UDMA data parity err */ 3176c1153e0SJeff Garzik EDMA_ERR_PRD_PAR = (1 << 1), /* UDMA PRD parity err */ 3186c1153e0SJeff Garzik EDMA_ERR_DEV = (1 << 2), /* device error */ 3196c1153e0SJeff Garzik EDMA_ERR_DEV_DCON = (1 << 3), /* device disconnect */ 3206c1153e0SJeff Garzik EDMA_ERR_DEV_CON = (1 << 4), /* device connected */ 3216c1153e0SJeff Garzik EDMA_ERR_SERR = (1 << 5), /* SError bits [WBDST] raised */ 322c5d3e45aSJeff Garzik EDMA_ERR_SELF_DIS = (1 << 7), /* Gen II/IIE self-disable */ 323c5d3e45aSJeff Garzik EDMA_ERR_SELF_DIS_5 = (1 << 8), /* Gen I self-disable */ 3246c1153e0SJeff Garzik EDMA_ERR_BIST_ASYNC = (1 << 8), /* BIST FIS or Async Notify */ 325c5d3e45aSJeff Garzik EDMA_ERR_TRANS_IRQ_7 = (1 << 8), /* Gen IIE transprt layer irq */ 3266c1153e0SJeff Garzik EDMA_ERR_CRQB_PAR = (1 << 9), /* CRQB parity error */ 3276c1153e0SJeff Garzik EDMA_ERR_CRPB_PAR = (1 << 10), /* CRPB parity error */ 3286c1153e0SJeff Garzik EDMA_ERR_INTRL_PAR = (1 << 11), /* internal parity error */ 3296c1153e0SJeff Garzik EDMA_ERR_IORDY = (1 << 12), /* IORdy timeout */ 330646a4da5SMark Lord 3316c1153e0SJeff Garzik EDMA_ERR_LNK_CTRL_RX = (0xf << 13), /* link ctrl rx error */ 332646a4da5SMark Lord EDMA_ERR_LNK_CTRL_RX_0 = (1 << 13), /* transient: CRC err */ 333646a4da5SMark Lord EDMA_ERR_LNK_CTRL_RX_1 = (1 << 14), /* transient: FIFO err */ 334646a4da5SMark Lord EDMA_ERR_LNK_CTRL_RX_2 = (1 << 15), /* fatal: caught SYNC */ 335646a4da5SMark Lord EDMA_ERR_LNK_CTRL_RX_3 = (1 << 16), /* transient: FIS rx err */ 336646a4da5SMark Lord 3376c1153e0SJeff Garzik EDMA_ERR_LNK_DATA_RX = (0xf << 17), /* link data rx error */ 338646a4da5SMark Lord 3396c1153e0SJeff Garzik EDMA_ERR_LNK_CTRL_TX = (0x1f << 21), /* link ctrl tx error */ 340646a4da5SMark Lord EDMA_ERR_LNK_CTRL_TX_0 = (1 << 21), /* transient: CRC err */ 341646a4da5SMark Lord EDMA_ERR_LNK_CTRL_TX_1 = (1 << 22), /* transient: FIFO err */ 342646a4da5SMark Lord EDMA_ERR_LNK_CTRL_TX_2 = (1 << 23), /* transient: caught SYNC */ 343646a4da5SMark Lord EDMA_ERR_LNK_CTRL_TX_3 = (1 << 24), /* transient: caught DMAT */ 344646a4da5SMark Lord EDMA_ERR_LNK_CTRL_TX_4 = (1 << 25), /* transient: FIS collision */ 345646a4da5SMark Lord 3466c1153e0SJeff Garzik EDMA_ERR_LNK_DATA_TX = (0x1f << 26), /* link data tx error */ 347646a4da5SMark Lord 3486c1153e0SJeff Garzik EDMA_ERR_TRANS_PROTO = (1 << 31), /* transport protocol error */ 349c5d3e45aSJeff Garzik EDMA_ERR_OVERRUN_5 = (1 << 5), 350c5d3e45aSJeff Garzik EDMA_ERR_UNDERRUN_5 = (1 << 6), 351646a4da5SMark Lord 352646a4da5SMark Lord EDMA_ERR_IRQ_TRANSIENT = EDMA_ERR_LNK_CTRL_RX_0 | 353646a4da5SMark Lord EDMA_ERR_LNK_CTRL_RX_1 | 354646a4da5SMark Lord EDMA_ERR_LNK_CTRL_RX_3 | 35585afb934SMark Lord EDMA_ERR_LNK_CTRL_TX, 356646a4da5SMark Lord 357bdd4dddeSJeff Garzik EDMA_EH_FREEZE = EDMA_ERR_D_PAR | 358bdd4dddeSJeff Garzik EDMA_ERR_PRD_PAR | 359bdd4dddeSJeff Garzik EDMA_ERR_DEV_DCON | 360bdd4dddeSJeff Garzik EDMA_ERR_DEV_CON | 361bdd4dddeSJeff Garzik EDMA_ERR_SERR | 362bdd4dddeSJeff Garzik EDMA_ERR_SELF_DIS | 3636c1153e0SJeff Garzik EDMA_ERR_CRQB_PAR | 364bdd4dddeSJeff Garzik EDMA_ERR_CRPB_PAR | 365bdd4dddeSJeff Garzik EDMA_ERR_INTRL_PAR | 366bdd4dddeSJeff Garzik EDMA_ERR_IORDY | 367bdd4dddeSJeff Garzik EDMA_ERR_LNK_CTRL_RX_2 | 368c6fd2807SJeff Garzik EDMA_ERR_LNK_DATA_RX | 369c6fd2807SJeff Garzik EDMA_ERR_LNK_DATA_TX | 370bdd4dddeSJeff Garzik EDMA_ERR_TRANS_PROTO, 371e12bef50SMark Lord 372bdd4dddeSJeff Garzik EDMA_EH_FREEZE_5 = EDMA_ERR_D_PAR | 373bdd4dddeSJeff Garzik EDMA_ERR_PRD_PAR | 374bdd4dddeSJeff Garzik EDMA_ERR_DEV_DCON | 375bdd4dddeSJeff Garzik EDMA_ERR_DEV_CON | 376bdd4dddeSJeff Garzik EDMA_ERR_OVERRUN_5 | 377bdd4dddeSJeff Garzik EDMA_ERR_UNDERRUN_5 | 378bdd4dddeSJeff Garzik EDMA_ERR_SELF_DIS_5 | 3796c1153e0SJeff Garzik EDMA_ERR_CRQB_PAR | 380bdd4dddeSJeff Garzik EDMA_ERR_CRPB_PAR | 381bdd4dddeSJeff Garzik EDMA_ERR_INTRL_PAR | 382bdd4dddeSJeff Garzik EDMA_ERR_IORDY, 383c6fd2807SJeff Garzik 384cae5a29dSMark Lord EDMA_REQ_Q_BASE_HI = 0x10, 385cae5a29dSMark Lord EDMA_REQ_Q_IN_PTR = 0x14, /* also contains BASE_LO */ 386c6fd2807SJeff Garzik 387cae5a29dSMark Lord EDMA_REQ_Q_OUT_PTR = 0x18, 388c6fd2807SJeff Garzik EDMA_REQ_Q_PTR_SHIFT = 5, 389c6fd2807SJeff Garzik 390cae5a29dSMark Lord EDMA_RSP_Q_BASE_HI = 0x1c, 391cae5a29dSMark Lord EDMA_RSP_Q_IN_PTR = 0x20, 392cae5a29dSMark Lord EDMA_RSP_Q_OUT_PTR = 0x24, /* also contains BASE_LO */ 393c6fd2807SJeff Garzik EDMA_RSP_Q_PTR_SHIFT = 3, 394c6fd2807SJeff Garzik 395cae5a29dSMark Lord EDMA_CMD = 0x28, /* EDMA command register */ 3960ea9e179SJeff Garzik EDMA_EN = (1 << 0), /* enable EDMA */ 3970ea9e179SJeff Garzik EDMA_DS = (1 << 1), /* disable EDMA; self-negated */ 3988e7decdbSMark Lord EDMA_RESET = (1 << 2), /* reset eng/trans/link/phy */ 399c6fd2807SJeff Garzik 400cae5a29dSMark Lord EDMA_STATUS = 0x30, /* EDMA engine status */ 4018e7decdbSMark Lord EDMA_STATUS_CACHE_EMPTY = (1 << 6), /* GenIIe command cache empty */ 4028e7decdbSMark Lord EDMA_STATUS_IDLE = (1 << 7), /* GenIIe EDMA enabled/idle */ 4038e7decdbSMark Lord 404cae5a29dSMark Lord EDMA_IORDY_TMOUT = 0x34, 405cae5a29dSMark Lord EDMA_ARB_CFG = 0x38, 4068e7decdbSMark Lord 407cae5a29dSMark Lord EDMA_HALTCOND = 0x60, /* GenIIe halt conditions */ 408cae5a29dSMark Lord EDMA_UNKNOWN_RSVD = 0x6C, /* GenIIe unknown/reserved */ 409da14265eSMark Lord 410cae5a29dSMark Lord BMDMA_CMD = 0x224, /* bmdma command register */ 411cae5a29dSMark Lord BMDMA_STATUS = 0x228, /* bmdma status register */ 412cae5a29dSMark Lord BMDMA_PRD_LOW = 0x22c, /* bmdma PRD addr 31:0 */ 413cae5a29dSMark Lord BMDMA_PRD_HIGH = 0x230, /* bmdma PRD addr 63:32 */ 414da14265eSMark Lord 415c6fd2807SJeff Garzik /* Host private flags (hp_flags) */ 416c6fd2807SJeff Garzik MV_HP_FLAG_MSI = (1 << 0), 417c6fd2807SJeff Garzik MV_HP_ERRATA_50XXB0 = (1 << 1), 418c6fd2807SJeff Garzik MV_HP_ERRATA_50XXB2 = (1 << 2), 419c6fd2807SJeff Garzik MV_HP_ERRATA_60X1B2 = (1 << 3), 420c6fd2807SJeff Garzik MV_HP_ERRATA_60X1C0 = (1 << 4), 4210ea9e179SJeff Garzik MV_HP_GEN_I = (1 << 6), /* Generation I: 50xx */ 4220ea9e179SJeff Garzik MV_HP_GEN_II = (1 << 7), /* Generation II: 60xx */ 4230ea9e179SJeff Garzik MV_HP_GEN_IIE = (1 << 8), /* Generation IIE: 6042/7042 */ 42402a121daSMark Lord MV_HP_PCIE = (1 << 9), /* PCIe bus/regs: 7042 */ 425616d4a98SMark Lord MV_HP_CUT_THROUGH = (1 << 10), /* can use EDMA cut-through */ 4261f398472SMark Lord MV_HP_FLAG_SOC = (1 << 11), /* SystemOnChip, no PCI */ 427000b344fSMark Lord MV_HP_QUIRK_LED_BLINK_EN = (1 << 12), /* is led blinking enabled? */ 4289013d64eSLior Amsalem MV_HP_FIX_LP_PHY_CTL = (1 << 13), /* fix speed in LP_PHY_CTL ? */ 429c6fd2807SJeff Garzik 430c6fd2807SJeff Garzik /* Port private flags (pp_flags) */ 4310ea9e179SJeff Garzik MV_PP_FLAG_EDMA_EN = (1 << 0), /* is EDMA engine enabled? */ 43272109168SMark Lord MV_PP_FLAG_NCQ_EN = (1 << 1), /* is EDMA set up for NCQ? */ 43300f42eabSMark Lord MV_PP_FLAG_FBS_EN = (1 << 2), /* is EDMA set up for FBS? */ 43429d187bbSMark Lord MV_PP_FLAG_DELAYED_EH = (1 << 3), /* delayed dev err handling */ 435d16ab3f6SMark Lord MV_PP_FLAG_FAKE_ATA_BUSY = (1 << 4), /* ignore initial ATA_DRDY */ 436c6fd2807SJeff Garzik }; 437c6fd2807SJeff Garzik 438ee9ccdf7SJeff Garzik #define IS_GEN_I(hpriv) ((hpriv)->hp_flags & MV_HP_GEN_I) 439ee9ccdf7SJeff Garzik #define IS_GEN_II(hpriv) ((hpriv)->hp_flags & MV_HP_GEN_II) 440c6fd2807SJeff Garzik #define IS_GEN_IIE(hpriv) ((hpriv)->hp_flags & MV_HP_GEN_IIE) 4418e7decdbSMark Lord #define IS_PCIE(hpriv) ((hpriv)->hp_flags & MV_HP_PCIE) 4421f398472SMark Lord #define IS_SOC(hpriv) ((hpriv)->hp_flags & MV_HP_FLAG_SOC) 443c6fd2807SJeff Garzik 44415a32632SLennert Buytenhek #define WINDOW_CTRL(i) (0x20030 + ((i) << 4)) 44515a32632SLennert Buytenhek #define WINDOW_BASE(i) (0x20034 + ((i) << 4)) 44615a32632SLennert Buytenhek 447c6fd2807SJeff Garzik enum { 448baf14aa1SJeff Garzik /* DMA boundary 0xffff is required by the s/g splitting 449baf14aa1SJeff Garzik * we need on /length/ in mv_fill-sg(). 450baf14aa1SJeff Garzik */ 451baf14aa1SJeff Garzik MV_DMA_BOUNDARY = 0xffffU, 452c6fd2807SJeff Garzik 4530ea9e179SJeff Garzik /* mask of register bits containing lower 32 bits 4540ea9e179SJeff Garzik * of EDMA request queue DMA address 4550ea9e179SJeff Garzik */ 456c6fd2807SJeff Garzik EDMA_REQ_Q_BASE_LO_MASK = 0xfffffc00U, 457c6fd2807SJeff Garzik 4580ea9e179SJeff Garzik /* ditto, for response queue */ 459c6fd2807SJeff Garzik EDMA_RSP_Q_BASE_LO_MASK = 0xffffff00U, 460c6fd2807SJeff Garzik }; 461c6fd2807SJeff Garzik 462c6fd2807SJeff Garzik enum chip_type { 463c6fd2807SJeff Garzik chip_504x, 464c6fd2807SJeff Garzik chip_508x, 465c6fd2807SJeff Garzik chip_5080, 466c6fd2807SJeff Garzik chip_604x, 467c6fd2807SJeff Garzik chip_608x, 468c6fd2807SJeff Garzik chip_6042, 469c6fd2807SJeff Garzik chip_7042, 470f351b2d6SSaeed Bishara chip_soc, 471c6fd2807SJeff Garzik }; 472c6fd2807SJeff Garzik 473c6fd2807SJeff Garzik /* Command ReQuest Block: 32B */ 474c6fd2807SJeff Garzik struct mv_crqb { 475c6fd2807SJeff Garzik __le32 sg_addr; 476c6fd2807SJeff Garzik __le32 sg_addr_hi; 477c6fd2807SJeff Garzik __le16 ctrl_flags; 478c6fd2807SJeff Garzik __le16 ata_cmd[11]; 479c6fd2807SJeff Garzik }; 480c6fd2807SJeff Garzik 481c6fd2807SJeff Garzik struct mv_crqb_iie { 482c6fd2807SJeff Garzik __le32 addr; 483c6fd2807SJeff Garzik __le32 addr_hi; 484c6fd2807SJeff Garzik __le32 flags; 485c6fd2807SJeff Garzik __le32 len; 486c6fd2807SJeff Garzik __le32 ata_cmd[4]; 487c6fd2807SJeff Garzik }; 488c6fd2807SJeff Garzik 489c6fd2807SJeff Garzik /* Command ResPonse Block: 8B */ 490c6fd2807SJeff Garzik struct mv_crpb { 491c6fd2807SJeff Garzik __le16 id; 492c6fd2807SJeff Garzik __le16 flags; 493c6fd2807SJeff Garzik __le32 tmstmp; 494c6fd2807SJeff Garzik }; 495c6fd2807SJeff Garzik 496c6fd2807SJeff Garzik /* EDMA Physical Region Descriptor (ePRD); A.K.A. SG */ 497c6fd2807SJeff Garzik struct mv_sg { 498c6fd2807SJeff Garzik __le32 addr; 499c6fd2807SJeff Garzik __le32 flags_size; 500c6fd2807SJeff Garzik __le32 addr_hi; 501c6fd2807SJeff Garzik __le32 reserved; 502c6fd2807SJeff Garzik }; 503c6fd2807SJeff Garzik 50408da1759SMark Lord /* 50508da1759SMark Lord * We keep a local cache of a few frequently accessed port 50608da1759SMark Lord * registers here, to avoid having to read them (very slow) 50708da1759SMark Lord * when switching between EDMA and non-EDMA modes. 50808da1759SMark Lord */ 50908da1759SMark Lord struct mv_cached_regs { 51008da1759SMark Lord u32 fiscfg; 51108da1759SMark Lord u32 ltmode; 51208da1759SMark Lord u32 haltcond; 513c01e8a23SMark Lord u32 unknown_rsvd; 51408da1759SMark Lord }; 51508da1759SMark Lord 516c6fd2807SJeff Garzik struct mv_port_priv { 517c6fd2807SJeff Garzik struct mv_crqb *crqb; 518c6fd2807SJeff Garzik dma_addr_t crqb_dma; 519c6fd2807SJeff Garzik struct mv_crpb *crpb; 520c6fd2807SJeff Garzik dma_addr_t crpb_dma; 521eb73d558SMark Lord struct mv_sg *sg_tbl[MV_MAX_Q_DEPTH]; 522eb73d558SMark Lord dma_addr_t sg_tbl_dma[MV_MAX_Q_DEPTH]; 523bdd4dddeSJeff Garzik 524bdd4dddeSJeff Garzik unsigned int req_idx; 525bdd4dddeSJeff Garzik unsigned int resp_idx; 526bdd4dddeSJeff Garzik 527c6fd2807SJeff Garzik u32 pp_flags; 52808da1759SMark Lord struct mv_cached_regs cached; 52929d187bbSMark Lord unsigned int delayed_eh_pmp_map; 530c6fd2807SJeff Garzik }; 531c6fd2807SJeff Garzik 532c6fd2807SJeff Garzik struct mv_port_signal { 533c6fd2807SJeff Garzik u32 amps; 534c6fd2807SJeff Garzik u32 pre; 535c6fd2807SJeff Garzik }; 536c6fd2807SJeff Garzik 53702a121daSMark Lord struct mv_host_priv { 53802a121daSMark Lord u32 hp_flags; 5391bfeff03SSaeed Bishara unsigned int board_idx; 54096e2c487SMark Lord u32 main_irq_mask; 54102a121daSMark Lord struct mv_port_signal signal[8]; 54202a121daSMark Lord const struct mv_hw_ops *ops; 543f351b2d6SSaeed Bishara int n_ports; 544f351b2d6SSaeed Bishara void __iomem *base; 5457368f919SMark Lord void __iomem *main_irq_cause_addr; 5467368f919SMark Lord void __iomem *main_irq_mask_addr; 547cae5a29dSMark Lord u32 irq_cause_offset; 548cae5a29dSMark Lord u32 irq_mask_offset; 54902a121daSMark Lord u32 unmask_all_irqs; 550c77a2f4eSSaeed Bishara 551e0067f0bSEzequiel Garcia /* 552e0067f0bSEzequiel Garcia * Needed on some devices that require their clocks to be enabled. 553e0067f0bSEzequiel Garcia * These are optional: if the platform device does not have any 554e0067f0bSEzequiel Garcia * clocks, they won't be used. Also, if the underlying hardware 555e0067f0bSEzequiel Garcia * does not support the common clock framework (CONFIG_HAVE_CLK=n), 556e0067f0bSEzequiel Garcia * all the clock operations become no-ops (see clk.h). 557e0067f0bSEzequiel Garcia */ 558c77a2f4eSSaeed Bishara struct clk *clk; 559eee98990SAndrew Lunn struct clk **port_clks; 560da2fa9baSMark Lord /* 561b7db4f2eSAndrew Lunn * Some devices have a SATA PHY which can be enabled/disabled 562b7db4f2eSAndrew Lunn * in order to save power. These are optional: if the platform 563b7db4f2eSAndrew Lunn * devices does not have any phy, they won't be used. 564b7db4f2eSAndrew Lunn */ 565b7db4f2eSAndrew Lunn struct phy **port_phys; 566b7db4f2eSAndrew Lunn /* 567da2fa9baSMark Lord * These consistent DMA memory pools give us guaranteed 568da2fa9baSMark Lord * alignment for hardware-accessed data structures, 569da2fa9baSMark Lord * and less memory waste in accomplishing the alignment. 570da2fa9baSMark Lord */ 571da2fa9baSMark Lord struct dma_pool *crqb_pool; 572da2fa9baSMark Lord struct dma_pool *crpb_pool; 573da2fa9baSMark Lord struct dma_pool *sg_tbl_pool; 57402a121daSMark Lord }; 57502a121daSMark Lord 576c6fd2807SJeff Garzik struct mv_hw_ops { 577c6fd2807SJeff Garzik void (*phy_errata)(struct mv_host_priv *hpriv, void __iomem *mmio, 578c6fd2807SJeff Garzik unsigned int port); 579c6fd2807SJeff Garzik void (*enable_leds)(struct mv_host_priv *hpriv, void __iomem *mmio); 580c6fd2807SJeff Garzik void (*read_preamp)(struct mv_host_priv *hpriv, int idx, 581c6fd2807SJeff Garzik void __iomem *mmio); 582c6fd2807SJeff Garzik int (*reset_hc)(struct mv_host_priv *hpriv, void __iomem *mmio, 583c6fd2807SJeff Garzik unsigned int n_hc); 584c6fd2807SJeff Garzik void (*reset_flash)(struct mv_host_priv *hpriv, void __iomem *mmio); 5857bb3c529SSaeed Bishara void (*reset_bus)(struct ata_host *host, void __iomem *mmio); 586c6fd2807SJeff Garzik }; 587c6fd2807SJeff Garzik 58882ef04fbSTejun Heo static int mv_scr_read(struct ata_link *link, unsigned int sc_reg_in, u32 *val); 58982ef04fbSTejun Heo static int mv_scr_write(struct ata_link *link, unsigned int sc_reg_in, u32 val); 59082ef04fbSTejun Heo static int mv5_scr_read(struct ata_link *link, unsigned int sc_reg_in, u32 *val); 59182ef04fbSTejun Heo static int mv5_scr_write(struct ata_link *link, unsigned int sc_reg_in, u32 val); 592c6fd2807SJeff Garzik static int mv_port_start(struct ata_port *ap); 593c6fd2807SJeff Garzik static void mv_port_stop(struct ata_port *ap); 5943e4a1391SMark Lord static int mv_qc_defer(struct ata_queued_cmd *qc); 59595364f36SJiri Slaby static enum ata_completion_errors mv_qc_prep(struct ata_queued_cmd *qc); 59695364f36SJiri Slaby static enum ata_completion_errors mv_qc_prep_iie(struct ata_queued_cmd *qc); 597c6fd2807SJeff Garzik static unsigned int mv_qc_issue(struct ata_queued_cmd *qc); 598a1efdabaSTejun Heo static int mv_hardreset(struct ata_link *link, unsigned int *class, 599a1efdabaSTejun Heo unsigned long deadline); 600bdd4dddeSJeff Garzik static void mv_eh_freeze(struct ata_port *ap); 601bdd4dddeSJeff Garzik static void mv_eh_thaw(struct ata_port *ap); 602f273827eSMark Lord static void mv6_dev_config(struct ata_device *dev); 603c6fd2807SJeff Garzik 604c6fd2807SJeff Garzik static void mv5_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio, 605c6fd2807SJeff Garzik unsigned int port); 606c6fd2807SJeff Garzik static void mv5_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio); 607c6fd2807SJeff Garzik static void mv5_read_preamp(struct mv_host_priv *hpriv, int idx, 608c6fd2807SJeff Garzik void __iomem *mmio); 609c6fd2807SJeff Garzik static int mv5_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio, 610c6fd2807SJeff Garzik unsigned int n_hc); 611c6fd2807SJeff Garzik static void mv5_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio); 6127bb3c529SSaeed Bishara static void mv5_reset_bus(struct ata_host *host, void __iomem *mmio); 613c6fd2807SJeff Garzik 614c6fd2807SJeff Garzik static void mv6_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio, 615c6fd2807SJeff Garzik unsigned int port); 616c6fd2807SJeff Garzik static void mv6_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio); 617c6fd2807SJeff Garzik static void mv6_read_preamp(struct mv_host_priv *hpriv, int idx, 618c6fd2807SJeff Garzik void __iomem *mmio); 619c6fd2807SJeff Garzik static int mv6_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio, 620c6fd2807SJeff Garzik unsigned int n_hc); 621c6fd2807SJeff Garzik static void mv6_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio); 622f351b2d6SSaeed Bishara static void mv_soc_enable_leds(struct mv_host_priv *hpriv, 623f351b2d6SSaeed Bishara void __iomem *mmio); 624f351b2d6SSaeed Bishara static void mv_soc_read_preamp(struct mv_host_priv *hpriv, int idx, 625f351b2d6SSaeed Bishara void __iomem *mmio); 626f351b2d6SSaeed Bishara static int mv_soc_reset_hc(struct mv_host_priv *hpriv, 627f351b2d6SSaeed Bishara void __iomem *mmio, unsigned int n_hc); 628f351b2d6SSaeed Bishara static void mv_soc_reset_flash(struct mv_host_priv *hpriv, 629f351b2d6SSaeed Bishara void __iomem *mmio); 630f351b2d6SSaeed Bishara static void mv_soc_reset_bus(struct ata_host *host, void __iomem *mmio); 63129b7e43cSMartin Michlmayr static void mv_soc_65n_phy_errata(struct mv_host_priv *hpriv, 63229b7e43cSMartin Michlmayr void __iomem *mmio, unsigned int port); 6337bb3c529SSaeed Bishara static void mv_reset_pci_bus(struct ata_host *host, void __iomem *mmio); 634e12bef50SMark Lord static void mv_reset_channel(struct mv_host_priv *hpriv, void __iomem *mmio, 635c6fd2807SJeff Garzik unsigned int port_no); 636e12bef50SMark Lord static int mv_stop_edma(struct ata_port *ap); 637b562468cSMark Lord static int mv_stop_edma_engine(void __iomem *port_mmio); 63800b81235SMark Lord static void mv_edma_cfg(struct ata_port *ap, int want_ncq, int want_edma); 639c6fd2807SJeff Garzik 640e49856d8SMark Lord static void mv_pmp_select(struct ata_port *ap, int pmp); 641e49856d8SMark Lord static int mv_pmp_hardreset(struct ata_link *link, unsigned int *class, 642e49856d8SMark Lord unsigned long deadline); 643e49856d8SMark Lord static int mv_softreset(struct ata_link *link, unsigned int *class, 644e49856d8SMark Lord unsigned long deadline); 64529d187bbSMark Lord static void mv_pmp_error_handler(struct ata_port *ap); 6464c299ca3SMark Lord static void mv_process_crpb_entries(struct ata_port *ap, 6474c299ca3SMark Lord struct mv_port_priv *pp); 648c6fd2807SJeff Garzik 649da14265eSMark Lord static void mv_sff_irq_clear(struct ata_port *ap); 650da14265eSMark Lord static int mv_check_atapi_dma(struct ata_queued_cmd *qc); 651da14265eSMark Lord static void mv_bmdma_setup(struct ata_queued_cmd *qc); 652da14265eSMark Lord static void mv_bmdma_start(struct ata_queued_cmd *qc); 653da14265eSMark Lord static void mv_bmdma_stop(struct ata_queued_cmd *qc); 654da14265eSMark Lord static u8 mv_bmdma_status(struct ata_port *ap); 655d16ab3f6SMark Lord static u8 mv_sff_check_status(struct ata_port *ap); 656da14265eSMark Lord 657eb73d558SMark Lord /* .sg_tablesize is (MV_MAX_SG_CT / 2) in the structures below 658eb73d558SMark Lord * because we have to allow room for worst case splitting of 659eb73d558SMark Lord * PRDs for 64K boundaries in mv_fill_sg(). 660eb73d558SMark Lord */ 66113b74085SAndrew Lunn #ifdef CONFIG_PCI 662c5d3e45aSJeff Garzik static struct scsi_host_template mv5_sht = { 66368d1d07bSTejun Heo ATA_BASE_SHT(DRV_NAME), 664baf14aa1SJeff Garzik .sg_tablesize = MV_MAX_SG_CT / 2, 665c5d3e45aSJeff Garzik .dma_boundary = MV_DMA_BOUNDARY, 666c5d3e45aSJeff Garzik }; 66713b74085SAndrew Lunn #endif 668c5d3e45aSJeff Garzik static struct scsi_host_template mv6_sht = { 66968d1d07bSTejun Heo ATA_NCQ_SHT(DRV_NAME), 670138bfdd0SMark Lord .can_queue = MV_MAX_Q_DEPTH - 1, 671baf14aa1SJeff Garzik .sg_tablesize = MV_MAX_SG_CT / 2, 672c6fd2807SJeff Garzik .dma_boundary = MV_DMA_BOUNDARY, 673c6fd2807SJeff Garzik }; 674c6fd2807SJeff Garzik 675029cfd6bSTejun Heo static struct ata_port_operations mv5_ops = { 676029cfd6bSTejun Heo .inherits = &ata_sff_port_ops, 677c6fd2807SJeff Garzik 678c96f1732SAlan Cox .lost_interrupt = ATA_OP_NULL, 679c96f1732SAlan Cox 6803e4a1391SMark Lord .qc_defer = mv_qc_defer, 681c6fd2807SJeff Garzik .qc_prep = mv_qc_prep, 682c6fd2807SJeff Garzik .qc_issue = mv_qc_issue, 683c6fd2807SJeff Garzik 684bdd4dddeSJeff Garzik .freeze = mv_eh_freeze, 685bdd4dddeSJeff Garzik .thaw = mv_eh_thaw, 686a1efdabaSTejun Heo .hardreset = mv_hardreset, 687bdd4dddeSJeff Garzik 688c6fd2807SJeff Garzik .scr_read = mv5_scr_read, 689c6fd2807SJeff Garzik .scr_write = mv5_scr_write, 690c6fd2807SJeff Garzik 691c6fd2807SJeff Garzik .port_start = mv_port_start, 692c6fd2807SJeff Garzik .port_stop = mv_port_stop, 693c6fd2807SJeff Garzik }; 694c6fd2807SJeff Garzik 695029cfd6bSTejun Heo static struct ata_port_operations mv6_ops = { 6968930ff25STejun Heo .inherits = &ata_bmdma_port_ops, 697c6fd2807SJeff Garzik 6988930ff25STejun Heo .lost_interrupt = ATA_OP_NULL, 6998930ff25STejun Heo 7008930ff25STejun Heo .qc_defer = mv_qc_defer, 7018930ff25STejun Heo .qc_prep = mv_qc_prep, 7028930ff25STejun Heo .qc_issue = mv_qc_issue, 7038930ff25STejun Heo 7048930ff25STejun Heo .dev_config = mv6_dev_config, 7058930ff25STejun Heo 7068930ff25STejun Heo .freeze = mv_eh_freeze, 7078930ff25STejun Heo .thaw = mv_eh_thaw, 7088930ff25STejun Heo .hardreset = mv_hardreset, 7098930ff25STejun Heo .softreset = mv_softreset, 710e49856d8SMark Lord .pmp_hardreset = mv_pmp_hardreset, 711e49856d8SMark Lord .pmp_softreset = mv_softreset, 71229d187bbSMark Lord .error_handler = mv_pmp_error_handler, 713da14265eSMark Lord 7148930ff25STejun Heo .scr_read = mv_scr_read, 7158930ff25STejun Heo .scr_write = mv_scr_write, 7168930ff25STejun Heo 717d16ab3f6SMark Lord .sff_check_status = mv_sff_check_status, 718da14265eSMark Lord .sff_irq_clear = mv_sff_irq_clear, 719da14265eSMark Lord .check_atapi_dma = mv_check_atapi_dma, 720da14265eSMark Lord .bmdma_setup = mv_bmdma_setup, 721da14265eSMark Lord .bmdma_start = mv_bmdma_start, 722da14265eSMark Lord .bmdma_stop = mv_bmdma_stop, 723da14265eSMark Lord .bmdma_status = mv_bmdma_status, 7248930ff25STejun Heo 7258930ff25STejun Heo .port_start = mv_port_start, 7268930ff25STejun Heo .port_stop = mv_port_stop, 727c6fd2807SJeff Garzik }; 728c6fd2807SJeff Garzik 729029cfd6bSTejun Heo static struct ata_port_operations mv_iie_ops = { 730029cfd6bSTejun Heo .inherits = &mv6_ops, 731029cfd6bSTejun Heo .dev_config = ATA_OP_NULL, 732c6fd2807SJeff Garzik .qc_prep = mv_qc_prep_iie, 733c6fd2807SJeff Garzik }; 734c6fd2807SJeff Garzik 735c6fd2807SJeff Garzik static const struct ata_port_info mv_port_info[] = { 736c6fd2807SJeff Garzik { /* chip_504x */ 73791b1a84cSMark Lord .flags = MV_GEN_I_FLAGS, 738c361acbcSMark Lord .pio_mask = ATA_PIO4, 739bf6263a8SJeff Garzik .udma_mask = ATA_UDMA6, 740c6fd2807SJeff Garzik .port_ops = &mv5_ops, 741c6fd2807SJeff Garzik }, 742c6fd2807SJeff Garzik { /* chip_508x */ 74391b1a84cSMark Lord .flags = MV_GEN_I_FLAGS | MV_FLAG_DUAL_HC, 744c361acbcSMark Lord .pio_mask = ATA_PIO4, 745bf6263a8SJeff Garzik .udma_mask = ATA_UDMA6, 746c6fd2807SJeff Garzik .port_ops = &mv5_ops, 747c6fd2807SJeff Garzik }, 748c6fd2807SJeff Garzik { /* chip_5080 */ 74991b1a84cSMark Lord .flags = MV_GEN_I_FLAGS | MV_FLAG_DUAL_HC, 750c361acbcSMark Lord .pio_mask = ATA_PIO4, 751bf6263a8SJeff Garzik .udma_mask = ATA_UDMA6, 752c6fd2807SJeff Garzik .port_ops = &mv5_ops, 753c6fd2807SJeff Garzik }, 754c6fd2807SJeff Garzik { /* chip_604x */ 75591b1a84cSMark Lord .flags = MV_GEN_II_FLAGS, 756c361acbcSMark Lord .pio_mask = ATA_PIO4, 757bf6263a8SJeff Garzik .udma_mask = ATA_UDMA6, 758c6fd2807SJeff Garzik .port_ops = &mv6_ops, 759c6fd2807SJeff Garzik }, 760c6fd2807SJeff Garzik { /* chip_608x */ 76191b1a84cSMark Lord .flags = MV_GEN_II_FLAGS | MV_FLAG_DUAL_HC, 762c361acbcSMark Lord .pio_mask = ATA_PIO4, 763bf6263a8SJeff Garzik .udma_mask = ATA_UDMA6, 764c6fd2807SJeff Garzik .port_ops = &mv6_ops, 765c6fd2807SJeff Garzik }, 766c6fd2807SJeff Garzik { /* chip_6042 */ 76791b1a84cSMark Lord .flags = MV_GEN_IIE_FLAGS, 768c361acbcSMark Lord .pio_mask = ATA_PIO4, 769bf6263a8SJeff Garzik .udma_mask = ATA_UDMA6, 770c6fd2807SJeff Garzik .port_ops = &mv_iie_ops, 771c6fd2807SJeff Garzik }, 772c6fd2807SJeff Garzik { /* chip_7042 */ 77391b1a84cSMark Lord .flags = MV_GEN_IIE_FLAGS, 774c361acbcSMark Lord .pio_mask = ATA_PIO4, 775bf6263a8SJeff Garzik .udma_mask = ATA_UDMA6, 776c6fd2807SJeff Garzik .port_ops = &mv_iie_ops, 777c6fd2807SJeff Garzik }, 778f351b2d6SSaeed Bishara { /* chip_soc */ 77991b1a84cSMark Lord .flags = MV_GEN_IIE_FLAGS, 780c361acbcSMark Lord .pio_mask = ATA_PIO4, 781f351b2d6SSaeed Bishara .udma_mask = ATA_UDMA6, 782f351b2d6SSaeed Bishara .port_ops = &mv_iie_ops, 783f351b2d6SSaeed Bishara }, 784c6fd2807SJeff Garzik }; 785c6fd2807SJeff Garzik 786c6fd2807SJeff Garzik static const struct pci_device_id mv_pci_tbl[] = { 7872d2744fcSJeff Garzik { PCI_VDEVICE(MARVELL, 0x5040), chip_504x }, 7882d2744fcSJeff Garzik { PCI_VDEVICE(MARVELL, 0x5041), chip_504x }, 7892d2744fcSJeff Garzik { PCI_VDEVICE(MARVELL, 0x5080), chip_5080 }, 7902d2744fcSJeff Garzik { PCI_VDEVICE(MARVELL, 0x5081), chip_508x }, 79146c5784cSMark Lord /* RocketRAID 1720/174x have different identifiers */ 79246c5784cSMark Lord { PCI_VDEVICE(TTI, 0x1720), chip_6042 }, 7934462254aSMark Lord { PCI_VDEVICE(TTI, 0x1740), chip_6042 }, 7944462254aSMark Lord { PCI_VDEVICE(TTI, 0x1742), chip_6042 }, 795c6fd2807SJeff Garzik 7962d2744fcSJeff Garzik { PCI_VDEVICE(MARVELL, 0x6040), chip_604x }, 7972d2744fcSJeff Garzik { PCI_VDEVICE(MARVELL, 0x6041), chip_604x }, 7982d2744fcSJeff Garzik { PCI_VDEVICE(MARVELL, 0x6042), chip_6042 }, 7992d2744fcSJeff Garzik { PCI_VDEVICE(MARVELL, 0x6080), chip_608x }, 8002d2744fcSJeff Garzik { PCI_VDEVICE(MARVELL, 0x6081), chip_608x }, 801c6fd2807SJeff Garzik 8022d2744fcSJeff Garzik { PCI_VDEVICE(ADAPTEC2, 0x0241), chip_604x }, 8032d2744fcSJeff Garzik 804d9f9c6bcSFlorian Attenberger /* Adaptec 1430SA */ 805d9f9c6bcSFlorian Attenberger { PCI_VDEVICE(ADAPTEC2, 0x0243), chip_7042 }, 806d9f9c6bcSFlorian Attenberger 80702a121daSMark Lord /* Marvell 7042 support */ 8086a3d586dSMorrison, Tom { PCI_VDEVICE(MARVELL, 0x7042), chip_7042 }, 8096a3d586dSMorrison, Tom 81002a121daSMark Lord /* Highpoint RocketRAID PCIe series */ 81102a121daSMark Lord { PCI_VDEVICE(TTI, 0x2300), chip_7042 }, 81202a121daSMark Lord { PCI_VDEVICE(TTI, 0x2310), chip_7042 }, 81302a121daSMark Lord 814c6fd2807SJeff Garzik { } /* terminate list */ 815c6fd2807SJeff Garzik }; 816c6fd2807SJeff Garzik 817c6fd2807SJeff Garzik static const struct mv_hw_ops mv5xxx_ops = { 818c6fd2807SJeff Garzik .phy_errata = mv5_phy_errata, 819c6fd2807SJeff Garzik .enable_leds = mv5_enable_leds, 820c6fd2807SJeff Garzik .read_preamp = mv5_read_preamp, 821c6fd2807SJeff Garzik .reset_hc = mv5_reset_hc, 822c6fd2807SJeff Garzik .reset_flash = mv5_reset_flash, 823c6fd2807SJeff Garzik .reset_bus = mv5_reset_bus, 824c6fd2807SJeff Garzik }; 825c6fd2807SJeff Garzik 826c6fd2807SJeff Garzik static const struct mv_hw_ops mv6xxx_ops = { 827c6fd2807SJeff Garzik .phy_errata = mv6_phy_errata, 828c6fd2807SJeff Garzik .enable_leds = mv6_enable_leds, 829c6fd2807SJeff Garzik .read_preamp = mv6_read_preamp, 830c6fd2807SJeff Garzik .reset_hc = mv6_reset_hc, 831c6fd2807SJeff Garzik .reset_flash = mv6_reset_flash, 832c6fd2807SJeff Garzik .reset_bus = mv_reset_pci_bus, 833c6fd2807SJeff Garzik }; 834c6fd2807SJeff Garzik 835f351b2d6SSaeed Bishara static const struct mv_hw_ops mv_soc_ops = { 836f351b2d6SSaeed Bishara .phy_errata = mv6_phy_errata, 837f351b2d6SSaeed Bishara .enable_leds = mv_soc_enable_leds, 838f351b2d6SSaeed Bishara .read_preamp = mv_soc_read_preamp, 839f351b2d6SSaeed Bishara .reset_hc = mv_soc_reset_hc, 840f351b2d6SSaeed Bishara .reset_flash = mv_soc_reset_flash, 841f351b2d6SSaeed Bishara .reset_bus = mv_soc_reset_bus, 842f351b2d6SSaeed Bishara }; 843f351b2d6SSaeed Bishara 84429b7e43cSMartin Michlmayr static const struct mv_hw_ops mv_soc_65n_ops = { 84529b7e43cSMartin Michlmayr .phy_errata = mv_soc_65n_phy_errata, 84629b7e43cSMartin Michlmayr .enable_leds = mv_soc_enable_leds, 84729b7e43cSMartin Michlmayr .reset_hc = mv_soc_reset_hc, 84829b7e43cSMartin Michlmayr .reset_flash = mv_soc_reset_flash, 84929b7e43cSMartin Michlmayr .reset_bus = mv_soc_reset_bus, 85029b7e43cSMartin Michlmayr }; 85129b7e43cSMartin Michlmayr 852c6fd2807SJeff Garzik /* 853c6fd2807SJeff Garzik * Functions 854c6fd2807SJeff Garzik */ 855c6fd2807SJeff Garzik 856c6fd2807SJeff Garzik static inline void writelfl(unsigned long data, void __iomem *addr) 857c6fd2807SJeff Garzik { 858c6fd2807SJeff Garzik writel(data, addr); 859c6fd2807SJeff Garzik (void) readl(addr); /* flush to avoid PCI posted write */ 860c6fd2807SJeff Garzik } 861c6fd2807SJeff Garzik 862c6fd2807SJeff Garzik static inline unsigned int mv_hc_from_port(unsigned int port) 863c6fd2807SJeff Garzik { 864c6fd2807SJeff Garzik return port >> MV_PORT_HC_SHIFT; 865c6fd2807SJeff Garzik } 866c6fd2807SJeff Garzik 867c6fd2807SJeff Garzik static inline unsigned int mv_hardport_from_port(unsigned int port) 868c6fd2807SJeff Garzik { 869c6fd2807SJeff Garzik return port & MV_PORT_MASK; 870c6fd2807SJeff Garzik } 871c6fd2807SJeff Garzik 8721cfd19aeSMark Lord /* 8731cfd19aeSMark Lord * Consolidate some rather tricky bit shift calculations. 8741cfd19aeSMark Lord * This is hot-path stuff, so not a function. 8751cfd19aeSMark Lord * Simple code, with two return values, so macro rather than inline. 8761cfd19aeSMark Lord * 8771cfd19aeSMark Lord * port is the sole input, in range 0..7. 8787368f919SMark Lord * shift is one output, for use with main_irq_cause / main_irq_mask registers. 8797368f919SMark Lord * hardport is the other output, in range 0..3. 8801cfd19aeSMark Lord * 8811cfd19aeSMark Lord * Note that port and hardport may be the same variable in some cases. 8821cfd19aeSMark Lord */ 8831cfd19aeSMark Lord #define MV_PORT_TO_SHIFT_AND_HARDPORT(port, shift, hardport) \ 8841cfd19aeSMark Lord { \ 8851cfd19aeSMark Lord shift = mv_hc_from_port(port) * HC_SHIFT; \ 8861cfd19aeSMark Lord hardport = mv_hardport_from_port(port); \ 8871cfd19aeSMark Lord shift += hardport * 2; \ 8881cfd19aeSMark Lord } 8891cfd19aeSMark Lord 890352fab70SMark Lord static inline void __iomem *mv_hc_base(void __iomem *base, unsigned int hc) 891352fab70SMark Lord { 892cae5a29dSMark Lord return (base + SATAHC0_REG_BASE + (hc * MV_SATAHC_REG_SZ)); 893352fab70SMark Lord } 894352fab70SMark Lord 895c6fd2807SJeff Garzik static inline void __iomem *mv_hc_base_from_port(void __iomem *base, 896c6fd2807SJeff Garzik unsigned int port) 897c6fd2807SJeff Garzik { 898c6fd2807SJeff Garzik return mv_hc_base(base, mv_hc_from_port(port)); 899c6fd2807SJeff Garzik } 900c6fd2807SJeff Garzik 901c6fd2807SJeff Garzik static inline void __iomem *mv_port_base(void __iomem *base, unsigned int port) 902c6fd2807SJeff Garzik { 903c6fd2807SJeff Garzik return mv_hc_base_from_port(base, port) + 904c6fd2807SJeff Garzik MV_SATAHC_ARBTR_REG_SZ + 905c6fd2807SJeff Garzik (mv_hardport_from_port(port) * MV_PORT_REG_SZ); 906c6fd2807SJeff Garzik } 907c6fd2807SJeff Garzik 908e12bef50SMark Lord static void __iomem *mv5_phy_base(void __iomem *mmio, unsigned int port) 909e12bef50SMark Lord { 910e12bef50SMark Lord void __iomem *hc_mmio = mv_hc_base_from_port(mmio, port); 911e12bef50SMark Lord unsigned long ofs = (mv_hardport_from_port(port) + 1) * 0x100UL; 912e12bef50SMark Lord 913e12bef50SMark Lord return hc_mmio + ofs; 914e12bef50SMark Lord } 915e12bef50SMark Lord 916f351b2d6SSaeed Bishara static inline void __iomem *mv_host_base(struct ata_host *host) 917f351b2d6SSaeed Bishara { 918f351b2d6SSaeed Bishara struct mv_host_priv *hpriv = host->private_data; 919f351b2d6SSaeed Bishara return hpriv->base; 920f351b2d6SSaeed Bishara } 921f351b2d6SSaeed Bishara 922c6fd2807SJeff Garzik static inline void __iomem *mv_ap_base(struct ata_port *ap) 923c6fd2807SJeff Garzik { 924f351b2d6SSaeed Bishara return mv_port_base(mv_host_base(ap->host), ap->port_no); 925c6fd2807SJeff Garzik } 926c6fd2807SJeff Garzik 927cca3974eSJeff Garzik static inline int mv_get_hc_count(unsigned long port_flags) 928c6fd2807SJeff Garzik { 929cca3974eSJeff Garzik return ((port_flags & MV_FLAG_DUAL_HC) ? 2 : 1); 930c6fd2807SJeff Garzik } 931c6fd2807SJeff Garzik 93208da1759SMark Lord /** 93308da1759SMark Lord * mv_save_cached_regs - (re-)initialize cached port registers 93408da1759SMark Lord * @ap: the port whose registers we are caching 93508da1759SMark Lord * 93608da1759SMark Lord * Initialize the local cache of port registers, 93708da1759SMark Lord * so that reading them over and over again can 93808da1759SMark Lord * be avoided on the hotter paths of this driver. 93908da1759SMark Lord * This saves a few microseconds each time we switch 94008da1759SMark Lord * to/from EDMA mode to perform (eg.) a drive cache flush. 94108da1759SMark Lord */ 94208da1759SMark Lord static void mv_save_cached_regs(struct ata_port *ap) 94308da1759SMark Lord { 94408da1759SMark Lord void __iomem *port_mmio = mv_ap_base(ap); 94508da1759SMark Lord struct mv_port_priv *pp = ap->private_data; 94608da1759SMark Lord 947cae5a29dSMark Lord pp->cached.fiscfg = readl(port_mmio + FISCFG); 948cae5a29dSMark Lord pp->cached.ltmode = readl(port_mmio + LTMODE); 949cae5a29dSMark Lord pp->cached.haltcond = readl(port_mmio + EDMA_HALTCOND); 950cae5a29dSMark Lord pp->cached.unknown_rsvd = readl(port_mmio + EDMA_UNKNOWN_RSVD); 95108da1759SMark Lord } 95208da1759SMark Lord 95308da1759SMark Lord /** 95408da1759SMark Lord * mv_write_cached_reg - write to a cached port register 95508da1759SMark Lord * @addr: hardware address of the register 95608da1759SMark Lord * @old: pointer to cached value of the register 95708da1759SMark Lord * @new: new value for the register 95808da1759SMark Lord * 95908da1759SMark Lord * Write a new value to a cached register, 96008da1759SMark Lord * but only if the value is different from before. 96108da1759SMark Lord */ 96208da1759SMark Lord static inline void mv_write_cached_reg(void __iomem *addr, u32 *old, u32 new) 96308da1759SMark Lord { 96408da1759SMark Lord if (new != *old) { 96512f3b6d7SMark Lord unsigned long laddr; 96608da1759SMark Lord *old = new; 96712f3b6d7SMark Lord /* 96812f3b6d7SMark Lord * Workaround for 88SX60x1-B2 FEr SATA#13: 96912f3b6d7SMark Lord * Read-after-write is needed to prevent generating 64-bit 97012f3b6d7SMark Lord * write cycles on the PCI bus for SATA interface registers 97112f3b6d7SMark Lord * at offsets ending in 0x4 or 0xc. 97212f3b6d7SMark Lord * 97312f3b6d7SMark Lord * Looks like a lot of fuss, but it avoids an unnecessary 97412f3b6d7SMark Lord * +1 usec read-after-write delay for unaffected registers. 97512f3b6d7SMark Lord */ 97676bf3441SBen Dooks laddr = (unsigned long)addr & 0xffff; 97712f3b6d7SMark Lord if (laddr >= 0x300 && laddr <= 0x33c) { 97812f3b6d7SMark Lord laddr &= 0x000f; 97912f3b6d7SMark Lord if (laddr == 0x4 || laddr == 0xc) { 98012f3b6d7SMark Lord writelfl(new, addr); /* read after write */ 98112f3b6d7SMark Lord return; 98212f3b6d7SMark Lord } 98312f3b6d7SMark Lord } 98412f3b6d7SMark Lord writel(new, addr); /* unaffected by the errata */ 98508da1759SMark Lord } 98608da1759SMark Lord } 98708da1759SMark Lord 988c5d3e45aSJeff Garzik static void mv_set_edma_ptrs(void __iomem *port_mmio, 989c5d3e45aSJeff Garzik struct mv_host_priv *hpriv, 990c5d3e45aSJeff Garzik struct mv_port_priv *pp) 991c5d3e45aSJeff Garzik { 992bdd4dddeSJeff Garzik u32 index; 993bdd4dddeSJeff Garzik 994c5d3e45aSJeff Garzik /* 995c5d3e45aSJeff Garzik * initialize request queue 996c5d3e45aSJeff Garzik */ 997fcfb1f77SMark Lord pp->req_idx &= MV_MAX_Q_DEPTH_MASK; /* paranoia */ 998fcfb1f77SMark Lord index = pp->req_idx << EDMA_REQ_Q_PTR_SHIFT; 999bdd4dddeSJeff Garzik 1000c5d3e45aSJeff Garzik WARN_ON(pp->crqb_dma & 0x3ff); 1001cae5a29dSMark Lord writel((pp->crqb_dma >> 16) >> 16, port_mmio + EDMA_REQ_Q_BASE_HI); 1002bdd4dddeSJeff Garzik writelfl((pp->crqb_dma & EDMA_REQ_Q_BASE_LO_MASK) | index, 1003cae5a29dSMark Lord port_mmio + EDMA_REQ_Q_IN_PTR); 1004cae5a29dSMark Lord writelfl(index, port_mmio + EDMA_REQ_Q_OUT_PTR); 1005c5d3e45aSJeff Garzik 1006c5d3e45aSJeff Garzik /* 1007c5d3e45aSJeff Garzik * initialize response queue 1008c5d3e45aSJeff Garzik */ 1009fcfb1f77SMark Lord pp->resp_idx &= MV_MAX_Q_DEPTH_MASK; /* paranoia */ 1010fcfb1f77SMark Lord index = pp->resp_idx << EDMA_RSP_Q_PTR_SHIFT; 1011bdd4dddeSJeff Garzik 1012c5d3e45aSJeff Garzik WARN_ON(pp->crpb_dma & 0xff); 1013cae5a29dSMark Lord writel((pp->crpb_dma >> 16) >> 16, port_mmio + EDMA_RSP_Q_BASE_HI); 1014cae5a29dSMark Lord writelfl(index, port_mmio + EDMA_RSP_Q_IN_PTR); 1015bdd4dddeSJeff Garzik writelfl((pp->crpb_dma & EDMA_RSP_Q_BASE_LO_MASK) | index, 1016cae5a29dSMark Lord port_mmio + EDMA_RSP_Q_OUT_PTR); 1017c5d3e45aSJeff Garzik } 1018c5d3e45aSJeff Garzik 10192b748a0aSMark Lord static void mv_write_main_irq_mask(u32 mask, struct mv_host_priv *hpriv) 10202b748a0aSMark Lord { 10212b748a0aSMark Lord /* 10222b748a0aSMark Lord * When writing to the main_irq_mask in hardware, 10232b748a0aSMark Lord * we must ensure exclusivity between the interrupt coalescing bits 10242b748a0aSMark Lord * and the corresponding individual port DONE_IRQ bits. 10252b748a0aSMark Lord * 10262b748a0aSMark Lord * Note that this register is really an "IRQ enable" register, 10272b748a0aSMark Lord * not an "IRQ mask" register as Marvell's naming might suggest. 10282b748a0aSMark Lord */ 10292b748a0aSMark Lord if (mask & (ALL_PORTS_COAL_DONE | PORTS_0_3_COAL_DONE)) 10302b748a0aSMark Lord mask &= ~DONE_IRQ_0_3; 10312b748a0aSMark Lord if (mask & (ALL_PORTS_COAL_DONE | PORTS_4_7_COAL_DONE)) 10322b748a0aSMark Lord mask &= ~DONE_IRQ_4_7; 10332b748a0aSMark Lord writelfl(mask, hpriv->main_irq_mask_addr); 10342b748a0aSMark Lord } 10352b748a0aSMark Lord 1036c4de573bSMark Lord static void mv_set_main_irq_mask(struct ata_host *host, 1037c4de573bSMark Lord u32 disable_bits, u32 enable_bits) 1038c4de573bSMark Lord { 1039c4de573bSMark Lord struct mv_host_priv *hpriv = host->private_data; 1040c4de573bSMark Lord u32 old_mask, new_mask; 1041c4de573bSMark Lord 104296e2c487SMark Lord old_mask = hpriv->main_irq_mask; 1043c4de573bSMark Lord new_mask = (old_mask & ~disable_bits) | enable_bits; 104496e2c487SMark Lord if (new_mask != old_mask) { 104596e2c487SMark Lord hpriv->main_irq_mask = new_mask; 10462b748a0aSMark Lord mv_write_main_irq_mask(new_mask, hpriv); 1047c4de573bSMark Lord } 104896e2c487SMark Lord } 1049c4de573bSMark Lord 1050c4de573bSMark Lord static void mv_enable_port_irqs(struct ata_port *ap, 1051c4de573bSMark Lord unsigned int port_bits) 1052c4de573bSMark Lord { 1053c4de573bSMark Lord unsigned int shift, hardport, port = ap->port_no; 1054c4de573bSMark Lord u32 disable_bits, enable_bits; 1055c4de573bSMark Lord 1056c4de573bSMark Lord MV_PORT_TO_SHIFT_AND_HARDPORT(port, shift, hardport); 1057c4de573bSMark Lord 1058c4de573bSMark Lord disable_bits = (DONE_IRQ | ERR_IRQ) << shift; 1059c4de573bSMark Lord enable_bits = port_bits << shift; 1060c4de573bSMark Lord mv_set_main_irq_mask(ap->host, disable_bits, enable_bits); 1061c4de573bSMark Lord } 1062c4de573bSMark Lord 106300b81235SMark Lord static void mv_clear_and_enable_port_irqs(struct ata_port *ap, 106400b81235SMark Lord void __iomem *port_mmio, 106500b81235SMark Lord unsigned int port_irqs) 1066c6fd2807SJeff Garzik { 10670c58912eSMark Lord struct mv_host_priv *hpriv = ap->host->private_data; 1068352fab70SMark Lord int hardport = mv_hardport_from_port(ap->port_no); 10690c58912eSMark Lord void __iomem *hc_mmio = mv_hc_base_from_port( 1070b0bccb18SMark Lord mv_host_base(ap->host), ap->port_no); 1071cae6edc3SMark Lord u32 hc_irq_cause; 10720c58912eSMark Lord 1073bdd4dddeSJeff Garzik /* clear EDMA event indicators, if any */ 1074cae5a29dSMark Lord writelfl(0, port_mmio + EDMA_ERR_IRQ_CAUSE); 1075bdd4dddeSJeff Garzik 1076cae6edc3SMark Lord /* clear pending irq events */ 1077cae6edc3SMark Lord hc_irq_cause = ~((DEV_IRQ | DMA_IRQ) << hardport); 1078cae5a29dSMark Lord writelfl(hc_irq_cause, hc_mmio + HC_IRQ_CAUSE); 10790c58912eSMark Lord 10800c58912eSMark Lord /* clear FIS IRQ Cause */ 1081e4006077SMark Lord if (IS_GEN_IIE(hpriv)) 1082cae5a29dSMark Lord writelfl(0, port_mmio + FIS_IRQ_CAUSE); 10830c58912eSMark Lord 108400b81235SMark Lord mv_enable_port_irqs(ap, port_irqs); 108500b81235SMark Lord } 108600b81235SMark Lord 10872b748a0aSMark Lord static void mv_set_irq_coalescing(struct ata_host *host, 10882b748a0aSMark Lord unsigned int count, unsigned int usecs) 10892b748a0aSMark Lord { 10902b748a0aSMark Lord struct mv_host_priv *hpriv = host->private_data; 10912b748a0aSMark Lord void __iomem *mmio = hpriv->base, *hc_mmio; 10922b748a0aSMark Lord u32 coal_enable = 0; 10932b748a0aSMark Lord unsigned long flags; 10946abf4678SMark Lord unsigned int clks, is_dual_hc = hpriv->n_ports > MV_PORTS_PER_HC; 10952b748a0aSMark Lord const u32 coal_disable = PORTS_0_3_COAL_DONE | PORTS_4_7_COAL_DONE | 10962b748a0aSMark Lord ALL_PORTS_COAL_DONE; 10972b748a0aSMark Lord 10982b748a0aSMark Lord /* Disable IRQ coalescing if either threshold is zero */ 10992b748a0aSMark Lord if (!usecs || !count) { 11002b748a0aSMark Lord clks = count = 0; 11012b748a0aSMark Lord } else { 11022b748a0aSMark Lord /* Respect maximum limits of the hardware */ 11032b748a0aSMark Lord clks = usecs * COAL_CLOCKS_PER_USEC; 11042b748a0aSMark Lord if (clks > MAX_COAL_TIME_THRESHOLD) 11052b748a0aSMark Lord clks = MAX_COAL_TIME_THRESHOLD; 11062b748a0aSMark Lord if (count > MAX_COAL_IO_COUNT) 11072b748a0aSMark Lord count = MAX_COAL_IO_COUNT; 11082b748a0aSMark Lord } 11092b748a0aSMark Lord 11102b748a0aSMark Lord spin_lock_irqsave(&host->lock, flags); 11116abf4678SMark Lord mv_set_main_irq_mask(host, coal_disable, 0); 11122b748a0aSMark Lord 11136abf4678SMark Lord if (is_dual_hc && !IS_GEN_I(hpriv)) { 11142b748a0aSMark Lord /* 11156abf4678SMark Lord * GEN_II/GEN_IIE with dual host controllers: 11166abf4678SMark Lord * one set of global thresholds for the entire chip. 11172b748a0aSMark Lord */ 1118cae5a29dSMark Lord writel(clks, mmio + IRQ_COAL_TIME_THRESHOLD); 1119cae5a29dSMark Lord writel(count, mmio + IRQ_COAL_IO_THRESHOLD); 11202b748a0aSMark Lord /* clear leftover coal IRQ bit */ 1121cae5a29dSMark Lord writel(~ALL_PORTS_COAL_IRQ, mmio + IRQ_COAL_CAUSE); 11226abf4678SMark Lord if (count) 11232b748a0aSMark Lord coal_enable = ALL_PORTS_COAL_DONE; 11246abf4678SMark Lord clks = count = 0; /* force clearing of regular regs below */ 11252b748a0aSMark Lord } 11266abf4678SMark Lord 11272b748a0aSMark Lord /* 11282b748a0aSMark Lord * All chips: independent thresholds for each HC on the chip. 11292b748a0aSMark Lord */ 11302b748a0aSMark Lord hc_mmio = mv_hc_base_from_port(mmio, 0); 1131cae5a29dSMark Lord writel(clks, hc_mmio + HC_IRQ_COAL_TIME_THRESHOLD); 1132cae5a29dSMark Lord writel(count, hc_mmio + HC_IRQ_COAL_IO_THRESHOLD); 1133cae5a29dSMark Lord writel(~HC_COAL_IRQ, hc_mmio + HC_IRQ_CAUSE); 11346abf4678SMark Lord if (count) 11352b748a0aSMark Lord coal_enable |= PORTS_0_3_COAL_DONE; 11366abf4678SMark Lord if (is_dual_hc) { 11372b748a0aSMark Lord hc_mmio = mv_hc_base_from_port(mmio, MV_PORTS_PER_HC); 1138cae5a29dSMark Lord writel(clks, hc_mmio + HC_IRQ_COAL_TIME_THRESHOLD); 1139cae5a29dSMark Lord writel(count, hc_mmio + HC_IRQ_COAL_IO_THRESHOLD); 1140cae5a29dSMark Lord writel(~HC_COAL_IRQ, hc_mmio + HC_IRQ_CAUSE); 11416abf4678SMark Lord if (count) 11422b748a0aSMark Lord coal_enable |= PORTS_4_7_COAL_DONE; 11432b748a0aSMark Lord } 11442b748a0aSMark Lord 11456abf4678SMark Lord mv_set_main_irq_mask(host, 0, coal_enable); 11462b748a0aSMark Lord spin_unlock_irqrestore(&host->lock, flags); 11472b748a0aSMark Lord } 11482b748a0aSMark Lord 1149f3a23c2cSLee Jones /* 115000b81235SMark Lord * mv_start_edma - Enable eDMA engine 115100b81235SMark Lord * @pp: port private data 115200b81235SMark Lord * 115300b81235SMark Lord * Verify the local cache of the eDMA state is accurate with a 115400b81235SMark Lord * WARN_ON. 115500b81235SMark Lord * 115600b81235SMark Lord * LOCKING: 115700b81235SMark Lord * Inherited from caller. 115800b81235SMark Lord */ 115900b81235SMark Lord static void mv_start_edma(struct ata_port *ap, void __iomem *port_mmio, 116000b81235SMark Lord struct mv_port_priv *pp, u8 protocol) 116100b81235SMark Lord { 116200b81235SMark Lord int want_ncq = (protocol == ATA_PROT_NCQ); 116300b81235SMark Lord 116400b81235SMark Lord if (pp->pp_flags & MV_PP_FLAG_EDMA_EN) { 116500b81235SMark Lord int using_ncq = ((pp->pp_flags & MV_PP_FLAG_NCQ_EN) != 0); 116600b81235SMark Lord if (want_ncq != using_ncq) 116700b81235SMark Lord mv_stop_edma(ap); 116800b81235SMark Lord } 116900b81235SMark Lord if (!(pp->pp_flags & MV_PP_FLAG_EDMA_EN)) { 117000b81235SMark Lord struct mv_host_priv *hpriv = ap->host->private_data; 117100b81235SMark Lord 117200b81235SMark Lord mv_edma_cfg(ap, want_ncq, 1); 117300b81235SMark Lord 1174f630d562SMark Lord mv_set_edma_ptrs(port_mmio, hpriv, pp); 117500b81235SMark Lord mv_clear_and_enable_port_irqs(ap, port_mmio, DONE_IRQ|ERR_IRQ); 1176bdd4dddeSJeff Garzik 1177cae5a29dSMark Lord writelfl(EDMA_EN, port_mmio + EDMA_CMD); 1178c6fd2807SJeff Garzik pp->pp_flags |= MV_PP_FLAG_EDMA_EN; 1179c6fd2807SJeff Garzik } 1180c6fd2807SJeff Garzik } 1181c6fd2807SJeff Garzik 11829b2c4e0bSMark Lord static void mv_wait_for_edma_empty_idle(struct ata_port *ap) 11839b2c4e0bSMark Lord { 11849b2c4e0bSMark Lord void __iomem *port_mmio = mv_ap_base(ap); 11859b2c4e0bSMark Lord const u32 empty_idle = (EDMA_STATUS_CACHE_EMPTY | EDMA_STATUS_IDLE); 11869b2c4e0bSMark Lord const int per_loop = 5, timeout = (15 * 1000 / per_loop); 11879b2c4e0bSMark Lord int i; 11889b2c4e0bSMark Lord 11899b2c4e0bSMark Lord /* 11909b2c4e0bSMark Lord * Wait for the EDMA engine to finish transactions in progress. 1191c46938ccSMark Lord * No idea what a good "timeout" value might be, but measurements 1192c46938ccSMark Lord * indicate that it often requires hundreds of microseconds 1193c46938ccSMark Lord * with two drives in-use. So we use the 15msec value above 1194c46938ccSMark Lord * as a rough guess at what even more drives might require. 11959b2c4e0bSMark Lord */ 11969b2c4e0bSMark Lord for (i = 0; i < timeout; ++i) { 1197cae5a29dSMark Lord u32 edma_stat = readl(port_mmio + EDMA_STATUS); 11989b2c4e0bSMark Lord if ((edma_stat & empty_idle) == empty_idle) 11999b2c4e0bSMark Lord break; 12009b2c4e0bSMark Lord udelay(per_loop); 12019b2c4e0bSMark Lord } 1202a9a79dfeSJoe Perches /* ata_port_info(ap, "%s: %u+ usecs\n", __func__, i); */ 12039b2c4e0bSMark Lord } 12049b2c4e0bSMark Lord 1205c6fd2807SJeff Garzik /** 1206e12bef50SMark Lord * mv_stop_edma_engine - Disable eDMA engine 1207b562468cSMark Lord * @port_mmio: io base address 1208c6fd2807SJeff Garzik * 1209c6fd2807SJeff Garzik * LOCKING: 1210c6fd2807SJeff Garzik * Inherited from caller. 1211c6fd2807SJeff Garzik */ 1212b562468cSMark Lord static int mv_stop_edma_engine(void __iomem *port_mmio) 1213c6fd2807SJeff Garzik { 1214b562468cSMark Lord int i; 1215c6fd2807SJeff Garzik 1216b562468cSMark Lord /* Disable eDMA. The disable bit auto clears. */ 1217cae5a29dSMark Lord writelfl(EDMA_DS, port_mmio + EDMA_CMD); 1218c6fd2807SJeff Garzik 1219b562468cSMark Lord /* Wait for the chip to confirm eDMA is off. */ 1220b562468cSMark Lord for (i = 10000; i > 0; i--) { 1221cae5a29dSMark Lord u32 reg = readl(port_mmio + EDMA_CMD); 12224537deb5SJeff Garzik if (!(reg & EDMA_EN)) 1223b562468cSMark Lord return 0; 1224b562468cSMark Lord udelay(10); 1225c6fd2807SJeff Garzik } 1226b562468cSMark Lord return -EIO; 1227c6fd2807SJeff Garzik } 1228c6fd2807SJeff Garzik 1229e12bef50SMark Lord static int mv_stop_edma(struct ata_port *ap) 1230c6fd2807SJeff Garzik { 1231c6fd2807SJeff Garzik void __iomem *port_mmio = mv_ap_base(ap); 1232c6fd2807SJeff Garzik struct mv_port_priv *pp = ap->private_data; 123366e57a2cSMark Lord int err = 0; 1234c6fd2807SJeff Garzik 1235b562468cSMark Lord if (!(pp->pp_flags & MV_PP_FLAG_EDMA_EN)) 1236b562468cSMark Lord return 0; 1237c6fd2807SJeff Garzik pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN; 12389b2c4e0bSMark Lord mv_wait_for_edma_empty_idle(ap); 1239b562468cSMark Lord if (mv_stop_edma_engine(port_mmio)) { 1240a9a79dfeSJoe Perches ata_port_err(ap, "Unable to stop eDMA\n"); 124166e57a2cSMark Lord err = -EIO; 1242c6fd2807SJeff Garzik } 124366e57a2cSMark Lord mv_edma_cfg(ap, 0, 0); 124466e57a2cSMark Lord return err; 12450ea9e179SJeff Garzik } 12460ea9e179SJeff Garzik 1247c6fd2807SJeff Garzik #ifdef ATA_DEBUG 1248c6fd2807SJeff Garzik static void mv_dump_mem(void __iomem *start, unsigned bytes) 1249c6fd2807SJeff Garzik { 1250c6fd2807SJeff Garzik int b, w; 1251c6fd2807SJeff Garzik for (b = 0; b < bytes; ) { 1252c6fd2807SJeff Garzik DPRINTK("%p: ", start + b); 1253c6fd2807SJeff Garzik for (w = 0; b < bytes && w < 4; w++) { 1254c6fd2807SJeff Garzik printk("%08x ", readl(start + b)); 1255c6fd2807SJeff Garzik b += sizeof(u32); 1256c6fd2807SJeff Garzik } 1257c6fd2807SJeff Garzik printk("\n"); 1258c6fd2807SJeff Garzik } 1259c6fd2807SJeff Garzik } 1260c6fd2807SJeff Garzik #endif 126113b74085SAndrew Lunn #if defined(ATA_DEBUG) || defined(CONFIG_PCI) 1262c6fd2807SJeff Garzik static void mv_dump_pci_cfg(struct pci_dev *pdev, unsigned bytes) 1263c6fd2807SJeff Garzik { 1264c6fd2807SJeff Garzik #ifdef ATA_DEBUG 1265c6fd2807SJeff Garzik int b, w; 1266c6fd2807SJeff Garzik u32 dw; 1267c6fd2807SJeff Garzik for (b = 0; b < bytes; ) { 1268c6fd2807SJeff Garzik DPRINTK("%02x: ", b); 1269c6fd2807SJeff Garzik for (w = 0; b < bytes && w < 4; w++) { 1270c6fd2807SJeff Garzik (void) pci_read_config_dword(pdev, b, &dw); 1271c6fd2807SJeff Garzik printk("%08x ", dw); 1272c6fd2807SJeff Garzik b += sizeof(u32); 1273c6fd2807SJeff Garzik } 1274c6fd2807SJeff Garzik printk("\n"); 1275c6fd2807SJeff Garzik } 1276c6fd2807SJeff Garzik #endif 1277c6fd2807SJeff Garzik } 127813b74085SAndrew Lunn #endif 1279c6fd2807SJeff Garzik static void mv_dump_all_regs(void __iomem *mmio_base, int port, 1280c6fd2807SJeff Garzik struct pci_dev *pdev) 1281c6fd2807SJeff Garzik { 1282c6fd2807SJeff Garzik #ifdef ATA_DEBUG 1283c6fd2807SJeff Garzik void __iomem *hc_base = mv_hc_base(mmio_base, 1284c6fd2807SJeff Garzik port >> MV_PORT_HC_SHIFT); 1285c6fd2807SJeff Garzik void __iomem *port_base; 1286c6fd2807SJeff Garzik int start_port, num_ports, p, start_hc, num_hcs, hc; 1287c6fd2807SJeff Garzik 1288c6fd2807SJeff Garzik if (0 > port) { 1289c6fd2807SJeff Garzik start_hc = start_port = 0; 1290c6fd2807SJeff Garzik num_ports = 8; /* shld be benign for 4 port devs */ 1291c6fd2807SJeff Garzik num_hcs = 2; 1292c6fd2807SJeff Garzik } else { 1293c6fd2807SJeff Garzik start_hc = port >> MV_PORT_HC_SHIFT; 1294c6fd2807SJeff Garzik start_port = port; 1295c6fd2807SJeff Garzik num_ports = num_hcs = 1; 1296c6fd2807SJeff Garzik } 1297c6fd2807SJeff Garzik DPRINTK("All registers for port(s) %u-%u:\n", start_port, 1298c6fd2807SJeff Garzik num_ports > 1 ? num_ports - 1 : start_port); 1299c6fd2807SJeff Garzik 1300c6fd2807SJeff Garzik if (NULL != pdev) { 1301c6fd2807SJeff Garzik DPRINTK("PCI config space regs:\n"); 1302c6fd2807SJeff Garzik mv_dump_pci_cfg(pdev, 0x68); 1303c6fd2807SJeff Garzik } 1304c6fd2807SJeff Garzik DPRINTK("PCI regs:\n"); 1305c6fd2807SJeff Garzik mv_dump_mem(mmio_base+0xc00, 0x3c); 1306c6fd2807SJeff Garzik mv_dump_mem(mmio_base+0xd00, 0x34); 1307c6fd2807SJeff Garzik mv_dump_mem(mmio_base+0xf00, 0x4); 1308c6fd2807SJeff Garzik mv_dump_mem(mmio_base+0x1d00, 0x6c); 1309c6fd2807SJeff Garzik for (hc = start_hc; hc < start_hc + num_hcs; hc++) { 1310c6fd2807SJeff Garzik hc_base = mv_hc_base(mmio_base, hc); 1311c6fd2807SJeff Garzik DPRINTK("HC regs (HC %i):\n", hc); 1312c6fd2807SJeff Garzik mv_dump_mem(hc_base, 0x1c); 1313c6fd2807SJeff Garzik } 1314c6fd2807SJeff Garzik for (p = start_port; p < start_port + num_ports; p++) { 1315c6fd2807SJeff Garzik port_base = mv_port_base(mmio_base, p); 1316c6fd2807SJeff Garzik DPRINTK("EDMA regs (port %i):\n", p); 1317c6fd2807SJeff Garzik mv_dump_mem(port_base, 0x54); 1318c6fd2807SJeff Garzik DPRINTK("SATA regs (port %i):\n", p); 1319c6fd2807SJeff Garzik mv_dump_mem(port_base+0x300, 0x60); 1320c6fd2807SJeff Garzik } 1321c6fd2807SJeff Garzik #endif 1322c6fd2807SJeff Garzik } 1323c6fd2807SJeff Garzik 1324c6fd2807SJeff Garzik static unsigned int mv_scr_offset(unsigned int sc_reg_in) 1325c6fd2807SJeff Garzik { 1326c6fd2807SJeff Garzik unsigned int ofs; 1327c6fd2807SJeff Garzik 1328c6fd2807SJeff Garzik switch (sc_reg_in) { 1329c6fd2807SJeff Garzik case SCR_STATUS: 1330c6fd2807SJeff Garzik case SCR_CONTROL: 1331c6fd2807SJeff Garzik case SCR_ERROR: 1332cae5a29dSMark Lord ofs = SATA_STATUS + (sc_reg_in * sizeof(u32)); 1333c6fd2807SJeff Garzik break; 1334c6fd2807SJeff Garzik case SCR_ACTIVE: 1335cae5a29dSMark Lord ofs = SATA_ACTIVE; /* active is not with the others */ 1336c6fd2807SJeff Garzik break; 1337c6fd2807SJeff Garzik default: 1338c6fd2807SJeff Garzik ofs = 0xffffffffU; 1339c6fd2807SJeff Garzik break; 1340c6fd2807SJeff Garzik } 1341c6fd2807SJeff Garzik return ofs; 1342c6fd2807SJeff Garzik } 1343c6fd2807SJeff Garzik 134482ef04fbSTejun Heo static int mv_scr_read(struct ata_link *link, unsigned int sc_reg_in, u32 *val) 1345c6fd2807SJeff Garzik { 1346c6fd2807SJeff Garzik unsigned int ofs = mv_scr_offset(sc_reg_in); 1347c6fd2807SJeff Garzik 1348da3dbb17STejun Heo if (ofs != 0xffffffffU) { 134982ef04fbSTejun Heo *val = readl(mv_ap_base(link->ap) + ofs); 1350da3dbb17STejun Heo return 0; 1351da3dbb17STejun Heo } else 1352da3dbb17STejun Heo return -EINVAL; 1353c6fd2807SJeff Garzik } 1354c6fd2807SJeff Garzik 135582ef04fbSTejun Heo static int mv_scr_write(struct ata_link *link, unsigned int sc_reg_in, u32 val) 1356c6fd2807SJeff Garzik { 1357c6fd2807SJeff Garzik unsigned int ofs = mv_scr_offset(sc_reg_in); 1358c6fd2807SJeff Garzik 1359da3dbb17STejun Heo if (ofs != 0xffffffffU) { 136020091773SMark Lord void __iomem *addr = mv_ap_base(link->ap) + ofs; 13619013d64eSLior Amsalem struct mv_host_priv *hpriv = link->ap->host->private_data; 136220091773SMark Lord if (sc_reg_in == SCR_CONTROL) { 136320091773SMark Lord /* 136420091773SMark Lord * Workaround for 88SX60x1 FEr SATA#26: 136520091773SMark Lord * 136625985edcSLucas De Marchi * COMRESETs have to take care not to accidentally 136720091773SMark Lord * put the drive to sleep when writing SCR_CONTROL. 136820091773SMark Lord * Setting bits 12..15 prevents this problem. 136920091773SMark Lord * 137020091773SMark Lord * So if we see an outbound COMMRESET, set those bits. 137120091773SMark Lord * Ditto for the followup write that clears the reset. 137220091773SMark Lord * 137320091773SMark Lord * The proprietary driver does this for 137420091773SMark Lord * all chip versions, and so do we. 137520091773SMark Lord */ 137620091773SMark Lord if ((val & 0xf) == 1 || (readl(addr) & 0xf) == 1) 137720091773SMark Lord val |= 0xf000; 13789013d64eSLior Amsalem 13799013d64eSLior Amsalem if (hpriv->hp_flags & MV_HP_FIX_LP_PHY_CTL) { 13809013d64eSLior Amsalem void __iomem *lp_phy_addr = 13819013d64eSLior Amsalem mv_ap_base(link->ap) + LP_PHY_CTL; 13829013d64eSLior Amsalem /* 13839013d64eSLior Amsalem * Set PHY speed according to SControl speed. 13849013d64eSLior Amsalem */ 13853661aa99SThomas Petazzoni u32 lp_phy_val = 13863661aa99SThomas Petazzoni LP_PHY_CTL_PIN_PU_PLL | 13873661aa99SThomas Petazzoni LP_PHY_CTL_PIN_PU_RX | 13883661aa99SThomas Petazzoni LP_PHY_CTL_PIN_PU_TX; 13893661aa99SThomas Petazzoni 13903661aa99SThomas Petazzoni if ((val & 0xf0) != 0x10) 13913661aa99SThomas Petazzoni lp_phy_val |= 13923661aa99SThomas Petazzoni LP_PHY_CTL_GEN_TX_3G | 13933661aa99SThomas Petazzoni LP_PHY_CTL_GEN_RX_3G; 13943661aa99SThomas Petazzoni 13953661aa99SThomas Petazzoni writelfl(lp_phy_val, lp_phy_addr); 13969013d64eSLior Amsalem } 139720091773SMark Lord } 139820091773SMark Lord writelfl(val, addr); 1399da3dbb17STejun Heo return 0; 1400da3dbb17STejun Heo } else 1401da3dbb17STejun Heo return -EINVAL; 1402c6fd2807SJeff Garzik } 1403c6fd2807SJeff Garzik 1404f273827eSMark Lord static void mv6_dev_config(struct ata_device *adev) 1405f273827eSMark Lord { 1406f273827eSMark Lord /* 1407e49856d8SMark Lord * Deal with Gen-II ("mv6") hardware quirks/restrictions: 1408e49856d8SMark Lord * 1409e49856d8SMark Lord * Gen-II does not support NCQ over a port multiplier 1410e49856d8SMark Lord * (no FIS-based switching). 1411f273827eSMark Lord */ 1412e49856d8SMark Lord if (adev->flags & ATA_DFLAG_NCQ) { 1413352fab70SMark Lord if (sata_pmp_attached(adev->link->ap)) { 1414e49856d8SMark Lord adev->flags &= ~ATA_DFLAG_NCQ; 1415a9a79dfeSJoe Perches ata_dev_info(adev, 1416352fab70SMark Lord "NCQ disabled for command-based switching\n"); 1417352fab70SMark Lord } 1418f273827eSMark Lord } 1419e49856d8SMark Lord } 1420f273827eSMark Lord 14213e4a1391SMark Lord static int mv_qc_defer(struct ata_queued_cmd *qc) 14223e4a1391SMark Lord { 14233e4a1391SMark Lord struct ata_link *link = qc->dev->link; 14243e4a1391SMark Lord struct ata_port *ap = link->ap; 14253e4a1391SMark Lord struct mv_port_priv *pp = ap->private_data; 14263e4a1391SMark Lord 14273e4a1391SMark Lord /* 142829d187bbSMark Lord * Don't allow new commands if we're in a delayed EH state 142929d187bbSMark Lord * for NCQ and/or FIS-based switching. 143029d187bbSMark Lord */ 143129d187bbSMark Lord if (pp->pp_flags & MV_PP_FLAG_DELAYED_EH) 143229d187bbSMark Lord return ATA_DEFER_PORT; 1433159a7ff7SGwendal Grignou 1434159a7ff7SGwendal Grignou /* PIO commands need exclusive link: no other commands [DMA or PIO] 1435159a7ff7SGwendal Grignou * can run concurrently. 1436159a7ff7SGwendal Grignou * set excl_link when we want to send a PIO command in DMA mode 1437159a7ff7SGwendal Grignou * or a non-NCQ command in NCQ mode. 1438159a7ff7SGwendal Grignou * When we receive a command from that link, and there are no 1439159a7ff7SGwendal Grignou * outstanding commands, mark a flag to clear excl_link and let 1440159a7ff7SGwendal Grignou * the command go through. 1441159a7ff7SGwendal Grignou */ 1442159a7ff7SGwendal Grignou if (unlikely(ap->excl_link)) { 1443159a7ff7SGwendal Grignou if (link == ap->excl_link) { 1444159a7ff7SGwendal Grignou if (ap->nr_active_links) 1445159a7ff7SGwendal Grignou return ATA_DEFER_PORT; 1446159a7ff7SGwendal Grignou qc->flags |= ATA_QCFLAG_CLEAR_EXCL; 1447159a7ff7SGwendal Grignou return 0; 1448159a7ff7SGwendal Grignou } else 1449159a7ff7SGwendal Grignou return ATA_DEFER_PORT; 1450159a7ff7SGwendal Grignou } 1451159a7ff7SGwendal Grignou 145229d187bbSMark Lord /* 14533e4a1391SMark Lord * If the port is completely idle, then allow the new qc. 14543e4a1391SMark Lord */ 14553e4a1391SMark Lord if (ap->nr_active_links == 0) 14563e4a1391SMark Lord return 0; 14573e4a1391SMark Lord 14583e4a1391SMark Lord /* 14594bdee6c5STejun Heo * The port is operating in host queuing mode (EDMA) with NCQ 14604bdee6c5STejun Heo * enabled, allow multiple NCQ commands. EDMA also allows 14614bdee6c5STejun Heo * queueing multiple DMA commands but libata core currently 14624bdee6c5STejun Heo * doesn't allow it. 14633e4a1391SMark Lord */ 14644bdee6c5STejun Heo if ((pp->pp_flags & MV_PP_FLAG_EDMA_EN) && 1465159a7ff7SGwendal Grignou (pp->pp_flags & MV_PP_FLAG_NCQ_EN)) { 1466159a7ff7SGwendal Grignou if (ata_is_ncq(qc->tf.protocol)) 14673e4a1391SMark Lord return 0; 1468159a7ff7SGwendal Grignou else { 1469159a7ff7SGwendal Grignou ap->excl_link = link; 1470159a7ff7SGwendal Grignou return ATA_DEFER_PORT; 1471159a7ff7SGwendal Grignou } 1472159a7ff7SGwendal Grignou } 14734bdee6c5STejun Heo 14743e4a1391SMark Lord return ATA_DEFER_PORT; 14753e4a1391SMark Lord } 14763e4a1391SMark Lord 147708da1759SMark Lord static void mv_config_fbs(struct ata_port *ap, int want_ncq, int want_fbs) 1478e49856d8SMark Lord { 147908da1759SMark Lord struct mv_port_priv *pp = ap->private_data; 148008da1759SMark Lord void __iomem *port_mmio; 148100f42eabSMark Lord 148208da1759SMark Lord u32 fiscfg, *old_fiscfg = &pp->cached.fiscfg; 148308da1759SMark Lord u32 ltmode, *old_ltmode = &pp->cached.ltmode; 148408da1759SMark Lord u32 haltcond, *old_haltcond = &pp->cached.haltcond; 148500f42eabSMark Lord 148608da1759SMark Lord ltmode = *old_ltmode & ~LTMODE_BIT8; 148708da1759SMark Lord haltcond = *old_haltcond | EDMA_ERR_DEV; 148800f42eabSMark Lord 148900f42eabSMark Lord if (want_fbs) { 149008da1759SMark Lord fiscfg = *old_fiscfg | FISCFG_SINGLE_SYNC; 149108da1759SMark Lord ltmode = *old_ltmode | LTMODE_BIT8; 14924c299ca3SMark Lord if (want_ncq) 149308da1759SMark Lord haltcond &= ~EDMA_ERR_DEV; 14944c299ca3SMark Lord else 149508da1759SMark Lord fiscfg |= FISCFG_WAIT_DEV_ERR; 149608da1759SMark Lord } else { 149708da1759SMark Lord fiscfg = *old_fiscfg & ~(FISCFG_SINGLE_SYNC | FISCFG_WAIT_DEV_ERR); 1498e49856d8SMark Lord } 149900f42eabSMark Lord 150008da1759SMark Lord port_mmio = mv_ap_base(ap); 1501cae5a29dSMark Lord mv_write_cached_reg(port_mmio + FISCFG, old_fiscfg, fiscfg); 1502cae5a29dSMark Lord mv_write_cached_reg(port_mmio + LTMODE, old_ltmode, ltmode); 1503cae5a29dSMark Lord mv_write_cached_reg(port_mmio + EDMA_HALTCOND, old_haltcond, haltcond); 1504e49856d8SMark Lord } 1505c6fd2807SJeff Garzik 1506dd2890f6SMark Lord static void mv_60x1_errata_sata25(struct ata_port *ap, int want_ncq) 1507dd2890f6SMark Lord { 1508dd2890f6SMark Lord struct mv_host_priv *hpriv = ap->host->private_data; 1509dd2890f6SMark Lord u32 old, new; 1510dd2890f6SMark Lord 1511dd2890f6SMark Lord /* workaround for 88SX60x1 FEr SATA#25 (part 1) */ 1512cae5a29dSMark Lord old = readl(hpriv->base + GPIO_PORT_CTL); 1513dd2890f6SMark Lord if (want_ncq) 1514dd2890f6SMark Lord new = old | (1 << 22); 1515dd2890f6SMark Lord else 1516dd2890f6SMark Lord new = old & ~(1 << 22); 1517dd2890f6SMark Lord if (new != old) 1518cae5a29dSMark Lord writel(new, hpriv->base + GPIO_PORT_CTL); 1519dd2890f6SMark Lord } 1520dd2890f6SMark Lord 1521f3a23c2cSLee Jones /* 1522c01e8a23SMark Lord * mv_bmdma_enable - set a magic bit on GEN_IIE to allow bmdma 1523c01e8a23SMark Lord * @ap: Port being initialized 1524c01e8a23SMark Lord * 1525c01e8a23SMark Lord * There are two DMA modes on these chips: basic DMA, and EDMA. 1526c01e8a23SMark Lord * 1527c01e8a23SMark Lord * Bit-0 of the "EDMA RESERVED" register enables/disables use 1528c01e8a23SMark Lord * of basic DMA on the GEN_IIE versions of the chips. 1529c01e8a23SMark Lord * 1530c01e8a23SMark Lord * This bit survives EDMA resets, and must be set for basic DMA 1531c01e8a23SMark Lord * to function, and should be cleared when EDMA is active. 1532c01e8a23SMark Lord */ 1533c01e8a23SMark Lord static void mv_bmdma_enable_iie(struct ata_port *ap, int enable_bmdma) 1534c01e8a23SMark Lord { 1535c01e8a23SMark Lord struct mv_port_priv *pp = ap->private_data; 1536c01e8a23SMark Lord u32 new, *old = &pp->cached.unknown_rsvd; 1537c01e8a23SMark Lord 1538c01e8a23SMark Lord if (enable_bmdma) 1539c01e8a23SMark Lord new = *old | 1; 1540c01e8a23SMark Lord else 1541c01e8a23SMark Lord new = *old & ~1; 1542cae5a29dSMark Lord mv_write_cached_reg(mv_ap_base(ap) + EDMA_UNKNOWN_RSVD, old, new); 1543c01e8a23SMark Lord } 1544c01e8a23SMark Lord 1545000b344fSMark Lord /* 1546000b344fSMark Lord * SOC chips have an issue whereby the HDD LEDs don't always blink 1547000b344fSMark Lord * during I/O when NCQ is enabled. Enabling a special "LED blink" mode 1548000b344fSMark Lord * of the SOC takes care of it, generating a steady blink rate when 1549000b344fSMark Lord * any drive on the chip is active. 1550000b344fSMark Lord * 1551000b344fSMark Lord * Unfortunately, the blink mode is a global hardware setting for the SOC, 1552000b344fSMark Lord * so we must use it whenever at least one port on the SOC has NCQ enabled. 1553000b344fSMark Lord * 1554000b344fSMark Lord * We turn "LED blink" off when NCQ is not in use anywhere, because the normal 1555000b344fSMark Lord * LED operation works then, and provides better (more accurate) feedback. 1556000b344fSMark Lord * 1557000b344fSMark Lord * Note that this code assumes that an SOC never has more than one HC onboard. 1558000b344fSMark Lord */ 1559000b344fSMark Lord static void mv_soc_led_blink_enable(struct ata_port *ap) 1560000b344fSMark Lord { 1561000b344fSMark Lord struct ata_host *host = ap->host; 1562000b344fSMark Lord struct mv_host_priv *hpriv = host->private_data; 1563000b344fSMark Lord void __iomem *hc_mmio; 1564000b344fSMark Lord u32 led_ctrl; 1565000b344fSMark Lord 1566000b344fSMark Lord if (hpriv->hp_flags & MV_HP_QUIRK_LED_BLINK_EN) 1567000b344fSMark Lord return; 1568000b344fSMark Lord hpriv->hp_flags |= MV_HP_QUIRK_LED_BLINK_EN; 1569000b344fSMark Lord hc_mmio = mv_hc_base_from_port(mv_host_base(host), ap->port_no); 1570cae5a29dSMark Lord led_ctrl = readl(hc_mmio + SOC_LED_CTRL); 1571cae5a29dSMark Lord writel(led_ctrl | SOC_LED_CTRL_BLINK, hc_mmio + SOC_LED_CTRL); 1572000b344fSMark Lord } 1573000b344fSMark Lord 1574000b344fSMark Lord static void mv_soc_led_blink_disable(struct ata_port *ap) 1575000b344fSMark Lord { 1576000b344fSMark Lord struct ata_host *host = ap->host; 1577000b344fSMark Lord struct mv_host_priv *hpriv = host->private_data; 1578000b344fSMark Lord void __iomem *hc_mmio; 1579000b344fSMark Lord u32 led_ctrl; 1580000b344fSMark Lord unsigned int port; 1581000b344fSMark Lord 1582000b344fSMark Lord if (!(hpriv->hp_flags & MV_HP_QUIRK_LED_BLINK_EN)) 1583000b344fSMark Lord return; 1584000b344fSMark Lord 1585000b344fSMark Lord /* disable led-blink only if no ports are using NCQ */ 1586000b344fSMark Lord for (port = 0; port < hpriv->n_ports; port++) { 1587000b344fSMark Lord struct ata_port *this_ap = host->ports[port]; 1588000b344fSMark Lord struct mv_port_priv *pp = this_ap->private_data; 1589000b344fSMark Lord 1590000b344fSMark Lord if (pp->pp_flags & MV_PP_FLAG_NCQ_EN) 1591000b344fSMark Lord return; 1592000b344fSMark Lord } 1593000b344fSMark Lord 1594000b344fSMark Lord hpriv->hp_flags &= ~MV_HP_QUIRK_LED_BLINK_EN; 1595000b344fSMark Lord hc_mmio = mv_hc_base_from_port(mv_host_base(host), ap->port_no); 1596cae5a29dSMark Lord led_ctrl = readl(hc_mmio + SOC_LED_CTRL); 1597cae5a29dSMark Lord writel(led_ctrl & ~SOC_LED_CTRL_BLINK, hc_mmio + SOC_LED_CTRL); 1598000b344fSMark Lord } 1599000b344fSMark Lord 160000b81235SMark Lord static void mv_edma_cfg(struct ata_port *ap, int want_ncq, int want_edma) 1601c6fd2807SJeff Garzik { 1602c6fd2807SJeff Garzik u32 cfg; 1603e12bef50SMark Lord struct mv_port_priv *pp = ap->private_data; 1604e12bef50SMark Lord struct mv_host_priv *hpriv = ap->host->private_data; 1605e12bef50SMark Lord void __iomem *port_mmio = mv_ap_base(ap); 1606c6fd2807SJeff Garzik 1607c6fd2807SJeff Garzik /* set up non-NCQ EDMA configuration */ 1608c6fd2807SJeff Garzik cfg = EDMA_CFG_Q_DEPTH; /* always 0x1f for *all* chips */ 1609d16ab3f6SMark Lord pp->pp_flags &= 1610d16ab3f6SMark Lord ~(MV_PP_FLAG_FBS_EN | MV_PP_FLAG_NCQ_EN | MV_PP_FLAG_FAKE_ATA_BUSY); 1611c6fd2807SJeff Garzik 1612c6fd2807SJeff Garzik if (IS_GEN_I(hpriv)) 1613c6fd2807SJeff Garzik cfg |= (1 << 8); /* enab config burst size mask */ 1614c6fd2807SJeff Garzik 1615dd2890f6SMark Lord else if (IS_GEN_II(hpriv)) { 1616c6fd2807SJeff Garzik cfg |= EDMA_CFG_RD_BRST_EXT | EDMA_CFG_WR_BUFF_LEN; 1617dd2890f6SMark Lord mv_60x1_errata_sata25(ap, want_ncq); 1618c6fd2807SJeff Garzik 1619dd2890f6SMark Lord } else if (IS_GEN_IIE(hpriv)) { 162000f42eabSMark Lord int want_fbs = sata_pmp_attached(ap); 162100f42eabSMark Lord /* 162200f42eabSMark Lord * Possible future enhancement: 162300f42eabSMark Lord * 162400f42eabSMark Lord * The chip can use FBS with non-NCQ, if we allow it, 162500f42eabSMark Lord * But first we need to have the error handling in place 162600f42eabSMark Lord * for this mode (datasheet section 7.3.15.4.2.3). 162700f42eabSMark Lord * So disallow non-NCQ FBS for now. 162800f42eabSMark Lord */ 162900f42eabSMark Lord want_fbs &= want_ncq; 163000f42eabSMark Lord 163108da1759SMark Lord mv_config_fbs(ap, want_ncq, want_fbs); 163200f42eabSMark Lord 163300f42eabSMark Lord if (want_fbs) { 163400f42eabSMark Lord pp->pp_flags |= MV_PP_FLAG_FBS_EN; 163500f42eabSMark Lord cfg |= EDMA_CFG_EDMA_FBS; /* FIS-based switching */ 163600f42eabSMark Lord } 163700f42eabSMark Lord 1638e728eabeSJeff Garzik cfg |= (1 << 23); /* do not mask PM field in rx'd FIS */ 163900b81235SMark Lord if (want_edma) { 1640e728eabeSJeff Garzik cfg |= (1 << 22); /* enab 4-entry host queue cache */ 16411f398472SMark Lord if (!IS_SOC(hpriv)) 1642c6fd2807SJeff Garzik cfg |= (1 << 18); /* enab early completion */ 164300b81235SMark Lord } 1644616d4a98SMark Lord if (hpriv->hp_flags & MV_HP_CUT_THROUGH) 1645616d4a98SMark Lord cfg |= (1 << 17); /* enab cut-thru (dis stor&forwrd) */ 1646c01e8a23SMark Lord mv_bmdma_enable_iie(ap, !want_edma); 1647000b344fSMark Lord 1648000b344fSMark Lord if (IS_SOC(hpriv)) { 1649000b344fSMark Lord if (want_ncq) 1650000b344fSMark Lord mv_soc_led_blink_enable(ap); 1651000b344fSMark Lord else 1652000b344fSMark Lord mv_soc_led_blink_disable(ap); 1653000b344fSMark Lord } 1654c6fd2807SJeff Garzik } 1655c6fd2807SJeff Garzik 165672109168SMark Lord if (want_ncq) { 165772109168SMark Lord cfg |= EDMA_CFG_NCQ; 165872109168SMark Lord pp->pp_flags |= MV_PP_FLAG_NCQ_EN; 165900b81235SMark Lord } 166072109168SMark Lord 1661cae5a29dSMark Lord writelfl(cfg, port_mmio + EDMA_CFG); 1662c6fd2807SJeff Garzik } 1663c6fd2807SJeff Garzik 1664da2fa9baSMark Lord static void mv_port_free_dma_mem(struct ata_port *ap) 1665da2fa9baSMark Lord { 1666da2fa9baSMark Lord struct mv_host_priv *hpriv = ap->host->private_data; 1667da2fa9baSMark Lord struct mv_port_priv *pp = ap->private_data; 1668eb73d558SMark Lord int tag; 1669da2fa9baSMark Lord 1670da2fa9baSMark Lord if (pp->crqb) { 1671da2fa9baSMark Lord dma_pool_free(hpriv->crqb_pool, pp->crqb, pp->crqb_dma); 1672da2fa9baSMark Lord pp->crqb = NULL; 1673da2fa9baSMark Lord } 1674da2fa9baSMark Lord if (pp->crpb) { 1675da2fa9baSMark Lord dma_pool_free(hpriv->crpb_pool, pp->crpb, pp->crpb_dma); 1676da2fa9baSMark Lord pp->crpb = NULL; 1677da2fa9baSMark Lord } 1678eb73d558SMark Lord /* 1679eb73d558SMark Lord * For GEN_I, there's no NCQ, so we have only a single sg_tbl. 1680eb73d558SMark Lord * For later hardware, we have one unique sg_tbl per NCQ tag. 1681eb73d558SMark Lord */ 1682eb73d558SMark Lord for (tag = 0; tag < MV_MAX_Q_DEPTH; ++tag) { 1683eb73d558SMark Lord if (pp->sg_tbl[tag]) { 1684eb73d558SMark Lord if (tag == 0 || !IS_GEN_I(hpriv)) 1685eb73d558SMark Lord dma_pool_free(hpriv->sg_tbl_pool, 1686eb73d558SMark Lord pp->sg_tbl[tag], 1687eb73d558SMark Lord pp->sg_tbl_dma[tag]); 1688eb73d558SMark Lord pp->sg_tbl[tag] = NULL; 1689eb73d558SMark Lord } 1690da2fa9baSMark Lord } 1691da2fa9baSMark Lord } 1692da2fa9baSMark Lord 1693c6fd2807SJeff Garzik /** 1694c6fd2807SJeff Garzik * mv_port_start - Port specific init/start routine. 1695c6fd2807SJeff Garzik * @ap: ATA channel to manipulate 1696c6fd2807SJeff Garzik * 1697c6fd2807SJeff Garzik * Allocate and point to DMA memory, init port private memory, 1698c6fd2807SJeff Garzik * zero indices. 1699c6fd2807SJeff Garzik * 1700c6fd2807SJeff Garzik * LOCKING: 1701c6fd2807SJeff Garzik * Inherited from caller. 1702c6fd2807SJeff Garzik */ 1703c6fd2807SJeff Garzik static int mv_port_start(struct ata_port *ap) 1704c6fd2807SJeff Garzik { 1705cca3974eSJeff Garzik struct device *dev = ap->host->dev; 1706cca3974eSJeff Garzik struct mv_host_priv *hpriv = ap->host->private_data; 1707c6fd2807SJeff Garzik struct mv_port_priv *pp; 1708933cb8e5SMark Lord unsigned long flags; 1709dde20207SJames Bottomley int tag; 1710c6fd2807SJeff Garzik 171124dc5f33STejun Heo pp = devm_kzalloc(dev, sizeof(*pp), GFP_KERNEL); 1712c6fd2807SJeff Garzik if (!pp) 171324dc5f33STejun Heo return -ENOMEM; 1714da2fa9baSMark Lord ap->private_data = pp; 1715c6fd2807SJeff Garzik 17166ec76070SHarman Kalra pp->crqb = dma_pool_zalloc(hpriv->crqb_pool, GFP_KERNEL, &pp->crqb_dma); 1717da2fa9baSMark Lord if (!pp->crqb) 1718da2fa9baSMark Lord return -ENOMEM; 1719c6fd2807SJeff Garzik 17206ec76070SHarman Kalra pp->crpb = dma_pool_zalloc(hpriv->crpb_pool, GFP_KERNEL, &pp->crpb_dma); 1721da2fa9baSMark Lord if (!pp->crpb) 1722da2fa9baSMark Lord goto out_port_free_dma_mem; 1723c6fd2807SJeff Garzik 17243bd0a70eSMark Lord /* 6041/6081 Rev. "C0" (and newer) are okay with async notify */ 17253bd0a70eSMark Lord if (hpriv->hp_flags & MV_HP_ERRATA_60X1C0) 17263bd0a70eSMark Lord ap->flags |= ATA_FLAG_AN; 1727eb73d558SMark Lord /* 1728eb73d558SMark Lord * For GEN_I, there's no NCQ, so we only allocate a single sg_tbl. 1729eb73d558SMark Lord * For later hardware, we need one unique sg_tbl per NCQ tag. 1730eb73d558SMark Lord */ 1731eb73d558SMark Lord for (tag = 0; tag < MV_MAX_Q_DEPTH; ++tag) { 1732eb73d558SMark Lord if (tag == 0 || !IS_GEN_I(hpriv)) { 1733eb73d558SMark Lord pp->sg_tbl[tag] = dma_pool_alloc(hpriv->sg_tbl_pool, 1734eb73d558SMark Lord GFP_KERNEL, &pp->sg_tbl_dma[tag]); 1735eb73d558SMark Lord if (!pp->sg_tbl[tag]) 1736da2fa9baSMark Lord goto out_port_free_dma_mem; 1737eb73d558SMark Lord } else { 1738eb73d558SMark Lord pp->sg_tbl[tag] = pp->sg_tbl[0]; 1739eb73d558SMark Lord pp->sg_tbl_dma[tag] = pp->sg_tbl_dma[0]; 1740eb73d558SMark Lord } 1741eb73d558SMark Lord } 1742933cb8e5SMark Lord 1743933cb8e5SMark Lord spin_lock_irqsave(ap->lock, flags); 174408da1759SMark Lord mv_save_cached_regs(ap); 174566e57a2cSMark Lord mv_edma_cfg(ap, 0, 0); 1746933cb8e5SMark Lord spin_unlock_irqrestore(ap->lock, flags); 1747933cb8e5SMark Lord 1748c6fd2807SJeff Garzik return 0; 1749da2fa9baSMark Lord 1750da2fa9baSMark Lord out_port_free_dma_mem: 1751da2fa9baSMark Lord mv_port_free_dma_mem(ap); 1752da2fa9baSMark Lord return -ENOMEM; 1753c6fd2807SJeff Garzik } 1754c6fd2807SJeff Garzik 1755c6fd2807SJeff Garzik /** 1756c6fd2807SJeff Garzik * mv_port_stop - Port specific cleanup/stop routine. 1757c6fd2807SJeff Garzik * @ap: ATA channel to manipulate 1758c6fd2807SJeff Garzik * 1759c6fd2807SJeff Garzik * Stop DMA, cleanup port memory. 1760c6fd2807SJeff Garzik * 1761c6fd2807SJeff Garzik * LOCKING: 1762cca3974eSJeff Garzik * This routine uses the host lock to protect the DMA stop. 1763c6fd2807SJeff Garzik */ 1764c6fd2807SJeff Garzik static void mv_port_stop(struct ata_port *ap) 1765c6fd2807SJeff Garzik { 1766933cb8e5SMark Lord unsigned long flags; 1767933cb8e5SMark Lord 1768933cb8e5SMark Lord spin_lock_irqsave(ap->lock, flags); 1769e12bef50SMark Lord mv_stop_edma(ap); 177088e675e1SMark Lord mv_enable_port_irqs(ap, 0); 1771933cb8e5SMark Lord spin_unlock_irqrestore(ap->lock, flags); 1772da2fa9baSMark Lord mv_port_free_dma_mem(ap); 1773c6fd2807SJeff Garzik } 1774c6fd2807SJeff Garzik 1775c6fd2807SJeff Garzik /** 1776c6fd2807SJeff Garzik * mv_fill_sg - Fill out the Marvell ePRD (scatter gather) entries 1777c6fd2807SJeff Garzik * @qc: queued command whose SG list to source from 1778c6fd2807SJeff Garzik * 1779c6fd2807SJeff Garzik * Populate the SG list and mark the last entry. 1780c6fd2807SJeff Garzik * 1781c6fd2807SJeff Garzik * LOCKING: 1782c6fd2807SJeff Garzik * Inherited from caller. 1783c6fd2807SJeff Garzik */ 17846c08772eSJeff Garzik static void mv_fill_sg(struct ata_queued_cmd *qc) 1785c6fd2807SJeff Garzik { 1786c6fd2807SJeff Garzik struct mv_port_priv *pp = qc->ap->private_data; 1787c6fd2807SJeff Garzik struct scatterlist *sg; 17883be6cbd7SJeff Garzik struct mv_sg *mv_sg, *last_sg = NULL; 1789ff2aeb1eSTejun Heo unsigned int si; 1790c6fd2807SJeff Garzik 17914e5b6260SJens Axboe mv_sg = pp->sg_tbl[qc->hw_tag]; 1792ff2aeb1eSTejun Heo for_each_sg(qc->sg, sg, qc->n_elem, si) { 1793d88184fbSJeff Garzik dma_addr_t addr = sg_dma_address(sg); 1794d88184fbSJeff Garzik u32 sg_len = sg_dma_len(sg); 1795c6fd2807SJeff Garzik 17964007b493SOlof Johansson while (sg_len) { 17974007b493SOlof Johansson u32 offset = addr & 0xffff; 17984007b493SOlof Johansson u32 len = sg_len; 17994007b493SOlof Johansson 180032cd11a6SMark Lord if (offset + len > 0x10000) 18014007b493SOlof Johansson len = 0x10000 - offset; 18024007b493SOlof Johansson 1803d88184fbSJeff Garzik mv_sg->addr = cpu_to_le32(addr & 0xffffffff); 1804d88184fbSJeff Garzik mv_sg->addr_hi = cpu_to_le32((addr >> 16) >> 16); 18056c08772eSJeff Garzik mv_sg->flags_size = cpu_to_le32(len & 0xffff); 180632cd11a6SMark Lord mv_sg->reserved = 0; 1807c6fd2807SJeff Garzik 18084007b493SOlof Johansson sg_len -= len; 18094007b493SOlof Johansson addr += len; 18104007b493SOlof Johansson 18113be6cbd7SJeff Garzik last_sg = mv_sg; 1812d88184fbSJeff Garzik mv_sg++; 1813c6fd2807SJeff Garzik } 18144007b493SOlof Johansson } 18153be6cbd7SJeff Garzik 18163be6cbd7SJeff Garzik if (likely(last_sg)) 18173be6cbd7SJeff Garzik last_sg->flags_size |= cpu_to_le32(EPRD_FLAG_END_OF_TBL); 181832cd11a6SMark Lord mb(); /* ensure data structure is visible to the chipset */ 1819c6fd2807SJeff Garzik } 1820c6fd2807SJeff Garzik 18215796d1c4SJeff Garzik static void mv_crqb_pack_cmd(__le16 *cmdw, u8 data, u8 addr, unsigned last) 1822c6fd2807SJeff Garzik { 1823c6fd2807SJeff Garzik u16 tmp = data | (addr << CRQB_CMD_ADDR_SHIFT) | CRQB_CMD_CS | 1824c6fd2807SJeff Garzik (last ? CRQB_CMD_LAST : 0); 1825c6fd2807SJeff Garzik *cmdw = cpu_to_le16(tmp); 1826c6fd2807SJeff Garzik } 1827c6fd2807SJeff Garzik 1828c6fd2807SJeff Garzik /** 1829da14265eSMark Lord * mv_sff_irq_clear - Clear hardware interrupt after DMA. 1830da14265eSMark Lord * @ap: Port associated with this ATA transaction. 1831da14265eSMark Lord * 1832da14265eSMark Lord * We need this only for ATAPI bmdma transactions, 1833da14265eSMark Lord * as otherwise we experience spurious interrupts 1834da14265eSMark Lord * after libata-sff handles the bmdma interrupts. 1835da14265eSMark Lord */ 1836da14265eSMark Lord static void mv_sff_irq_clear(struct ata_port *ap) 1837da14265eSMark Lord { 1838da14265eSMark Lord mv_clear_and_enable_port_irqs(ap, mv_ap_base(ap), ERR_IRQ); 1839da14265eSMark Lord } 1840da14265eSMark Lord 1841da14265eSMark Lord /** 1842da14265eSMark Lord * mv_check_atapi_dma - Filter ATAPI cmds which are unsuitable for DMA. 1843da14265eSMark Lord * @qc: queued command to check for chipset/DMA compatibility. 1844da14265eSMark Lord * 1845da14265eSMark Lord * The bmdma engines cannot handle speculative data sizes 1846da14265eSMark Lord * (bytecount under/over flow). So only allow DMA for 1847da14265eSMark Lord * data transfer commands with known data sizes. 1848da14265eSMark Lord * 1849da14265eSMark Lord * LOCKING: 1850da14265eSMark Lord * Inherited from caller. 1851da14265eSMark Lord */ 1852da14265eSMark Lord static int mv_check_atapi_dma(struct ata_queued_cmd *qc) 1853da14265eSMark Lord { 1854da14265eSMark Lord struct scsi_cmnd *scmd = qc->scsicmd; 1855da14265eSMark Lord 1856da14265eSMark Lord if (scmd) { 1857da14265eSMark Lord switch (scmd->cmnd[0]) { 1858da14265eSMark Lord case READ_6: 1859da14265eSMark Lord case READ_10: 1860da14265eSMark Lord case READ_12: 1861da14265eSMark Lord case WRITE_6: 1862da14265eSMark Lord case WRITE_10: 1863da14265eSMark Lord case WRITE_12: 1864da14265eSMark Lord case GPCMD_READ_CD: 1865da14265eSMark Lord case GPCMD_SEND_DVD_STRUCTURE: 1866da14265eSMark Lord case GPCMD_SEND_CUE_SHEET: 1867da14265eSMark Lord return 0; /* DMA is safe */ 1868da14265eSMark Lord } 1869da14265eSMark Lord } 1870da14265eSMark Lord return -EOPNOTSUPP; /* use PIO instead */ 1871da14265eSMark Lord } 1872da14265eSMark Lord 1873da14265eSMark Lord /** 1874da14265eSMark Lord * mv_bmdma_setup - Set up BMDMA transaction 1875da14265eSMark Lord * @qc: queued command to prepare DMA for. 1876da14265eSMark Lord * 1877da14265eSMark Lord * LOCKING: 1878da14265eSMark Lord * Inherited from caller. 1879da14265eSMark Lord */ 1880da14265eSMark Lord static void mv_bmdma_setup(struct ata_queued_cmd *qc) 1881da14265eSMark Lord { 1882da14265eSMark Lord struct ata_port *ap = qc->ap; 1883da14265eSMark Lord void __iomem *port_mmio = mv_ap_base(ap); 1884da14265eSMark Lord struct mv_port_priv *pp = ap->private_data; 1885da14265eSMark Lord 1886da14265eSMark Lord mv_fill_sg(qc); 1887da14265eSMark Lord 1888da14265eSMark Lord /* clear all DMA cmd bits */ 1889cae5a29dSMark Lord writel(0, port_mmio + BMDMA_CMD); 1890da14265eSMark Lord 1891da14265eSMark Lord /* load PRD table addr. */ 18924e5b6260SJens Axboe writel((pp->sg_tbl_dma[qc->hw_tag] >> 16) >> 16, 1893cae5a29dSMark Lord port_mmio + BMDMA_PRD_HIGH); 18944e5b6260SJens Axboe writelfl(pp->sg_tbl_dma[qc->hw_tag], 1895cae5a29dSMark Lord port_mmio + BMDMA_PRD_LOW); 1896da14265eSMark Lord 1897da14265eSMark Lord /* issue r/w command */ 1898da14265eSMark Lord ap->ops->sff_exec_command(ap, &qc->tf); 1899da14265eSMark Lord } 1900da14265eSMark Lord 1901da14265eSMark Lord /** 1902da14265eSMark Lord * mv_bmdma_start - Start a BMDMA transaction 1903da14265eSMark Lord * @qc: queued command to start DMA on. 1904da14265eSMark Lord * 1905da14265eSMark Lord * LOCKING: 1906da14265eSMark Lord * Inherited from caller. 1907da14265eSMark Lord */ 1908da14265eSMark Lord static void mv_bmdma_start(struct ata_queued_cmd *qc) 1909da14265eSMark Lord { 1910da14265eSMark Lord struct ata_port *ap = qc->ap; 1911da14265eSMark Lord void __iomem *port_mmio = mv_ap_base(ap); 1912da14265eSMark Lord unsigned int rw = (qc->tf.flags & ATA_TFLAG_WRITE); 1913da14265eSMark Lord u32 cmd = (rw ? 0 : ATA_DMA_WR) | ATA_DMA_START; 1914da14265eSMark Lord 1915da14265eSMark Lord /* start host DMA transaction */ 1916cae5a29dSMark Lord writelfl(cmd, port_mmio + BMDMA_CMD); 1917da14265eSMark Lord } 1918da14265eSMark Lord 1919da14265eSMark Lord /** 1920c172b359SLee Jones * mv_bmdma_stop_ap - Stop BMDMA transfer 1921f3a23c2cSLee Jones * @ap: port to stop 1922da14265eSMark Lord * 1923da14265eSMark Lord * Clears the ATA_DMA_START flag in the bmdma control register 1924da14265eSMark Lord * 1925da14265eSMark Lord * LOCKING: 1926da14265eSMark Lord * Inherited from caller. 1927da14265eSMark Lord */ 192844b73380SMark Lord static void mv_bmdma_stop_ap(struct ata_port *ap) 1929da14265eSMark Lord { 1930da14265eSMark Lord void __iomem *port_mmio = mv_ap_base(ap); 1931da14265eSMark Lord u32 cmd; 1932da14265eSMark Lord 1933da14265eSMark Lord /* clear start/stop bit */ 1934cae5a29dSMark Lord cmd = readl(port_mmio + BMDMA_CMD); 193544b73380SMark Lord if (cmd & ATA_DMA_START) { 1936da14265eSMark Lord cmd &= ~ATA_DMA_START; 1937cae5a29dSMark Lord writelfl(cmd, port_mmio + BMDMA_CMD); 1938da14265eSMark Lord 1939da14265eSMark Lord /* one-PIO-cycle guaranteed wait, per spec, for HDMA1:0 transition */ 1940da14265eSMark Lord ata_sff_dma_pause(ap); 1941da14265eSMark Lord } 194244b73380SMark Lord } 194344b73380SMark Lord 194444b73380SMark Lord static void mv_bmdma_stop(struct ata_queued_cmd *qc) 194544b73380SMark Lord { 194644b73380SMark Lord mv_bmdma_stop_ap(qc->ap); 194744b73380SMark Lord } 1948da14265eSMark Lord 1949da14265eSMark Lord /** 1950da14265eSMark Lord * mv_bmdma_status - Read BMDMA status 1951da14265eSMark Lord * @ap: port for which to retrieve DMA status. 1952da14265eSMark Lord * 1953da14265eSMark Lord * Read and return equivalent of the sff BMDMA status register. 1954da14265eSMark Lord * 1955da14265eSMark Lord * LOCKING: 1956da14265eSMark Lord * Inherited from caller. 1957da14265eSMark Lord */ 1958da14265eSMark Lord static u8 mv_bmdma_status(struct ata_port *ap) 1959da14265eSMark Lord { 1960da14265eSMark Lord void __iomem *port_mmio = mv_ap_base(ap); 1961da14265eSMark Lord u32 reg, status; 1962da14265eSMark Lord 1963da14265eSMark Lord /* 1964da14265eSMark Lord * Other bits are valid only if ATA_DMA_ACTIVE==0, 1965da14265eSMark Lord * and the ATA_DMA_INTR bit doesn't exist. 1966da14265eSMark Lord */ 1967cae5a29dSMark Lord reg = readl(port_mmio + BMDMA_STATUS); 1968da14265eSMark Lord if (reg & ATA_DMA_ACTIVE) 1969da14265eSMark Lord status = ATA_DMA_ACTIVE; 197044b73380SMark Lord else if (reg & ATA_DMA_ERR) 1971da14265eSMark Lord status = (reg & ATA_DMA_ERR) | ATA_DMA_INTR; 197244b73380SMark Lord else { 197344b73380SMark Lord /* 197444b73380SMark Lord * Just because DMA_ACTIVE is 0 (DMA completed), 197544b73380SMark Lord * this does _not_ mean the device is "done". 197644b73380SMark Lord * So we should not yet be signalling ATA_DMA_INTR 197744b73380SMark Lord * in some cases. Eg. DSM/TRIM, and perhaps others. 197844b73380SMark Lord */ 197944b73380SMark Lord mv_bmdma_stop_ap(ap); 198044b73380SMark Lord if (ioread8(ap->ioaddr.altstatus_addr) & ATA_BUSY) 198144b73380SMark Lord status = 0; 198244b73380SMark Lord else 198344b73380SMark Lord status = ATA_DMA_INTR; 198444b73380SMark Lord } 1985da14265eSMark Lord return status; 1986da14265eSMark Lord } 1987da14265eSMark Lord 1988299b3f8dSMark Lord static void mv_rw_multi_errata_sata24(struct ata_queued_cmd *qc) 1989299b3f8dSMark Lord { 1990299b3f8dSMark Lord struct ata_taskfile *tf = &qc->tf; 1991299b3f8dSMark Lord /* 1992299b3f8dSMark Lord * Workaround for 88SX60x1 FEr SATA#24. 1993299b3f8dSMark Lord * 1994299b3f8dSMark Lord * Chip may corrupt WRITEs if multi_count >= 4kB. 1995299b3f8dSMark Lord * Note that READs are unaffected. 1996299b3f8dSMark Lord * 1997299b3f8dSMark Lord * It's not clear if this errata really means "4K bytes", 1998299b3f8dSMark Lord * or if it always happens for multi_count > 7 1999299b3f8dSMark Lord * regardless of device sector_size. 2000299b3f8dSMark Lord * 2001299b3f8dSMark Lord * So, for safety, any write with multi_count > 7 2002299b3f8dSMark Lord * gets converted here into a regular PIO write instead: 2003299b3f8dSMark Lord */ 2004299b3f8dSMark Lord if ((tf->flags & ATA_TFLAG_WRITE) && is_multi_taskfile(tf)) { 2005299b3f8dSMark Lord if (qc->dev->multi_count > 7) { 2006299b3f8dSMark Lord switch (tf->command) { 2007299b3f8dSMark Lord case ATA_CMD_WRITE_MULTI: 2008299b3f8dSMark Lord tf->command = ATA_CMD_PIO_WRITE; 2009299b3f8dSMark Lord break; 2010299b3f8dSMark Lord case ATA_CMD_WRITE_MULTI_FUA_EXT: 2011299b3f8dSMark Lord tf->flags &= ~ATA_TFLAG_FUA; /* ugh */ 2012df561f66SGustavo A. R. Silva fallthrough; 2013299b3f8dSMark Lord case ATA_CMD_WRITE_MULTI_EXT: 2014299b3f8dSMark Lord tf->command = ATA_CMD_PIO_WRITE_EXT; 2015299b3f8dSMark Lord break; 2016299b3f8dSMark Lord } 2017299b3f8dSMark Lord } 2018299b3f8dSMark Lord } 2019299b3f8dSMark Lord } 2020299b3f8dSMark Lord 2021da14265eSMark Lord /** 2022c6fd2807SJeff Garzik * mv_qc_prep - Host specific command preparation. 2023c6fd2807SJeff Garzik * @qc: queued command to prepare 2024c6fd2807SJeff Garzik * 2025c6fd2807SJeff Garzik * This routine simply redirects to the general purpose routine 2026c6fd2807SJeff Garzik * if command is not DMA. Else, it handles prep of the CRQB 2027c6fd2807SJeff Garzik * (command request block), does some sanity checking, and calls 2028c6fd2807SJeff Garzik * the SG load routine. 2029c6fd2807SJeff Garzik * 2030c6fd2807SJeff Garzik * LOCKING: 2031c6fd2807SJeff Garzik * Inherited from caller. 2032c6fd2807SJeff Garzik */ 203395364f36SJiri Slaby static enum ata_completion_errors mv_qc_prep(struct ata_queued_cmd *qc) 2034c6fd2807SJeff Garzik { 2035c6fd2807SJeff Garzik struct ata_port *ap = qc->ap; 2036c6fd2807SJeff Garzik struct mv_port_priv *pp = ap->private_data; 2037c6fd2807SJeff Garzik __le16 *cw; 20388d2b450dSMark Lord struct ata_taskfile *tf = &qc->tf; 2039c6fd2807SJeff Garzik u16 flags = 0; 2040c6fd2807SJeff Garzik unsigned in_index; 2041c6fd2807SJeff Garzik 2042299b3f8dSMark Lord switch (tf->protocol) { 2043299b3f8dSMark Lord case ATA_PROT_DMA: 204444b73380SMark Lord if (tf->command == ATA_CMD_DSM) 204595364f36SJiri Slaby return AC_ERR_OK; 2046df561f66SGustavo A. R. Silva fallthrough; 2047299b3f8dSMark Lord case ATA_PROT_NCQ: 2048299b3f8dSMark Lord break; /* continue below */ 2049299b3f8dSMark Lord case ATA_PROT_PIO: 2050299b3f8dSMark Lord mv_rw_multi_errata_sata24(qc); 205195364f36SJiri Slaby return AC_ERR_OK; 2052299b3f8dSMark Lord default: 205395364f36SJiri Slaby return AC_ERR_OK; 2054299b3f8dSMark Lord } 2055c6fd2807SJeff Garzik 2056c6fd2807SJeff Garzik /* Fill in command request block 2057c6fd2807SJeff Garzik */ 20588d2b450dSMark Lord if (!(tf->flags & ATA_TFLAG_WRITE)) 2059c6fd2807SJeff Garzik flags |= CRQB_FLAG_READ; 20604e5b6260SJens Axboe WARN_ON(MV_MAX_Q_DEPTH <= qc->hw_tag); 20614e5b6260SJens Axboe flags |= qc->hw_tag << CRQB_TAG_SHIFT; 2062e49856d8SMark Lord flags |= (qc->dev->link->pmp & 0xf) << CRQB_PMP_SHIFT; 2063c6fd2807SJeff Garzik 2064bdd4dddeSJeff Garzik /* get current queue index from software */ 2065fcfb1f77SMark Lord in_index = pp->req_idx; 2066c6fd2807SJeff Garzik 2067c6fd2807SJeff Garzik pp->crqb[in_index].sg_addr = 20684e5b6260SJens Axboe cpu_to_le32(pp->sg_tbl_dma[qc->hw_tag] & 0xffffffff); 2069c6fd2807SJeff Garzik pp->crqb[in_index].sg_addr_hi = 20704e5b6260SJens Axboe cpu_to_le32((pp->sg_tbl_dma[qc->hw_tag] >> 16) >> 16); 2071c6fd2807SJeff Garzik pp->crqb[in_index].ctrl_flags = cpu_to_le16(flags); 2072c6fd2807SJeff Garzik 2073c6fd2807SJeff Garzik cw = &pp->crqb[in_index].ata_cmd[0]; 2074c6fd2807SJeff Garzik 207525985edcSLucas De Marchi /* Sadly, the CRQB cannot accommodate all registers--there are 2076c6fd2807SJeff Garzik * only 11 bytes...so we must pick and choose required 2077c6fd2807SJeff Garzik * registers based on the command. So, we drop feature and 2078c6fd2807SJeff Garzik * hob_feature for [RW] DMA commands, but they are needed for 2079cd12e1f7SMark Lord * NCQ. NCQ will drop hob_nsect, which is not needed there 2080cd12e1f7SMark Lord * (nsect is used only for the tag; feat/hob_feat hold true nsect). 2081c6fd2807SJeff Garzik */ 2082c6fd2807SJeff Garzik switch (tf->command) { 2083c6fd2807SJeff Garzik case ATA_CMD_READ: 2084c6fd2807SJeff Garzik case ATA_CMD_READ_EXT: 2085c6fd2807SJeff Garzik case ATA_CMD_WRITE: 2086c6fd2807SJeff Garzik case ATA_CMD_WRITE_EXT: 2087c6fd2807SJeff Garzik case ATA_CMD_WRITE_FUA_EXT: 2088c6fd2807SJeff Garzik mv_crqb_pack_cmd(cw++, tf->hob_nsect, ATA_REG_NSECT, 0); 2089c6fd2807SJeff Garzik break; 2090c6fd2807SJeff Garzik case ATA_CMD_FPDMA_READ: 2091c6fd2807SJeff Garzik case ATA_CMD_FPDMA_WRITE: 2092c6fd2807SJeff Garzik mv_crqb_pack_cmd(cw++, tf->hob_feature, ATA_REG_FEATURE, 0); 2093c6fd2807SJeff Garzik mv_crqb_pack_cmd(cw++, tf->feature, ATA_REG_FEATURE, 0); 2094c6fd2807SJeff Garzik break; 2095c6fd2807SJeff Garzik default: 2096c6fd2807SJeff Garzik /* The only other commands EDMA supports in non-queued and 2097c6fd2807SJeff Garzik * non-NCQ mode are: [RW] STREAM DMA and W DMA FUA EXT, none 2098c6fd2807SJeff Garzik * of which are defined/used by Linux. If we get here, this 2099c6fd2807SJeff Garzik * driver needs work. 2100c6fd2807SJeff Garzik */ 2101e9f691d8SJiri Slaby ata_port_err(ap, "%s: unsupported command: %.2x\n", __func__, 2102e9f691d8SJiri Slaby tf->command); 2103e9f691d8SJiri Slaby return AC_ERR_INVALID; 2104c6fd2807SJeff Garzik } 2105c6fd2807SJeff Garzik mv_crqb_pack_cmd(cw++, tf->nsect, ATA_REG_NSECT, 0); 2106c6fd2807SJeff Garzik mv_crqb_pack_cmd(cw++, tf->hob_lbal, ATA_REG_LBAL, 0); 2107c6fd2807SJeff Garzik mv_crqb_pack_cmd(cw++, tf->lbal, ATA_REG_LBAL, 0); 2108c6fd2807SJeff Garzik mv_crqb_pack_cmd(cw++, tf->hob_lbam, ATA_REG_LBAM, 0); 2109c6fd2807SJeff Garzik mv_crqb_pack_cmd(cw++, tf->lbam, ATA_REG_LBAM, 0); 2110c6fd2807SJeff Garzik mv_crqb_pack_cmd(cw++, tf->hob_lbah, ATA_REG_LBAH, 0); 2111c6fd2807SJeff Garzik mv_crqb_pack_cmd(cw++, tf->lbah, ATA_REG_LBAH, 0); 2112c6fd2807SJeff Garzik mv_crqb_pack_cmd(cw++, tf->device, ATA_REG_DEVICE, 0); 2113c6fd2807SJeff Garzik mv_crqb_pack_cmd(cw++, tf->command, ATA_REG_CMD, 1); /* last */ 2114c6fd2807SJeff Garzik 2115c6fd2807SJeff Garzik if (!(qc->flags & ATA_QCFLAG_DMAMAP)) 211695364f36SJiri Slaby return AC_ERR_OK; 2117c6fd2807SJeff Garzik mv_fill_sg(qc); 211895364f36SJiri Slaby 211995364f36SJiri Slaby return AC_ERR_OK; 2120c6fd2807SJeff Garzik } 2121c6fd2807SJeff Garzik 2122c6fd2807SJeff Garzik /** 2123c6fd2807SJeff Garzik * mv_qc_prep_iie - Host specific command preparation. 2124c6fd2807SJeff Garzik * @qc: queued command to prepare 2125c6fd2807SJeff Garzik * 2126c6fd2807SJeff Garzik * This routine simply redirects to the general purpose routine 2127c6fd2807SJeff Garzik * if command is not DMA. Else, it handles prep of the CRQB 2128c6fd2807SJeff Garzik * (command request block), does some sanity checking, and calls 2129c6fd2807SJeff Garzik * the SG load routine. 2130c6fd2807SJeff Garzik * 2131c6fd2807SJeff Garzik * LOCKING: 2132c6fd2807SJeff Garzik * Inherited from caller. 2133c6fd2807SJeff Garzik */ 213495364f36SJiri Slaby static enum ata_completion_errors mv_qc_prep_iie(struct ata_queued_cmd *qc) 2135c6fd2807SJeff Garzik { 2136c6fd2807SJeff Garzik struct ata_port *ap = qc->ap; 2137c6fd2807SJeff Garzik struct mv_port_priv *pp = ap->private_data; 2138c6fd2807SJeff Garzik struct mv_crqb_iie *crqb; 21398d2b450dSMark Lord struct ata_taskfile *tf = &qc->tf; 2140c6fd2807SJeff Garzik unsigned in_index; 2141c6fd2807SJeff Garzik u32 flags = 0; 2142c6fd2807SJeff Garzik 21438d2b450dSMark Lord if ((tf->protocol != ATA_PROT_DMA) && 21448d2b450dSMark Lord (tf->protocol != ATA_PROT_NCQ)) 214595364f36SJiri Slaby return AC_ERR_OK; 214644b73380SMark Lord if (tf->command == ATA_CMD_DSM) 214795364f36SJiri Slaby return AC_ERR_OK; /* use bmdma for this */ 2148c6fd2807SJeff Garzik 2149e12bef50SMark Lord /* Fill in Gen IIE command request block */ 21508d2b450dSMark Lord if (!(tf->flags & ATA_TFLAG_WRITE)) 2151c6fd2807SJeff Garzik flags |= CRQB_FLAG_READ; 2152c6fd2807SJeff Garzik 21534e5b6260SJens Axboe WARN_ON(MV_MAX_Q_DEPTH <= qc->hw_tag); 21544e5b6260SJens Axboe flags |= qc->hw_tag << CRQB_TAG_SHIFT; 21554e5b6260SJens Axboe flags |= qc->hw_tag << CRQB_HOSTQ_SHIFT; 2156e49856d8SMark Lord flags |= (qc->dev->link->pmp & 0xf) << CRQB_PMP_SHIFT; 2157c6fd2807SJeff Garzik 2158bdd4dddeSJeff Garzik /* get current queue index from software */ 2159fcfb1f77SMark Lord in_index = pp->req_idx; 2160c6fd2807SJeff Garzik 2161c6fd2807SJeff Garzik crqb = (struct mv_crqb_iie *) &pp->crqb[in_index]; 21624e5b6260SJens Axboe crqb->addr = cpu_to_le32(pp->sg_tbl_dma[qc->hw_tag] & 0xffffffff); 21634e5b6260SJens Axboe crqb->addr_hi = cpu_to_le32((pp->sg_tbl_dma[qc->hw_tag] >> 16) >> 16); 2164c6fd2807SJeff Garzik crqb->flags = cpu_to_le32(flags); 2165c6fd2807SJeff Garzik 2166c6fd2807SJeff Garzik crqb->ata_cmd[0] = cpu_to_le32( 2167c6fd2807SJeff Garzik (tf->command << 16) | 2168c6fd2807SJeff Garzik (tf->feature << 24) 2169c6fd2807SJeff Garzik ); 2170c6fd2807SJeff Garzik crqb->ata_cmd[1] = cpu_to_le32( 2171c6fd2807SJeff Garzik (tf->lbal << 0) | 2172c6fd2807SJeff Garzik (tf->lbam << 8) | 2173c6fd2807SJeff Garzik (tf->lbah << 16) | 2174c6fd2807SJeff Garzik (tf->device << 24) 2175c6fd2807SJeff Garzik ); 2176c6fd2807SJeff Garzik crqb->ata_cmd[2] = cpu_to_le32( 2177c6fd2807SJeff Garzik (tf->hob_lbal << 0) | 2178c6fd2807SJeff Garzik (tf->hob_lbam << 8) | 2179c6fd2807SJeff Garzik (tf->hob_lbah << 16) | 2180c6fd2807SJeff Garzik (tf->hob_feature << 24) 2181c6fd2807SJeff Garzik ); 2182c6fd2807SJeff Garzik crqb->ata_cmd[3] = cpu_to_le32( 2183c6fd2807SJeff Garzik (tf->nsect << 0) | 2184c6fd2807SJeff Garzik (tf->hob_nsect << 8) 2185c6fd2807SJeff Garzik ); 2186c6fd2807SJeff Garzik 2187c6fd2807SJeff Garzik if (!(qc->flags & ATA_QCFLAG_DMAMAP)) 218895364f36SJiri Slaby return AC_ERR_OK; 2189c6fd2807SJeff Garzik mv_fill_sg(qc); 219095364f36SJiri Slaby 219195364f36SJiri Slaby return AC_ERR_OK; 2192c6fd2807SJeff Garzik } 2193c6fd2807SJeff Garzik 2194c6fd2807SJeff Garzik /** 2195d16ab3f6SMark Lord * mv_sff_check_status - fetch device status, if valid 2196d16ab3f6SMark Lord * @ap: ATA port to fetch status from 2197d16ab3f6SMark Lord * 2198d16ab3f6SMark Lord * When using command issue via mv_qc_issue_fis(), 2199d16ab3f6SMark Lord * the initial ATA_BUSY state does not show up in the 2200d16ab3f6SMark Lord * ATA status (shadow) register. This can confuse libata! 2201d16ab3f6SMark Lord * 2202d16ab3f6SMark Lord * So we have a hook here to fake ATA_BUSY for that situation, 2203d16ab3f6SMark Lord * until the first time a BUSY, DRQ, or ERR bit is seen. 2204d16ab3f6SMark Lord * 2205d16ab3f6SMark Lord * The rest of the time, it simply returns the ATA status register. 2206d16ab3f6SMark Lord */ 2207d16ab3f6SMark Lord static u8 mv_sff_check_status(struct ata_port *ap) 2208d16ab3f6SMark Lord { 2209d16ab3f6SMark Lord u8 stat = ioread8(ap->ioaddr.status_addr); 2210d16ab3f6SMark Lord struct mv_port_priv *pp = ap->private_data; 2211d16ab3f6SMark Lord 2212d16ab3f6SMark Lord if (pp->pp_flags & MV_PP_FLAG_FAKE_ATA_BUSY) { 2213d16ab3f6SMark Lord if (stat & (ATA_BUSY | ATA_DRQ | ATA_ERR)) 2214d16ab3f6SMark Lord pp->pp_flags &= ~MV_PP_FLAG_FAKE_ATA_BUSY; 2215d16ab3f6SMark Lord else 2216d16ab3f6SMark Lord stat = ATA_BUSY; 2217d16ab3f6SMark Lord } 2218d16ab3f6SMark Lord return stat; 2219d16ab3f6SMark Lord } 2220d16ab3f6SMark Lord 2221d16ab3f6SMark Lord /** 222270f8b79cSMark Lord * mv_send_fis - Send a FIS, using the "Vendor-Unique FIS" register 2223f3a23c2cSLee Jones * @ap: ATA port to send a FIS 222470f8b79cSMark Lord * @fis: fis to be sent 222570f8b79cSMark Lord * @nwords: number of 32-bit words in the fis 222670f8b79cSMark Lord */ 222770f8b79cSMark Lord static unsigned int mv_send_fis(struct ata_port *ap, u32 *fis, int nwords) 222870f8b79cSMark Lord { 222970f8b79cSMark Lord void __iomem *port_mmio = mv_ap_base(ap); 223070f8b79cSMark Lord u32 ifctl, old_ifctl, ifstat; 223170f8b79cSMark Lord int i, timeout = 200, final_word = nwords - 1; 223270f8b79cSMark Lord 223370f8b79cSMark Lord /* Initiate FIS transmission mode */ 2234cae5a29dSMark Lord old_ifctl = readl(port_mmio + SATA_IFCTL); 223570f8b79cSMark Lord ifctl = 0x100 | (old_ifctl & 0xf); 2236cae5a29dSMark Lord writelfl(ifctl, port_mmio + SATA_IFCTL); 223770f8b79cSMark Lord 223870f8b79cSMark Lord /* Send all words of the FIS except for the final word */ 223970f8b79cSMark Lord for (i = 0; i < final_word; ++i) 2240cae5a29dSMark Lord writel(fis[i], port_mmio + VENDOR_UNIQUE_FIS); 224170f8b79cSMark Lord 224270f8b79cSMark Lord /* Flag end-of-transmission, and then send the final word */ 2243cae5a29dSMark Lord writelfl(ifctl | 0x200, port_mmio + SATA_IFCTL); 2244cae5a29dSMark Lord writelfl(fis[final_word], port_mmio + VENDOR_UNIQUE_FIS); 224570f8b79cSMark Lord 224670f8b79cSMark Lord /* 224770f8b79cSMark Lord * Wait for FIS transmission to complete. 224870f8b79cSMark Lord * This typically takes just a single iteration. 224970f8b79cSMark Lord */ 225070f8b79cSMark Lord do { 2251cae5a29dSMark Lord ifstat = readl(port_mmio + SATA_IFSTAT); 225270f8b79cSMark Lord } while (!(ifstat & 0x1000) && --timeout); 225370f8b79cSMark Lord 225470f8b79cSMark Lord /* Restore original port configuration */ 2255cae5a29dSMark Lord writelfl(old_ifctl, port_mmio + SATA_IFCTL); 225670f8b79cSMark Lord 225770f8b79cSMark Lord /* See if it worked */ 225870f8b79cSMark Lord if ((ifstat & 0x3000) != 0x1000) { 2259a9a79dfeSJoe Perches ata_port_warn(ap, "%s transmission error, ifstat=%08x\n", 226070f8b79cSMark Lord __func__, ifstat); 226170f8b79cSMark Lord return AC_ERR_OTHER; 226270f8b79cSMark Lord } 226370f8b79cSMark Lord return 0; 226470f8b79cSMark Lord } 226570f8b79cSMark Lord 226670f8b79cSMark Lord /** 226770f8b79cSMark Lord * mv_qc_issue_fis - Issue a command directly as a FIS 226870f8b79cSMark Lord * @qc: queued command to start 226970f8b79cSMark Lord * 227070f8b79cSMark Lord * Note that the ATA shadow registers are not updated 227170f8b79cSMark Lord * after command issue, so the device will appear "READY" 227270f8b79cSMark Lord * if polled, even while it is BUSY processing the command. 227370f8b79cSMark Lord * 227470f8b79cSMark Lord * So we use a status hook to fake ATA_BUSY until the drive changes state. 227570f8b79cSMark Lord * 227670f8b79cSMark Lord * Note: we don't get updated shadow regs on *completion* 227770f8b79cSMark Lord * of non-data commands. So avoid sending them via this function, 227870f8b79cSMark Lord * as they will appear to have completed immediately. 227970f8b79cSMark Lord * 228070f8b79cSMark Lord * GEN_IIE has special registers that we could get the result tf from, 228170f8b79cSMark Lord * but earlier chipsets do not. For now, we ignore those registers. 228270f8b79cSMark Lord */ 228370f8b79cSMark Lord static unsigned int mv_qc_issue_fis(struct ata_queued_cmd *qc) 228470f8b79cSMark Lord { 228570f8b79cSMark Lord struct ata_port *ap = qc->ap; 228670f8b79cSMark Lord struct mv_port_priv *pp = ap->private_data; 228770f8b79cSMark Lord struct ata_link *link = qc->dev->link; 228870f8b79cSMark Lord u32 fis[5]; 228970f8b79cSMark Lord int err = 0; 229070f8b79cSMark Lord 229170f8b79cSMark Lord ata_tf_to_fis(&qc->tf, link->pmp, 1, (void *)fis); 22924c4a90fdSThiago Farina err = mv_send_fis(ap, fis, ARRAY_SIZE(fis)); 229370f8b79cSMark Lord if (err) 229470f8b79cSMark Lord return err; 229570f8b79cSMark Lord 229670f8b79cSMark Lord switch (qc->tf.protocol) { 229770f8b79cSMark Lord case ATAPI_PROT_PIO: 229870f8b79cSMark Lord pp->pp_flags |= MV_PP_FLAG_FAKE_ATA_BUSY; 2299df561f66SGustavo A. R. Silva fallthrough; 230070f8b79cSMark Lord case ATAPI_PROT_NODATA: 230170f8b79cSMark Lord ap->hsm_task_state = HSM_ST_FIRST; 230270f8b79cSMark Lord break; 230370f8b79cSMark Lord case ATA_PROT_PIO: 230470f8b79cSMark Lord pp->pp_flags |= MV_PP_FLAG_FAKE_ATA_BUSY; 230570f8b79cSMark Lord if (qc->tf.flags & ATA_TFLAG_WRITE) 230670f8b79cSMark Lord ap->hsm_task_state = HSM_ST_FIRST; 230770f8b79cSMark Lord else 230870f8b79cSMark Lord ap->hsm_task_state = HSM_ST; 230970f8b79cSMark Lord break; 231070f8b79cSMark Lord default: 231170f8b79cSMark Lord ap->hsm_task_state = HSM_ST_LAST; 231270f8b79cSMark Lord break; 231370f8b79cSMark Lord } 231470f8b79cSMark Lord 231570f8b79cSMark Lord if (qc->tf.flags & ATA_TFLAG_POLLING) 2316ea3c6450SGwendal Grignou ata_sff_queue_pio_task(link, 0); 231770f8b79cSMark Lord return 0; 231870f8b79cSMark Lord } 231970f8b79cSMark Lord 232070f8b79cSMark Lord /** 2321c6fd2807SJeff Garzik * mv_qc_issue - Initiate a command to the host 2322c6fd2807SJeff Garzik * @qc: queued command to start 2323c6fd2807SJeff Garzik * 2324c6fd2807SJeff Garzik * This routine simply redirects to the general purpose routine 2325c6fd2807SJeff Garzik * if command is not DMA. Else, it sanity checks our local 2326c6fd2807SJeff Garzik * caches of the request producer/consumer indices then enables 2327c6fd2807SJeff Garzik * DMA and bumps the request producer index. 2328c6fd2807SJeff Garzik * 2329c6fd2807SJeff Garzik * LOCKING: 2330c6fd2807SJeff Garzik * Inherited from caller. 2331c6fd2807SJeff Garzik */ 2332c6fd2807SJeff Garzik static unsigned int mv_qc_issue(struct ata_queued_cmd *qc) 2333c6fd2807SJeff Garzik { 2334f48765ccSMark Lord static int limit_warnings = 10; 2335c5d3e45aSJeff Garzik struct ata_port *ap = qc->ap; 2336c5d3e45aSJeff Garzik void __iomem *port_mmio = mv_ap_base(ap); 2337c5d3e45aSJeff Garzik struct mv_port_priv *pp = ap->private_data; 2338bdd4dddeSJeff Garzik u32 in_index; 233942ed893dSMark Lord unsigned int port_irqs; 2340c6fd2807SJeff Garzik 2341d16ab3f6SMark Lord pp->pp_flags &= ~MV_PP_FLAG_FAKE_ATA_BUSY; /* paranoia */ 2342d16ab3f6SMark Lord 2343f48765ccSMark Lord switch (qc->tf.protocol) { 2344f48765ccSMark Lord case ATA_PROT_DMA: 234544b73380SMark Lord if (qc->tf.command == ATA_CMD_DSM) { 234644b73380SMark Lord if (!ap->ops->bmdma_setup) /* no bmdma on GEN_I */ 234744b73380SMark Lord return AC_ERR_OTHER; 234844b73380SMark Lord break; /* use bmdma for this */ 234944b73380SMark Lord } 2350df561f66SGustavo A. R. Silva fallthrough; 2351f48765ccSMark Lord case ATA_PROT_NCQ: 2352f48765ccSMark Lord mv_start_edma(ap, port_mmio, pp, qc->tf.protocol); 2353f48765ccSMark Lord pp->req_idx = (pp->req_idx + 1) & MV_MAX_Q_DEPTH_MASK; 2354f48765ccSMark Lord in_index = pp->req_idx << EDMA_REQ_Q_PTR_SHIFT; 2355f48765ccSMark Lord 2356f48765ccSMark Lord /* Write the request in pointer to kick the EDMA to life */ 2357f48765ccSMark Lord writelfl((pp->crqb_dma & EDMA_REQ_Q_BASE_LO_MASK) | in_index, 2358cae5a29dSMark Lord port_mmio + EDMA_REQ_Q_IN_PTR); 2359f48765ccSMark Lord return 0; 2360f48765ccSMark Lord 2361f48765ccSMark Lord case ATA_PROT_PIO: 2362c6112bd8SMark Lord /* 2363c6112bd8SMark Lord * Errata SATA#16, SATA#24: warn if multiple DRQs expected. 2364c6112bd8SMark Lord * 2365c6112bd8SMark Lord * Someday, we might implement special polling workarounds 2366c6112bd8SMark Lord * for these, but it all seems rather unnecessary since we 2367c6112bd8SMark Lord * normally use only DMA for commands which transfer more 2368c6112bd8SMark Lord * than a single block of data. 2369c6112bd8SMark Lord * 2370c6112bd8SMark Lord * Much of the time, this could just work regardless. 2371c6112bd8SMark Lord * So for now, just log the incident, and allow the attempt. 2372c6112bd8SMark Lord */ 2373c7843e8fSMark Lord if (limit_warnings > 0 && (qc->nbytes / qc->sect_size) > 1) { 2374c6112bd8SMark Lord --limit_warnings; 2375a9a79dfeSJoe Perches ata_link_warn(qc->dev->link, DRV_NAME 2376c6112bd8SMark Lord ": attempting PIO w/multiple DRQ: " 2377c6112bd8SMark Lord "this may fail due to h/w errata\n"); 2378c6112bd8SMark Lord } 2379df561f66SGustavo A. R. Silva fallthrough; 238042ed893dSMark Lord case ATA_PROT_NODATA: 2381f48765ccSMark Lord case ATAPI_PROT_PIO: 238242ed893dSMark Lord case ATAPI_PROT_NODATA: 238342ed893dSMark Lord if (ap->flags & ATA_FLAG_PIO_POLLING) 238442ed893dSMark Lord qc->tf.flags |= ATA_TFLAG_POLLING; 238542ed893dSMark Lord break; 238642ed893dSMark Lord } 238742ed893dSMark Lord 238842ed893dSMark Lord if (qc->tf.flags & ATA_TFLAG_POLLING) 238942ed893dSMark Lord port_irqs = ERR_IRQ; /* mask device interrupt when polling */ 239042ed893dSMark Lord else 239142ed893dSMark Lord port_irqs = ERR_IRQ | DONE_IRQ; /* unmask all interrupts */ 239242ed893dSMark Lord 239317c5aab5SMark Lord /* 239417c5aab5SMark Lord * We're about to send a non-EDMA capable command to the 2395c6fd2807SJeff Garzik * port. Turn off EDMA so there won't be problems accessing 2396c6fd2807SJeff Garzik * shadow block, etc registers. 2397c6fd2807SJeff Garzik */ 2398b562468cSMark Lord mv_stop_edma(ap); 2399f48765ccSMark Lord mv_clear_and_enable_port_irqs(ap, mv_ap_base(ap), port_irqs); 2400e49856d8SMark Lord mv_pmp_select(ap, qc->dev->link->pmp); 240170f8b79cSMark Lord 240270f8b79cSMark Lord if (qc->tf.command == ATA_CMD_READ_LOG_EXT) { 240370f8b79cSMark Lord struct mv_host_priv *hpriv = ap->host->private_data; 240470f8b79cSMark Lord /* 240570f8b79cSMark Lord * Workaround for 88SX60x1 FEr SATA#25 (part 2). 240670f8b79cSMark Lord * 240770f8b79cSMark Lord * After any NCQ error, the READ_LOG_EXT command 240870f8b79cSMark Lord * from libata-eh *must* use mv_qc_issue_fis(). 240970f8b79cSMark Lord * Otherwise it might fail, due to chip errata. 241070f8b79cSMark Lord * 241170f8b79cSMark Lord * Rather than special-case it, we'll just *always* 241270f8b79cSMark Lord * use this method here for READ_LOG_EXT, making for 241370f8b79cSMark Lord * easier testing. 241470f8b79cSMark Lord */ 241570f8b79cSMark Lord if (IS_GEN_II(hpriv)) 241670f8b79cSMark Lord return mv_qc_issue_fis(qc); 241770f8b79cSMark Lord } 2418360ff783STejun Heo return ata_bmdma_qc_issue(qc); 2419c6fd2807SJeff Garzik } 2420c6fd2807SJeff Garzik 24218f767f8aSMark Lord static struct ata_queued_cmd *mv_get_active_qc(struct ata_port *ap) 24228f767f8aSMark Lord { 24238f767f8aSMark Lord struct mv_port_priv *pp = ap->private_data; 24248f767f8aSMark Lord struct ata_queued_cmd *qc; 24258f767f8aSMark Lord 24268f767f8aSMark Lord if (pp->pp_flags & MV_PP_FLAG_NCQ_EN) 24278f767f8aSMark Lord return NULL; 24288f767f8aSMark Lord qc = ata_qc_from_tag(ap, ap->link.active_tag); 24293e4ec344STejun Heo if (qc && !(qc->tf.flags & ATA_TFLAG_POLLING)) 24308f767f8aSMark Lord return qc; 24313e4ec344STejun Heo return NULL; 24328f767f8aSMark Lord } 24338f767f8aSMark Lord 243429d187bbSMark Lord static void mv_pmp_error_handler(struct ata_port *ap) 243529d187bbSMark Lord { 243629d187bbSMark Lord unsigned int pmp, pmp_map; 243729d187bbSMark Lord struct mv_port_priv *pp = ap->private_data; 243829d187bbSMark Lord 243929d187bbSMark Lord if (pp->pp_flags & MV_PP_FLAG_DELAYED_EH) { 244029d187bbSMark Lord /* 244129d187bbSMark Lord * Perform NCQ error analysis on failed PMPs 244229d187bbSMark Lord * before we freeze the port entirely. 244329d187bbSMark Lord * 244429d187bbSMark Lord * The failed PMPs are marked earlier by mv_pmp_eh_prep(). 244529d187bbSMark Lord */ 244629d187bbSMark Lord pmp_map = pp->delayed_eh_pmp_map; 244729d187bbSMark Lord pp->pp_flags &= ~MV_PP_FLAG_DELAYED_EH; 244829d187bbSMark Lord for (pmp = 0; pmp_map != 0; pmp++) { 244929d187bbSMark Lord unsigned int this_pmp = (1 << pmp); 245029d187bbSMark Lord if (pmp_map & this_pmp) { 245129d187bbSMark Lord struct ata_link *link = &ap->pmp_link[pmp]; 245229d187bbSMark Lord pmp_map &= ~this_pmp; 245329d187bbSMark Lord ata_eh_analyze_ncq_error(link); 245429d187bbSMark Lord } 245529d187bbSMark Lord } 245629d187bbSMark Lord ata_port_freeze(ap); 245729d187bbSMark Lord } 245829d187bbSMark Lord sata_pmp_error_handler(ap); 245929d187bbSMark Lord } 246029d187bbSMark Lord 24614c299ca3SMark Lord static unsigned int mv_get_err_pmp_map(struct ata_port *ap) 24624c299ca3SMark Lord { 24634c299ca3SMark Lord void __iomem *port_mmio = mv_ap_base(ap); 24644c299ca3SMark Lord 2465cae5a29dSMark Lord return readl(port_mmio + SATA_TESTCTL) >> 16; 24664c299ca3SMark Lord } 24674c299ca3SMark Lord 24684c299ca3SMark Lord static void mv_pmp_eh_prep(struct ata_port *ap, unsigned int pmp_map) 24694c299ca3SMark Lord { 24704c299ca3SMark Lord unsigned int pmp; 24714c299ca3SMark Lord 24724c299ca3SMark Lord /* 24734c299ca3SMark Lord * Initialize EH info for PMPs which saw device errors 24744c299ca3SMark Lord */ 24754c299ca3SMark Lord for (pmp = 0; pmp_map != 0; pmp++) { 24764c299ca3SMark Lord unsigned int this_pmp = (1 << pmp); 24774c299ca3SMark Lord if (pmp_map & this_pmp) { 24784c299ca3SMark Lord struct ata_link *link = &ap->pmp_link[pmp]; 247914d7045cSColin Ian King struct ata_eh_info *ehi = &link->eh_info; 24804c299ca3SMark Lord 24814c299ca3SMark Lord pmp_map &= ~this_pmp; 24824c299ca3SMark Lord ata_ehi_clear_desc(ehi); 24834c299ca3SMark Lord ata_ehi_push_desc(ehi, "dev err"); 24844c299ca3SMark Lord ehi->err_mask |= AC_ERR_DEV; 24854c299ca3SMark Lord ehi->action |= ATA_EH_RESET; 24864c299ca3SMark Lord ata_link_abort(link); 24874c299ca3SMark Lord } 24884c299ca3SMark Lord } 24894c299ca3SMark Lord } 24904c299ca3SMark Lord 249106aaca3fSMark Lord static int mv_req_q_empty(struct ata_port *ap) 249206aaca3fSMark Lord { 249306aaca3fSMark Lord void __iomem *port_mmio = mv_ap_base(ap); 249406aaca3fSMark Lord u32 in_ptr, out_ptr; 249506aaca3fSMark Lord 2496cae5a29dSMark Lord in_ptr = (readl(port_mmio + EDMA_REQ_Q_IN_PTR) 249706aaca3fSMark Lord >> EDMA_REQ_Q_PTR_SHIFT) & MV_MAX_Q_DEPTH_MASK; 2498cae5a29dSMark Lord out_ptr = (readl(port_mmio + EDMA_REQ_Q_OUT_PTR) 249906aaca3fSMark Lord >> EDMA_REQ_Q_PTR_SHIFT) & MV_MAX_Q_DEPTH_MASK; 250006aaca3fSMark Lord return (in_ptr == out_ptr); /* 1 == queue_is_empty */ 250106aaca3fSMark Lord } 250206aaca3fSMark Lord 25034c299ca3SMark Lord static int mv_handle_fbs_ncq_dev_err(struct ata_port *ap) 25044c299ca3SMark Lord { 25054c299ca3SMark Lord struct mv_port_priv *pp = ap->private_data; 25064c299ca3SMark Lord int failed_links; 25074c299ca3SMark Lord unsigned int old_map, new_map; 25084c299ca3SMark Lord 25094c299ca3SMark Lord /* 25104c299ca3SMark Lord * Device error during FBS+NCQ operation: 25114c299ca3SMark Lord * 25124c299ca3SMark Lord * Set a port flag to prevent further I/O being enqueued. 25134c299ca3SMark Lord * Leave the EDMA running to drain outstanding commands from this port. 25144c299ca3SMark Lord * Perform the post-mortem/EH only when all responses are complete. 25154c299ca3SMark Lord * Follow recovery sequence from 6042/7042 datasheet (7.3.15.4.2.2). 25164c299ca3SMark Lord */ 25174c299ca3SMark Lord if (!(pp->pp_flags & MV_PP_FLAG_DELAYED_EH)) { 25184c299ca3SMark Lord pp->pp_flags |= MV_PP_FLAG_DELAYED_EH; 25194c299ca3SMark Lord pp->delayed_eh_pmp_map = 0; 25204c299ca3SMark Lord } 25214c299ca3SMark Lord old_map = pp->delayed_eh_pmp_map; 25224c299ca3SMark Lord new_map = old_map | mv_get_err_pmp_map(ap); 25234c299ca3SMark Lord 25244c299ca3SMark Lord if (old_map != new_map) { 25254c299ca3SMark Lord pp->delayed_eh_pmp_map = new_map; 25264c299ca3SMark Lord mv_pmp_eh_prep(ap, new_map & ~old_map); 25274c299ca3SMark Lord } 2528c46938ccSMark Lord failed_links = hweight16(new_map); 25294c299ca3SMark Lord 2530a9a79dfeSJoe Perches ata_port_info(ap, 2531e3ed8939SJens Axboe "%s: pmp_map=%04x qc_map=%04llx failed_links=%d nr_active_links=%d\n", 25324c299ca3SMark Lord __func__, pp->delayed_eh_pmp_map, 25334c299ca3SMark Lord ap->qc_active, failed_links, 25344c299ca3SMark Lord ap->nr_active_links); 25354c299ca3SMark Lord 253606aaca3fSMark Lord if (ap->nr_active_links <= failed_links && mv_req_q_empty(ap)) { 25374c299ca3SMark Lord mv_process_crpb_entries(ap, pp); 25384c299ca3SMark Lord mv_stop_edma(ap); 25394c299ca3SMark Lord mv_eh_freeze(ap); 2540a9a79dfeSJoe Perches ata_port_info(ap, "%s: done\n", __func__); 25414c299ca3SMark Lord return 1; /* handled */ 25424c299ca3SMark Lord } 2543a9a79dfeSJoe Perches ata_port_info(ap, "%s: waiting\n", __func__); 25444c299ca3SMark Lord return 1; /* handled */ 25454c299ca3SMark Lord } 25464c299ca3SMark Lord 25474c299ca3SMark Lord static int mv_handle_fbs_non_ncq_dev_err(struct ata_port *ap) 25484c299ca3SMark Lord { 25494c299ca3SMark Lord /* 25504c299ca3SMark Lord * Possible future enhancement: 25514c299ca3SMark Lord * 25524c299ca3SMark Lord * FBS+non-NCQ operation is not yet implemented. 25534c299ca3SMark Lord * See related notes in mv_edma_cfg(). 25544c299ca3SMark Lord * 25554c299ca3SMark Lord * Device error during FBS+non-NCQ operation: 25564c299ca3SMark Lord * 25574c299ca3SMark Lord * We need to snapshot the shadow registers for each failed command. 25584c299ca3SMark Lord * Follow recovery sequence from 6042/7042 datasheet (7.3.15.4.2.3). 25594c299ca3SMark Lord */ 25604c299ca3SMark Lord return 0; /* not handled */ 25614c299ca3SMark Lord } 25624c299ca3SMark Lord 25634c299ca3SMark Lord static int mv_handle_dev_err(struct ata_port *ap, u32 edma_err_cause) 25644c299ca3SMark Lord { 25654c299ca3SMark Lord struct mv_port_priv *pp = ap->private_data; 25664c299ca3SMark Lord 25674c299ca3SMark Lord if (!(pp->pp_flags & MV_PP_FLAG_EDMA_EN)) 25684c299ca3SMark Lord return 0; /* EDMA was not active: not handled */ 25694c299ca3SMark Lord if (!(pp->pp_flags & MV_PP_FLAG_FBS_EN)) 25704c299ca3SMark Lord return 0; /* FBS was not active: not handled */ 25714c299ca3SMark Lord 25724c299ca3SMark Lord if (!(edma_err_cause & EDMA_ERR_DEV)) 25734c299ca3SMark Lord return 0; /* non DEV error: not handled */ 25744c299ca3SMark Lord edma_err_cause &= ~EDMA_ERR_IRQ_TRANSIENT; 25754c299ca3SMark Lord if (edma_err_cause & ~(EDMA_ERR_DEV | EDMA_ERR_SELF_DIS)) 25764c299ca3SMark Lord return 0; /* other problems: not handled */ 25774c299ca3SMark Lord 25784c299ca3SMark Lord if (pp->pp_flags & MV_PP_FLAG_NCQ_EN) { 25794c299ca3SMark Lord /* 25804c299ca3SMark Lord * EDMA should NOT have self-disabled for this case. 25814c299ca3SMark Lord * If it did, then something is wrong elsewhere, 25824c299ca3SMark Lord * and we cannot handle it here. 25834c299ca3SMark Lord */ 25844c299ca3SMark Lord if (edma_err_cause & EDMA_ERR_SELF_DIS) { 2585a9a79dfeSJoe Perches ata_port_warn(ap, "%s: err_cause=0x%x pp_flags=0x%x\n", 25864c299ca3SMark Lord __func__, edma_err_cause, pp->pp_flags); 25874c299ca3SMark Lord return 0; /* not handled */ 25884c299ca3SMark Lord } 25894c299ca3SMark Lord return mv_handle_fbs_ncq_dev_err(ap); 25904c299ca3SMark Lord } else { 25914c299ca3SMark Lord /* 25924c299ca3SMark Lord * EDMA should have self-disabled for this case. 25934c299ca3SMark Lord * If it did not, then something is wrong elsewhere, 25944c299ca3SMark Lord * and we cannot handle it here. 25954c299ca3SMark Lord */ 25964c299ca3SMark Lord if (!(edma_err_cause & EDMA_ERR_SELF_DIS)) { 2597a9a79dfeSJoe Perches ata_port_warn(ap, "%s: err_cause=0x%x pp_flags=0x%x\n", 25984c299ca3SMark Lord __func__, edma_err_cause, pp->pp_flags); 25994c299ca3SMark Lord return 0; /* not handled */ 26004c299ca3SMark Lord } 26014c299ca3SMark Lord return mv_handle_fbs_non_ncq_dev_err(ap); 26024c299ca3SMark Lord } 26034c299ca3SMark Lord return 0; /* not handled */ 26044c299ca3SMark Lord } 26054c299ca3SMark Lord 2606a9010329SMark Lord static void mv_unexpected_intr(struct ata_port *ap, int edma_was_enabled) 26078f767f8aSMark Lord { 26088f767f8aSMark Lord struct ata_eh_info *ehi = &ap->link.eh_info; 2609a9010329SMark Lord char *when = "idle"; 26108f767f8aSMark Lord 26118f767f8aSMark Lord ata_ehi_clear_desc(ehi); 26123e4ec344STejun Heo if (edma_was_enabled) { 2613a9010329SMark Lord when = "EDMA enabled"; 26148f767f8aSMark Lord } else { 26158f767f8aSMark Lord struct ata_queued_cmd *qc = ata_qc_from_tag(ap, ap->link.active_tag); 26168f767f8aSMark Lord if (qc && (qc->tf.flags & ATA_TFLAG_POLLING)) 2617a9010329SMark Lord when = "polling"; 26188f767f8aSMark Lord } 2619a9010329SMark Lord ata_ehi_push_desc(ehi, "unexpected device interrupt while %s", when); 26208f767f8aSMark Lord ehi->err_mask |= AC_ERR_OTHER; 26218f767f8aSMark Lord ehi->action |= ATA_EH_RESET; 26228f767f8aSMark Lord ata_port_freeze(ap); 26238f767f8aSMark Lord } 26248f767f8aSMark Lord 2625c6fd2807SJeff Garzik /** 2626c6fd2807SJeff Garzik * mv_err_intr - Handle error interrupts on the port 2627c6fd2807SJeff Garzik * @ap: ATA channel to manipulate 2628c6fd2807SJeff Garzik * 26298d07379dSMark Lord * Most cases require a full reset of the chip's state machine, 26308d07379dSMark Lord * which also performs a COMRESET. 26318d07379dSMark Lord * Also, if the port disabled DMA, update our cached copy to match. 2632c6fd2807SJeff Garzik * 2633c6fd2807SJeff Garzik * LOCKING: 2634c6fd2807SJeff Garzik * Inherited from caller. 2635c6fd2807SJeff Garzik */ 263637b9046aSMark Lord static void mv_err_intr(struct ata_port *ap) 2637c6fd2807SJeff Garzik { 2638c6fd2807SJeff Garzik void __iomem *port_mmio = mv_ap_base(ap); 2639bdd4dddeSJeff Garzik u32 edma_err_cause, eh_freeze_mask, serr = 0; 2640e4006077SMark Lord u32 fis_cause = 0; 2641bdd4dddeSJeff Garzik struct mv_port_priv *pp = ap->private_data; 2642bdd4dddeSJeff Garzik struct mv_host_priv *hpriv = ap->host->private_data; 2643bdd4dddeSJeff Garzik unsigned int action = 0, err_mask = 0; 26449af5c9c9STejun Heo struct ata_eh_info *ehi = &ap->link.eh_info; 264537b9046aSMark Lord struct ata_queued_cmd *qc; 264637b9046aSMark Lord int abort = 0; 2647c6fd2807SJeff Garzik 26488d07379dSMark Lord /* 264937b9046aSMark Lord * Read and clear the SError and err_cause bits. 2650e4006077SMark Lord * For GenIIe, if EDMA_ERR_TRANS_IRQ_7 is set, we also must read/clear 2651e4006077SMark Lord * the FIS_IRQ_CAUSE register before clearing edma_err_cause. 2652bdd4dddeSJeff Garzik */ 265337b9046aSMark Lord sata_scr_read(&ap->link, SCR_ERROR, &serr); 265437b9046aSMark Lord sata_scr_write_flush(&ap->link, SCR_ERROR, serr); 265537b9046aSMark Lord 2656cae5a29dSMark Lord edma_err_cause = readl(port_mmio + EDMA_ERR_IRQ_CAUSE); 2657e4006077SMark Lord if (IS_GEN_IIE(hpriv) && (edma_err_cause & EDMA_ERR_TRANS_IRQ_7)) { 2658cae5a29dSMark Lord fis_cause = readl(port_mmio + FIS_IRQ_CAUSE); 2659cae5a29dSMark Lord writelfl(~fis_cause, port_mmio + FIS_IRQ_CAUSE); 2660e4006077SMark Lord } 2661cae5a29dSMark Lord writelfl(~edma_err_cause, port_mmio + EDMA_ERR_IRQ_CAUSE); 2662bdd4dddeSJeff Garzik 26634c299ca3SMark Lord if (edma_err_cause & EDMA_ERR_DEV) { 26644c299ca3SMark Lord /* 26654c299ca3SMark Lord * Device errors during FIS-based switching operation 26664c299ca3SMark Lord * require special handling. 26674c299ca3SMark Lord */ 26684c299ca3SMark Lord if (mv_handle_dev_err(ap, edma_err_cause)) 26694c299ca3SMark Lord return; 26704c299ca3SMark Lord } 26714c299ca3SMark Lord 267237b9046aSMark Lord qc = mv_get_active_qc(ap); 267337b9046aSMark Lord ata_ehi_clear_desc(ehi); 267437b9046aSMark Lord ata_ehi_push_desc(ehi, "edma_err_cause=%08x pp_flags=%08x", 267537b9046aSMark Lord edma_err_cause, pp->pp_flags); 2676e4006077SMark Lord 2677c443c500SMark Lord if (IS_GEN_IIE(hpriv) && (edma_err_cause & EDMA_ERR_TRANS_IRQ_7)) { 2678e4006077SMark Lord ata_ehi_push_desc(ehi, "fis_cause=%08x", fis_cause); 2679cae5a29dSMark Lord if (fis_cause & FIS_IRQ_CAUSE_AN) { 2680c443c500SMark Lord u32 ec = edma_err_cause & 2681c443c500SMark Lord ~(EDMA_ERR_TRANS_IRQ_7 | EDMA_ERR_IRQ_TRANSIENT); 2682c443c500SMark Lord sata_async_notification(ap); 2683c443c500SMark Lord if (!ec) 2684c443c500SMark Lord return; /* Just an AN; no need for the nukes */ 2685c443c500SMark Lord ata_ehi_push_desc(ehi, "SDB notify"); 2686c443c500SMark Lord } 2687c443c500SMark Lord } 2688bdd4dddeSJeff Garzik /* 2689352fab70SMark Lord * All generations share these EDMA error cause bits: 2690bdd4dddeSJeff Garzik */ 269137b9046aSMark Lord if (edma_err_cause & EDMA_ERR_DEV) { 2692bdd4dddeSJeff Garzik err_mask |= AC_ERR_DEV; 269337b9046aSMark Lord action |= ATA_EH_RESET; 269437b9046aSMark Lord ata_ehi_push_desc(ehi, "dev error"); 269537b9046aSMark Lord } 2696bdd4dddeSJeff Garzik if (edma_err_cause & (EDMA_ERR_D_PAR | EDMA_ERR_PRD_PAR | 26976c1153e0SJeff Garzik EDMA_ERR_CRQB_PAR | EDMA_ERR_CRPB_PAR | 2698bdd4dddeSJeff Garzik EDMA_ERR_INTRL_PAR)) { 2699bdd4dddeSJeff Garzik err_mask |= AC_ERR_ATA_BUS; 2700cf480626STejun Heo action |= ATA_EH_RESET; 2701b64bbc39STejun Heo ata_ehi_push_desc(ehi, "parity error"); 2702bdd4dddeSJeff Garzik } 2703bdd4dddeSJeff Garzik if (edma_err_cause & (EDMA_ERR_DEV_DCON | EDMA_ERR_DEV_CON)) { 2704bdd4dddeSJeff Garzik ata_ehi_hotplugged(ehi); 2705bdd4dddeSJeff Garzik ata_ehi_push_desc(ehi, edma_err_cause & EDMA_ERR_DEV_DCON ? 2706b64bbc39STejun Heo "dev disconnect" : "dev connect"); 2707cf480626STejun Heo action |= ATA_EH_RESET; 2708bdd4dddeSJeff Garzik } 2709bdd4dddeSJeff Garzik 2710352fab70SMark Lord /* 2711352fab70SMark Lord * Gen-I has a different SELF_DIS bit, 2712352fab70SMark Lord * different FREEZE bits, and no SERR bit: 2713352fab70SMark Lord */ 2714ee9ccdf7SJeff Garzik if (IS_GEN_I(hpriv)) { 2715bdd4dddeSJeff Garzik eh_freeze_mask = EDMA_EH_FREEZE_5; 2716bdd4dddeSJeff Garzik if (edma_err_cause & EDMA_ERR_SELF_DIS_5) { 2717c6fd2807SJeff Garzik pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN; 2718b64bbc39STejun Heo ata_ehi_push_desc(ehi, "EDMA self-disable"); 2719c6fd2807SJeff Garzik } 2720bdd4dddeSJeff Garzik } else { 2721bdd4dddeSJeff Garzik eh_freeze_mask = EDMA_EH_FREEZE; 2722bdd4dddeSJeff Garzik if (edma_err_cause & EDMA_ERR_SELF_DIS) { 2723bdd4dddeSJeff Garzik pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN; 2724b64bbc39STejun Heo ata_ehi_push_desc(ehi, "EDMA self-disable"); 2725bdd4dddeSJeff Garzik } 2726bdd4dddeSJeff Garzik if (edma_err_cause & EDMA_ERR_SERR) { 27278d07379dSMark Lord ata_ehi_push_desc(ehi, "SError=%08x", serr); 27288d07379dSMark Lord err_mask |= AC_ERR_ATA_BUS; 2729cf480626STejun Heo action |= ATA_EH_RESET; 2730bdd4dddeSJeff Garzik } 2731bdd4dddeSJeff Garzik } 2732c6fd2807SJeff Garzik 2733bdd4dddeSJeff Garzik if (!err_mask) { 2734bdd4dddeSJeff Garzik err_mask = AC_ERR_OTHER; 2735cf480626STejun Heo action |= ATA_EH_RESET; 2736bdd4dddeSJeff Garzik } 2737bdd4dddeSJeff Garzik 2738bdd4dddeSJeff Garzik ehi->serror |= serr; 2739bdd4dddeSJeff Garzik ehi->action |= action; 2740bdd4dddeSJeff Garzik 2741bdd4dddeSJeff Garzik if (qc) 2742bdd4dddeSJeff Garzik qc->err_mask |= err_mask; 2743bdd4dddeSJeff Garzik else 2744bdd4dddeSJeff Garzik ehi->err_mask |= err_mask; 2745bdd4dddeSJeff Garzik 274637b9046aSMark Lord if (err_mask == AC_ERR_DEV) { 274737b9046aSMark Lord /* 274837b9046aSMark Lord * Cannot do ata_port_freeze() here, 274937b9046aSMark Lord * because it would kill PIO access, 275037b9046aSMark Lord * which is needed for further diagnosis. 275137b9046aSMark Lord */ 275237b9046aSMark Lord mv_eh_freeze(ap); 275337b9046aSMark Lord abort = 1; 275437b9046aSMark Lord } else if (edma_err_cause & eh_freeze_mask) { 275537b9046aSMark Lord /* 275637b9046aSMark Lord * Note to self: ata_port_freeze() calls ata_port_abort() 275737b9046aSMark Lord */ 2758bdd4dddeSJeff Garzik ata_port_freeze(ap); 275937b9046aSMark Lord } else { 276037b9046aSMark Lord abort = 1; 276137b9046aSMark Lord } 276237b9046aSMark Lord 276337b9046aSMark Lord if (abort) { 276437b9046aSMark Lord if (qc) 276537b9046aSMark Lord ata_link_abort(qc->dev->link); 2766bdd4dddeSJeff Garzik else 2767bdd4dddeSJeff Garzik ata_port_abort(ap); 2768bdd4dddeSJeff Garzik } 276937b9046aSMark Lord } 2770bdd4dddeSJeff Garzik 27711aadf5c3STejun Heo static bool mv_process_crpb_response(struct ata_port *ap, 2772fcfb1f77SMark Lord struct mv_crpb *response, unsigned int tag, int ncq_enabled) 2773fcfb1f77SMark Lord { 2774fcfb1f77SMark Lord u8 ata_status; 2775fcfb1f77SMark Lord u16 edma_status = le16_to_cpu(response->flags); 2776752e386cSTejun Heo 2777fcfb1f77SMark Lord /* 2778fcfb1f77SMark Lord * edma_status from a response queue entry: 2779cae5a29dSMark Lord * LSB is from EDMA_ERR_IRQ_CAUSE (non-NCQ only). 2780fcfb1f77SMark Lord * MSB is saved ATA status from command completion. 2781fcfb1f77SMark Lord */ 2782fcfb1f77SMark Lord if (!ncq_enabled) { 2783fcfb1f77SMark Lord u8 err_cause = edma_status & 0xff & ~EDMA_ERR_DEV; 2784fcfb1f77SMark Lord if (err_cause) { 2785fcfb1f77SMark Lord /* 2786752e386cSTejun Heo * Error will be seen/handled by 2787752e386cSTejun Heo * mv_err_intr(). So do nothing at all here. 2788fcfb1f77SMark Lord */ 27891aadf5c3STejun Heo return false; 2790fcfb1f77SMark Lord } 2791fcfb1f77SMark Lord } 2792fcfb1f77SMark Lord ata_status = edma_status >> CRPB_FLAG_STATUS_SHIFT; 279337b9046aSMark Lord if (!ac_err_mask(ata_status)) 27941aadf5c3STejun Heo return true; 279537b9046aSMark Lord /* else: leave it for mv_err_intr() */ 27961aadf5c3STejun Heo return false; 2797fcfb1f77SMark Lord } 2798fcfb1f77SMark Lord 2799fcfb1f77SMark Lord static void mv_process_crpb_entries(struct ata_port *ap, struct mv_port_priv *pp) 2800bdd4dddeSJeff Garzik { 2801bdd4dddeSJeff Garzik void __iomem *port_mmio = mv_ap_base(ap); 2802bdd4dddeSJeff Garzik struct mv_host_priv *hpriv = ap->host->private_data; 2803fcfb1f77SMark Lord u32 in_index; 2804bdd4dddeSJeff Garzik bool work_done = false; 28051aadf5c3STejun Heo u32 done_mask = 0; 2806fcfb1f77SMark Lord int ncq_enabled = (pp->pp_flags & MV_PP_FLAG_NCQ_EN); 2807bdd4dddeSJeff Garzik 2808fcfb1f77SMark Lord /* Get the hardware queue position index */ 2809cae5a29dSMark Lord in_index = (readl(port_mmio + EDMA_RSP_Q_IN_PTR) 2810bdd4dddeSJeff Garzik >> EDMA_RSP_Q_PTR_SHIFT) & MV_MAX_Q_DEPTH_MASK; 2811bdd4dddeSJeff Garzik 2812fcfb1f77SMark Lord /* Process new responses from since the last time we looked */ 2813fcfb1f77SMark Lord while (in_index != pp->resp_idx) { 28146c1153e0SJeff Garzik unsigned int tag; 2815fcfb1f77SMark Lord struct mv_crpb *response = &pp->crpb[pp->resp_idx]; 2816bdd4dddeSJeff Garzik 2817fcfb1f77SMark Lord pp->resp_idx = (pp->resp_idx + 1) & MV_MAX_Q_DEPTH_MASK; 2818bdd4dddeSJeff Garzik 2819fcfb1f77SMark Lord if (IS_GEN_I(hpriv)) { 2820fcfb1f77SMark Lord /* 50xx: no NCQ, only one command active at a time */ 28219af5c9c9STejun Heo tag = ap->link.active_tag; 2822fcfb1f77SMark Lord } else { 2823fcfb1f77SMark Lord /* Gen II/IIE: get command tag from CRPB entry */ 2824fcfb1f77SMark Lord tag = le16_to_cpu(response->id) & 0x1f; 2825bdd4dddeSJeff Garzik } 28261aadf5c3STejun Heo if (mv_process_crpb_response(ap, response, tag, ncq_enabled)) 28271aadf5c3STejun Heo done_mask |= 1 << tag; 2828bdd4dddeSJeff Garzik work_done = true; 2829bdd4dddeSJeff Garzik } 2830bdd4dddeSJeff Garzik 28311aadf5c3STejun Heo if (work_done) { 28328385d756SSascha Hauer ata_qc_complete_multiple(ap, ata_qc_get_active(ap) ^ done_mask); 28331aadf5c3STejun Heo 2834352fab70SMark Lord /* Update the software queue position index in hardware */ 2835bdd4dddeSJeff Garzik writelfl((pp->crpb_dma & EDMA_RSP_Q_BASE_LO_MASK) | 2836fcfb1f77SMark Lord (pp->resp_idx << EDMA_RSP_Q_PTR_SHIFT), 2837cae5a29dSMark Lord port_mmio + EDMA_RSP_Q_OUT_PTR); 2838c6fd2807SJeff Garzik } 28391aadf5c3STejun Heo } 2840c6fd2807SJeff Garzik 2841a9010329SMark Lord static void mv_port_intr(struct ata_port *ap, u32 port_cause) 2842a9010329SMark Lord { 2843a9010329SMark Lord struct mv_port_priv *pp; 2844a9010329SMark Lord int edma_was_enabled; 2845a9010329SMark Lord 2846a9010329SMark Lord /* 2847a9010329SMark Lord * Grab a snapshot of the EDMA_EN flag setting, 2848a9010329SMark Lord * so that we have a consistent view for this port, 2849a9010329SMark Lord * even if something we call of our routines changes it. 2850a9010329SMark Lord */ 2851a9010329SMark Lord pp = ap->private_data; 2852a9010329SMark Lord edma_was_enabled = (pp->pp_flags & MV_PP_FLAG_EDMA_EN); 2853a9010329SMark Lord /* 2854a9010329SMark Lord * Process completed CRPB response(s) before other events. 2855a9010329SMark Lord */ 2856a9010329SMark Lord if (edma_was_enabled && (port_cause & DONE_IRQ)) { 2857a9010329SMark Lord mv_process_crpb_entries(ap, pp); 28584c299ca3SMark Lord if (pp->pp_flags & MV_PP_FLAG_DELAYED_EH) 28594c299ca3SMark Lord mv_handle_fbs_ncq_dev_err(ap); 2860a9010329SMark Lord } 2861a9010329SMark Lord /* 2862a9010329SMark Lord * Handle chip-reported errors, or continue on to handle PIO. 2863a9010329SMark Lord */ 2864a9010329SMark Lord if (unlikely(port_cause & ERR_IRQ)) { 2865a9010329SMark Lord mv_err_intr(ap); 2866a9010329SMark Lord } else if (!edma_was_enabled) { 2867a9010329SMark Lord struct ata_queued_cmd *qc = mv_get_active_qc(ap); 2868a9010329SMark Lord if (qc) 2869c3b28894STejun Heo ata_bmdma_port_intr(ap, qc); 2870a9010329SMark Lord else 2871a9010329SMark Lord mv_unexpected_intr(ap, edma_was_enabled); 2872a9010329SMark Lord } 2873a9010329SMark Lord } 2874a9010329SMark Lord 2875c6fd2807SJeff Garzik /** 2876c6fd2807SJeff Garzik * mv_host_intr - Handle all interrupts on the given host controller 2877cca3974eSJeff Garzik * @host: host specific structure 28787368f919SMark Lord * @main_irq_cause: Main interrupt cause register for the chip. 2879c6fd2807SJeff Garzik * 2880c6fd2807SJeff Garzik * LOCKING: 2881c6fd2807SJeff Garzik * Inherited from caller. 2882c6fd2807SJeff Garzik */ 28837368f919SMark Lord static int mv_host_intr(struct ata_host *host, u32 main_irq_cause) 2884c6fd2807SJeff Garzik { 2885f351b2d6SSaeed Bishara struct mv_host_priv *hpriv = host->private_data; 2886eabd5eb1SMark Lord void __iomem *mmio = hpriv->base, *hc_mmio; 2887a3718c1fSMark Lord unsigned int handled = 0, port; 2888c6fd2807SJeff Garzik 28892b748a0aSMark Lord /* If asserted, clear the "all ports" IRQ coalescing bit */ 28902b748a0aSMark Lord if (main_irq_cause & ALL_PORTS_COAL_DONE) 2891cae5a29dSMark Lord writel(~ALL_PORTS_COAL_IRQ, mmio + IRQ_COAL_CAUSE); 28922b748a0aSMark Lord 2893a3718c1fSMark Lord for (port = 0; port < hpriv->n_ports; port++) { 2894cca3974eSJeff Garzik struct ata_port *ap = host->ports[port]; 2895eabd5eb1SMark Lord unsigned int p, shift, hardport, port_cause; 2896eabd5eb1SMark Lord 2897a3718c1fSMark Lord MV_PORT_TO_SHIFT_AND_HARDPORT(port, shift, hardport); 2898a3718c1fSMark Lord /* 2899eabd5eb1SMark Lord * Each hc within the host has its own hc_irq_cause register, 2900eabd5eb1SMark Lord * where the interrupting ports bits get ack'd. 2901a3718c1fSMark Lord */ 2902eabd5eb1SMark Lord if (hardport == 0) { /* first port on this hc ? */ 2903eabd5eb1SMark Lord u32 hc_cause = (main_irq_cause >> shift) & HC0_IRQ_PEND; 2904eabd5eb1SMark Lord u32 port_mask, ack_irqs; 2905eabd5eb1SMark Lord /* 2906eabd5eb1SMark Lord * Skip this entire hc if nothing pending for any ports 2907eabd5eb1SMark Lord */ 2908eabd5eb1SMark Lord if (!hc_cause) { 2909eabd5eb1SMark Lord port += MV_PORTS_PER_HC - 1; 2910eabd5eb1SMark Lord continue; 2911eabd5eb1SMark Lord } 2912eabd5eb1SMark Lord /* 2913eabd5eb1SMark Lord * We don't need/want to read the hc_irq_cause register, 2914eabd5eb1SMark Lord * because doing so hurts performance, and 2915eabd5eb1SMark Lord * main_irq_cause already gives us everything we need. 2916eabd5eb1SMark Lord * 2917eabd5eb1SMark Lord * But we do have to *write* to the hc_irq_cause to ack 2918eabd5eb1SMark Lord * the ports that we are handling this time through. 2919eabd5eb1SMark Lord * 2920eabd5eb1SMark Lord * This requires that we create a bitmap for those 2921eabd5eb1SMark Lord * ports which interrupted us, and use that bitmap 2922eabd5eb1SMark Lord * to ack (only) those ports via hc_irq_cause. 2923eabd5eb1SMark Lord */ 2924eabd5eb1SMark Lord ack_irqs = 0; 29252b748a0aSMark Lord if (hc_cause & PORTS_0_3_COAL_DONE) 29262b748a0aSMark Lord ack_irqs = HC_COAL_IRQ; 2927eabd5eb1SMark Lord for (p = 0; p < MV_PORTS_PER_HC; ++p) { 2928eabd5eb1SMark Lord if ((port + p) >= hpriv->n_ports) 2929eabd5eb1SMark Lord break; 2930eabd5eb1SMark Lord port_mask = (DONE_IRQ | ERR_IRQ) << (p * 2); 2931eabd5eb1SMark Lord if (hc_cause & port_mask) 2932eabd5eb1SMark Lord ack_irqs |= (DMA_IRQ | DEV_IRQ) << p; 2933eabd5eb1SMark Lord } 2934a3718c1fSMark Lord hc_mmio = mv_hc_base_from_port(mmio, port); 2935cae5a29dSMark Lord writelfl(~ack_irqs, hc_mmio + HC_IRQ_CAUSE); 2936a3718c1fSMark Lord handled = 1; 2937a3718c1fSMark Lord } 2938a9010329SMark Lord /* 2939a9010329SMark Lord * Handle interrupts signalled for this port: 2940a9010329SMark Lord */ 2941eabd5eb1SMark Lord port_cause = (main_irq_cause >> shift) & (DONE_IRQ | ERR_IRQ); 2942a9010329SMark Lord if (port_cause) 2943a9010329SMark Lord mv_port_intr(ap, port_cause); 2944eabd5eb1SMark Lord } 2945a3718c1fSMark Lord return handled; 2946c6fd2807SJeff Garzik } 2947c6fd2807SJeff Garzik 2948a3718c1fSMark Lord static int mv_pci_error(struct ata_host *host, void __iomem *mmio) 2949bdd4dddeSJeff Garzik { 295002a121daSMark Lord struct mv_host_priv *hpriv = host->private_data; 2951bdd4dddeSJeff Garzik struct ata_port *ap; 2952bdd4dddeSJeff Garzik struct ata_queued_cmd *qc; 2953bdd4dddeSJeff Garzik struct ata_eh_info *ehi; 2954bdd4dddeSJeff Garzik unsigned int i, err_mask, printed = 0; 2955bdd4dddeSJeff Garzik u32 err_cause; 2956bdd4dddeSJeff Garzik 2957cae5a29dSMark Lord err_cause = readl(mmio + hpriv->irq_cause_offset); 2958bdd4dddeSJeff Garzik 2959a44fec1fSJoe Perches dev_err(host->dev, "PCI ERROR; PCI IRQ cause=0x%08x\n", err_cause); 2960bdd4dddeSJeff Garzik 2961bdd4dddeSJeff Garzik DPRINTK("All regs @ PCI error\n"); 2962bdd4dddeSJeff Garzik mv_dump_all_regs(mmio, -1, to_pci_dev(host->dev)); 2963bdd4dddeSJeff Garzik 2964cae5a29dSMark Lord writelfl(0, mmio + hpriv->irq_cause_offset); 2965bdd4dddeSJeff Garzik 2966bdd4dddeSJeff Garzik for (i = 0; i < host->n_ports; i++) { 2967bdd4dddeSJeff Garzik ap = host->ports[i]; 2968936fd732STejun Heo if (!ata_link_offline(&ap->link)) { 29699af5c9c9STejun Heo ehi = &ap->link.eh_info; 2970bdd4dddeSJeff Garzik ata_ehi_clear_desc(ehi); 2971bdd4dddeSJeff Garzik if (!printed++) 2972bdd4dddeSJeff Garzik ata_ehi_push_desc(ehi, 2973bdd4dddeSJeff Garzik "PCI err cause 0x%08x", err_cause); 2974bdd4dddeSJeff Garzik err_mask = AC_ERR_HOST_BUS; 2975cf480626STejun Heo ehi->action = ATA_EH_RESET; 29769af5c9c9STejun Heo qc = ata_qc_from_tag(ap, ap->link.active_tag); 2977bdd4dddeSJeff Garzik if (qc) 2978bdd4dddeSJeff Garzik qc->err_mask |= err_mask; 2979bdd4dddeSJeff Garzik else 2980bdd4dddeSJeff Garzik ehi->err_mask |= err_mask; 2981bdd4dddeSJeff Garzik 2982bdd4dddeSJeff Garzik ata_port_freeze(ap); 2983bdd4dddeSJeff Garzik } 2984bdd4dddeSJeff Garzik } 2985a3718c1fSMark Lord return 1; /* handled */ 2986bdd4dddeSJeff Garzik } 2987bdd4dddeSJeff Garzik 2988c6fd2807SJeff Garzik /** 2989c5d3e45aSJeff Garzik * mv_interrupt - Main interrupt event handler 2990c6fd2807SJeff Garzik * @irq: unused 2991c6fd2807SJeff Garzik * @dev_instance: private data; in this case the host structure 2992c6fd2807SJeff Garzik * 2993c6fd2807SJeff Garzik * Read the read only register to determine if any host 2994c6fd2807SJeff Garzik * controllers have pending interrupts. If so, call lower level 2995c6fd2807SJeff Garzik * routine to handle. Also check for PCI errors which are only 2996c6fd2807SJeff Garzik * reported here. 2997c6fd2807SJeff Garzik * 2998c6fd2807SJeff Garzik * LOCKING: 2999cca3974eSJeff Garzik * This routine holds the host lock while processing pending 3000c6fd2807SJeff Garzik * interrupts. 3001c6fd2807SJeff Garzik */ 30027d12e780SDavid Howells static irqreturn_t mv_interrupt(int irq, void *dev_instance) 3003c6fd2807SJeff Garzik { 3004cca3974eSJeff Garzik struct ata_host *host = dev_instance; 3005f351b2d6SSaeed Bishara struct mv_host_priv *hpriv = host->private_data; 3006a3718c1fSMark Lord unsigned int handled = 0; 30076d3c30efSMark Lord int using_msi = hpriv->hp_flags & MV_HP_FLAG_MSI; 300896e2c487SMark Lord u32 main_irq_cause, pending_irqs; 3009c6fd2807SJeff Garzik 3010646a4da5SMark Lord spin_lock(&host->lock); 30116d3c30efSMark Lord 30126d3c30efSMark Lord /* for MSI: block new interrupts while in here */ 30136d3c30efSMark Lord if (using_msi) 30142b748a0aSMark Lord mv_write_main_irq_mask(0, hpriv); 30156d3c30efSMark Lord 30167368f919SMark Lord main_irq_cause = readl(hpriv->main_irq_cause_addr); 301796e2c487SMark Lord pending_irqs = main_irq_cause & hpriv->main_irq_mask; 3018352fab70SMark Lord /* 3019352fab70SMark Lord * Deal with cases where we either have nothing pending, or have read 3020352fab70SMark Lord * a bogus register value which can indicate HW removal or PCI fault. 3021c6fd2807SJeff Garzik */ 3022a44253d2SMark Lord if (pending_irqs && main_irq_cause != 0xffffffffU) { 30231f398472SMark Lord if (unlikely((pending_irqs & PCI_ERR) && !IS_SOC(hpriv))) 3024a3718c1fSMark Lord handled = mv_pci_error(host, hpriv->base); 3025a3718c1fSMark Lord else 3026a44253d2SMark Lord handled = mv_host_intr(host, pending_irqs); 3027bdd4dddeSJeff Garzik } 30286d3c30efSMark Lord 30296d3c30efSMark Lord /* for MSI: unmask; interrupt cause bits will retrigger now */ 30306d3c30efSMark Lord if (using_msi) 30312b748a0aSMark Lord mv_write_main_irq_mask(hpriv->main_irq_mask, hpriv); 30326d3c30efSMark Lord 30339d51af7bSMark Lord spin_unlock(&host->lock); 30349d51af7bSMark Lord 3035c6fd2807SJeff Garzik return IRQ_RETVAL(handled); 3036c6fd2807SJeff Garzik } 3037c6fd2807SJeff Garzik 3038c6fd2807SJeff Garzik static unsigned int mv5_scr_offset(unsigned int sc_reg_in) 3039c6fd2807SJeff Garzik { 3040c6fd2807SJeff Garzik unsigned int ofs; 3041c6fd2807SJeff Garzik 3042c6fd2807SJeff Garzik switch (sc_reg_in) { 3043c6fd2807SJeff Garzik case SCR_STATUS: 3044c6fd2807SJeff Garzik case SCR_ERROR: 3045c6fd2807SJeff Garzik case SCR_CONTROL: 3046c6fd2807SJeff Garzik ofs = sc_reg_in * sizeof(u32); 3047c6fd2807SJeff Garzik break; 3048c6fd2807SJeff Garzik default: 3049c6fd2807SJeff Garzik ofs = 0xffffffffU; 3050c6fd2807SJeff Garzik break; 3051c6fd2807SJeff Garzik } 3052c6fd2807SJeff Garzik return ofs; 3053c6fd2807SJeff Garzik } 3054c6fd2807SJeff Garzik 305582ef04fbSTejun Heo static int mv5_scr_read(struct ata_link *link, unsigned int sc_reg_in, u32 *val) 3056c6fd2807SJeff Garzik { 305782ef04fbSTejun Heo struct mv_host_priv *hpriv = link->ap->host->private_data; 3058f351b2d6SSaeed Bishara void __iomem *mmio = hpriv->base; 305982ef04fbSTejun Heo void __iomem *addr = mv5_phy_base(mmio, link->ap->port_no); 3060c6fd2807SJeff Garzik unsigned int ofs = mv5_scr_offset(sc_reg_in); 3061c6fd2807SJeff Garzik 3062da3dbb17STejun Heo if (ofs != 0xffffffffU) { 3063da3dbb17STejun Heo *val = readl(addr + ofs); 3064da3dbb17STejun Heo return 0; 3065da3dbb17STejun Heo } else 3066da3dbb17STejun Heo return -EINVAL; 3067c6fd2807SJeff Garzik } 3068c6fd2807SJeff Garzik 306982ef04fbSTejun Heo static int mv5_scr_write(struct ata_link *link, unsigned int sc_reg_in, u32 val) 3070c6fd2807SJeff Garzik { 307182ef04fbSTejun Heo struct mv_host_priv *hpriv = link->ap->host->private_data; 3072f351b2d6SSaeed Bishara void __iomem *mmio = hpriv->base; 307382ef04fbSTejun Heo void __iomem *addr = mv5_phy_base(mmio, link->ap->port_no); 3074c6fd2807SJeff Garzik unsigned int ofs = mv5_scr_offset(sc_reg_in); 3075c6fd2807SJeff Garzik 3076da3dbb17STejun Heo if (ofs != 0xffffffffU) { 30770d5ff566STejun Heo writelfl(val, addr + ofs); 3078da3dbb17STejun Heo return 0; 3079da3dbb17STejun Heo } else 3080da3dbb17STejun Heo return -EINVAL; 3081c6fd2807SJeff Garzik } 3082c6fd2807SJeff Garzik 30837bb3c529SSaeed Bishara static void mv5_reset_bus(struct ata_host *host, void __iomem *mmio) 3084c6fd2807SJeff Garzik { 30857bb3c529SSaeed Bishara struct pci_dev *pdev = to_pci_dev(host->dev); 3086c6fd2807SJeff Garzik int early_5080; 3087c6fd2807SJeff Garzik 308844c10138SAuke Kok early_5080 = (pdev->device == 0x5080) && (pdev->revision == 0); 3089c6fd2807SJeff Garzik 3090c6fd2807SJeff Garzik if (!early_5080) { 3091c6fd2807SJeff Garzik u32 tmp = readl(mmio + MV_PCI_EXP_ROM_BAR_CTL); 3092c6fd2807SJeff Garzik tmp |= (1 << 0); 3093c6fd2807SJeff Garzik writel(tmp, mmio + MV_PCI_EXP_ROM_BAR_CTL); 3094c6fd2807SJeff Garzik } 3095c6fd2807SJeff Garzik 30967bb3c529SSaeed Bishara mv_reset_pci_bus(host, mmio); 3097c6fd2807SJeff Garzik } 3098c6fd2807SJeff Garzik 3099c6fd2807SJeff Garzik static void mv5_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio) 3100c6fd2807SJeff Garzik { 3101cae5a29dSMark Lord writel(0x0fcfffff, mmio + FLASH_CTL); 3102c6fd2807SJeff Garzik } 3103c6fd2807SJeff Garzik 3104c6fd2807SJeff Garzik static void mv5_read_preamp(struct mv_host_priv *hpriv, int idx, 3105c6fd2807SJeff Garzik void __iomem *mmio) 3106c6fd2807SJeff Garzik { 3107c6fd2807SJeff Garzik void __iomem *phy_mmio = mv5_phy_base(mmio, idx); 3108c6fd2807SJeff Garzik u32 tmp; 3109c6fd2807SJeff Garzik 3110c6fd2807SJeff Garzik tmp = readl(phy_mmio + MV5_PHY_MODE); 3111c6fd2807SJeff Garzik 3112c6fd2807SJeff Garzik hpriv->signal[idx].pre = tmp & 0x1800; /* bits 12:11 */ 3113c6fd2807SJeff Garzik hpriv->signal[idx].amps = tmp & 0xe0; /* bits 7:5 */ 3114c6fd2807SJeff Garzik } 3115c6fd2807SJeff Garzik 3116c6fd2807SJeff Garzik static void mv5_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio) 3117c6fd2807SJeff Garzik { 3118c6fd2807SJeff Garzik u32 tmp; 3119c6fd2807SJeff Garzik 3120cae5a29dSMark Lord writel(0, mmio + GPIO_PORT_CTL); 3121c6fd2807SJeff Garzik 3122c6fd2807SJeff Garzik /* FIXME: handle MV_HP_ERRATA_50XXB2 errata */ 3123c6fd2807SJeff Garzik 3124c6fd2807SJeff Garzik tmp = readl(mmio + MV_PCI_EXP_ROM_BAR_CTL); 3125c6fd2807SJeff Garzik tmp |= ~(1 << 0); 3126c6fd2807SJeff Garzik writel(tmp, mmio + MV_PCI_EXP_ROM_BAR_CTL); 3127c6fd2807SJeff Garzik } 3128c6fd2807SJeff Garzik 3129c6fd2807SJeff Garzik static void mv5_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio, 3130c6fd2807SJeff Garzik unsigned int port) 3131c6fd2807SJeff Garzik { 3132c6fd2807SJeff Garzik void __iomem *phy_mmio = mv5_phy_base(mmio, port); 3133c6fd2807SJeff Garzik const u32 mask = (1<<12) | (1<<11) | (1<<7) | (1<<6) | (1<<5); 3134c6fd2807SJeff Garzik u32 tmp; 3135c6fd2807SJeff Garzik int fix_apm_sq = (hpriv->hp_flags & MV_HP_ERRATA_50XXB0); 3136c6fd2807SJeff Garzik 3137c6fd2807SJeff Garzik if (fix_apm_sq) { 3138cae5a29dSMark Lord tmp = readl(phy_mmio + MV5_LTMODE); 3139c6fd2807SJeff Garzik tmp |= (1 << 19); 3140cae5a29dSMark Lord writel(tmp, phy_mmio + MV5_LTMODE); 3141c6fd2807SJeff Garzik 3142cae5a29dSMark Lord tmp = readl(phy_mmio + MV5_PHY_CTL); 3143c6fd2807SJeff Garzik tmp &= ~0x3; 3144c6fd2807SJeff Garzik tmp |= 0x1; 3145cae5a29dSMark Lord writel(tmp, phy_mmio + MV5_PHY_CTL); 3146c6fd2807SJeff Garzik } 3147c6fd2807SJeff Garzik 3148c6fd2807SJeff Garzik tmp = readl(phy_mmio + MV5_PHY_MODE); 3149c6fd2807SJeff Garzik tmp &= ~mask; 3150c6fd2807SJeff Garzik tmp |= hpriv->signal[port].pre; 3151c6fd2807SJeff Garzik tmp |= hpriv->signal[port].amps; 3152c6fd2807SJeff Garzik writel(tmp, phy_mmio + MV5_PHY_MODE); 3153c6fd2807SJeff Garzik } 3154c6fd2807SJeff Garzik 3155c6fd2807SJeff Garzik 3156c6fd2807SJeff Garzik #undef ZERO 3157c6fd2807SJeff Garzik #define ZERO(reg) writel(0, port_mmio + (reg)) 3158c6fd2807SJeff Garzik static void mv5_reset_hc_port(struct mv_host_priv *hpriv, void __iomem *mmio, 3159c6fd2807SJeff Garzik unsigned int port) 3160c6fd2807SJeff Garzik { 3161c6fd2807SJeff Garzik void __iomem *port_mmio = mv_port_base(mmio, port); 3162c6fd2807SJeff Garzik 3163e12bef50SMark Lord mv_reset_channel(hpriv, mmio, port); 3164c6fd2807SJeff Garzik 3165c6fd2807SJeff Garzik ZERO(0x028); /* command */ 3166cae5a29dSMark Lord writel(0x11f, port_mmio + EDMA_CFG); 3167c6fd2807SJeff Garzik ZERO(0x004); /* timer */ 3168c6fd2807SJeff Garzik ZERO(0x008); /* irq err cause */ 3169c6fd2807SJeff Garzik ZERO(0x00c); /* irq err mask */ 3170c6fd2807SJeff Garzik ZERO(0x010); /* rq bah */ 3171c6fd2807SJeff Garzik ZERO(0x014); /* rq inp */ 3172c6fd2807SJeff Garzik ZERO(0x018); /* rq outp */ 3173c6fd2807SJeff Garzik ZERO(0x01c); /* respq bah */ 3174c6fd2807SJeff Garzik ZERO(0x024); /* respq outp */ 3175c6fd2807SJeff Garzik ZERO(0x020); /* respq inp */ 3176c6fd2807SJeff Garzik ZERO(0x02c); /* test control */ 3177cae5a29dSMark Lord writel(0xbc, port_mmio + EDMA_IORDY_TMOUT); 3178c6fd2807SJeff Garzik } 3179c6fd2807SJeff Garzik #undef ZERO 3180c6fd2807SJeff Garzik 3181c6fd2807SJeff Garzik #define ZERO(reg) writel(0, hc_mmio + (reg)) 3182c6fd2807SJeff Garzik static void mv5_reset_one_hc(struct mv_host_priv *hpriv, void __iomem *mmio, 3183c6fd2807SJeff Garzik unsigned int hc) 3184c6fd2807SJeff Garzik { 3185c6fd2807SJeff Garzik void __iomem *hc_mmio = mv_hc_base(mmio, hc); 3186c6fd2807SJeff Garzik u32 tmp; 3187c6fd2807SJeff Garzik 3188c6fd2807SJeff Garzik ZERO(0x00c); 3189c6fd2807SJeff Garzik ZERO(0x010); 3190c6fd2807SJeff Garzik ZERO(0x014); 3191c6fd2807SJeff Garzik ZERO(0x018); 3192c6fd2807SJeff Garzik 3193c6fd2807SJeff Garzik tmp = readl(hc_mmio + 0x20); 3194c6fd2807SJeff Garzik tmp &= 0x1c1c1c1c; 3195c6fd2807SJeff Garzik tmp |= 0x03030303; 3196c6fd2807SJeff Garzik writel(tmp, hc_mmio + 0x20); 3197c6fd2807SJeff Garzik } 3198c6fd2807SJeff Garzik #undef ZERO 3199c6fd2807SJeff Garzik 3200c6fd2807SJeff Garzik static int mv5_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio, 3201c6fd2807SJeff Garzik unsigned int n_hc) 3202c6fd2807SJeff Garzik { 3203c6fd2807SJeff Garzik unsigned int hc, port; 3204c6fd2807SJeff Garzik 3205c6fd2807SJeff Garzik for (hc = 0; hc < n_hc; hc++) { 3206c6fd2807SJeff Garzik for (port = 0; port < MV_PORTS_PER_HC; port++) 3207c6fd2807SJeff Garzik mv5_reset_hc_port(hpriv, mmio, 3208c6fd2807SJeff Garzik (hc * MV_PORTS_PER_HC) + port); 3209c6fd2807SJeff Garzik 3210c6fd2807SJeff Garzik mv5_reset_one_hc(hpriv, mmio, hc); 3211c6fd2807SJeff Garzik } 3212c6fd2807SJeff Garzik 3213c6fd2807SJeff Garzik return 0; 3214c6fd2807SJeff Garzik } 3215c6fd2807SJeff Garzik 3216c6fd2807SJeff Garzik #undef ZERO 3217c6fd2807SJeff Garzik #define ZERO(reg) writel(0, mmio + (reg)) 32187bb3c529SSaeed Bishara static void mv_reset_pci_bus(struct ata_host *host, void __iomem *mmio) 3219c6fd2807SJeff Garzik { 322002a121daSMark Lord struct mv_host_priv *hpriv = host->private_data; 3221c6fd2807SJeff Garzik u32 tmp; 3222c6fd2807SJeff Garzik 3223cae5a29dSMark Lord tmp = readl(mmio + MV_PCI_MODE); 3224c6fd2807SJeff Garzik tmp &= 0xff00ffff; 3225cae5a29dSMark Lord writel(tmp, mmio + MV_PCI_MODE); 3226c6fd2807SJeff Garzik 3227c6fd2807SJeff Garzik ZERO(MV_PCI_DISC_TIMER); 3228c6fd2807SJeff Garzik ZERO(MV_PCI_MSI_TRIGGER); 3229cae5a29dSMark Lord writel(0x000100ff, mmio + MV_PCI_XBAR_TMOUT); 3230c6fd2807SJeff Garzik ZERO(MV_PCI_SERR_MASK); 3231cae5a29dSMark Lord ZERO(hpriv->irq_cause_offset); 3232cae5a29dSMark Lord ZERO(hpriv->irq_mask_offset); 3233c6fd2807SJeff Garzik ZERO(MV_PCI_ERR_LOW_ADDRESS); 3234c6fd2807SJeff Garzik ZERO(MV_PCI_ERR_HIGH_ADDRESS); 3235c6fd2807SJeff Garzik ZERO(MV_PCI_ERR_ATTRIBUTE); 3236c6fd2807SJeff Garzik ZERO(MV_PCI_ERR_COMMAND); 3237c6fd2807SJeff Garzik } 3238c6fd2807SJeff Garzik #undef ZERO 3239c6fd2807SJeff Garzik 3240c6fd2807SJeff Garzik static void mv6_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio) 3241c6fd2807SJeff Garzik { 3242c6fd2807SJeff Garzik u32 tmp; 3243c6fd2807SJeff Garzik 3244c6fd2807SJeff Garzik mv5_reset_flash(hpriv, mmio); 3245c6fd2807SJeff Garzik 3246cae5a29dSMark Lord tmp = readl(mmio + GPIO_PORT_CTL); 3247c6fd2807SJeff Garzik tmp &= 0x3; 3248c6fd2807SJeff Garzik tmp |= (1 << 5) | (1 << 6); 3249cae5a29dSMark Lord writel(tmp, mmio + GPIO_PORT_CTL); 3250c6fd2807SJeff Garzik } 3251c6fd2807SJeff Garzik 3252f3a23c2cSLee Jones /* 3253c6fd2807SJeff Garzik * mv6_reset_hc - Perform the 6xxx global soft reset 3254c6fd2807SJeff Garzik * @mmio: base address of the HBA 3255c6fd2807SJeff Garzik * 3256c6fd2807SJeff Garzik * This routine only applies to 6xxx parts. 3257c6fd2807SJeff Garzik * 3258c6fd2807SJeff Garzik * LOCKING: 3259c6fd2807SJeff Garzik * Inherited from caller. 3260c6fd2807SJeff Garzik */ 3261c6fd2807SJeff Garzik static int mv6_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio, 3262c6fd2807SJeff Garzik unsigned int n_hc) 3263c6fd2807SJeff Garzik { 3264cae5a29dSMark Lord void __iomem *reg = mmio + PCI_MAIN_CMD_STS; 3265c6fd2807SJeff Garzik int i, rc = 0; 3266c6fd2807SJeff Garzik u32 t; 3267c6fd2807SJeff Garzik 3268c6fd2807SJeff Garzik /* Following procedure defined in PCI "main command and status 3269c6fd2807SJeff Garzik * register" table. 3270c6fd2807SJeff Garzik */ 3271c6fd2807SJeff Garzik t = readl(reg); 3272c6fd2807SJeff Garzik writel(t | STOP_PCI_MASTER, reg); 3273c6fd2807SJeff Garzik 3274c6fd2807SJeff Garzik for (i = 0; i < 1000; i++) { 3275c6fd2807SJeff Garzik udelay(1); 3276c6fd2807SJeff Garzik t = readl(reg); 32772dcb407eSJeff Garzik if (PCI_MASTER_EMPTY & t) 3278c6fd2807SJeff Garzik break; 3279c6fd2807SJeff Garzik } 3280c6fd2807SJeff Garzik if (!(PCI_MASTER_EMPTY & t)) { 3281c6fd2807SJeff Garzik printk(KERN_ERR DRV_NAME ": PCI master won't flush\n"); 3282c6fd2807SJeff Garzik rc = 1; 3283c6fd2807SJeff Garzik goto done; 3284c6fd2807SJeff Garzik } 3285c6fd2807SJeff Garzik 3286c6fd2807SJeff Garzik /* set reset */ 3287c6fd2807SJeff Garzik i = 5; 3288c6fd2807SJeff Garzik do { 3289c6fd2807SJeff Garzik writel(t | GLOB_SFT_RST, reg); 3290c6fd2807SJeff Garzik t = readl(reg); 3291c6fd2807SJeff Garzik udelay(1); 3292c6fd2807SJeff Garzik } while (!(GLOB_SFT_RST & t) && (i-- > 0)); 3293c6fd2807SJeff Garzik 3294c6fd2807SJeff Garzik if (!(GLOB_SFT_RST & t)) { 3295c6fd2807SJeff Garzik printk(KERN_ERR DRV_NAME ": can't set global reset\n"); 3296c6fd2807SJeff Garzik rc = 1; 3297c6fd2807SJeff Garzik goto done; 3298c6fd2807SJeff Garzik } 3299c6fd2807SJeff Garzik 3300c6fd2807SJeff Garzik /* clear reset and *reenable the PCI master* (not mentioned in spec) */ 3301c6fd2807SJeff Garzik i = 5; 3302c6fd2807SJeff Garzik do { 3303c6fd2807SJeff Garzik writel(t & ~(GLOB_SFT_RST | STOP_PCI_MASTER), reg); 3304c6fd2807SJeff Garzik t = readl(reg); 3305c6fd2807SJeff Garzik udelay(1); 3306c6fd2807SJeff Garzik } while ((GLOB_SFT_RST & t) && (i-- > 0)); 3307c6fd2807SJeff Garzik 3308c6fd2807SJeff Garzik if (GLOB_SFT_RST & t) { 3309c6fd2807SJeff Garzik printk(KERN_ERR DRV_NAME ": can't clear global reset\n"); 3310c6fd2807SJeff Garzik rc = 1; 3311c6fd2807SJeff Garzik } 3312c6fd2807SJeff Garzik done: 3313c6fd2807SJeff Garzik return rc; 3314c6fd2807SJeff Garzik } 3315c6fd2807SJeff Garzik 3316c6fd2807SJeff Garzik static void mv6_read_preamp(struct mv_host_priv *hpriv, int idx, 3317c6fd2807SJeff Garzik void __iomem *mmio) 3318c6fd2807SJeff Garzik { 3319c6fd2807SJeff Garzik void __iomem *port_mmio; 3320c6fd2807SJeff Garzik u32 tmp; 3321c6fd2807SJeff Garzik 3322cae5a29dSMark Lord tmp = readl(mmio + RESET_CFG); 3323c6fd2807SJeff Garzik if ((tmp & (1 << 0)) == 0) { 3324c6fd2807SJeff Garzik hpriv->signal[idx].amps = 0x7 << 8; 3325c6fd2807SJeff Garzik hpriv->signal[idx].pre = 0x1 << 5; 3326c6fd2807SJeff Garzik return; 3327c6fd2807SJeff Garzik } 3328c6fd2807SJeff Garzik 3329c6fd2807SJeff Garzik port_mmio = mv_port_base(mmio, idx); 3330c6fd2807SJeff Garzik tmp = readl(port_mmio + PHY_MODE2); 3331c6fd2807SJeff Garzik 3332c6fd2807SJeff Garzik hpriv->signal[idx].amps = tmp & 0x700; /* bits 10:8 */ 3333c6fd2807SJeff Garzik hpriv->signal[idx].pre = tmp & 0xe0; /* bits 7:5 */ 3334c6fd2807SJeff Garzik } 3335c6fd2807SJeff Garzik 3336c6fd2807SJeff Garzik static void mv6_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio) 3337c6fd2807SJeff Garzik { 3338cae5a29dSMark Lord writel(0x00000060, mmio + GPIO_PORT_CTL); 3339c6fd2807SJeff Garzik } 3340c6fd2807SJeff Garzik 3341c6fd2807SJeff Garzik static void mv6_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio, 3342c6fd2807SJeff Garzik unsigned int port) 3343c6fd2807SJeff Garzik { 3344c6fd2807SJeff Garzik void __iomem *port_mmio = mv_port_base(mmio, port); 3345c6fd2807SJeff Garzik 3346c6fd2807SJeff Garzik u32 hp_flags = hpriv->hp_flags; 3347c6fd2807SJeff Garzik int fix_phy_mode2 = 3348c6fd2807SJeff Garzik hp_flags & (MV_HP_ERRATA_60X1B2 | MV_HP_ERRATA_60X1C0); 3349c6fd2807SJeff Garzik int fix_phy_mode4 = 3350c6fd2807SJeff Garzik hp_flags & (MV_HP_ERRATA_60X1B2 | MV_HP_ERRATA_60X1C0); 33518c30a8b9SMark Lord u32 m2, m3; 3352c6fd2807SJeff Garzik 3353c6fd2807SJeff Garzik if (fix_phy_mode2) { 3354c6fd2807SJeff Garzik m2 = readl(port_mmio + PHY_MODE2); 3355c6fd2807SJeff Garzik m2 &= ~(1 << 16); 3356c6fd2807SJeff Garzik m2 |= (1 << 31); 3357c6fd2807SJeff Garzik writel(m2, port_mmio + PHY_MODE2); 3358c6fd2807SJeff Garzik 3359c6fd2807SJeff Garzik udelay(200); 3360c6fd2807SJeff Garzik 3361c6fd2807SJeff Garzik m2 = readl(port_mmio + PHY_MODE2); 3362c6fd2807SJeff Garzik m2 &= ~((1 << 16) | (1 << 31)); 3363c6fd2807SJeff Garzik writel(m2, port_mmio + PHY_MODE2); 3364c6fd2807SJeff Garzik 3365c6fd2807SJeff Garzik udelay(200); 3366c6fd2807SJeff Garzik } 3367c6fd2807SJeff Garzik 33688c30a8b9SMark Lord /* 33698c30a8b9SMark Lord * Gen-II/IIe PHY_MODE3 errata RM#2: 33708c30a8b9SMark Lord * Achieves better receiver noise performance than the h/w default: 33718c30a8b9SMark Lord */ 33728c30a8b9SMark Lord m3 = readl(port_mmio + PHY_MODE3); 33738c30a8b9SMark Lord m3 = (m3 & 0x1f) | (0x5555601 << 5); 3374c6fd2807SJeff Garzik 33750388a8c0SMark Lord /* Guideline 88F5182 (GL# SATA-S11) */ 33760388a8c0SMark Lord if (IS_SOC(hpriv)) 33770388a8c0SMark Lord m3 &= ~0x1c; 33780388a8c0SMark Lord 3379c6fd2807SJeff Garzik if (fix_phy_mode4) { 3380ba069e37SMark Lord u32 m4 = readl(port_mmio + PHY_MODE4); 3381ba069e37SMark Lord /* 3382ba069e37SMark Lord * Enforce reserved-bit restrictions on GenIIe devices only. 3383ba069e37SMark Lord * For earlier chipsets, force only the internal config field 3384ba069e37SMark Lord * (workaround for errata FEr SATA#10 part 1). 3385ba069e37SMark Lord */ 33868c30a8b9SMark Lord if (IS_GEN_IIE(hpriv)) 3387ba069e37SMark Lord m4 = (m4 & ~PHY_MODE4_RSVD_ZEROS) | PHY_MODE4_RSVD_ONES; 3388ba069e37SMark Lord else 3389ba069e37SMark Lord m4 = (m4 & ~PHY_MODE4_CFG_MASK) | PHY_MODE4_CFG_VALUE; 33908c30a8b9SMark Lord writel(m4, port_mmio + PHY_MODE4); 3391c6fd2807SJeff Garzik } 3392b406c7a6SMark Lord /* 3393b406c7a6SMark Lord * Workaround for 60x1-B2 errata SATA#13: 3394b406c7a6SMark Lord * Any write to PHY_MODE4 (above) may corrupt PHY_MODE3, 3395b406c7a6SMark Lord * so we must always rewrite PHY_MODE3 after PHY_MODE4. 3396ba68460bSMark Lord * Or ensure we use writelfl() when writing PHY_MODE4. 3397b406c7a6SMark Lord */ 3398b406c7a6SMark Lord writel(m3, port_mmio + PHY_MODE3); 3399c6fd2807SJeff Garzik 3400c6fd2807SJeff Garzik /* Revert values of pre-emphasis and signal amps to the saved ones */ 3401c6fd2807SJeff Garzik m2 = readl(port_mmio + PHY_MODE2); 3402c6fd2807SJeff Garzik 3403c6fd2807SJeff Garzik m2 &= ~MV_M2_PREAMP_MASK; 3404c6fd2807SJeff Garzik m2 |= hpriv->signal[port].amps; 3405c6fd2807SJeff Garzik m2 |= hpriv->signal[port].pre; 3406c6fd2807SJeff Garzik m2 &= ~(1 << 16); 3407c6fd2807SJeff Garzik 3408c6fd2807SJeff Garzik /* according to mvSata 3.6.1, some IIE values are fixed */ 3409c6fd2807SJeff Garzik if (IS_GEN_IIE(hpriv)) { 3410c6fd2807SJeff Garzik m2 &= ~0xC30FF01F; 3411c6fd2807SJeff Garzik m2 |= 0x0000900F; 3412c6fd2807SJeff Garzik } 3413c6fd2807SJeff Garzik 3414c6fd2807SJeff Garzik writel(m2, port_mmio + PHY_MODE2); 3415c6fd2807SJeff Garzik } 3416c6fd2807SJeff Garzik 3417f351b2d6SSaeed Bishara /* TODO: use the generic LED interface to configure the SATA Presence */ 3418f351b2d6SSaeed Bishara /* & Acitivy LEDs on the board */ 3419f351b2d6SSaeed Bishara static void mv_soc_enable_leds(struct mv_host_priv *hpriv, 3420f351b2d6SSaeed Bishara void __iomem *mmio) 3421f351b2d6SSaeed Bishara { 3422f351b2d6SSaeed Bishara return; 3423f351b2d6SSaeed Bishara } 3424f351b2d6SSaeed Bishara 3425f351b2d6SSaeed Bishara static void mv_soc_read_preamp(struct mv_host_priv *hpriv, int idx, 3426f351b2d6SSaeed Bishara void __iomem *mmio) 3427f351b2d6SSaeed Bishara { 3428f351b2d6SSaeed Bishara void __iomem *port_mmio; 3429f351b2d6SSaeed Bishara u32 tmp; 3430f351b2d6SSaeed Bishara 3431f351b2d6SSaeed Bishara port_mmio = mv_port_base(mmio, idx); 3432f351b2d6SSaeed Bishara tmp = readl(port_mmio + PHY_MODE2); 3433f351b2d6SSaeed Bishara 3434f351b2d6SSaeed Bishara hpriv->signal[idx].amps = tmp & 0x700; /* bits 10:8 */ 3435f351b2d6SSaeed Bishara hpriv->signal[idx].pre = tmp & 0xe0; /* bits 7:5 */ 3436f351b2d6SSaeed Bishara } 3437f351b2d6SSaeed Bishara 3438f351b2d6SSaeed Bishara #undef ZERO 3439f351b2d6SSaeed Bishara #define ZERO(reg) writel(0, port_mmio + (reg)) 3440f351b2d6SSaeed Bishara static void mv_soc_reset_hc_port(struct mv_host_priv *hpriv, 3441f351b2d6SSaeed Bishara void __iomem *mmio, unsigned int port) 3442f351b2d6SSaeed Bishara { 3443f351b2d6SSaeed Bishara void __iomem *port_mmio = mv_port_base(mmio, port); 3444f351b2d6SSaeed Bishara 3445e12bef50SMark Lord mv_reset_channel(hpriv, mmio, port); 3446f351b2d6SSaeed Bishara 3447f351b2d6SSaeed Bishara ZERO(0x028); /* command */ 3448cae5a29dSMark Lord writel(0x101f, port_mmio + EDMA_CFG); 3449f351b2d6SSaeed Bishara ZERO(0x004); /* timer */ 3450f351b2d6SSaeed Bishara ZERO(0x008); /* irq err cause */ 3451f351b2d6SSaeed Bishara ZERO(0x00c); /* irq err mask */ 3452f351b2d6SSaeed Bishara ZERO(0x010); /* rq bah */ 3453f351b2d6SSaeed Bishara ZERO(0x014); /* rq inp */ 3454f351b2d6SSaeed Bishara ZERO(0x018); /* rq outp */ 3455f351b2d6SSaeed Bishara ZERO(0x01c); /* respq bah */ 3456f351b2d6SSaeed Bishara ZERO(0x024); /* respq outp */ 3457f351b2d6SSaeed Bishara ZERO(0x020); /* respq inp */ 3458f351b2d6SSaeed Bishara ZERO(0x02c); /* test control */ 3459d7b0c143SSaeed Bishara writel(0x800, port_mmio + EDMA_IORDY_TMOUT); 3460f351b2d6SSaeed Bishara } 3461f351b2d6SSaeed Bishara 3462f351b2d6SSaeed Bishara #undef ZERO 3463f351b2d6SSaeed Bishara 3464f351b2d6SSaeed Bishara #define ZERO(reg) writel(0, hc_mmio + (reg)) 3465f351b2d6SSaeed Bishara static void mv_soc_reset_one_hc(struct mv_host_priv *hpriv, 3466f351b2d6SSaeed Bishara void __iomem *mmio) 3467f351b2d6SSaeed Bishara { 3468f351b2d6SSaeed Bishara void __iomem *hc_mmio = mv_hc_base(mmio, 0); 3469f351b2d6SSaeed Bishara 3470f351b2d6SSaeed Bishara ZERO(0x00c); 3471f351b2d6SSaeed Bishara ZERO(0x010); 3472f351b2d6SSaeed Bishara ZERO(0x014); 3473f351b2d6SSaeed Bishara 3474f351b2d6SSaeed Bishara } 3475f351b2d6SSaeed Bishara 3476f351b2d6SSaeed Bishara #undef ZERO 3477f351b2d6SSaeed Bishara 3478f351b2d6SSaeed Bishara static int mv_soc_reset_hc(struct mv_host_priv *hpriv, 3479f351b2d6SSaeed Bishara void __iomem *mmio, unsigned int n_hc) 3480f351b2d6SSaeed Bishara { 3481f351b2d6SSaeed Bishara unsigned int port; 3482f351b2d6SSaeed Bishara 3483f351b2d6SSaeed Bishara for (port = 0; port < hpriv->n_ports; port++) 3484f351b2d6SSaeed Bishara mv_soc_reset_hc_port(hpriv, mmio, port); 3485f351b2d6SSaeed Bishara 3486f351b2d6SSaeed Bishara mv_soc_reset_one_hc(hpriv, mmio); 3487f351b2d6SSaeed Bishara 3488f351b2d6SSaeed Bishara return 0; 3489f351b2d6SSaeed Bishara } 3490f351b2d6SSaeed Bishara 3491f351b2d6SSaeed Bishara static void mv_soc_reset_flash(struct mv_host_priv *hpriv, 3492f351b2d6SSaeed Bishara void __iomem *mmio) 3493f351b2d6SSaeed Bishara { 3494f351b2d6SSaeed Bishara return; 3495f351b2d6SSaeed Bishara } 3496f351b2d6SSaeed Bishara 3497f351b2d6SSaeed Bishara static void mv_soc_reset_bus(struct ata_host *host, void __iomem *mmio) 3498f351b2d6SSaeed Bishara { 3499f351b2d6SSaeed Bishara return; 3500f351b2d6SSaeed Bishara } 3501f351b2d6SSaeed Bishara 350229b7e43cSMartin Michlmayr static void mv_soc_65n_phy_errata(struct mv_host_priv *hpriv, 350329b7e43cSMartin Michlmayr void __iomem *mmio, unsigned int port) 350429b7e43cSMartin Michlmayr { 350529b7e43cSMartin Michlmayr void __iomem *port_mmio = mv_port_base(mmio, port); 350629b7e43cSMartin Michlmayr u32 reg; 350729b7e43cSMartin Michlmayr 350829b7e43cSMartin Michlmayr reg = readl(port_mmio + PHY_MODE3); 350929b7e43cSMartin Michlmayr reg &= ~(0x3 << 27); /* SELMUPF (bits 28:27) to 1 */ 351029b7e43cSMartin Michlmayr reg |= (0x1 << 27); 351129b7e43cSMartin Michlmayr reg &= ~(0x3 << 29); /* SELMUPI (bits 30:29) to 1 */ 351229b7e43cSMartin Michlmayr reg |= (0x1 << 29); 351329b7e43cSMartin Michlmayr writel(reg, port_mmio + PHY_MODE3); 351429b7e43cSMartin Michlmayr 351529b7e43cSMartin Michlmayr reg = readl(port_mmio + PHY_MODE4); 351629b7e43cSMartin Michlmayr reg &= ~0x1; /* SATU_OD8 (bit 0) to 0, reserved bit 16 must be set */ 351729b7e43cSMartin Michlmayr reg |= (0x1 << 16); 351829b7e43cSMartin Michlmayr writel(reg, port_mmio + PHY_MODE4); 351929b7e43cSMartin Michlmayr 352029b7e43cSMartin Michlmayr reg = readl(port_mmio + PHY_MODE9_GEN2); 352129b7e43cSMartin Michlmayr reg &= ~0xf; /* TXAMP[3:0] (bits 3:0) to 8 */ 352229b7e43cSMartin Michlmayr reg |= 0x8; 352329b7e43cSMartin Michlmayr reg &= ~(0x1 << 14); /* TXAMP[4] (bit 14) to 0 */ 352429b7e43cSMartin Michlmayr writel(reg, port_mmio + PHY_MODE9_GEN2); 352529b7e43cSMartin Michlmayr 352629b7e43cSMartin Michlmayr reg = readl(port_mmio + PHY_MODE9_GEN1); 352729b7e43cSMartin Michlmayr reg &= ~0xf; /* TXAMP[3:0] (bits 3:0) to 8 */ 352829b7e43cSMartin Michlmayr reg |= 0x8; 352929b7e43cSMartin Michlmayr reg &= ~(0x1 << 14); /* TXAMP[4] (bit 14) to 0 */ 353029b7e43cSMartin Michlmayr writel(reg, port_mmio + PHY_MODE9_GEN1); 353129b7e43cSMartin Michlmayr } 353229b7e43cSMartin Michlmayr 3533f3a23c2cSLee Jones /* 353429b7e43cSMartin Michlmayr * soc_is_65 - check if the soc is 65 nano device 353529b7e43cSMartin Michlmayr * 353629b7e43cSMartin Michlmayr * Detect the type of the SoC, this is done by reading the PHYCFG_OFS 353729b7e43cSMartin Michlmayr * register, this register should contain non-zero value and it exists only 353829b7e43cSMartin Michlmayr * in the 65 nano devices, when reading it from older devices we get 0. 353929b7e43cSMartin Michlmayr */ 354029b7e43cSMartin Michlmayr static bool soc_is_65n(struct mv_host_priv *hpriv) 354129b7e43cSMartin Michlmayr { 354229b7e43cSMartin Michlmayr void __iomem *port0_mmio = mv_port_base(hpriv->base, 0); 354329b7e43cSMartin Michlmayr 354429b7e43cSMartin Michlmayr if (readl(port0_mmio + PHYCFG_OFS)) 354529b7e43cSMartin Michlmayr return true; 354629b7e43cSMartin Michlmayr return false; 354729b7e43cSMartin Michlmayr } 354829b7e43cSMartin Michlmayr 35498e7decdbSMark Lord static void mv_setup_ifcfg(void __iomem *port_mmio, int want_gen2i) 3550b67a1064SMark Lord { 3551cae5a29dSMark Lord u32 ifcfg = readl(port_mmio + SATA_IFCFG); 3552b67a1064SMark Lord 35538e7decdbSMark Lord ifcfg = (ifcfg & 0xf7f) | 0x9b1000; /* from chip spec */ 3554b67a1064SMark Lord if (want_gen2i) 35558e7decdbSMark Lord ifcfg |= (1 << 7); /* enable gen2i speed */ 3556cae5a29dSMark Lord writelfl(ifcfg, port_mmio + SATA_IFCFG); 3557b67a1064SMark Lord } 3558b67a1064SMark Lord 3559e12bef50SMark Lord static void mv_reset_channel(struct mv_host_priv *hpriv, void __iomem *mmio, 3560c6fd2807SJeff Garzik unsigned int port_no) 3561c6fd2807SJeff Garzik { 3562c6fd2807SJeff Garzik void __iomem *port_mmio = mv_port_base(mmio, port_no); 3563c6fd2807SJeff Garzik 35648e7decdbSMark Lord /* 35658e7decdbSMark Lord * The datasheet warns against setting EDMA_RESET when EDMA is active 35668e7decdbSMark Lord * (but doesn't say what the problem might be). So we first try 35678e7decdbSMark Lord * to disable the EDMA engine before doing the EDMA_RESET operation. 35688e7decdbSMark Lord */ 35690d8be5cbSMark Lord mv_stop_edma_engine(port_mmio); 3570cae5a29dSMark Lord writelfl(EDMA_RESET, port_mmio + EDMA_CMD); 3571c6fd2807SJeff Garzik 3572b67a1064SMark Lord if (!IS_GEN_I(hpriv)) { 35738e7decdbSMark Lord /* Enable 3.0gb/s link speed: this survives EDMA_RESET */ 35748e7decdbSMark Lord mv_setup_ifcfg(port_mmio, 1); 3575c6fd2807SJeff Garzik } 3576b67a1064SMark Lord /* 35778e7decdbSMark Lord * Strobing EDMA_RESET here causes a hard reset of the SATA transport, 3578b67a1064SMark Lord * link, and physical layers. It resets all SATA interface registers 3579cae5a29dSMark Lord * (except for SATA_IFCFG), and issues a COMRESET to the dev. 3580c6fd2807SJeff Garzik */ 3581cae5a29dSMark Lord writelfl(EDMA_RESET, port_mmio + EDMA_CMD); 3582b67a1064SMark Lord udelay(25); /* allow reset propagation */ 3583cae5a29dSMark Lord writelfl(0, port_mmio + EDMA_CMD); 3584c6fd2807SJeff Garzik 3585c6fd2807SJeff Garzik hpriv->ops->phy_errata(hpriv, mmio, port_no); 3586c6fd2807SJeff Garzik 3587ee9ccdf7SJeff Garzik if (IS_GEN_I(hpriv)) 3588e72685dbSJia-Ju Bai usleep_range(500, 1000); 3589c6fd2807SJeff Garzik } 3590c6fd2807SJeff Garzik 3591e49856d8SMark Lord static void mv_pmp_select(struct ata_port *ap, int pmp) 3592e49856d8SMark Lord { 3593e49856d8SMark Lord if (sata_pmp_supported(ap)) { 3594e49856d8SMark Lord void __iomem *port_mmio = mv_ap_base(ap); 3595cae5a29dSMark Lord u32 reg = readl(port_mmio + SATA_IFCTL); 3596e49856d8SMark Lord int old = reg & 0xf; 3597e49856d8SMark Lord 3598e49856d8SMark Lord if (old != pmp) { 3599e49856d8SMark Lord reg = (reg & ~0xf) | pmp; 3600cae5a29dSMark Lord writelfl(reg, port_mmio + SATA_IFCTL); 3601e49856d8SMark Lord } 3602e49856d8SMark Lord } 3603e49856d8SMark Lord } 3604e49856d8SMark Lord 3605e49856d8SMark Lord static int mv_pmp_hardreset(struct ata_link *link, unsigned int *class, 3606bdd4dddeSJeff Garzik unsigned long deadline) 3607c6fd2807SJeff Garzik { 3608e49856d8SMark Lord mv_pmp_select(link->ap, sata_srst_pmp(link)); 3609e49856d8SMark Lord return sata_std_hardreset(link, class, deadline); 3610e49856d8SMark Lord } 3611c6fd2807SJeff Garzik 3612e49856d8SMark Lord static int mv_softreset(struct ata_link *link, unsigned int *class, 3613e49856d8SMark Lord unsigned long deadline) 3614da3dbb17STejun Heo { 3615e49856d8SMark Lord mv_pmp_select(link->ap, sata_srst_pmp(link)); 3616e49856d8SMark Lord return ata_sff_softreset(link, class, deadline); 3617bdd4dddeSJeff Garzik } 3618bdd4dddeSJeff Garzik 3619cc0680a5STejun Heo static int mv_hardreset(struct ata_link *link, unsigned int *class, 3620bdd4dddeSJeff Garzik unsigned long deadline) 3621bdd4dddeSJeff Garzik { 3622cc0680a5STejun Heo struct ata_port *ap = link->ap; 3623bdd4dddeSJeff Garzik struct mv_host_priv *hpriv = ap->host->private_data; 3624b562468cSMark Lord struct mv_port_priv *pp = ap->private_data; 3625f351b2d6SSaeed Bishara void __iomem *mmio = hpriv->base; 36260d8be5cbSMark Lord int rc, attempts = 0, extra = 0; 36270d8be5cbSMark Lord u32 sstatus; 36280d8be5cbSMark Lord bool online; 3629bdd4dddeSJeff Garzik 3630e12bef50SMark Lord mv_reset_channel(hpriv, mmio, ap->port_no); 3631b562468cSMark Lord pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN; 3632d16ab3f6SMark Lord pp->pp_flags &= 3633d16ab3f6SMark Lord ~(MV_PP_FLAG_FBS_EN | MV_PP_FLAG_NCQ_EN | MV_PP_FLAG_FAKE_ATA_BUSY); 3634bdd4dddeSJeff Garzik 36350d8be5cbSMark Lord /* Workaround for errata FEr SATA#10 (part 2) */ 36360d8be5cbSMark Lord do { 363717c5aab5SMark Lord const unsigned long *timing = 363817c5aab5SMark Lord sata_ehc_deb_timing(&link->eh_context); 3639bdd4dddeSJeff Garzik 364017c5aab5SMark Lord rc = sata_link_hardreset(link, timing, deadline + extra, 364117c5aab5SMark Lord &online, NULL); 36429dcffd99SMark Lord rc = online ? -EAGAIN : rc; 364317c5aab5SMark Lord if (rc) 36440d8be5cbSMark Lord return rc; 36450d8be5cbSMark Lord sata_scr_read(link, SCR_STATUS, &sstatus); 36460d8be5cbSMark Lord if (!IS_GEN_I(hpriv) && ++attempts >= 5 && sstatus == 0x121) { 36470d8be5cbSMark Lord /* Force 1.5gb/s link speed and try again */ 36488e7decdbSMark Lord mv_setup_ifcfg(mv_ap_base(ap), 0); 36490d8be5cbSMark Lord if (time_after(jiffies + HZ, deadline)) 36500d8be5cbSMark Lord extra = HZ; /* only extend it once, max */ 3651bdd4dddeSJeff Garzik } 36520d8be5cbSMark Lord } while (sstatus != 0x0 && sstatus != 0x113 && sstatus != 0x123); 365308da1759SMark Lord mv_save_cached_regs(ap); 365466e57a2cSMark Lord mv_edma_cfg(ap, 0, 0); 3655bdd4dddeSJeff Garzik 365617c5aab5SMark Lord return rc; 3657bdd4dddeSJeff Garzik } 3658bdd4dddeSJeff Garzik 3659bdd4dddeSJeff Garzik static void mv_eh_freeze(struct ata_port *ap) 3660c6fd2807SJeff Garzik { 36611cfd19aeSMark Lord mv_stop_edma(ap); 3662c4de573bSMark Lord mv_enable_port_irqs(ap, 0); 3663c6fd2807SJeff Garzik } 3664bdd4dddeSJeff Garzik 3665bdd4dddeSJeff Garzik static void mv_eh_thaw(struct ata_port *ap) 3666bdd4dddeSJeff Garzik { 3667f351b2d6SSaeed Bishara struct mv_host_priv *hpriv = ap->host->private_data; 3668c4de573bSMark Lord unsigned int port = ap->port_no; 3669c4de573bSMark Lord unsigned int hardport = mv_hardport_from_port(port); 36701cfd19aeSMark Lord void __iomem *hc_mmio = mv_hc_base_from_port(hpriv->base, port); 3671bdd4dddeSJeff Garzik void __iomem *port_mmio = mv_ap_base(ap); 3672c4de573bSMark Lord u32 hc_irq_cause; 3673bdd4dddeSJeff Garzik 3674bdd4dddeSJeff Garzik /* clear EDMA errors on this port */ 3675cae5a29dSMark Lord writel(0, port_mmio + EDMA_ERR_IRQ_CAUSE); 3676bdd4dddeSJeff Garzik 3677bdd4dddeSJeff Garzik /* clear pending irq events */ 3678cae6edc3SMark Lord hc_irq_cause = ~((DEV_IRQ | DMA_IRQ) << hardport); 3679cae5a29dSMark Lord writelfl(hc_irq_cause, hc_mmio + HC_IRQ_CAUSE); 3680bdd4dddeSJeff Garzik 368188e675e1SMark Lord mv_enable_port_irqs(ap, ERR_IRQ); 3682c6fd2807SJeff Garzik } 3683c6fd2807SJeff Garzik 3684c6fd2807SJeff Garzik /** 3685c6fd2807SJeff Garzik * mv_port_init - Perform some early initialization on a single port. 3686c6fd2807SJeff Garzik * @port: libata data structure storing shadow register addresses 3687c6fd2807SJeff Garzik * @port_mmio: base address of the port 3688c6fd2807SJeff Garzik * 3689c6fd2807SJeff Garzik * Initialize shadow register mmio addresses, clear outstanding 3690c6fd2807SJeff Garzik * interrupts on the port, and unmask interrupts for the future 3691c6fd2807SJeff Garzik * start of the port. 3692c6fd2807SJeff Garzik * 3693c6fd2807SJeff Garzik * LOCKING: 3694c6fd2807SJeff Garzik * Inherited from caller. 3695c6fd2807SJeff Garzik */ 3696c6fd2807SJeff Garzik static void mv_port_init(struct ata_ioports *port, void __iomem *port_mmio) 3697c6fd2807SJeff Garzik { 3698cae5a29dSMark Lord void __iomem *serr, *shd_base = port_mmio + SHD_BLK; 3699c6fd2807SJeff Garzik 3700c6fd2807SJeff Garzik /* PIO related setup 3701c6fd2807SJeff Garzik */ 3702c6fd2807SJeff Garzik port->data_addr = shd_base + (sizeof(u32) * ATA_REG_DATA); 3703c6fd2807SJeff Garzik port->error_addr = 3704c6fd2807SJeff Garzik port->feature_addr = shd_base + (sizeof(u32) * ATA_REG_ERR); 3705c6fd2807SJeff Garzik port->nsect_addr = shd_base + (sizeof(u32) * ATA_REG_NSECT); 3706c6fd2807SJeff Garzik port->lbal_addr = shd_base + (sizeof(u32) * ATA_REG_LBAL); 3707c6fd2807SJeff Garzik port->lbam_addr = shd_base + (sizeof(u32) * ATA_REG_LBAM); 3708c6fd2807SJeff Garzik port->lbah_addr = shd_base + (sizeof(u32) * ATA_REG_LBAH); 3709c6fd2807SJeff Garzik port->device_addr = shd_base + (sizeof(u32) * ATA_REG_DEVICE); 3710c6fd2807SJeff Garzik port->status_addr = 3711c6fd2807SJeff Garzik port->command_addr = shd_base + (sizeof(u32) * ATA_REG_STATUS); 3712c6fd2807SJeff Garzik /* special case: control/altstatus doesn't have ATA_REG_ address */ 3713cae5a29dSMark Lord port->altstatus_addr = port->ctl_addr = shd_base + SHD_CTL_AST; 3714c6fd2807SJeff Garzik 3715c6fd2807SJeff Garzik /* Clear any currently outstanding port interrupt conditions */ 3716cae5a29dSMark Lord serr = port_mmio + mv_scr_offset(SCR_ERROR); 3717cae5a29dSMark Lord writelfl(readl(serr), serr); 3718cae5a29dSMark Lord writelfl(0, port_mmio + EDMA_ERR_IRQ_CAUSE); 3719c6fd2807SJeff Garzik 3720646a4da5SMark Lord /* unmask all non-transient EDMA error interrupts */ 3721cae5a29dSMark Lord writelfl(~EDMA_ERR_IRQ_TRANSIENT, port_mmio + EDMA_ERR_IRQ_MASK); 3722c6fd2807SJeff Garzik 3723c6fd2807SJeff Garzik VPRINTK("EDMA cfg=0x%08x EDMA IRQ err cause/mask=0x%08x/0x%08x\n", 3724cae5a29dSMark Lord readl(port_mmio + EDMA_CFG), 3725cae5a29dSMark Lord readl(port_mmio + EDMA_ERR_IRQ_CAUSE), 3726cae5a29dSMark Lord readl(port_mmio + EDMA_ERR_IRQ_MASK)); 3727c6fd2807SJeff Garzik } 3728c6fd2807SJeff Garzik 3729616d4a98SMark Lord static unsigned int mv_in_pcix_mode(struct ata_host *host) 3730616d4a98SMark Lord { 3731616d4a98SMark Lord struct mv_host_priv *hpriv = host->private_data; 3732616d4a98SMark Lord void __iomem *mmio = hpriv->base; 3733616d4a98SMark Lord u32 reg; 3734616d4a98SMark Lord 37351f398472SMark Lord if (IS_SOC(hpriv) || !IS_PCIE(hpriv)) 3736616d4a98SMark Lord return 0; /* not PCI-X capable */ 3737cae5a29dSMark Lord reg = readl(mmio + MV_PCI_MODE); 3738616d4a98SMark Lord if ((reg & MV_PCI_MODE_MASK) == 0) 3739616d4a98SMark Lord return 0; /* conventional PCI mode */ 3740616d4a98SMark Lord return 1; /* chip is in PCI-X mode */ 3741616d4a98SMark Lord } 3742616d4a98SMark Lord 3743616d4a98SMark Lord static int mv_pci_cut_through_okay(struct ata_host *host) 3744616d4a98SMark Lord { 3745616d4a98SMark Lord struct mv_host_priv *hpriv = host->private_data; 3746616d4a98SMark Lord void __iomem *mmio = hpriv->base; 3747616d4a98SMark Lord u32 reg; 3748616d4a98SMark Lord 3749616d4a98SMark Lord if (!mv_in_pcix_mode(host)) { 3750cae5a29dSMark Lord reg = readl(mmio + MV_PCI_COMMAND); 3751cae5a29dSMark Lord if (reg & MV_PCI_COMMAND_MRDTRIG) 3752616d4a98SMark Lord return 0; /* not okay */ 3753616d4a98SMark Lord } 3754616d4a98SMark Lord return 1; /* okay */ 3755616d4a98SMark Lord } 3756616d4a98SMark Lord 375765ad7fefSMark Lord static void mv_60x1b2_errata_pci7(struct ata_host *host) 375865ad7fefSMark Lord { 375965ad7fefSMark Lord struct mv_host_priv *hpriv = host->private_data; 376065ad7fefSMark Lord void __iomem *mmio = hpriv->base; 376165ad7fefSMark Lord 376265ad7fefSMark Lord /* workaround for 60x1-B2 errata PCI#7 */ 376365ad7fefSMark Lord if (mv_in_pcix_mode(host)) { 3764cae5a29dSMark Lord u32 reg = readl(mmio + MV_PCI_COMMAND); 3765cae5a29dSMark Lord writelfl(reg & ~MV_PCI_COMMAND_MWRCOM, mmio + MV_PCI_COMMAND); 376665ad7fefSMark Lord } 376765ad7fefSMark Lord } 376865ad7fefSMark Lord 37694447d351STejun Heo static int mv_chip_id(struct ata_host *host, unsigned int board_idx) 3770c6fd2807SJeff Garzik { 37714447d351STejun Heo struct pci_dev *pdev = to_pci_dev(host->dev); 37724447d351STejun Heo struct mv_host_priv *hpriv = host->private_data; 3773c6fd2807SJeff Garzik u32 hp_flags = hpriv->hp_flags; 3774c6fd2807SJeff Garzik 3775c6fd2807SJeff Garzik switch (board_idx) { 3776c6fd2807SJeff Garzik case chip_5080: 3777c6fd2807SJeff Garzik hpriv->ops = &mv5xxx_ops; 3778ee9ccdf7SJeff Garzik hp_flags |= MV_HP_GEN_I; 3779c6fd2807SJeff Garzik 378044c10138SAuke Kok switch (pdev->revision) { 3781c6fd2807SJeff Garzik case 0x1: 3782c6fd2807SJeff Garzik hp_flags |= MV_HP_ERRATA_50XXB0; 3783c6fd2807SJeff Garzik break; 3784c6fd2807SJeff Garzik case 0x3: 3785c6fd2807SJeff Garzik hp_flags |= MV_HP_ERRATA_50XXB2; 3786c6fd2807SJeff Garzik break; 3787c6fd2807SJeff Garzik default: 3788a44fec1fSJoe Perches dev_warn(&pdev->dev, 3789c6fd2807SJeff Garzik "Applying 50XXB2 workarounds to unknown rev\n"); 3790c6fd2807SJeff Garzik hp_flags |= MV_HP_ERRATA_50XXB2; 3791c6fd2807SJeff Garzik break; 3792c6fd2807SJeff Garzik } 3793c6fd2807SJeff Garzik break; 3794c6fd2807SJeff Garzik 3795c6fd2807SJeff Garzik case chip_504x: 3796c6fd2807SJeff Garzik case chip_508x: 3797c6fd2807SJeff Garzik hpriv->ops = &mv5xxx_ops; 3798ee9ccdf7SJeff Garzik hp_flags |= MV_HP_GEN_I; 3799c6fd2807SJeff Garzik 380044c10138SAuke Kok switch (pdev->revision) { 3801c6fd2807SJeff Garzik case 0x0: 3802c6fd2807SJeff Garzik hp_flags |= MV_HP_ERRATA_50XXB0; 3803c6fd2807SJeff Garzik break; 3804c6fd2807SJeff Garzik case 0x3: 3805c6fd2807SJeff Garzik hp_flags |= MV_HP_ERRATA_50XXB2; 3806c6fd2807SJeff Garzik break; 3807c6fd2807SJeff Garzik default: 3808a44fec1fSJoe Perches dev_warn(&pdev->dev, 3809c6fd2807SJeff Garzik "Applying B2 workarounds to unknown rev\n"); 3810c6fd2807SJeff Garzik hp_flags |= MV_HP_ERRATA_50XXB2; 3811c6fd2807SJeff Garzik break; 3812c6fd2807SJeff Garzik } 3813c6fd2807SJeff Garzik break; 3814c6fd2807SJeff Garzik 3815c6fd2807SJeff Garzik case chip_604x: 3816c6fd2807SJeff Garzik case chip_608x: 3817c6fd2807SJeff Garzik hpriv->ops = &mv6xxx_ops; 3818ee9ccdf7SJeff Garzik hp_flags |= MV_HP_GEN_II; 3819c6fd2807SJeff Garzik 382044c10138SAuke Kok switch (pdev->revision) { 3821c6fd2807SJeff Garzik case 0x7: 382265ad7fefSMark Lord mv_60x1b2_errata_pci7(host); 3823c6fd2807SJeff Garzik hp_flags |= MV_HP_ERRATA_60X1B2; 3824c6fd2807SJeff Garzik break; 3825c6fd2807SJeff Garzik case 0x9: 3826c6fd2807SJeff Garzik hp_flags |= MV_HP_ERRATA_60X1C0; 3827c6fd2807SJeff Garzik break; 3828c6fd2807SJeff Garzik default: 3829a44fec1fSJoe Perches dev_warn(&pdev->dev, 3830c6fd2807SJeff Garzik "Applying B2 workarounds to unknown rev\n"); 3831c6fd2807SJeff Garzik hp_flags |= MV_HP_ERRATA_60X1B2; 3832c6fd2807SJeff Garzik break; 3833c6fd2807SJeff Garzik } 3834c6fd2807SJeff Garzik break; 3835c6fd2807SJeff Garzik 3836c6fd2807SJeff Garzik case chip_7042: 3837616d4a98SMark Lord hp_flags |= MV_HP_PCIE | MV_HP_CUT_THROUGH; 3838306b30f7SMark Lord if (pdev->vendor == PCI_VENDOR_ID_TTI && 3839306b30f7SMark Lord (pdev->device == 0x2300 || pdev->device == 0x2310)) 3840306b30f7SMark Lord { 38414e520033SMark Lord /* 38424e520033SMark Lord * Highpoint RocketRAID PCIe 23xx series cards: 38434e520033SMark Lord * 38444e520033SMark Lord * Unconfigured drives are treated as "Legacy" 38454e520033SMark Lord * by the BIOS, and it overwrites sector 8 with 38464e520033SMark Lord * a "Lgcy" metadata block prior to Linux boot. 38474e520033SMark Lord * 38484e520033SMark Lord * Configured drives (RAID or JBOD) leave sector 8 38494e520033SMark Lord * alone, but instead overwrite a high numbered 38504e520033SMark Lord * sector for the RAID metadata. This sector can 38514e520033SMark Lord * be determined exactly, by truncating the physical 38524e520033SMark Lord * drive capacity to a nice even GB value. 38534e520033SMark Lord * 38544e520033SMark Lord * RAID metadata is at: (dev->n_sectors & ~0xfffff) 38554e520033SMark Lord * 38564e520033SMark Lord * Warn the user, lest they think we're just buggy. 38574e520033SMark Lord */ 38584e520033SMark Lord printk(KERN_WARNING DRV_NAME ": Highpoint RocketRAID" 38594e520033SMark Lord " BIOS CORRUPTS DATA on all attached drives," 38604e520033SMark Lord " regardless of if/how they are configured." 38614e520033SMark Lord " BEWARE!\n"); 38624e520033SMark Lord printk(KERN_WARNING DRV_NAME ": For data safety, do not" 38634e520033SMark Lord " use sectors 8-9 on \"Legacy\" drives," 38644e520033SMark Lord " and avoid the final two gigabytes on" 38654e520033SMark Lord " all RocketRAID BIOS initialized drives.\n"); 3866306b30f7SMark Lord } 3867df561f66SGustavo A. R. Silva fallthrough; 3868c6fd2807SJeff Garzik case chip_6042: 3869c6fd2807SJeff Garzik hpriv->ops = &mv6xxx_ops; 3870c6fd2807SJeff Garzik hp_flags |= MV_HP_GEN_IIE; 3871616d4a98SMark Lord if (board_idx == chip_6042 && mv_pci_cut_through_okay(host)) 3872616d4a98SMark Lord hp_flags |= MV_HP_CUT_THROUGH; 3873c6fd2807SJeff Garzik 387444c10138SAuke Kok switch (pdev->revision) { 38755cf73bfbSMark Lord case 0x2: /* Rev.B0: the first/only public release */ 3876c6fd2807SJeff Garzik hp_flags |= MV_HP_ERRATA_60X1C0; 3877c6fd2807SJeff Garzik break; 3878c6fd2807SJeff Garzik default: 3879a44fec1fSJoe Perches dev_warn(&pdev->dev, 3880c6fd2807SJeff Garzik "Applying 60X1C0 workarounds to unknown rev\n"); 3881c6fd2807SJeff Garzik hp_flags |= MV_HP_ERRATA_60X1C0; 3882c6fd2807SJeff Garzik break; 3883c6fd2807SJeff Garzik } 3884c6fd2807SJeff Garzik break; 3885f351b2d6SSaeed Bishara case chip_soc: 388629b7e43cSMartin Michlmayr if (soc_is_65n(hpriv)) 388729b7e43cSMartin Michlmayr hpriv->ops = &mv_soc_65n_ops; 388829b7e43cSMartin Michlmayr else 3889f351b2d6SSaeed Bishara hpriv->ops = &mv_soc_ops; 3890eb3a55a9SSaeed Bishara hp_flags |= MV_HP_FLAG_SOC | MV_HP_GEN_IIE | 3891eb3a55a9SSaeed Bishara MV_HP_ERRATA_60X1C0; 3892f351b2d6SSaeed Bishara break; 3893c6fd2807SJeff Garzik 3894c6fd2807SJeff Garzik default: 3895a44fec1fSJoe Perches dev_err(host->dev, "BUG: invalid board index %u\n", board_idx); 3896c6fd2807SJeff Garzik return 1; 3897c6fd2807SJeff Garzik } 3898c6fd2807SJeff Garzik 3899c6fd2807SJeff Garzik hpriv->hp_flags = hp_flags; 390002a121daSMark Lord if (hp_flags & MV_HP_PCIE) { 3901cae5a29dSMark Lord hpriv->irq_cause_offset = PCIE_IRQ_CAUSE; 3902cae5a29dSMark Lord hpriv->irq_mask_offset = PCIE_IRQ_MASK; 390302a121daSMark Lord hpriv->unmask_all_irqs = PCIE_UNMASK_ALL_IRQS; 390402a121daSMark Lord } else { 3905cae5a29dSMark Lord hpriv->irq_cause_offset = PCI_IRQ_CAUSE; 3906cae5a29dSMark Lord hpriv->irq_mask_offset = PCI_IRQ_MASK; 390702a121daSMark Lord hpriv->unmask_all_irqs = PCI_UNMASK_ALL_IRQS; 390802a121daSMark Lord } 3909c6fd2807SJeff Garzik 3910c6fd2807SJeff Garzik return 0; 3911c6fd2807SJeff Garzik } 3912c6fd2807SJeff Garzik 3913c6fd2807SJeff Garzik /** 3914c6fd2807SJeff Garzik * mv_init_host - Perform some early initialization of the host. 39154447d351STejun Heo * @host: ATA host to initialize 3916c6fd2807SJeff Garzik * 3917c6fd2807SJeff Garzik * If possible, do an early global reset of the host. Then do 3918c6fd2807SJeff Garzik * our port init and clear/unmask all/relevant host interrupts. 3919c6fd2807SJeff Garzik * 3920c6fd2807SJeff Garzik * LOCKING: 3921c6fd2807SJeff Garzik * Inherited from caller. 3922c6fd2807SJeff Garzik */ 39231bfeff03SSaeed Bishara static int mv_init_host(struct ata_host *host) 3924c6fd2807SJeff Garzik { 3925c6fd2807SJeff Garzik int rc = 0, n_hc, port, hc; 39264447d351STejun Heo struct mv_host_priv *hpriv = host->private_data; 3927f351b2d6SSaeed Bishara void __iomem *mmio = hpriv->base; 3928c6fd2807SJeff Garzik 39291bfeff03SSaeed Bishara rc = mv_chip_id(host, hpriv->board_idx); 3930c6fd2807SJeff Garzik if (rc) 3931c6fd2807SJeff Garzik goto done; 3932c6fd2807SJeff Garzik 39331f398472SMark Lord if (IS_SOC(hpriv)) { 3934cae5a29dSMark Lord hpriv->main_irq_cause_addr = mmio + SOC_HC_MAIN_IRQ_CAUSE; 3935cae5a29dSMark Lord hpriv->main_irq_mask_addr = mmio + SOC_HC_MAIN_IRQ_MASK; 39361f398472SMark Lord } else { 3937cae5a29dSMark Lord hpriv->main_irq_cause_addr = mmio + PCI_HC_MAIN_IRQ_CAUSE; 3938cae5a29dSMark Lord hpriv->main_irq_mask_addr = mmio + PCI_HC_MAIN_IRQ_MASK; 3939f351b2d6SSaeed Bishara } 3940352fab70SMark Lord 39415d0fb2e7SThomas Reitmayr /* initialize shadow irq mask with register's value */ 39425d0fb2e7SThomas Reitmayr hpriv->main_irq_mask = readl(hpriv->main_irq_mask_addr); 39435d0fb2e7SThomas Reitmayr 3944352fab70SMark Lord /* global interrupt mask: 0 == mask everything */ 3945c4de573bSMark Lord mv_set_main_irq_mask(host, ~0, 0); 3946f351b2d6SSaeed Bishara 39474447d351STejun Heo n_hc = mv_get_hc_count(host->ports[0]->flags); 3948c6fd2807SJeff Garzik 39494447d351STejun Heo for (port = 0; port < host->n_ports; port++) 395029b7e43cSMartin Michlmayr if (hpriv->ops->read_preamp) 3951c6fd2807SJeff Garzik hpriv->ops->read_preamp(hpriv, port, mmio); 3952c6fd2807SJeff Garzik 3953c6fd2807SJeff Garzik rc = hpriv->ops->reset_hc(hpriv, mmio, n_hc); 3954c6fd2807SJeff Garzik if (rc) 3955c6fd2807SJeff Garzik goto done; 3956c6fd2807SJeff Garzik 3957c6fd2807SJeff Garzik hpriv->ops->reset_flash(hpriv, mmio); 39587bb3c529SSaeed Bishara hpriv->ops->reset_bus(host, mmio); 3959c6fd2807SJeff Garzik hpriv->ops->enable_leds(hpriv, mmio); 3960c6fd2807SJeff Garzik 39614447d351STejun Heo for (port = 0; port < host->n_ports; port++) { 3962cbcdd875STejun Heo struct ata_port *ap = host->ports[port]; 3963c6fd2807SJeff Garzik void __iomem *port_mmio = mv_port_base(mmio, port); 3964cbcdd875STejun Heo 3965cbcdd875STejun Heo mv_port_init(&ap->ioaddr, port_mmio); 3966c6fd2807SJeff Garzik } 3967c6fd2807SJeff Garzik 3968c6fd2807SJeff Garzik for (hc = 0; hc < n_hc; hc++) { 3969c6fd2807SJeff Garzik void __iomem *hc_mmio = mv_hc_base(mmio, hc); 3970c6fd2807SJeff Garzik 3971c6fd2807SJeff Garzik VPRINTK("HC%i: HC config=0x%08x HC IRQ cause " 3972c6fd2807SJeff Garzik "(before clear)=0x%08x\n", hc, 3973cae5a29dSMark Lord readl(hc_mmio + HC_CFG), 3974cae5a29dSMark Lord readl(hc_mmio + HC_IRQ_CAUSE)); 3975c6fd2807SJeff Garzik 3976c6fd2807SJeff Garzik /* Clear any currently outstanding hc interrupt conditions */ 3977cae5a29dSMark Lord writelfl(0, hc_mmio + HC_IRQ_CAUSE); 3978c6fd2807SJeff Garzik } 3979c6fd2807SJeff Garzik 398044c65d16SMark Lord if (!IS_SOC(hpriv)) { 3981c6fd2807SJeff Garzik /* Clear any currently outstanding host interrupt conditions */ 3982cae5a29dSMark Lord writelfl(0, mmio + hpriv->irq_cause_offset); 3983c6fd2807SJeff Garzik 3984c6fd2807SJeff Garzik /* and unmask interrupt generation for host regs */ 3985cae5a29dSMark Lord writelfl(hpriv->unmask_all_irqs, mmio + hpriv->irq_mask_offset); 398644c65d16SMark Lord } 3987c6fd2807SJeff Garzik 398851de32d2SMark Lord /* 398951de32d2SMark Lord * enable only global host interrupts for now. 399051de32d2SMark Lord * The per-port interrupts get done later as ports are set up. 399151de32d2SMark Lord */ 3992c4de573bSMark Lord mv_set_main_irq_mask(host, 0, PCI_ERR); 39932b748a0aSMark Lord mv_set_irq_coalescing(host, irq_coalescing_io_count, 39942b748a0aSMark Lord irq_coalescing_usecs); 3995c6fd2807SJeff Garzik done: 3996c6fd2807SJeff Garzik return rc; 3997c6fd2807SJeff Garzik } 3998c6fd2807SJeff Garzik 3999fbf14e2fSByron Bradley static int mv_create_dma_pools(struct mv_host_priv *hpriv, struct device *dev) 4000fbf14e2fSByron Bradley { 4001fbf14e2fSByron Bradley hpriv->crqb_pool = dmam_pool_create("crqb_q", dev, MV_CRQB_Q_SZ, 4002fbf14e2fSByron Bradley MV_CRQB_Q_SZ, 0); 4003fbf14e2fSByron Bradley if (!hpriv->crqb_pool) 4004fbf14e2fSByron Bradley return -ENOMEM; 4005fbf14e2fSByron Bradley 4006fbf14e2fSByron Bradley hpriv->crpb_pool = dmam_pool_create("crpb_q", dev, MV_CRPB_Q_SZ, 4007fbf14e2fSByron Bradley MV_CRPB_Q_SZ, 0); 4008fbf14e2fSByron Bradley if (!hpriv->crpb_pool) 4009fbf14e2fSByron Bradley return -ENOMEM; 4010fbf14e2fSByron Bradley 4011fbf14e2fSByron Bradley hpriv->sg_tbl_pool = dmam_pool_create("sg_tbl", dev, MV_SG_TBL_SZ, 4012fbf14e2fSByron Bradley MV_SG_TBL_SZ, 0); 4013fbf14e2fSByron Bradley if (!hpriv->sg_tbl_pool) 4014fbf14e2fSByron Bradley return -ENOMEM; 4015fbf14e2fSByron Bradley 4016fbf14e2fSByron Bradley return 0; 4017fbf14e2fSByron Bradley } 4018fbf14e2fSByron Bradley 401915a32632SLennert Buytenhek static void mv_conf_mbus_windows(struct mv_host_priv *hpriv, 402063a9332bSAndrew Lunn const struct mbus_dram_target_info *dram) 402115a32632SLennert Buytenhek { 402215a32632SLennert Buytenhek int i; 402315a32632SLennert Buytenhek 402415a32632SLennert Buytenhek for (i = 0; i < 4; i++) { 402515a32632SLennert Buytenhek writel(0, hpriv->base + WINDOW_CTRL(i)); 402615a32632SLennert Buytenhek writel(0, hpriv->base + WINDOW_BASE(i)); 402715a32632SLennert Buytenhek } 402815a32632SLennert Buytenhek 402915a32632SLennert Buytenhek for (i = 0; i < dram->num_cs; i++) { 403063a9332bSAndrew Lunn const struct mbus_dram_window *cs = dram->cs + i; 403115a32632SLennert Buytenhek 403215a32632SLennert Buytenhek writel(((cs->size - 1) & 0xffff0000) | 403315a32632SLennert Buytenhek (cs->mbus_attr << 8) | 403415a32632SLennert Buytenhek (dram->mbus_dram_target_id << 4) | 1, 403515a32632SLennert Buytenhek hpriv->base + WINDOW_CTRL(i)); 403615a32632SLennert Buytenhek writel(cs->base, hpriv->base + WINDOW_BASE(i)); 403715a32632SLennert Buytenhek } 403815a32632SLennert Buytenhek } 403915a32632SLennert Buytenhek 4040f351b2d6SSaeed Bishara /** 4041f351b2d6SSaeed Bishara * mv_platform_probe - handle a positive probe of an soc Marvell 4042f351b2d6SSaeed Bishara * host 4043f351b2d6SSaeed Bishara * @pdev: platform device found 4044f351b2d6SSaeed Bishara * 4045f351b2d6SSaeed Bishara * LOCKING: 4046f351b2d6SSaeed Bishara * Inherited from caller. 4047f351b2d6SSaeed Bishara */ 4048f351b2d6SSaeed Bishara static int mv_platform_probe(struct platform_device *pdev) 4049f351b2d6SSaeed Bishara { 4050f351b2d6SSaeed Bishara const struct mv_sata_platform_data *mv_platform_data; 405163a9332bSAndrew Lunn const struct mbus_dram_target_info *dram; 4052f351b2d6SSaeed Bishara const struct ata_port_info *ppi[] = 4053f351b2d6SSaeed Bishara { &mv_port_info[chip_soc], NULL }; 4054f351b2d6SSaeed Bishara struct ata_host *host; 4055f351b2d6SSaeed Bishara struct mv_host_priv *hpriv; 4056f351b2d6SSaeed Bishara struct resource *res; 405797b414e1SAndrew Lunn int n_ports = 0, irq = 0; 405899b80e97SDan Carpenter int rc; 4059eee98990SAndrew Lunn int port; 4060f351b2d6SSaeed Bishara 406106296a1eSJoe Perches ata_print_version_once(&pdev->dev, DRV_VERSION); 4062f351b2d6SSaeed Bishara 4063f351b2d6SSaeed Bishara /* 4064f351b2d6SSaeed Bishara * Simple resource validation .. 4065f351b2d6SSaeed Bishara */ 4066f351b2d6SSaeed Bishara if (unlikely(pdev->num_resources != 2)) { 4067f351b2d6SSaeed Bishara dev_err(&pdev->dev, "invalid number of resources\n"); 4068f351b2d6SSaeed Bishara return -EINVAL; 4069f351b2d6SSaeed Bishara } 4070f351b2d6SSaeed Bishara 4071f351b2d6SSaeed Bishara /* 4072f351b2d6SSaeed Bishara * Get the register base first 4073f351b2d6SSaeed Bishara */ 4074f351b2d6SSaeed Bishara res = platform_get_resource(pdev, IORESOURCE_MEM, 0); 40753e4240daSAndrew Lunn if (res == NULL) 40763e4240daSAndrew Lunn return -EINVAL; 4077f351b2d6SSaeed Bishara 4078f351b2d6SSaeed Bishara /* allocate host */ 407997b414e1SAndrew Lunn if (pdev->dev.of_node) { 40805c3ef397SUwe Kleine-König rc = of_property_read_u32(pdev->dev.of_node, "nr-ports", 40815c3ef397SUwe Kleine-König &n_ports); 40825c3ef397SUwe Kleine-König if (rc) { 40835c3ef397SUwe Kleine-König dev_err(&pdev->dev, 40845c3ef397SUwe Kleine-König "error parsing nr-ports property: %d\n", rc); 40855c3ef397SUwe Kleine-König return rc; 40865c3ef397SUwe Kleine-König } 40875c3ef397SUwe Kleine-König 40885c3ef397SUwe Kleine-König if (n_ports <= 0) { 40895c3ef397SUwe Kleine-König dev_err(&pdev->dev, "nr-ports must be positive: %d\n", 40905c3ef397SUwe Kleine-König n_ports); 40915c3ef397SUwe Kleine-König return -EINVAL; 40925c3ef397SUwe Kleine-König } 40935c3ef397SUwe Kleine-König 409497b414e1SAndrew Lunn irq = irq_of_parse_and_map(pdev->dev.of_node, 0); 409597b414e1SAndrew Lunn } else { 409661b8c345SJingoo Han mv_platform_data = dev_get_platdata(&pdev->dev); 4097f351b2d6SSaeed Bishara n_ports = mv_platform_data->n_ports; 409897b414e1SAndrew Lunn irq = platform_get_irq(pdev, 0); 409997b414e1SAndrew Lunn } 4100*e6471a65SSergey Shtylyov if (irq < 0) 4101*e6471a65SSergey Shtylyov return irq; 4102*e6471a65SSergey Shtylyov if (!irq) 4103*e6471a65SSergey Shtylyov return -EINVAL; 4104f351b2d6SSaeed Bishara 4105f351b2d6SSaeed Bishara host = ata_host_alloc_pinfo(&pdev->dev, ppi, n_ports); 4106f351b2d6SSaeed Bishara hpriv = devm_kzalloc(&pdev->dev, sizeof(*hpriv), GFP_KERNEL); 4107f351b2d6SSaeed Bishara 4108f351b2d6SSaeed Bishara if (!host || !hpriv) 4109f351b2d6SSaeed Bishara return -ENOMEM; 4110a86854d0SKees Cook hpriv->port_clks = devm_kcalloc(&pdev->dev, 4111a86854d0SKees Cook n_ports, sizeof(struct clk *), 4112eee98990SAndrew Lunn GFP_KERNEL); 4113eee98990SAndrew Lunn if (!hpriv->port_clks) 4114eee98990SAndrew Lunn return -ENOMEM; 4115a86854d0SKees Cook hpriv->port_phys = devm_kcalloc(&pdev->dev, 4116a86854d0SKees Cook n_ports, sizeof(struct phy *), 4117b7db4f2eSAndrew Lunn GFP_KERNEL); 4118b7db4f2eSAndrew Lunn if (!hpriv->port_phys) 4119b7db4f2eSAndrew Lunn return -ENOMEM; 4120f351b2d6SSaeed Bishara host->private_data = hpriv; 41211bfeff03SSaeed Bishara hpriv->board_idx = chip_soc; 4122f351b2d6SSaeed Bishara 4123f351b2d6SSaeed Bishara host->iomap = NULL; 41243e4240daSAndrew Lunn hpriv->base = devm_ioremap(&pdev->dev, res->start, 41253e4240daSAndrew Lunn resource_size(res)); 41263e4240daSAndrew Lunn if (!hpriv->base) 41273e4240daSAndrew Lunn return -ENOMEM; 41283e4240daSAndrew Lunn 41293e4240daSAndrew Lunn hpriv->base -= SATAHC0_REG_BASE; 4130f351b2d6SSaeed Bishara 4131c77a2f4eSSaeed Bishara hpriv->clk = clk_get(&pdev->dev, NULL); 4132c77a2f4eSSaeed Bishara if (IS_ERR(hpriv->clk)) 4133eee98990SAndrew Lunn dev_notice(&pdev->dev, "cannot get optional clkdev\n"); 4134c77a2f4eSSaeed Bishara else 4135eee98990SAndrew Lunn clk_prepare_enable(hpriv->clk); 4136eee98990SAndrew Lunn 4137eee98990SAndrew Lunn for (port = 0; port < n_ports; port++) { 4138eee98990SAndrew Lunn char port_number[16]; 4139eee98990SAndrew Lunn sprintf(port_number, "%d", port); 4140eee98990SAndrew Lunn hpriv->port_clks[port] = clk_get(&pdev->dev, port_number); 4141eee98990SAndrew Lunn if (!IS_ERR(hpriv->port_clks[port])) 4142eee98990SAndrew Lunn clk_prepare_enable(hpriv->port_clks[port]); 4143b7db4f2eSAndrew Lunn 4144b7db4f2eSAndrew Lunn sprintf(port_number, "port%d", port); 414590aa2997SAndrew Lunn hpriv->port_phys[port] = devm_phy_optional_get(&pdev->dev, 414690aa2997SAndrew Lunn port_number); 4147b7db4f2eSAndrew Lunn if (IS_ERR(hpriv->port_phys[port])) { 4148b7db4f2eSAndrew Lunn rc = PTR_ERR(hpriv->port_phys[port]); 4149b7db4f2eSAndrew Lunn hpriv->port_phys[port] = NULL; 415090aa2997SAndrew Lunn if (rc != -EPROBE_DEFER) 415154dfffdeSLinus Torvalds dev_warn(&pdev->dev, "error getting phy %d", rc); 41528ad116e6SEzequiel Garcia 41538ad116e6SEzequiel Garcia /* Cleanup only the initialized ports */ 41548ad116e6SEzequiel Garcia hpriv->n_ports = port; 4155b7db4f2eSAndrew Lunn goto err; 4156b7db4f2eSAndrew Lunn } else 4157b7db4f2eSAndrew Lunn phy_power_on(hpriv->port_phys[port]); 4158eee98990SAndrew Lunn } 4159c77a2f4eSSaeed Bishara 41608ad116e6SEzequiel Garcia /* All the ports have been initialized */ 41618ad116e6SEzequiel Garcia hpriv->n_ports = n_ports; 41628ad116e6SEzequiel Garcia 416315a32632SLennert Buytenhek /* 416415a32632SLennert Buytenhek * (Re-)program MBUS remapping windows if we are asked to. 416515a32632SLennert Buytenhek */ 416663a9332bSAndrew Lunn dram = mv_mbus_dram_info(); 416763a9332bSAndrew Lunn if (dram) 416863a9332bSAndrew Lunn mv_conf_mbus_windows(hpriv, dram); 416915a32632SLennert Buytenhek 4170fbf14e2fSByron Bradley rc = mv_create_dma_pools(hpriv, &pdev->dev); 4171fbf14e2fSByron Bradley if (rc) 4172c77a2f4eSSaeed Bishara goto err; 4173fbf14e2fSByron Bradley 41749013d64eSLior Amsalem /* 41759013d64eSLior Amsalem * To allow disk hotplug on Armada 370/XP SoCs, the PHY speed must be 41769013d64eSLior Amsalem * updated in the LP_PHY_CTL register. 41779013d64eSLior Amsalem */ 41789013d64eSLior Amsalem if (pdev->dev.of_node && 41799013d64eSLior Amsalem of_device_is_compatible(pdev->dev.of_node, 41809013d64eSLior Amsalem "marvell,armada-370-sata")) 41819013d64eSLior Amsalem hpriv->hp_flags |= MV_HP_FIX_LP_PHY_CTL; 41829013d64eSLior Amsalem 4183f351b2d6SSaeed Bishara /* initialize adapter */ 41841bfeff03SSaeed Bishara rc = mv_init_host(host); 4185f351b2d6SSaeed Bishara if (rc) 4186c77a2f4eSSaeed Bishara goto err; 4187f351b2d6SSaeed Bishara 4188a44fec1fSJoe Perches dev_info(&pdev->dev, "slots %u ports %d\n", 4189a44fec1fSJoe Perches (unsigned)MV_MAX_Q_DEPTH, host->n_ports); 4190f351b2d6SSaeed Bishara 419197b414e1SAndrew Lunn rc = ata_host_activate(host, irq, mv_interrupt, IRQF_SHARED, &mv6_sht); 4192c00a4c9dSSergei Shtylyov if (!rc) 4193c00a4c9dSSergei Shtylyov return 0; 4194c00a4c9dSSergei Shtylyov 4195c77a2f4eSSaeed Bishara err: 4196c77a2f4eSSaeed Bishara if (!IS_ERR(hpriv->clk)) { 4197eee98990SAndrew Lunn clk_disable_unprepare(hpriv->clk); 4198c77a2f4eSSaeed Bishara clk_put(hpriv->clk); 4199c77a2f4eSSaeed Bishara } 42008ad116e6SEzequiel Garcia for (port = 0; port < hpriv->n_ports; port++) { 4201eee98990SAndrew Lunn if (!IS_ERR(hpriv->port_clks[port])) { 4202eee98990SAndrew Lunn clk_disable_unprepare(hpriv->port_clks[port]); 4203eee98990SAndrew Lunn clk_put(hpriv->port_clks[port]); 4204eee98990SAndrew Lunn } 4205b7db4f2eSAndrew Lunn phy_power_off(hpriv->port_phys[port]); 4206eee98990SAndrew Lunn } 4207c77a2f4eSSaeed Bishara 4208c77a2f4eSSaeed Bishara return rc; 4209f351b2d6SSaeed Bishara } 4210f351b2d6SSaeed Bishara 4211f351b2d6SSaeed Bishara /* 4212f351b2d6SSaeed Bishara * 4213f351b2d6SSaeed Bishara * mv_platform_remove - unplug a platform interface 4214f351b2d6SSaeed Bishara * @pdev: platform device 4215f351b2d6SSaeed Bishara * 4216f351b2d6SSaeed Bishara * A platform bus SATA device has been unplugged. Perform the needed 4217f351b2d6SSaeed Bishara * cleanup. Also called on module unload for any active devices. 4218f351b2d6SSaeed Bishara */ 42190ec24914SGreg Kroah-Hartman static int mv_platform_remove(struct platform_device *pdev) 4220f351b2d6SSaeed Bishara { 4221d8661921SSergei Shtylyov struct ata_host *host = platform_get_drvdata(pdev); 4222c77a2f4eSSaeed Bishara struct mv_host_priv *hpriv = host->private_data; 4223eee98990SAndrew Lunn int port; 4224f351b2d6SSaeed Bishara ata_host_detach(host); 4225c77a2f4eSSaeed Bishara 4226c77a2f4eSSaeed Bishara if (!IS_ERR(hpriv->clk)) { 4227eee98990SAndrew Lunn clk_disable_unprepare(hpriv->clk); 4228c77a2f4eSSaeed Bishara clk_put(hpriv->clk); 4229c77a2f4eSSaeed Bishara } 4230eee98990SAndrew Lunn for (port = 0; port < host->n_ports; port++) { 4231eee98990SAndrew Lunn if (!IS_ERR(hpriv->port_clks[port])) { 4232eee98990SAndrew Lunn clk_disable_unprepare(hpriv->port_clks[port]); 4233eee98990SAndrew Lunn clk_put(hpriv->port_clks[port]); 4234eee98990SAndrew Lunn } 4235b7db4f2eSAndrew Lunn phy_power_off(hpriv->port_phys[port]); 4236eee98990SAndrew Lunn } 4237f351b2d6SSaeed Bishara return 0; 4238f351b2d6SSaeed Bishara } 4239f351b2d6SSaeed Bishara 424058eb8cd5SBartlomiej Zolnierkiewicz #ifdef CONFIG_PM_SLEEP 42416481f2b5SSaeed Bishara static int mv_platform_suspend(struct platform_device *pdev, pm_message_t state) 42426481f2b5SSaeed Bishara { 4243d8661921SSergei Shtylyov struct ata_host *host = platform_get_drvdata(pdev); 42446481f2b5SSaeed Bishara if (host) 42456481f2b5SSaeed Bishara return ata_host_suspend(host, state); 42466481f2b5SSaeed Bishara else 42476481f2b5SSaeed Bishara return 0; 42486481f2b5SSaeed Bishara } 42496481f2b5SSaeed Bishara 42506481f2b5SSaeed Bishara static int mv_platform_resume(struct platform_device *pdev) 42516481f2b5SSaeed Bishara { 4252d8661921SSergei Shtylyov struct ata_host *host = platform_get_drvdata(pdev); 425363a9332bSAndrew Lunn const struct mbus_dram_target_info *dram; 42546481f2b5SSaeed Bishara int ret; 42556481f2b5SSaeed Bishara 42566481f2b5SSaeed Bishara if (host) { 42576481f2b5SSaeed Bishara struct mv_host_priv *hpriv = host->private_data; 425863a9332bSAndrew Lunn 42596481f2b5SSaeed Bishara /* 42606481f2b5SSaeed Bishara * (Re-)program MBUS remapping windows if we are asked to. 42616481f2b5SSaeed Bishara */ 426263a9332bSAndrew Lunn dram = mv_mbus_dram_info(); 426363a9332bSAndrew Lunn if (dram) 426463a9332bSAndrew Lunn mv_conf_mbus_windows(hpriv, dram); 42656481f2b5SSaeed Bishara 42666481f2b5SSaeed Bishara /* initialize adapter */ 42671bfeff03SSaeed Bishara ret = mv_init_host(host); 42686481f2b5SSaeed Bishara if (ret) { 42696481f2b5SSaeed Bishara printk(KERN_ERR DRV_NAME ": Error during HW init\n"); 42706481f2b5SSaeed Bishara return ret; 42716481f2b5SSaeed Bishara } 42726481f2b5SSaeed Bishara ata_host_resume(host); 42736481f2b5SSaeed Bishara } 42746481f2b5SSaeed Bishara 42756481f2b5SSaeed Bishara return 0; 42766481f2b5SSaeed Bishara } 42776481f2b5SSaeed Bishara #else 42786481f2b5SSaeed Bishara #define mv_platform_suspend NULL 42796481f2b5SSaeed Bishara #define mv_platform_resume NULL 42806481f2b5SSaeed Bishara #endif 42816481f2b5SSaeed Bishara 428297b414e1SAndrew Lunn #ifdef CONFIG_OF 4283e3779f6aSBhumika Goyal static const struct of_device_id mv_sata_dt_ids[] = { 4284b1f5c73bSSimon Guinot { .compatible = "marvell,armada-370-sata", }, 428597b414e1SAndrew Lunn { .compatible = "marvell,orion-sata", }, 428697b414e1SAndrew Lunn {}, 428797b414e1SAndrew Lunn }; 428897b414e1SAndrew Lunn MODULE_DEVICE_TABLE(of, mv_sata_dt_ids); 428997b414e1SAndrew Lunn #endif 429097b414e1SAndrew Lunn 4291f351b2d6SSaeed Bishara static struct platform_driver mv_platform_driver = { 4292f351b2d6SSaeed Bishara .probe = mv_platform_probe, 42930ec24914SGreg Kroah-Hartman .remove = mv_platform_remove, 42946481f2b5SSaeed Bishara .suspend = mv_platform_suspend, 42956481f2b5SSaeed Bishara .resume = mv_platform_resume, 4296f351b2d6SSaeed Bishara .driver = { 4297f351b2d6SSaeed Bishara .name = DRV_NAME, 429897b414e1SAndrew Lunn .of_match_table = of_match_ptr(mv_sata_dt_ids), 4299f351b2d6SSaeed Bishara }, 4300f351b2d6SSaeed Bishara }; 4301f351b2d6SSaeed Bishara 4302f351b2d6SSaeed Bishara 43037bb3c529SSaeed Bishara #ifdef CONFIG_PCI 4304f351b2d6SSaeed Bishara static int mv_pci_init_one(struct pci_dev *pdev, 4305f351b2d6SSaeed Bishara const struct pci_device_id *ent); 430658eb8cd5SBartlomiej Zolnierkiewicz #ifdef CONFIG_PM_SLEEP 4307b2dec48cSSaeed Bishara static int mv_pci_device_resume(struct pci_dev *pdev); 4308b2dec48cSSaeed Bishara #endif 4309f351b2d6SSaeed Bishara 43107bb3c529SSaeed Bishara 43117bb3c529SSaeed Bishara static struct pci_driver mv_pci_driver = { 43127bb3c529SSaeed Bishara .name = DRV_NAME, 43137bb3c529SSaeed Bishara .id_table = mv_pci_tbl, 4314f351b2d6SSaeed Bishara .probe = mv_pci_init_one, 43157bb3c529SSaeed Bishara .remove = ata_pci_remove_one, 431658eb8cd5SBartlomiej Zolnierkiewicz #ifdef CONFIG_PM_SLEEP 4317b2dec48cSSaeed Bishara .suspend = ata_pci_device_suspend, 4318b2dec48cSSaeed Bishara .resume = mv_pci_device_resume, 4319b2dec48cSSaeed Bishara #endif 4320b2dec48cSSaeed Bishara 43217bb3c529SSaeed Bishara }; 43227bb3c529SSaeed Bishara 4323c6fd2807SJeff Garzik /** 4324c6fd2807SJeff Garzik * mv_print_info - Dump key info to kernel log for perusal. 43254447d351STejun Heo * @host: ATA host to print info about 4326c6fd2807SJeff Garzik * 4327c6fd2807SJeff Garzik * FIXME: complete this. 4328c6fd2807SJeff Garzik * 4329c6fd2807SJeff Garzik * LOCKING: 4330c6fd2807SJeff Garzik * Inherited from caller. 4331c6fd2807SJeff Garzik */ 43324447d351STejun Heo static void mv_print_info(struct ata_host *host) 4333c6fd2807SJeff Garzik { 43344447d351STejun Heo struct pci_dev *pdev = to_pci_dev(host->dev); 43354447d351STejun Heo struct mv_host_priv *hpriv = host->private_data; 433644c10138SAuke Kok u8 scc; 4337c1e4fe71SJeff Garzik const char *scc_s, *gen; 4338c6fd2807SJeff Garzik 4339c6fd2807SJeff Garzik /* Use this to determine the HW stepping of the chip so we know 4340c6fd2807SJeff Garzik * what errata to workaround 4341c6fd2807SJeff Garzik */ 4342c6fd2807SJeff Garzik pci_read_config_byte(pdev, PCI_CLASS_DEVICE, &scc); 4343c6fd2807SJeff Garzik if (scc == 0) 4344c6fd2807SJeff Garzik scc_s = "SCSI"; 4345c6fd2807SJeff Garzik else if (scc == 0x01) 4346c6fd2807SJeff Garzik scc_s = "RAID"; 4347c6fd2807SJeff Garzik else 4348c1e4fe71SJeff Garzik scc_s = "?"; 4349c1e4fe71SJeff Garzik 4350c1e4fe71SJeff Garzik if (IS_GEN_I(hpriv)) 4351c1e4fe71SJeff Garzik gen = "I"; 4352c1e4fe71SJeff Garzik else if (IS_GEN_II(hpriv)) 4353c1e4fe71SJeff Garzik gen = "II"; 4354c1e4fe71SJeff Garzik else if (IS_GEN_IIE(hpriv)) 4355c1e4fe71SJeff Garzik gen = "IIE"; 4356c1e4fe71SJeff Garzik else 4357c1e4fe71SJeff Garzik gen = "?"; 4358c6fd2807SJeff Garzik 4359a44fec1fSJoe Perches dev_info(&pdev->dev, "Gen-%s %u slots %u ports %s mode IRQ via %s\n", 4360c1e4fe71SJeff Garzik gen, (unsigned)MV_MAX_Q_DEPTH, host->n_ports, 4361c6fd2807SJeff Garzik scc_s, (MV_HP_FLAG_MSI & hpriv->hp_flags) ? "MSI" : "INTx"); 4362c6fd2807SJeff Garzik } 4363c6fd2807SJeff Garzik 4364c6fd2807SJeff Garzik /** 4365f351b2d6SSaeed Bishara * mv_pci_init_one - handle a positive probe of a PCI Marvell host 4366c6fd2807SJeff Garzik * @pdev: PCI device found 4367c6fd2807SJeff Garzik * @ent: PCI device ID entry for the matched host 4368c6fd2807SJeff Garzik * 4369c6fd2807SJeff Garzik * LOCKING: 4370c6fd2807SJeff Garzik * Inherited from caller. 4371c6fd2807SJeff Garzik */ 4372f351b2d6SSaeed Bishara static int mv_pci_init_one(struct pci_dev *pdev, 4373f351b2d6SSaeed Bishara const struct pci_device_id *ent) 4374c6fd2807SJeff Garzik { 4375c6fd2807SJeff Garzik unsigned int board_idx = (unsigned int)ent->driver_data; 43764447d351STejun Heo const struct ata_port_info *ppi[] = { &mv_port_info[board_idx], NULL }; 43774447d351STejun Heo struct ata_host *host; 43784447d351STejun Heo struct mv_host_priv *hpriv; 4379c4bc7d73SSaeed Bishara int n_ports, port, rc; 4380c6fd2807SJeff Garzik 438106296a1eSJoe Perches ata_print_version_once(&pdev->dev, DRV_VERSION); 4382c6fd2807SJeff Garzik 43834447d351STejun Heo /* allocate host */ 43844447d351STejun Heo n_ports = mv_get_hc_count(ppi[0]->flags) * MV_PORTS_PER_HC; 43854447d351STejun Heo 43864447d351STejun Heo host = ata_host_alloc_pinfo(&pdev->dev, ppi, n_ports); 43874447d351STejun Heo hpriv = devm_kzalloc(&pdev->dev, sizeof(*hpriv), GFP_KERNEL); 43884447d351STejun Heo if (!host || !hpriv) 43894447d351STejun Heo return -ENOMEM; 43904447d351STejun Heo host->private_data = hpriv; 4391f351b2d6SSaeed Bishara hpriv->n_ports = n_ports; 43921bfeff03SSaeed Bishara hpriv->board_idx = board_idx; 43934447d351STejun Heo 43944447d351STejun Heo /* acquire resources */ 439524dc5f33STejun Heo rc = pcim_enable_device(pdev); 439624dc5f33STejun Heo if (rc) 4397c6fd2807SJeff Garzik return rc; 4398c6fd2807SJeff Garzik 43990d5ff566STejun Heo rc = pcim_iomap_regions(pdev, 1 << MV_PRIMARY_BAR, DRV_NAME); 44000d5ff566STejun Heo if (rc == -EBUSY) 440124dc5f33STejun Heo pcim_pin_device(pdev); 44020d5ff566STejun Heo if (rc) 440324dc5f33STejun Heo return rc; 44044447d351STejun Heo host->iomap = pcim_iomap_table(pdev); 4405f351b2d6SSaeed Bishara hpriv->base = host->iomap[MV_PRIMARY_BAR]; 4406c6fd2807SJeff Garzik 4407496d4575SChristoph Hellwig rc = dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(64)); 4408496d4575SChristoph Hellwig if (rc) { 4409496d4575SChristoph Hellwig dev_err(&pdev->dev, "DMA enable failed\n"); 4410d88184fbSJeff Garzik return rc; 4411496d4575SChristoph Hellwig } 4412d88184fbSJeff Garzik 4413da2fa9baSMark Lord rc = mv_create_dma_pools(hpriv, &pdev->dev); 4414da2fa9baSMark Lord if (rc) 4415da2fa9baSMark Lord return rc; 4416da2fa9baSMark Lord 4417c4bc7d73SSaeed Bishara for (port = 0; port < host->n_ports; port++) { 4418c4bc7d73SSaeed Bishara struct ata_port *ap = host->ports[port]; 4419c4bc7d73SSaeed Bishara void __iomem *port_mmio = mv_port_base(hpriv->base, port); 4420c4bc7d73SSaeed Bishara unsigned int offset = port_mmio - hpriv->base; 4421c4bc7d73SSaeed Bishara 4422c4bc7d73SSaeed Bishara ata_port_pbar_desc(ap, MV_PRIMARY_BAR, -1, "mmio"); 4423c4bc7d73SSaeed Bishara ata_port_pbar_desc(ap, MV_PRIMARY_BAR, offset, "port"); 4424c4bc7d73SSaeed Bishara } 4425c4bc7d73SSaeed Bishara 4426c6fd2807SJeff Garzik /* initialize adapter */ 44271bfeff03SSaeed Bishara rc = mv_init_host(host); 442824dc5f33STejun Heo if (rc) 442924dc5f33STejun Heo return rc; 4430c6fd2807SJeff Garzik 44316d3c30efSMark Lord /* Enable message-switched interrupts, if requested */ 44326d3c30efSMark Lord if (msi && pci_enable_msi(pdev) == 0) 44336d3c30efSMark Lord hpriv->hp_flags |= MV_HP_FLAG_MSI; 4434c6fd2807SJeff Garzik 4435c6fd2807SJeff Garzik mv_dump_pci_cfg(pdev, 0x68); 44364447d351STejun Heo mv_print_info(host); 4437c6fd2807SJeff Garzik 44384447d351STejun Heo pci_set_master(pdev); 4439ea8b4db9SJeff Garzik pci_try_set_mwi(pdev); 44404447d351STejun Heo return ata_host_activate(host, pdev->irq, mv_interrupt, IRQF_SHARED, 4441c5d3e45aSJeff Garzik IS_GEN_I(hpriv) ? &mv5_sht : &mv6_sht); 4442c6fd2807SJeff Garzik } 4443b2dec48cSSaeed Bishara 444458eb8cd5SBartlomiej Zolnierkiewicz #ifdef CONFIG_PM_SLEEP 4445b2dec48cSSaeed Bishara static int mv_pci_device_resume(struct pci_dev *pdev) 4446b2dec48cSSaeed Bishara { 4447d8661921SSergei Shtylyov struct ata_host *host = pci_get_drvdata(pdev); 4448b2dec48cSSaeed Bishara int rc; 4449b2dec48cSSaeed Bishara 4450b2dec48cSSaeed Bishara rc = ata_pci_device_do_resume(pdev); 4451b2dec48cSSaeed Bishara if (rc) 4452b2dec48cSSaeed Bishara return rc; 4453b2dec48cSSaeed Bishara 4454b2dec48cSSaeed Bishara /* initialize adapter */ 4455b2dec48cSSaeed Bishara rc = mv_init_host(host); 4456b2dec48cSSaeed Bishara if (rc) 4457b2dec48cSSaeed Bishara return rc; 4458b2dec48cSSaeed Bishara 4459b2dec48cSSaeed Bishara ata_host_resume(host); 4460b2dec48cSSaeed Bishara 4461b2dec48cSSaeed Bishara return 0; 4462b2dec48cSSaeed Bishara } 4463b2dec48cSSaeed Bishara #endif 44647bb3c529SSaeed Bishara #endif 4465c6fd2807SJeff Garzik 4466c6fd2807SJeff Garzik static int __init mv_init(void) 4467c6fd2807SJeff Garzik { 44687bb3c529SSaeed Bishara int rc = -ENODEV; 44697bb3c529SSaeed Bishara #ifdef CONFIG_PCI 44707bb3c529SSaeed Bishara rc = pci_register_driver(&mv_pci_driver); 4471f351b2d6SSaeed Bishara if (rc < 0) 4472f351b2d6SSaeed Bishara return rc; 4473f351b2d6SSaeed Bishara #endif 4474f351b2d6SSaeed Bishara rc = platform_driver_register(&mv_platform_driver); 4475f351b2d6SSaeed Bishara 4476f351b2d6SSaeed Bishara #ifdef CONFIG_PCI 4477f351b2d6SSaeed Bishara if (rc < 0) 4478f351b2d6SSaeed Bishara pci_unregister_driver(&mv_pci_driver); 44797bb3c529SSaeed Bishara #endif 44807bb3c529SSaeed Bishara return rc; 4481c6fd2807SJeff Garzik } 4482c6fd2807SJeff Garzik 4483c6fd2807SJeff Garzik static void __exit mv_exit(void) 4484c6fd2807SJeff Garzik { 44857bb3c529SSaeed Bishara #ifdef CONFIG_PCI 4486c6fd2807SJeff Garzik pci_unregister_driver(&mv_pci_driver); 44877bb3c529SSaeed Bishara #endif 4488f351b2d6SSaeed Bishara platform_driver_unregister(&mv_platform_driver); 4489c6fd2807SJeff Garzik } 4490c6fd2807SJeff Garzik 4491c6fd2807SJeff Garzik MODULE_AUTHOR("Brett Russ"); 4492c6fd2807SJeff Garzik MODULE_DESCRIPTION("SCSI low-level driver for Marvell SATA controllers"); 449388af4bbdSUwe Kleine-König MODULE_LICENSE("GPL v2"); 4494c6fd2807SJeff Garzik MODULE_DEVICE_TABLE(pci, mv_pci_tbl); 4495c6fd2807SJeff Garzik MODULE_VERSION(DRV_VERSION); 449617c5aab5SMark Lord MODULE_ALIAS("platform:" DRV_NAME); 4497c6fd2807SJeff Garzik 4498c6fd2807SJeff Garzik module_init(mv_init); 4499c6fd2807SJeff Garzik module_exit(mv_exit); 4500